PCI: centralize device setup code
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
1da177e4 55
7e7a43c3
AB
56/* Include the ID list */
57#include <linux/pci_ids.h>
58
f46753c5
AC
59/* pci_slot represents a physical slot */
60struct pci_slot {
61 struct pci_bus *bus; /* The bus this slot is on */
62 struct list_head list; /* node in list of slots on this bus */
63 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
64 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
65 struct kobject kobj;
66};
67
0ad772ec
AC
68static inline const char *pci_slot_name(const struct pci_slot *slot)
69{
70 return kobject_name(&slot->kobj);
71}
72
1da177e4
LT
73/* File state for mmap()s on /proc/bus/pci/X/Y */
74enum pci_mmap_state {
75 pci_mmap_io,
76 pci_mmap_mem
77};
78
79/* This defines the direction arg to the DMA mapping routines. */
80#define PCI_DMA_BIDIRECTIONAL 0
81#define PCI_DMA_TODEVICE 1
82#define PCI_DMA_FROMDEVICE 2
83#define PCI_DMA_NONE 3
84
fde09c6d
YZ
85/*
86 * For PCI devices, the region numbers are assigned this way:
87 */
88enum {
89 /* #0-5: standard PCI resources */
90 PCI_STD_RESOURCES,
91 PCI_STD_RESOURCE_END = 5,
92
93 /* #6: expansion ROM resource */
94 PCI_ROM_RESOURCE,
95
d1b054da
YZ
96 /* device specific resources */
97#ifdef CONFIG_PCI_IOV
98 PCI_IOV_RESOURCES,
99 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
100#endif
101
fde09c6d
YZ
102 /* resources assigned to buses behind the bridge */
103#define PCI_BRIDGE_RESOURCE_NUM 4
104
105 PCI_BRIDGE_RESOURCES,
106 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
107 PCI_BRIDGE_RESOURCE_NUM - 1,
108
109 /* total resources associated with a PCI device */
110 PCI_NUM_RESOURCES,
111
112 /* preserve this for compatibility */
113 DEVICE_COUNT_RESOURCE
114};
1da177e4
LT
115
116typedef int __bitwise pci_power_t;
117
4352dfd5
GKH
118#define PCI_D0 ((pci_power_t __force) 0)
119#define PCI_D1 ((pci_power_t __force) 1)
120#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
121#define PCI_D3hot ((pci_power_t __force) 3)
122#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 123#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 124#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 125
aa8c6c93
RW
126#define PCI_PM_D2_DELAY 200
127#define PCI_PM_D3_WAIT 10
128#define PCI_PM_BUS_WAIT 50
129
392a1ce7 130/** The pci_channel state describes connectivity between the CPU and
131 * the pci device. If some PCI bus between here and the pci device
132 * has crashed or locked up, this info is reflected here.
133 */
134typedef unsigned int __bitwise pci_channel_state_t;
135
136enum pci_channel_state {
137 /* I/O channel is in normal state */
138 pci_channel_io_normal = (__force pci_channel_state_t) 1,
139
140 /* I/O to channel is blocked */
141 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
142
143 /* PCI card is dead */
144 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
145};
146
f7bdd12d
BK
147typedef unsigned int __bitwise pcie_reset_state_t;
148
149enum pcie_reset_state {
150 /* Reset is NOT asserted (Use to deassert reset) */
151 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
152
153 /* Use #PERST to reset PCI-E device */
154 pcie_warm_reset = (__force pcie_reset_state_t) 2,
155
156 /* Use PCI-E Hot Reset to reset device */
157 pcie_hot_reset = (__force pcie_reset_state_t) 3
158};
159
ba698ad4
DM
160typedef unsigned short __bitwise pci_dev_flags_t;
161enum pci_dev_flags {
162 /* INTX_DISABLE in PCI_COMMAND register disables MSI
163 * generation too.
164 */
165 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
166 /* Device configuration is irrevocably lost if disabled into D3 */
167 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
168};
169
e1d3a908
SA
170enum pci_irq_reroute_variant {
171 INTEL_IRQ_REROUTE_VARIANT = 1,
172 MAX_IRQ_REROUTE_VARIANTS = 3
173};
174
6e325a62
MT
175typedef unsigned short __bitwise pci_bus_flags_t;
176enum pci_bus_flags {
d556ad4b
PO
177 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
178 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
179};
180
41017f0c
SL
181struct pci_cap_saved_state {
182 struct hlist_node next;
183 char cap_nr;
184 u32 data[0];
185};
186
7d715a6c 187struct pcie_link_state;
ee69439c 188struct pci_vpd;
d1b054da 189struct pci_sriov;
ee69439c 190
1da177e4
LT
191/*
192 * The pci_dev structure is used to describe PCI devices.
193 */
194struct pci_dev {
1da177e4
LT
195 struct list_head bus_list; /* node in per-bus list */
196 struct pci_bus *bus; /* bus this device is on */
197 struct pci_bus *subordinate; /* bus this device bridges to */
198
199 void *sysdata; /* hook for sys-specific extension */
200 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 201 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
202
203 unsigned int devfn; /* encoded device & function index */
204 unsigned short vendor;
205 unsigned short device;
206 unsigned short subsystem_vendor;
207 unsigned short subsystem_device;
208 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 209 u8 revision; /* PCI revision, low byte of class word */
1da177e4 210 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 211 u8 pcie_type; /* PCI-E device/port type */
1da177e4 212 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 213 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
214
215 struct pci_driver *driver; /* which driver has allocated this device */
216 u64 dma_mask; /* Mask of the bits of bus address this
217 device implements. Normally this is
218 0xffffffff. You only need to change
219 this if your device has broken DMA
220 or supports 64-bit transfers. */
221
4d57cdfa
FT
222 struct device_dma_parameters dma_parms;
223
1da177e4
LT
224 pci_power_t current_state; /* Current operating state. In ACPI-speak,
225 this is D0-D3, D0 being fully functional,
226 and D3 being off. */
337001b6
RW
227 int pm_cap; /* PM capability offset in the
228 configuration space */
229 unsigned int pme_support:5; /* Bitmask of states from which PME#
230 can be generated */
231 unsigned int d1_support:1; /* Low power state D1 is supported */
232 unsigned int d2_support:1; /* Low power state D2 is supported */
233 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
1da177e4 234
7d715a6c
SL
235#ifdef CONFIG_PCIEASPM
236 struct pcie_link_state *link_state; /* ASPM link state. */
237#endif
238
392a1ce7 239 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
240 struct device dev; /* Generic device interface */
241
1da177e4
LT
242 int cfg_size; /* Size of configuration space */
243
244 /*
245 * Instead of touching interrupt line and base address registers
246 * directly, use the values stored here. They might be different!
247 */
248 unsigned int irq;
249 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
250
251 /* These fields are used by common fixups */
252 unsigned int transparent:1; /* Transparent PCI bridge */
253 unsigned int multifunction:1;/* Part of multi-function device */
254 /* keep track of device state */
8a1bc901 255 unsigned int is_added:1;
1da177e4 256 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 257 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 258 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 259 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 260 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
261 unsigned int msi_enabled:1;
262 unsigned int msix_enabled:1;
58c3a727 263 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 264 unsigned int is_managed:1;
994a65e2 265 unsigned int is_pcie:1;
aa8c6c93 266 unsigned int state_saved:1;
d1b054da 267 unsigned int is_physfn:1;
ba698ad4 268 pci_dev_flags_t dev_flags;
bae94d02 269 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 270
1da177e4 271 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 272 struct hlist_head saved_cap_space;
1da177e4
LT
273 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
274 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
275 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 276 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 277#ifdef CONFIG_PCI_MSI
4aa9bc95 278 struct list_head msi_list;
ded86d8d 279#endif
94e61088 280 struct pci_vpd *vpd;
d1b054da
YZ
281#ifdef CONFIG_PCI_IOV
282 struct pci_sriov *sriov; /* SR-IOV capability related */
283#endif
1da177e4
LT
284};
285
65891215
ME
286extern struct pci_dev *alloc_pci_dev(void);
287
1da177e4
LT
288#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
289#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
290#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
291
a7369f1f
LV
292static inline int pci_channel_offline(struct pci_dev *pdev)
293{
294 return (pdev->error_state != pci_channel_io_normal);
295}
296
41017f0c 297static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 298 struct pci_dev *pci_dev, char cap)
41017f0c
SL
299{
300 struct pci_cap_saved_state *tmp;
301 struct hlist_node *pos;
302
303 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
304 if (tmp->cap_nr == cap)
305 return tmp;
306 }
307 return NULL;
308}
309
310static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
311 struct pci_cap_saved_state *new_cap)
312{
313 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
314}
315
1da177e4 316#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 317#define PCI_BUS_NUM_RESOURCES 16
1da177e4 318#endif
4352dfd5
GKH
319
320#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
321
322struct pci_bus {
323 struct list_head node; /* node in list of buses */
324 struct pci_bus *parent; /* parent bus this bridge is on */
325 struct list_head children; /* list of child buses */
326 struct list_head devices; /* list of devices on this bus */
327 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 328 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
329 struct resource *resource[PCI_BUS_NUM_RESOURCES];
330 /* address space routed to this bus */
331
332 struct pci_ops *ops; /* configuration access functions */
333 void *sysdata; /* hook for sys-specific extension */
334 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
335
336 unsigned char number; /* bus number */
337 unsigned char primary; /* number of primary bridge */
338 unsigned char secondary; /* number of secondary bridge */
339 unsigned char subordinate; /* max number of subordinate buses */
340
341 char name[48];
342
343 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 344 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 345 struct device *bridge;
fd7d1ced 346 struct device dev;
1da177e4
LT
347 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
348 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 349 unsigned int is_added:1;
1da177e4
LT
350};
351
352#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 353#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 354
16cf0ebc
RW
355#ifdef CONFIG_PCI_MSI
356static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
357{
358 return pci_dev->msi_enabled || pci_dev->msix_enabled;
359}
360#else
361static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
362#endif
363
1da177e4
LT
364/*
365 * Error values that may be returned by PCI functions.
366 */
367#define PCIBIOS_SUCCESSFUL 0x00
368#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
369#define PCIBIOS_BAD_VENDOR_ID 0x83
370#define PCIBIOS_DEVICE_NOT_FOUND 0x86
371#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
372#define PCIBIOS_SET_FAILED 0x88
373#define PCIBIOS_BUFFER_TOO_SMALL 0x89
374
375/* Low-level architecture-dependent routines */
376
377struct pci_ops {
378 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
379 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
380};
381
b6ce068a
MW
382/*
383 * ACPI needs to be able to access PCI config space before we've done a
384 * PCI bus scan and created pci_bus structures.
385 */
386extern int raw_pci_read(unsigned int domain, unsigned int bus,
387 unsigned int devfn, int reg, int len, u32 *val);
388extern int raw_pci_write(unsigned int domain, unsigned int bus,
389 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
390
391struct pci_bus_region {
c40a22e0
BH
392 resource_size_t start;
393 resource_size_t end;
1da177e4
LT
394};
395
396struct pci_dynids {
397 spinlock_t lock; /* protects list, index */
398 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
399};
400
392a1ce7 401/* ---------------------------------------------------------------- */
402/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 403 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 404 * will be notified of PCI bus errors, and will be driven to recovery
405 * when an error occurs.
406 */
407
408typedef unsigned int __bitwise pci_ers_result_t;
409
410enum pci_ers_result {
411 /* no result/none/not supported in device driver */
412 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
413
414 /* Device driver can recover without slot reset */
415 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
416
417 /* Device driver wants slot to be reset. */
418 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
419
420 /* Device has completely failed, is unrecoverable */
421 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
422
423 /* Device driver is fully recovered and operational */
424 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
425};
426
427/* PCI bus error event callbacks */
05cca6e5 428struct pci_error_handlers {
392a1ce7 429 /* PCI bus error detected on this device */
430 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 431 enum pci_channel_state error);
392a1ce7 432
433 /* MMIO has been re-enabled, but not DMA */
434 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
435
436 /* PCI Express link has been reset */
437 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
438
439 /* PCI slot has been reset */
440 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
441
442 /* Device driver may resume normal operations */
443 void (*resume)(struct pci_dev *dev);
444};
445
446/* ---------------------------------------------------------------- */
447
1da177e4
LT
448struct module;
449struct pci_driver {
450 struct list_head node;
451 char *name;
1da177e4
LT
452 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
453 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
454 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
455 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
456 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
457 int (*resume_early) (struct pci_dev *dev);
1da177e4 458 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 459 void (*shutdown) (struct pci_dev *dev);
392a1ce7 460 struct pci_error_handlers *err_handler;
1da177e4
LT
461 struct device_driver driver;
462 struct pci_dynids dynids;
463};
464
05cca6e5 465#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 466
90a1ba0c 467/**
9f9351bb 468 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
469 * @_table: device table name
470 *
471 * This macro is used to create a struct pci_device_id array (a device table)
472 * in a generic manner.
473 */
9f9351bb 474#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
475 const struct pci_device_id _table[] __devinitconst
476
1da177e4
LT
477/**
478 * PCI_DEVICE - macro used to describe a specific pci device
479 * @vend: the 16 bit PCI Vendor ID
480 * @dev: the 16 bit PCI Device ID
481 *
482 * This macro is used to create a struct pci_device_id that matches a
483 * specific device. The subvendor and subdevice fields will be set to
484 * PCI_ANY_ID.
485 */
486#define PCI_DEVICE(vend,dev) \
487 .vendor = (vend), .device = (dev), \
488 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
489
490/**
491 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
492 * @dev_class: the class, subclass, prog-if triple for this device
493 * @dev_class_mask: the class mask for this device
494 *
495 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 496 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
497 * fields will be set to PCI_ANY_ID.
498 */
499#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
500 .class = (dev_class), .class_mask = (dev_class_mask), \
501 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
502 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
503
1597cacb
AC
504/**
505 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
506 * @vendor: the vendor name
507 * @device: the 16 bit PCI Device ID
1597cacb
AC
508 *
509 * This macro is used to create a struct pci_device_id that matches a
510 * specific PCI device. The subvendor, and subdevice fields will be set
511 * to PCI_ANY_ID. The macro allows the next field to follow as the device
512 * private data.
513 */
514
515#define PCI_VDEVICE(vendor, device) \
516 PCI_VENDOR_ID_##vendor, (device), \
517 PCI_ANY_ID, PCI_ANY_ID, 0, 0
518
1da177e4
LT
519/* these external functions are only available when PCI support is enabled */
520#ifdef CONFIG_PCI
521
522extern struct bus_type pci_bus_type;
523
524/* Do NOT directly access these two variables, unless you are arch specific pci
525 * code, or pci core code. */
526extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
527/* Some device drivers need know if pci is initiated */
528extern int no_pci_devices(void);
1da177e4
LT
529
530void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 531int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 532char *pcibios_setup(char *str);
1da177e4
LT
533
534/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
535void pcibios_align_resource(void *, struct resource *, resource_size_t,
536 resource_size_t);
1da177e4
LT
537void pcibios_update_irq(struct pci_dev *, int irq);
538
539/* Generic PCI functions used internally */
540
541extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 542void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
543struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
544 struct pci_ops *ops, void *sysdata);
98db6f19 545static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 546 void *sysdata)
1da177e4 547{
c431ada4
RS
548 struct pci_bus *root_bus;
549 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
550 if (root_bus)
551 pci_bus_add_devices(root_bus);
552 return root_bus;
1da177e4 553}
05cca6e5
GKH
554struct pci_bus *pci_create_bus(struct device *parent, int bus,
555 struct pci_ops *ops, void *sysdata);
556struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
557 int busnr);
f46753c5 558struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
559 const char *name,
560 struct hotplug_slot *hotplug);
f46753c5 561void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 562void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 563int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 564struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 565void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 566unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 567int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 568void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
569struct resource *pci_find_parent_resource(const struct pci_dev *dev,
570 struct resource *res);
57c2cf71 571u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 572int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 573u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
574extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
575extern void pci_dev_put(struct pci_dev *dev);
576extern void pci_remove_bus(struct pci_bus *b);
577extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 578extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 579void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 580extern void pci_sort_breadthfirst(void);
1da177e4
LT
581
582/* Generic PCI functions exported to card drivers */
583
bd3989e0 584#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
585struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
586 unsigned int device,
b08508c4 587 struct pci_dev *from);
05cca6e5
GKH
588struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
589 unsigned int devfn);
bd3989e0
JG
590#endif /* CONFIG_PCI_LEGACY */
591
388c8c16
JB
592enum pci_lost_interrupt_reason {
593 PCI_LOST_IRQ_NO_INFORMATION = 0,
594 PCI_LOST_IRQ_DISABLE_MSI,
595 PCI_LOST_IRQ_DISABLE_MSIX,
596 PCI_LOST_IRQ_DISABLE_ACPI,
597};
598enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
599int pci_find_capability(struct pci_dev *dev, int cap);
600int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
601int pci_find_ext_capability(struct pci_dev *dev, int cap);
602int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
603int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 604struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 605
d42552c3
AM
606struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
607 struct pci_dev *from);
05cca6e5 608struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 609 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 610 struct pci_dev *from);
05cca6e5
GKH
611struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
612struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
613struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
614int pci_dev_present(const struct pci_device_id *ids);
615
05cca6e5
GKH
616int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
617 int where, u8 *val);
618int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
619 int where, u16 *val);
620int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
621 int where, u32 *val);
622int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
623 int where, u8 val);
624int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
625 int where, u16 val);
626int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
627 int where, u32 val);
1da177e4
LT
628
629static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
630{
05cca6e5 631 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
632}
633static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
634{
05cca6e5 635 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 636}
05cca6e5
GKH
637static inline int pci_read_config_dword(struct pci_dev *dev, int where,
638 u32 *val)
1da177e4 639{
05cca6e5 640 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
641}
642static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
643{
05cca6e5 644 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
645}
646static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
647{
05cca6e5 648 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 649}
05cca6e5
GKH
650static inline int pci_write_config_dword(struct pci_dev *dev, int where,
651 u32 val)
1da177e4 652{
05cca6e5 653 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
654}
655
4a7fb636 656int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
657int __must_check pci_enable_device_io(struct pci_dev *dev);
658int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 659int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
660int __must_check pcim_enable_device(struct pci_dev *pdev);
661void pcim_pin_device(struct pci_dev *pdev);
662
663static inline int pci_is_managed(struct pci_dev *pdev)
664{
665 return pdev->is_managed;
666}
667
1da177e4
LT
668void pci_disable_device(struct pci_dev *dev);
669void pci_set_master(struct pci_dev *dev);
6a479079 670void pci_clear_master(struct pci_dev *dev);
f7bdd12d 671int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 672#define HAVE_PCI_SET_MWI
4a7fb636 673int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 674int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 675void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 676void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 677void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
678int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
679int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 680int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 681int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
682int pcix_get_max_mmrbc(struct pci_dev *dev);
683int pcix_get_mmrbc(struct pci_dev *dev);
684int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 685int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 686int pcie_set_readrq(struct pci_dev *dev, int rq);
8dd7f803
SY
687int pci_reset_function(struct pci_dev *dev);
688int pci_execute_reset_function(struct pci_dev *dev);
14add80b 689void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 690int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 691int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
692
693/* ROM control related routines */
e416de5e
AC
694int pci_enable_rom(struct pci_dev *pdev);
695void pci_disable_rom(struct pci_dev *pdev);
144a50ea 696void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 697void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 698size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
699
700/* Power management related routines */
701int pci_save_state(struct pci_dev *dev);
702int pci_restore_state(struct pci_dev *dev);
9c8550ee
LT
703int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
704pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 705bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 706void pci_pme_active(struct pci_dev *dev, bool enable);
9c8550ee 707int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
0235c4fc 708int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 709pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
710int pci_prepare_to_sleep(struct pci_dev *dev);
711int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 712
ce5ccdef 713/* Functions for PCI Hotplug drivers to use */
05cca6e5 714int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
ce5ccdef 715
287d19ce
SH
716/* Vital product data routines */
717ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
718ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 719int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 720
1da177e4 721/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 722void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
723void pci_bus_size_bridges(struct pci_bus *bus);
724int pci_claim_resource(struct pci_dev *, int);
725void pci_assign_unassigned_resources(void);
726void pdev_enable_device(struct pci_dev *);
727void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 728int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
729void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
730 int (*)(struct pci_dev *, u8, u8));
731#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 732int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 733int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 734void pci_release_regions(struct pci_dev *);
4a7fb636 735int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 736int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 737void pci_release_region(struct pci_dev *, int);
c87deff7 738int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 739int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 740void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
741
742/* drivers/pci/bus.c */
4a7fb636
AM
743int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
744 struct resource *res, resource_size_t size,
745 resource_size_t align, resource_size_t min,
746 unsigned int type_mask,
747 void (*alignf)(void *, struct resource *,
748 resource_size_t, resource_size_t),
749 void *alignf_data);
1da177e4
LT
750void pci_enable_bridges(struct pci_bus *bus);
751
863b18f4 752/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
753int __must_check __pci_register_driver(struct pci_driver *, struct module *,
754 const char *mod_name);
bba81165
AM
755
756/*
757 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
758 */
759#define pci_register_driver(driver) \
760 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 761
05cca6e5
GKH
762void pci_unregister_driver(struct pci_driver *dev);
763void pci_remove_behind_bridge(struct pci_dev *dev);
764struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
765const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
766 struct pci_dev *dev);
767int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
768 int pass);
1da177e4 769
cecf4864
PM
770void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
771 void *userdata);
70b9f7dc 772int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 773int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 774unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 775
1da177e4
LT
776/* kmem_cache style wrapper around pci_alloc_consistent() */
777
778#include <linux/dmapool.h>
779
780#define pci_pool dma_pool
781#define pci_pool_create(name, pdev, size, align, allocation) \
782 dma_pool_create(name, &pdev->dev, size, align, allocation)
783#define pci_pool_destroy(pool) dma_pool_destroy(pool)
784#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
785#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
786
e24c2d96
DM
787enum pci_dma_burst_strategy {
788 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
789 strategy_parameter is N/A */
790 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
791 byte boundaries */
792 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
793 strategy_parameter byte boundaries */
794};
795
1da177e4 796struct msix_entry {
16dbef4a 797 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
798 u16 entry; /* driver uses to specify entry, OS writes */
799};
800
0366f8f7 801
1da177e4 802#ifndef CONFIG_PCI_MSI
1c8d7b0a 803static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
804{
805 return -1;
806}
807
d52877c7
YL
808static inline void pci_msi_shutdown(struct pci_dev *dev)
809{ }
05cca6e5
GKH
810static inline void pci_disable_msi(struct pci_dev *dev)
811{ }
812
a52e2e35
RW
813static inline int pci_msix_table_size(struct pci_dev *dev)
814{
815 return 0;
816}
05cca6e5
GKH
817static inline int pci_enable_msix(struct pci_dev *dev,
818 struct msix_entry *entries, int nvec)
819{
820 return -1;
821}
822
d52877c7
YL
823static inline void pci_msix_shutdown(struct pci_dev *dev)
824{ }
05cca6e5
GKH
825static inline void pci_disable_msix(struct pci_dev *dev)
826{ }
827
828static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
829{ }
830
831static inline void pci_restore_msi_state(struct pci_dev *dev)
832{ }
07ae95f9
AP
833static inline int pci_msi_enabled(void)
834{
835 return 0;
836}
1da177e4 837#else
1c8d7b0a 838extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 839extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 840extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 841extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 842extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 843 struct msix_entry *entries, int nvec);
d52877c7 844extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
845extern void pci_disable_msix(struct pci_dev *dev);
846extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 847extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 848extern int pci_msi_enabled(void);
1da177e4
LT
849#endif
850
3e1b1600
AP
851#ifndef CONFIG_PCIEASPM
852static inline int pcie_aspm_enabled(void)
853{
854 return 0;
855}
856#else
857extern int pcie_aspm_enabled(void);
858#endif
859
1c8d7b0a
MW
860#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
861
8b955b0d 862#ifdef CONFIG_HT_IRQ
8b955b0d
EB
863/* The functions a driver should call */
864int ht_create_irq(struct pci_dev *dev, int idx);
865void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
866#endif /* CONFIG_HT_IRQ */
867
e04b0ea2
BK
868extern void pci_block_user_cfg_access(struct pci_dev *dev);
869extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
870
4352dfd5
GKH
871/*
872 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
873 * a PCI domain is defined to be a set of PCI busses which share
874 * configuration space.
875 */
32a2eea7
JG
876#ifdef CONFIG_PCI_DOMAINS
877extern int pci_domains_supported;
878#else
879enum { pci_domains_supported = 0 };
05cca6e5
GKH
880static inline int pci_domain_nr(struct pci_bus *bus)
881{
882 return 0;
883}
884
4352dfd5
GKH
885static inline int pci_proc_domain(struct pci_bus *bus)
886{
887 return 0;
888}
32a2eea7 889#endif /* CONFIG_PCI_DOMAINS */
1da177e4 890
4352dfd5 891#else /* CONFIG_PCI is not enabled */
1da177e4
LT
892
893/*
894 * If the system does not have PCI, clearly these return errors. Define
895 * these as simple inline functions to avoid hair in drivers.
896 */
897
05cca6e5
GKH
898#define _PCI_NOP(o, s, t) \
899 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
900 int where, t val) \
1da177e4 901 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
902
903#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
904 _PCI_NOP(o, word, u16 x) \
905 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
906_PCI_NOP_ALL(read, *)
907_PCI_NOP_ALL(write,)
908
05cca6e5
GKH
909static inline struct pci_dev *pci_find_device(unsigned int vendor,
910 unsigned int device,
b08508c4 911 struct pci_dev *from)
05cca6e5
GKH
912{
913 return NULL;
914}
1da177e4 915
05cca6e5
GKH
916static inline struct pci_dev *pci_find_slot(unsigned int bus,
917 unsigned int devfn)
918{
919 return NULL;
920}
1da177e4 921
d42552c3 922static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
923 unsigned int device,
924 struct pci_dev *from)
925{
926 return NULL;
927}
d42552c3 928
05cca6e5
GKH
929static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
930 unsigned int device,
931 unsigned int ss_vendor,
932 unsigned int ss_device,
b08508c4 933 struct pci_dev *from)
05cca6e5
GKH
934{
935 return NULL;
936}
1da177e4 937
05cca6e5
GKH
938static inline struct pci_dev *pci_get_class(unsigned int class,
939 struct pci_dev *from)
940{
941 return NULL;
942}
1da177e4
LT
943
944#define pci_dev_present(ids) (0)
ed4aaadb 945#define no_pci_devices() (1)
1da177e4
LT
946#define pci_dev_put(dev) do { } while (0)
947
05cca6e5
GKH
948static inline void pci_set_master(struct pci_dev *dev)
949{ }
950
951static inline int pci_enable_device(struct pci_dev *dev)
952{
953 return -EIO;
954}
955
956static inline void pci_disable_device(struct pci_dev *dev)
957{ }
958
959static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
960{
961 return -EIO;
962}
963
80be0385
RD
964static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
965{
966 return -EIO;
967}
968
4d57cdfa
FT
969static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
970 unsigned int size)
971{
972 return -EIO;
973}
974
59fc67de
FT
975static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
976 unsigned long mask)
977{
978 return -EIO;
979}
980
05cca6e5
GKH
981static inline int pci_assign_resource(struct pci_dev *dev, int i)
982{
983 return -EBUSY;
984}
985
986static inline int __pci_register_driver(struct pci_driver *drv,
987 struct module *owner)
988{
989 return 0;
990}
991
992static inline int pci_register_driver(struct pci_driver *drv)
993{
994 return 0;
995}
996
997static inline void pci_unregister_driver(struct pci_driver *drv)
998{ }
999
1000static inline int pci_find_capability(struct pci_dev *dev, int cap)
1001{
1002 return 0;
1003}
1004
1005static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1006 int cap)
1007{
1008 return 0;
1009}
1010
1011static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1012{
1013 return 0;
1014}
1015
1da177e4 1016/* Power management related routines */
05cca6e5
GKH
1017static inline int pci_save_state(struct pci_dev *dev)
1018{
1019 return 0;
1020}
1021
1022static inline int pci_restore_state(struct pci_dev *dev)
1023{
1024 return 0;
1025}
1da177e4 1026
05cca6e5
GKH
1027static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1028{
1029 return 0;
1030}
1031
1032static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1033 pm_message_t state)
1034{
1035 return PCI_D0;
1036}
1037
1038static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1039 int enable)
1040{
1041 return 0;
1042}
1043
1044static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1045{
1046 return -EIO;
1047}
1048
1049static inline void pci_release_regions(struct pci_dev *dev)
1050{ }
0da0ead9 1051
a46e8126
KG
1052#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1053
05cca6e5
GKH
1054static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1055{ }
1056
1057static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1058{ }
e04b0ea2 1059
d80d0217
RD
1060static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1061{ return NULL; }
1062
1063static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1064 unsigned int devfn)
1065{ return NULL; }
1066
1067static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1068 unsigned int devfn)
1069{ return NULL; }
1070
4352dfd5 1071#endif /* CONFIG_PCI */
1da177e4 1072
4352dfd5
GKH
1073/* Include architecture-dependent settings and functions */
1074
1075#include <asm/pci.h>
1da177e4
LT
1076
1077/* these helpers provide future and backwards compatibility
1078 * for accessing popular PCI BAR info */
05cca6e5
GKH
1079#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1080#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1081#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1082#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1083 ((pci_resource_start((dev), (bar)) == 0 && \
1084 pci_resource_end((dev), (bar)) == \
1085 pci_resource_start((dev), (bar))) ? 0 : \
1086 \
1087 (pci_resource_end((dev), (bar)) - \
1088 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1089
1090/* Similar to the helpers above, these manipulate per-pci_dev
1091 * driver-specific data. They are really just a wrapper around
1092 * the generic device structure functions of these calls.
1093 */
05cca6e5 1094static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1095{
1096 return dev_get_drvdata(&pdev->dev);
1097}
1098
05cca6e5 1099static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1100{
1101 dev_set_drvdata(&pdev->dev, data);
1102}
1103
1104/* If you want to know what to call your pci_dev, ask this function.
1105 * Again, it's a wrapper around the generic device.
1106 */
c6c4f070 1107static inline const char *pci_name(struct pci_dev *pdev)
1da177e4 1108{
c6c4f070 1109 return dev_name(&pdev->dev);
1da177e4
LT
1110}
1111
2311b1f2
ME
1112
1113/* Some archs don't want to expose struct resource to userland as-is
1114 * in sysfs and /proc
1115 */
1116#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1117static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1118 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1119 resource_size_t *end)
2311b1f2
ME
1120{
1121 *start = rsrc->start;
1122 *end = rsrc->end;
1123}
1124#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1125
1126
1da177e4
LT
1127/*
1128 * The world is not perfect and supplies us with broken PCI devices.
1129 * For at least a part of these bugs we need a work-around, so both
1130 * generic (drivers/pci/quirks.c) and per-architecture code can define
1131 * fixup hooks to be called for particular buggy devices.
1132 */
1133
1134struct pci_fixup {
1135 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1136 void (*hook)(struct pci_dev *dev);
1137};
1138
1139enum pci_fixup_pass {
1140 pci_fixup_early, /* Before probing BARs */
1141 pci_fixup_header, /* After reading configuration header */
1142 pci_fixup_final, /* Final phase of device fixups */
1143 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1144 pci_fixup_resume, /* pci_device_resume() */
1145 pci_fixup_suspend, /* pci_device_suspend */
1146 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1147};
1148
1149/* Anonymous variables would be nice... */
1150#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1151 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1152 __attribute__((__section__(#section))) = { vendor, device, hook };
1153#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1154 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1155 vendor##device##hook, vendor, device, hook)
1156#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1157 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1158 vendor##device##hook, vendor, device, hook)
1159#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1160 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1161 vendor##device##hook, vendor, device, hook)
1162#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1163 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1164 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1165#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1166 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1167 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1168#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1169 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1170 resume_early##vendor##device##hook, vendor, device, hook)
1171#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1172 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1173 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1174
1175
1176void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1177
05cca6e5 1178void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1179void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1180void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1181int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1182int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1183 const char *name);
ec04b075 1184void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1185
1da177e4 1186extern int pci_pci_problems;
236561e5 1187#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1188#define PCIPCI_TRITON 2
1189#define PCIPCI_NATOMA 4
1190#define PCIPCI_VIAETBF 8
1191#define PCIPCI_VSFX 16
236561e5
AC
1192#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1193#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1194
4516a618
AN
1195extern unsigned long pci_cardbus_io_size;
1196extern unsigned long pci_cardbus_mem_size;
1197
19792a08
AB
1198int pcibios_add_platform_entries(struct pci_dev *dev);
1199void pcibios_disable_device(struct pci_dev *dev);
1200int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1201 enum pcie_reset_state state);
575e3348 1202
7752d5cf 1203#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1204extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1205extern void __init pci_mmcfg_late_init(void);
1206#else
bb63b421 1207static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1208static inline void pci_mmcfg_late_init(void) { }
1209#endif
1210
0ef5f8f6
AP
1211int pci_ext_cfg_avail(struct pci_dev *dev);
1212
1684f5dd 1213void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1214
1da177e4
LT
1215#endif /* __KERNEL__ */
1216#endif /* LINUX_PCI_H */
This page took 0.919291 seconds and 5 git commands to generate.