Merge tag 'ext4_for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/tytso...
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
74bb1bcc 32#include <linux/irqreturn.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35/* Include the ID list */
36#include <linux/pci_ids.h>
37
85467136
SK
38/*
39 * The PCI interface treats multi-function devices as independent
40 * devices. The slot/function address of each device is encoded
41 * in a single byte as follows:
42 *
43 * 7:3 = slot
44 * 2:0 = function
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined uapi/linux/pci.h
46 * In the interest of not exposing interfaces to user-space unnecessarily,
47 * the following kernel only defines are being added here.
48 */
49#define PCI_DEVID(bus, devfn) ((((u16)bus) << 8) | devfn)
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
73/* This defines the direction arg to the DMA mapping routines. */
74#define PCI_DMA_BIDIRECTIONAL 0
75#define PCI_DMA_TODEVICE 1
76#define PCI_DMA_FROMDEVICE 2
77#define PCI_DMA_NONE 3
78
fde09c6d
YZ
79/*
80 * For PCI devices, the region numbers are assigned this way:
81 */
82enum {
83 /* #0-5: standard PCI resources */
84 PCI_STD_RESOURCES,
85 PCI_STD_RESOURCE_END = 5,
86
87 /* #6: expansion ROM resource */
88 PCI_ROM_RESOURCE,
89
d1b054da
YZ
90 /* device specific resources */
91#ifdef CONFIG_PCI_IOV
92 PCI_IOV_RESOURCES,
93 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
94#endif
95
fde09c6d
YZ
96 /* resources assigned to buses behind the bridge */
97#define PCI_BRIDGE_RESOURCE_NUM 4
98
99 PCI_BRIDGE_RESOURCES,
100 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
101 PCI_BRIDGE_RESOURCE_NUM - 1,
102
103 /* total resources associated with a PCI device */
104 PCI_NUM_RESOURCES,
105
106 /* preserve this for compatibility */
cda57bf9 107 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 108};
1da177e4
LT
109
110typedef int __bitwise pci_power_t;
111
4352dfd5
GKH
112#define PCI_D0 ((pci_power_t __force) 0)
113#define PCI_D1 ((pci_power_t __force) 1)
114#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
115#define PCI_D3hot ((pci_power_t __force) 3)
116#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 117#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 118#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 119
00240c38
AS
120/* Remember to update this when the list above changes! */
121extern const char *pci_power_names[];
122
123static inline const char *pci_power_name(pci_power_t state)
124{
125 return pci_power_names[1 + (int) state];
126}
127
448bd857
HY
128#define PCI_PM_D2_DELAY 200
129#define PCI_PM_D3_WAIT 10
130#define PCI_PM_D3COLD_WAIT 100
131#define PCI_PM_BUS_WAIT 50
aa8c6c93 132
392a1ce7 133/** The pci_channel state describes connectivity between the CPU and
134 * the pci device. If some PCI bus between here and the pci device
135 * has crashed or locked up, this info is reflected here.
136 */
137typedef unsigned int __bitwise pci_channel_state_t;
138
139enum pci_channel_state {
140 /* I/O channel is in normal state */
141 pci_channel_io_normal = (__force pci_channel_state_t) 1,
142
143 /* I/O to channel is blocked */
144 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
145
146 /* PCI card is dead */
147 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
148};
149
f7bdd12d
BK
150typedef unsigned int __bitwise pcie_reset_state_t;
151
152enum pcie_reset_state {
153 /* Reset is NOT asserted (Use to deassert reset) */
154 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
155
156 /* Use #PERST to reset PCI-E device */
157 pcie_warm_reset = (__force pcie_reset_state_t) 2,
158
159 /* Use PCI-E Hot Reset to reset device */
160 pcie_hot_reset = (__force pcie_reset_state_t) 3
161};
162
ba698ad4
DM
163typedef unsigned short __bitwise pci_dev_flags_t;
164enum pci_dev_flags {
165 /* INTX_DISABLE in PCI_COMMAND register disables MSI
166 * generation too.
167 */
168 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
169 /* Device configuration is irrevocably lost if disabled into D3 */
170 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
6777829c
GR
171 /* Provide indication device is assigned by a Virtual Machine Manager */
172 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) 4,
ba698ad4
DM
173};
174
e1d3a908
SA
175enum pci_irq_reroute_variant {
176 INTEL_IRQ_REROUTE_VARIANT = 1,
177 MAX_IRQ_REROUTE_VARIANTS = 3
178};
179
6e325a62
MT
180typedef unsigned short __bitwise pci_bus_flags_t;
181enum pci_bus_flags {
d556ad4b
PO
182 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
183 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
184};
185
59da381e
JK
186/* These values come from the PCI Express Spec */
187enum pcie_link_width {
188 PCIE_LNK_WIDTH_RESRV = 0x00,
189 PCIE_LNK_X1 = 0x01,
190 PCIE_LNK_X2 = 0x02,
191 PCIE_LNK_X4 = 0x04,
192 PCIE_LNK_X8 = 0x08,
193 PCIE_LNK_X12 = 0x0C,
194 PCIE_LNK_X16 = 0x10,
195 PCIE_LNK_X32 = 0x20,
196 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
197};
198
536c8cb4
MW
199/* Based on the PCI Hotplug Spec, but some values are made up by us */
200enum pci_bus_speed {
201 PCI_SPEED_33MHz = 0x00,
202 PCI_SPEED_66MHz = 0x01,
203 PCI_SPEED_66MHz_PCIX = 0x02,
204 PCI_SPEED_100MHz_PCIX = 0x03,
205 PCI_SPEED_133MHz_PCIX = 0x04,
206 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
207 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
208 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
209 PCI_SPEED_66MHz_PCIX_266 = 0x09,
210 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
211 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
212 AGP_UNKNOWN = 0x0c,
213 AGP_1X = 0x0d,
214 AGP_2X = 0x0e,
215 AGP_4X = 0x0f,
216 AGP_8X = 0x10,
536c8cb4
MW
217 PCI_SPEED_66MHz_PCIX_533 = 0x11,
218 PCI_SPEED_100MHz_PCIX_533 = 0x12,
219 PCI_SPEED_133MHz_PCIX_533 = 0x13,
220 PCIE_SPEED_2_5GT = 0x14,
221 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 222 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
223 PCI_SPEED_UNKNOWN = 0xff,
224};
225
24a4742f 226struct pci_cap_saved_data {
41017f0c 227 char cap_nr;
24a4742f 228 unsigned int size;
41017f0c
SL
229 u32 data[0];
230};
231
24a4742f
AW
232struct pci_cap_saved_state {
233 struct hlist_node next;
234 struct pci_cap_saved_data cap;
235};
236
7d715a6c 237struct pcie_link_state;
ee69439c 238struct pci_vpd;
d1b054da 239struct pci_sriov;
302b4215 240struct pci_ats;
ee69439c 241
1da177e4
LT
242/*
243 * The pci_dev structure is used to describe PCI devices.
244 */
245struct pci_dev {
1da177e4
LT
246 struct list_head bus_list; /* node in per-bus list */
247 struct pci_bus *bus; /* bus this device is on */
248 struct pci_bus *subordinate; /* bus this device bridges to */
249
250 void *sysdata; /* hook for sys-specific extension */
251 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 252 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
253
254 unsigned int devfn; /* encoded device & function index */
255 unsigned short vendor;
256 unsigned short device;
257 unsigned short subsystem_vendor;
258 unsigned short subsystem_device;
259 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 260 u8 revision; /* PCI revision, low byte of class word */
1da177e4 261 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 262 u8 pcie_cap; /* PCI-E capability offset */
e375b561
GS
263 u8 msi_cap; /* MSI capability offset */
264 u8 msix_cap; /* MSI-X capability offset */
b03e7495 265 u8 pcie_mpss:3; /* PCI-E Max Payload Size Supported */
1da177e4 266 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 267 u8 pin; /* which interrupt pin this device uses */
786e2288 268 u16 pcie_flags_reg; /* cached PCI-E Capabilities Register */
1da177e4
LT
269
270 struct pci_driver *driver; /* which driver has allocated this device */
271 u64 dma_mask; /* Mask of the bits of bus address this
272 device implements. Normally this is
273 0xffffffff. You only need to change
274 this if your device has broken DMA
275 or supports 64-bit transfers. */
276
4d57cdfa
FT
277 struct device_dma_parameters dma_parms;
278
1da177e4
LT
279 pci_power_t current_state; /* Current operating state. In ACPI-speak,
280 this is D0-D3, D0 being fully functional,
281 and D3 being off. */
703860ed 282 u8 pm_cap; /* PM capability offset */
337001b6
RW
283 unsigned int pme_support:5; /* Bitmask of states from which PME#
284 can be generated */
c7f48656 285 unsigned int pme_interrupt:1;
379021d5 286 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
287 unsigned int d1_support:1; /* Low power state D1 is supported */
288 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
289 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
290 unsigned int no_d3cold:1; /* D3cold is forbidden */
291 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
292 unsigned int mmio_always_on:1; /* disallow turning off io/mem
293 decoding during bar sizing */
e80bb09d 294 unsigned int wakeup_prepared:1;
448bd857
HY
295 unsigned int runtime_d3cold:1; /* whether go through runtime
296 D3cold, not set for devices
297 powered on/off by the
298 corresponding bridge */
1ae861e6 299 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 300 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 301
7d715a6c
SL
302#ifdef CONFIG_PCIEASPM
303 struct pcie_link_state *link_state; /* ASPM link state. */
304#endif
305
392a1ce7 306 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
307 struct device dev; /* Generic device interface */
308
1da177e4
LT
309 int cfg_size; /* Size of configuration space */
310
311 /*
312 * Instead of touching interrupt line and base address registers
313 * directly, use the values stored here. They might be different!
314 */
315 unsigned int irq;
316 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
317
58d9a38f 318 bool match_driver; /* Skip attaching driver */
1da177e4
LT
319 /* These fields are used by common fixups */
320 unsigned int transparent:1; /* Transparent PCI bridge */
321 unsigned int multifunction:1;/* Part of multi-function device */
322 /* keep track of device state */
8a1bc901 323 unsigned int is_added:1;
1da177e4 324 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 325 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 326 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 327 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 328 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
329 unsigned int msi_enabled:1;
330 unsigned int msix_enabled:1;
58c3a727 331 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 332 unsigned int is_managed:1;
260d703a 333 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 334 unsigned int state_saved:1;
d1b054da 335 unsigned int is_physfn:1;
dd7cc44d 336 unsigned int is_virtfn:1;
711d5779 337 unsigned int reset_fn:1;
28760489 338 unsigned int is_hotplug_bridge:1;
affb72c3
HY
339 unsigned int __aer_firmware_first_valid:1;
340 unsigned int __aer_firmware_first:1;
fbebb9fd 341 unsigned int broken_intx_masking:1;
2b28ae19 342 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
ba698ad4 343 pci_dev_flags_t dev_flags;
bae94d02 344 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 345
1da177e4 346 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 347 struct hlist_head saved_cap_space;
1da177e4
LT
348 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
349 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
350 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 351 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 352#ifdef CONFIG_PCI_MSI
4aa9bc95 353 struct list_head msi_list;
da8d1c8b 354 struct kset *msi_kset;
ded86d8d 355#endif
94e61088 356 struct pci_vpd *vpd;
466b3ddf 357#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
358 union {
359 struct pci_sriov *sriov; /* SR-IOV capability related */
360 struct pci_dev *physfn; /* the PF this VF is associated with */
361 };
302b4215 362 struct pci_ats *ats; /* Address Translation Service */
d1b054da 363#endif
dbd3fc33 364 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 365 size_t romlen; /* Length of ROM if it's not from the BAR */
1da177e4
LT
366};
367
dda56549
Y
368static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
369{
370#ifdef CONFIG_PCI_IOV
371 if (dev->is_virtfn)
372 dev = dev->physfn;
373#endif
374
375 return dev;
376}
377
3c6e6ae7
GZ
378struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
379struct pci_dev * __deprecated alloc_pci_dev(void);
65891215 380
1da177e4
LT
381#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
382#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
383
a7369f1f
LV
384static inline int pci_channel_offline(struct pci_dev *pdev)
385{
386 return (pdev->error_state != pci_channel_io_normal);
387}
388
67cdc827
YL
389extern struct resource busn_resource;
390
0efd5aab
BH
391struct pci_host_bridge_window {
392 struct list_head list;
393 struct resource *res; /* host bridge aperture (CPU address) */
394 resource_size_t offset; /* bus address + offset = CPU address */
395};
41017f0c 396
5a21d70d 397struct pci_host_bridge {
7b543663 398 struct device dev;
5a21d70d 399 struct pci_bus *bus; /* root bus */
0efd5aab 400 struct list_head windows; /* pci_host_bridge_windows */
4fa2649a
YL
401 void (*release_fn)(struct pci_host_bridge *);
402 void *release_data;
5a21d70d 403};
41017f0c 404
7b543663 405#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
406void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
407 void (*release_fn)(struct pci_host_bridge *),
408 void *release_data);
7b543663 409
6c0cc950
RW
410int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
411
2fe2abf8
BH
412/*
413 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
414 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
415 * buses below host bridges or subtractive decode bridges) go in the list.
416 * Use pci_bus_for_each_resource() to iterate through all the resources.
417 */
418
419/*
420 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
421 * and there's no way to program the bridge with the details of the window.
422 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
423 * decode bit set, because they are explicit and can be programmed with _SRS.
424 */
425#define PCI_SUBTRACTIVE_DECODE 0x1
426
427struct pci_bus_resource {
428 struct list_head list;
429 struct resource *res;
430 unsigned int flags;
431};
4352dfd5
GKH
432
433#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
434
435struct pci_bus {
436 struct list_head node; /* node in list of buses */
437 struct pci_bus *parent; /* parent bus this bridge is on */
438 struct list_head children; /* list of child buses */
439 struct list_head devices; /* list of devices on this bus */
440 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 441 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
442 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
443 struct list_head resources; /* address space routed to this bus */
92f02430 444 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
445
446 struct pci_ops *ops; /* configuration access functions */
0cbdcfcf 447 struct msi_chip *msi; /* MSI controller */
1da177e4
LT
448 void *sysdata; /* hook for sys-specific extension */
449 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
450
451 unsigned char number; /* bus number */
452 unsigned char primary; /* number of primary bridge */
3749c51a
MW
453 unsigned char max_bus_speed; /* enum pci_bus_speed */
454 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
455
456 char name[48];
457
458 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 459 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 460 struct device *bridge;
fd7d1ced 461 struct device dev;
1da177e4
LT
462 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
463 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 464 unsigned int is_added:1;
1da177e4
LT
465};
466
467#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 468#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 469
79af72d7
KK
470/*
471 * Returns true if the pci bus is root (behind host-pci bridge),
472 * false otherwise
77a0dfcd
BH
473 *
474 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
475 * This is incorrect because "virtual" buses added for SR-IOV (via
476 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
477 */
478static inline bool pci_is_root_bus(struct pci_bus *pbus)
479{
480 return !(pbus->parent);
481}
482
c6bde215
BH
483static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
484{
485 dev = pci_physfn(dev);
486 if (pci_is_root_bus(dev->bus))
487 return NULL;
488
489 return dev->bus->self;
490}
491
16cf0ebc
RW
492#ifdef CONFIG_PCI_MSI
493static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
494{
495 return pci_dev->msi_enabled || pci_dev->msix_enabled;
496}
497#else
498static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
499#endif
500
1da177e4
LT
501/*
502 * Error values that may be returned by PCI functions.
503 */
504#define PCIBIOS_SUCCESSFUL 0x00
505#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
506#define PCIBIOS_BAD_VENDOR_ID 0x83
507#define PCIBIOS_DEVICE_NOT_FOUND 0x86
508#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
509#define PCIBIOS_SET_FAILED 0x88
510#define PCIBIOS_BUFFER_TOO_SMALL 0x89
511
a6961651
AW
512/*
513 * Translate above to generic errno for passing back through non-pci.
514 */
515static inline int pcibios_err_to_errno(int err)
516{
517 if (err <= PCIBIOS_SUCCESSFUL)
518 return err; /* Assume already errno */
519
520 switch (err) {
521 case PCIBIOS_FUNC_NOT_SUPPORTED:
522 return -ENOENT;
523 case PCIBIOS_BAD_VENDOR_ID:
524 return -EINVAL;
525 case PCIBIOS_DEVICE_NOT_FOUND:
526 return -ENODEV;
527 case PCIBIOS_BAD_REGISTER_NUMBER:
528 return -EFAULT;
529 case PCIBIOS_SET_FAILED:
530 return -EIO;
531 case PCIBIOS_BUFFER_TOO_SMALL:
532 return -ENOSPC;
533 }
534
535 return -ENOTTY;
536}
537
1da177e4
LT
538/* Low-level architecture-dependent routines */
539
540struct pci_ops {
541 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
542 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
543};
544
b6ce068a
MW
545/*
546 * ACPI needs to be able to access PCI config space before we've done a
547 * PCI bus scan and created pci_bus structures.
548 */
f39d5b72
BH
549int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
550 int reg, int len, u32 *val);
551int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
552 int reg, int len, u32 val);
1da177e4
LT
553
554struct pci_bus_region {
c40a22e0
BH
555 resource_size_t start;
556 resource_size_t end;
1da177e4
LT
557};
558
559struct pci_dynids {
560 spinlock_t lock; /* protects list, index */
561 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
562};
563
392a1ce7 564/* ---------------------------------------------------------------- */
565/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 566 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 567 * will be notified of PCI bus errors, and will be driven to recovery
568 * when an error occurs.
569 */
570
571typedef unsigned int __bitwise pci_ers_result_t;
572
573enum pci_ers_result {
574 /* no result/none/not supported in device driver */
575 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
576
577 /* Device driver can recover without slot reset */
578 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
579
580 /* Device driver wants slot to be reset. */
581 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
582
583 /* Device has completely failed, is unrecoverable */
584 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
585
586 /* Device driver is fully recovered and operational */
587 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
588
589 /* No AER capabilities registered for the driver */
590 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7 591};
592
593/* PCI bus error event callbacks */
05cca6e5 594struct pci_error_handlers {
392a1ce7 595 /* PCI bus error detected on this device */
596 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 597 enum pci_channel_state error);
392a1ce7 598
599 /* MMIO has been re-enabled, but not DMA */
600 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
601
602 /* PCI Express link has been reset */
603 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
604
605 /* PCI slot has been reset */
606 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
607
608 /* Device driver may resume normal operations */
609 void (*resume)(struct pci_dev *dev);
610};
611
612/* ---------------------------------------------------------------- */
613
1da177e4
LT
614struct module;
615struct pci_driver {
616 struct list_head node;
42b21932 617 const char *name;
1da177e4
LT
618 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
619 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
620 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
621 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
622 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
623 int (*resume_early) (struct pci_dev *dev);
1da177e4 624 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 625 void (*shutdown) (struct pci_dev *dev);
1789382a 626 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 627 const struct pci_error_handlers *err_handler;
1da177e4
LT
628 struct device_driver driver;
629 struct pci_dynids dynids;
630};
631
05cca6e5 632#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 633
90a1ba0c 634/**
9f9351bb 635 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
636 * @_table: device table name
637 *
638 * This macro is used to create a struct pci_device_id array (a device table)
639 * in a generic manner.
640 */
9f9351bb 641#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 642 const struct pci_device_id _table[]
90a1ba0c 643
1da177e4
LT
644/**
645 * PCI_DEVICE - macro used to describe a specific pci device
646 * @vend: the 16 bit PCI Vendor ID
647 * @dev: the 16 bit PCI Device ID
648 *
649 * This macro is used to create a struct pci_device_id that matches a
650 * specific device. The subvendor and subdevice fields will be set to
651 * PCI_ANY_ID.
652 */
653#define PCI_DEVICE(vend,dev) \
654 .vendor = (vend), .device = (dev), \
655 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
656
3d567e0e
NNS
657/**
658 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
659 * @vend: the 16 bit PCI Vendor ID
660 * @dev: the 16 bit PCI Device ID
661 * @subvend: the 16 bit PCI Subvendor ID
662 * @subdev: the 16 bit PCI Subdevice ID
663 *
664 * This macro is used to create a struct pci_device_id that matches a
665 * specific device with subsystem information.
666 */
667#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
668 .vendor = (vend), .device = (dev), \
669 .subvendor = (subvend), .subdevice = (subdev)
670
1da177e4
LT
671/**
672 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
673 * @dev_class: the class, subclass, prog-if triple for this device
674 * @dev_class_mask: the class mask for this device
675 *
676 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 677 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
678 * fields will be set to PCI_ANY_ID.
679 */
680#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
681 .class = (dev_class), .class_mask = (dev_class_mask), \
682 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
683 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
684
1597cacb
AC
685/**
686 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
687 * @vendor: the vendor name
688 * @device: the 16 bit PCI Device ID
1597cacb
AC
689 *
690 * This macro is used to create a struct pci_device_id that matches a
691 * specific PCI device. The subvendor, and subdevice fields will be set
692 * to PCI_ANY_ID. The macro allows the next field to follow as the device
693 * private data.
694 */
695
696#define PCI_VDEVICE(vendor, device) \
697 PCI_VENDOR_ID_##vendor, (device), \
698 PCI_ANY_ID, PCI_ANY_ID, 0, 0
699
1da177e4
LT
700/* these external functions are only available when PCI support is enabled */
701#ifdef CONFIG_PCI
702
a58674ff 703void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
704
705enum pcie_bus_config_types {
5f39e670 706 PCIE_BUS_TUNE_OFF,
b03e7495 707 PCIE_BUS_SAFE,
5f39e670 708 PCIE_BUS_PERFORMANCE,
b03e7495
JM
709 PCIE_BUS_PEER2PEER,
710};
711
712extern enum pcie_bus_config_types pcie_bus_config;
713
1da177e4
LT
714extern struct bus_type pci_bus_type;
715
716/* Do NOT directly access these two variables, unless you are arch specific pci
717 * code, or pci core code. */
718extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb 719/* Some device drivers need know if pci is initiated */
f39d5b72 720int no_pci_devices(void);
1da177e4 721
3c449ed0 722void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
723void pcibios_add_bus(struct pci_bus *bus);
724void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 725void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 726int __must_check pcibios_enable_device(struct pci_dev *, int mask);
2b6f2c35 727/* Architecture specific versions may override this (weak) */
05cca6e5 728char *pcibios_setup(char *str);
1da177e4
LT
729
730/* Used only when drivers/pci/setup.c is used */
3b7a17fc 731resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 732 resource_size_t,
e31dd6e4 733 resource_size_t);
1da177e4
LT
734void pcibios_update_irq(struct pci_dev *, int irq);
735
2d1c8618
BH
736/* Weak but can be overriden by arch */
737void pci_fixup_cardbus(struct pci_bus *);
738
1da177e4
LT
739/* Generic PCI functions used internally */
740
36a66cd6
BH
741void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
742 struct resource *res);
743void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
744 struct pci_bus_region *region);
d1fd4fb6 745void pcibios_scan_specific_bus(int busn);
f39d5b72 746struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 747void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
748struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
749 struct pci_ops *ops, void *sysdata);
de4b2f76 750struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
751struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
752 struct pci_ops *ops, void *sysdata,
753 struct list_head *resources);
98a35831
YL
754int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
755int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
756void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 757struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
758 struct pci_ops *ops, void *sysdata,
759 struct list_head *resources);
05cca6e5
GKH
760struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
761 int busnr);
3749c51a 762void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 763struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
764 const char *name,
765 struct hotplug_slot *hotplug);
f46753c5 766void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 767void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 768int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 769struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 770void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 771unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 772int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 773void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
774struct resource *pci_find_parent_resource(const struct pci_dev *dev,
775 struct resource *res);
3df425f3 776u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 777int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 778u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
779struct pci_dev *pci_dev_get(struct pci_dev *dev);
780void pci_dev_put(struct pci_dev *dev);
781void pci_remove_bus(struct pci_bus *b);
782void pci_stop_and_remove_bus_device(struct pci_dev *dev);
cdfcc572
YL
783void pci_stop_root_bus(struct pci_bus *bus);
784void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 785void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 786void pci_sort_breadthfirst(void);
fb8a0d9d
WM
787#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
788#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
789#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
790
791/* Generic PCI functions exported to card drivers */
792
388c8c16
JB
793enum pci_lost_interrupt_reason {
794 PCI_LOST_IRQ_NO_INFORMATION = 0,
795 PCI_LOST_IRQ_DISABLE_MSI,
796 PCI_LOST_IRQ_DISABLE_MSIX,
797 PCI_LOST_IRQ_DISABLE_ACPI,
798};
799enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
800int pci_find_capability(struct pci_dev *dev, int cap);
801int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
802int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 803int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
804int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
805int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 806struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 807
d42552c3
AM
808struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
809 struct pci_dev *from);
05cca6e5 810struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 811 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 812 struct pci_dev *from);
05cca6e5 813struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
814struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
815 unsigned int devfn);
816static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
817 unsigned int devfn)
818{
819 return pci_get_domain_bus_and_slot(0, bus, devfn);
820}
05cca6e5 821struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
822int pci_dev_present(const struct pci_device_id *ids);
823
05cca6e5
GKH
824int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
825 int where, u8 *val);
826int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
827 int where, u16 *val);
828int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
829 int where, u32 *val);
830int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
831 int where, u8 val);
832int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
833 int where, u16 val);
834int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
835 int where, u32 val);
a72b46c3 836struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 837
bf362f75 838static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 839{
05cca6e5 840 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 841}
bf362f75 842static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 843{
05cca6e5 844 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 845}
bf362f75 846static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 847 u32 *val)
1da177e4 848{
05cca6e5 849 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 850}
bf362f75 851static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 852{
05cca6e5 853 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 854}
bf362f75 855static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 856{
05cca6e5 857 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 858}
bf362f75 859static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 860 u32 val)
1da177e4 861{
05cca6e5 862 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
863}
864
8c0d3a02
JL
865int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
866int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
867int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
868int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
869int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
870 u16 clear, u16 set);
871int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
872 u32 clear, u32 set);
873
874static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
875 u16 set)
876{
877 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
878}
879
880static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
881 u32 set)
882{
883 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
884}
885
886static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
887 u16 clear)
888{
889 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
890}
891
892static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
893 u32 clear)
894{
895 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
896}
897
c63587d7
AW
898/* user-space driven config access */
899int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
900int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
901int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
902int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
903int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
904int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
905
4a7fb636 906int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
907int __must_check pci_enable_device_io(struct pci_dev *dev);
908int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 909int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
910int __must_check pcim_enable_device(struct pci_dev *pdev);
911void pcim_pin_device(struct pci_dev *pdev);
912
296ccb08
YS
913static inline int pci_is_enabled(struct pci_dev *pdev)
914{
915 return (atomic_read(&pdev->enable_cnt) > 0);
916}
917
9ac7849e
TH
918static inline int pci_is_managed(struct pci_dev *pdev)
919{
920 return pdev->is_managed;
921}
922
1da177e4 923void pci_disable_device(struct pci_dev *dev);
96c55900
MS
924
925extern unsigned int pcibios_max_latency;
1da177e4 926void pci_set_master(struct pci_dev *dev);
6a479079 927void pci_clear_master(struct pci_dev *dev);
96c55900 928
f7bdd12d 929int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 930int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 931#define HAVE_PCI_SET_MWI
4a7fb636 932int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 933int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 934void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 935void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
936bool pci_intx_mask_supported(struct pci_dev *dev);
937bool pci_check_and_mask_intx(struct pci_dev *dev);
938bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 939void pci_msi_off(struct pci_dev *dev);
4d57cdfa 940int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 941int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
3775a209 942int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
943int pcix_get_max_mmrbc(struct pci_dev *dev);
944int pcix_get_mmrbc(struct pci_dev *dev);
945int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 946int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 947int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
948int pcie_get_mps(struct pci_dev *dev);
949int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
950int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
951 enum pcie_link_width *width);
8c1c699f 952int __pci_reset_function(struct pci_dev *dev);
a96d627a 953int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 954int pci_reset_function(struct pci_dev *dev);
9a3d2b9b 955int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 956int pci_reset_slot(struct pci_slot *slot);
9a3d2b9b 957int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 958int pci_reset_bus(struct pci_bus *bus);
64e8674f 959void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 960void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 961int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 962int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 963int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
964
965/* ROM control related routines */
e416de5e
AC
966int pci_enable_rom(struct pci_dev *pdev);
967void pci_disable_rom(struct pci_dev *pdev);
144a50ea 968void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 969void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 970size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 971void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
972
973/* Power management related routines */
974int pci_save_state(struct pci_dev *dev);
1d3c16a8 975void pci_restore_state(struct pci_dev *dev);
ffbdd3f7
AW
976struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
977int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state);
978int pci_load_and_free_saved_state(struct pci_dev *dev,
979 struct pci_saved_state **state);
0e5dd46b 980int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
981int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
982pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 983bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 984void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
985int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
986 bool runtime, bool enable);
0235c4fc 987int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 988pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
989int pci_prepare_to_sleep(struct pci_dev *dev);
990int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 991bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 992bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 993void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 994
6cbf8214
RW
995static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
996 bool enable)
997{
998 return __pci_enable_wake(dev, state, false, enable);
999}
1da177e4 1000
b48d4425
JB
1001#define PCI_EXP_IDO_REQUEST (1<<0)
1002#define PCI_EXP_IDO_COMPLETION (1<<1)
1003void pci_enable_ido(struct pci_dev *dev, unsigned long type);
1004void pci_disable_ido(struct pci_dev *dev, unsigned long type);
1005
48a92a81 1006enum pci_obff_signal_type {
688398bb
MS
1007 PCI_EXP_OBFF_SIGNAL_L0 = 0,
1008 PCI_EXP_OBFF_SIGNAL_ALWAYS = 1,
48a92a81
JB
1009};
1010int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type);
1011void pci_disable_obff(struct pci_dev *dev);
1012
51c2e0a7
JB
1013int pci_enable_ltr(struct pci_dev *dev);
1014void pci_disable_ltr(struct pci_dev *dev);
1015int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns);
1016
bb209c82
BH
1017/* For use by arch with custom probe code */
1018void set_pcie_port_type(struct pci_dev *pdev);
1019void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1020
ce5ccdef 1021/* Functions for PCI Hotplug drivers to use */
05cca6e5 1022int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1023unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1024unsigned int pci_rescan_bus(struct pci_bus *bus);
ce5ccdef 1025
287d19ce
SH
1026/* Vital product data routines */
1027ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1028ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 1029int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 1030
1da177e4 1031/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1032resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1033void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1034void pci_bus_size_bridges(struct pci_bus *bus);
1035int pci_claim_resource(struct pci_dev *, int);
1036void pci_assign_unassigned_resources(void);
6841ec68 1037void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1038void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1039void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1040void pdev_enable_device(struct pci_dev *);
842de40d 1041int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1042void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1043 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1044#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1045int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1046int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1047void pci_release_regions(struct pci_dev *);
4a7fb636 1048int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1049int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1050void pci_release_region(struct pci_dev *, int);
c87deff7 1051int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1052int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1053void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1054
1055/* drivers/pci/bus.c */
fe830ef6
JL
1056struct pci_bus *pci_bus_get(struct pci_bus *bus);
1057void pci_bus_put(struct pci_bus *bus);
45ca9e97 1058void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1059void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1060 resource_size_t offset);
45ca9e97 1061void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1062void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1063struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1064void pci_bus_remove_resources(struct pci_bus *bus);
1065
89a74ecc 1066#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1067 for (i = 0; \
1068 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1069 i++)
89a74ecc 1070
4a7fb636
AM
1071int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1072 struct resource *res, resource_size_t size,
1073 resource_size_t align, resource_size_t min,
1074 unsigned int type_mask,
3b7a17fc
DB
1075 resource_size_t (*alignf)(void *,
1076 const struct resource *,
b26b2d49
DB
1077 resource_size_t,
1078 resource_size_t),
4a7fb636 1079 void *alignf_data);
1da177e4 1080
863b18f4 1081/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1082int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1083 const char *mod_name);
bba81165
AM
1084
1085/*
1086 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1087 */
1088#define pci_register_driver(driver) \
1089 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1090
05cca6e5 1091void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1092
1093/**
1094 * module_pci_driver() - Helper macro for registering a PCI driver
1095 * @__pci_driver: pci_driver struct
1096 *
1097 * Helper macro for PCI drivers which do not do anything special in module
1098 * init/exit. This eliminates a lot of boilerplate. Each module may only
1099 * use this macro once, and calling it replaces module_init() and module_exit()
1100 */
1101#define module_pci_driver(__pci_driver) \
1102 module_driver(__pci_driver, pci_register_driver, \
1103 pci_unregister_driver)
1104
05cca6e5 1105struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1106int pci_add_dynid(struct pci_driver *drv,
1107 unsigned int vendor, unsigned int device,
1108 unsigned int subvendor, unsigned int subdevice,
1109 unsigned int class, unsigned int class_mask,
1110 unsigned long driver_data);
05cca6e5
GKH
1111const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1112 struct pci_dev *dev);
1113int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1114 int pass);
1da177e4 1115
70298c6e 1116void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1117 void *userdata);
70b9f7dc 1118int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 1119int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1120unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1121void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1122resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1123 unsigned long type);
cecf4864 1124
3448a19d
DA
1125#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1126#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1127
deb2d2ec 1128int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1129 unsigned int command_bits, u32 flags);
1da177e4
LT
1130/* kmem_cache style wrapper around pci_alloc_consistent() */
1131
f41b1771 1132#include <linux/pci-dma.h>
1da177e4
LT
1133#include <linux/dmapool.h>
1134
1135#define pci_pool dma_pool
1136#define pci_pool_create(name, pdev, size, align, allocation) \
1137 dma_pool_create(name, &pdev->dev, size, align, allocation)
1138#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1139#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1140#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1141
e24c2d96
DM
1142enum pci_dma_burst_strategy {
1143 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1144 strategy_parameter is N/A */
1145 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1146 byte boundaries */
1147 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1148 strategy_parameter byte boundaries */
1149};
1150
1da177e4 1151struct msix_entry {
16dbef4a 1152 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1153 u16 entry; /* driver uses to specify entry, OS writes */
1154};
1155
0366f8f7 1156
1da177e4 1157#ifndef CONFIG_PCI_MSI
1c8d7b0a 1158static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
1159{
1160 return -1;
1161}
1162
08261d87
AG
1163static inline int
1164pci_enable_msi_block_auto(struct pci_dev *dev, unsigned int *maxvec)
1165{
1166 return -1;
1167}
1168
d52877c7
YL
1169static inline void pci_msi_shutdown(struct pci_dev *dev)
1170{ }
05cca6e5
GKH
1171static inline void pci_disable_msi(struct pci_dev *dev)
1172{ }
1173
a52e2e35
RW
1174static inline int pci_msix_table_size(struct pci_dev *dev)
1175{
1176 return 0;
1177}
05cca6e5
GKH
1178static inline int pci_enable_msix(struct pci_dev *dev,
1179 struct msix_entry *entries, int nvec)
1180{
1181 return -1;
1182}
1183
d52877c7
YL
1184static inline void pci_msix_shutdown(struct pci_dev *dev)
1185{ }
05cca6e5
GKH
1186static inline void pci_disable_msix(struct pci_dev *dev)
1187{ }
1188
1189static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1190{ }
1191
1192static inline void pci_restore_msi_state(struct pci_dev *dev)
1193{ }
07ae95f9
AP
1194static inline int pci_msi_enabled(void)
1195{
1196 return 0;
1197}
1da177e4 1198#else
f39d5b72
BH
1199int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
1200int pci_enable_msi_block_auto(struct pci_dev *dev, unsigned int *maxvec);
1201void pci_msi_shutdown(struct pci_dev *dev);
1202void pci_disable_msi(struct pci_dev *dev);
1203int pci_msix_table_size(struct pci_dev *dev);
1204int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1205void pci_msix_shutdown(struct pci_dev *dev);
1206void pci_disable_msix(struct pci_dev *dev);
1207void msi_remove_pci_irq_vectors(struct pci_dev *dev);
1208void pci_restore_msi_state(struct pci_dev *dev);
1209int pci_msi_enabled(void);
1da177e4
LT
1210#endif
1211
ab0724ff 1212#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1213extern bool pcie_ports_disabled;
1214extern bool pcie_ports_auto;
ab0724ff
MT
1215#else
1216#define pcie_ports_disabled true
1217#define pcie_ports_auto false
1218#endif
415e12b2 1219
3e1b1600 1220#ifndef CONFIG_PCIEASPM
8b8bae90
RW
1221static inline int pcie_aspm_enabled(void) { return 0; }
1222static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600 1223#else
f39d5b72
BH
1224int pcie_aspm_enabled(void);
1225bool pcie_aspm_support_enabled(void);
3e1b1600
AP
1226#endif
1227
415e12b2
RW
1228#ifdef CONFIG_PCIEAER
1229void pci_no_aer(void);
1230bool pci_aer_available(void);
1231#else
1232static inline void pci_no_aer(void) { }
1233static inline bool pci_aer_available(void) { return false; }
1234#endif
1235
43c16408
AP
1236#ifndef CONFIG_PCIE_ECRC
1237static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1238{
1239 return;
1240}
1241static inline void pcie_ecrc_get_policy(char *str) {};
1242#else
f39d5b72
BH
1243void pcie_set_ecrc_checking(struct pci_dev *dev);
1244void pcie_ecrc_get_policy(char *str);
43c16408
AP
1245#endif
1246
1c8d7b0a
MW
1247#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1248
8b955b0d 1249#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1250/* The functions a driver should call */
1251int ht_create_irq(struct pci_dev *dev, int idx);
1252void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1253#endif /* CONFIG_HT_IRQ */
1254
f39d5b72
BH
1255void pci_cfg_access_lock(struct pci_dev *dev);
1256bool pci_cfg_access_trylock(struct pci_dev *dev);
1257void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1258
4352dfd5
GKH
1259/*
1260 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1261 * a PCI domain is defined to be a set of PCI busses which share
1262 * configuration space.
1263 */
32a2eea7
JG
1264#ifdef CONFIG_PCI_DOMAINS
1265extern int pci_domains_supported;
1266#else
1267enum { pci_domains_supported = 0 };
05cca6e5
GKH
1268static inline int pci_domain_nr(struct pci_bus *bus)
1269{
1270 return 0;
1271}
1272
4352dfd5
GKH
1273static inline int pci_proc_domain(struct pci_bus *bus)
1274{
1275 return 0;
1276}
32a2eea7 1277#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1278
95a8b6ef
MT
1279/* some architectures require additional setup to direct VGA traffic */
1280typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1281 unsigned int command_bits, u32 flags);
f39d5b72 1282void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1283
4352dfd5 1284#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1285
1286/*
1287 * If the system does not have PCI, clearly these return errors. Define
1288 * these as simple inline functions to avoid hair in drivers.
1289 */
1290
05cca6e5
GKH
1291#define _PCI_NOP(o, s, t) \
1292 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1293 int where, t val) \
1da177e4 1294 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1295
1296#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1297 _PCI_NOP(o, word, u16 x) \
1298 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1299_PCI_NOP_ALL(read, *)
1300_PCI_NOP_ALL(write,)
1301
d42552c3 1302static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1303 unsigned int device,
1304 struct pci_dev *from)
1305{
1306 return NULL;
1307}
d42552c3 1308
05cca6e5
GKH
1309static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1310 unsigned int device,
1311 unsigned int ss_vendor,
1312 unsigned int ss_device,
b08508c4 1313 struct pci_dev *from)
05cca6e5
GKH
1314{
1315 return NULL;
1316}
1da177e4 1317
05cca6e5
GKH
1318static inline struct pci_dev *pci_get_class(unsigned int class,
1319 struct pci_dev *from)
1320{
1321 return NULL;
1322}
1da177e4
LT
1323
1324#define pci_dev_present(ids) (0)
ed4aaadb 1325#define no_pci_devices() (1)
1da177e4
LT
1326#define pci_dev_put(dev) do { } while (0)
1327
05cca6e5
GKH
1328static inline void pci_set_master(struct pci_dev *dev)
1329{ }
1330
1331static inline int pci_enable_device(struct pci_dev *dev)
1332{
1333 return -EIO;
1334}
1335
1336static inline void pci_disable_device(struct pci_dev *dev)
1337{ }
1338
1339static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1340{
1341 return -EIO;
1342}
1343
80be0385
RD
1344static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1345{
1346 return -EIO;
1347}
1348
4d57cdfa
FT
1349static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1350 unsigned int size)
1351{
1352 return -EIO;
1353}
1354
59fc67de
FT
1355static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1356 unsigned long mask)
1357{
1358 return -EIO;
1359}
1360
05cca6e5
GKH
1361static inline int pci_assign_resource(struct pci_dev *dev, int i)
1362{
1363 return -EBUSY;
1364}
1365
1366static inline int __pci_register_driver(struct pci_driver *drv,
1367 struct module *owner)
1368{
1369 return 0;
1370}
1371
1372static inline int pci_register_driver(struct pci_driver *drv)
1373{
1374 return 0;
1375}
1376
1377static inline void pci_unregister_driver(struct pci_driver *drv)
1378{ }
1379
1380static inline int pci_find_capability(struct pci_dev *dev, int cap)
1381{
1382 return 0;
1383}
1384
1385static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1386 int cap)
1387{
1388 return 0;
1389}
1390
1391static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1392{
1393 return 0;
1394}
1395
1da177e4 1396/* Power management related routines */
05cca6e5
GKH
1397static inline int pci_save_state(struct pci_dev *dev)
1398{
1399 return 0;
1400}
1401
1d3c16a8
JM
1402static inline void pci_restore_state(struct pci_dev *dev)
1403{ }
1da177e4 1404
05cca6e5
GKH
1405static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1406{
1407 return 0;
1408}
1409
3449248c
RD
1410static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1411{
1412 return 0;
1413}
1414
05cca6e5
GKH
1415static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1416 pm_message_t state)
1417{
1418 return PCI_D0;
1419}
1420
1421static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1422 int enable)
1423{
1424 return 0;
1425}
1426
b48d4425
JB
1427static inline void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1428{
1429}
1430
1431static inline void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1432{
1433}
1434
48a92a81
JB
1435static inline int pci_enable_obff(struct pci_dev *dev, unsigned long type)
1436{
1437 return 0;
1438}
1439
1440static inline void pci_disable_obff(struct pci_dev *dev)
1441{
1442}
1443
05cca6e5
GKH
1444static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1445{
1446 return -EIO;
1447}
1448
1449static inline void pci_release_regions(struct pci_dev *dev)
1450{ }
0da0ead9 1451
a46e8126
KG
1452#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1453
fb51ccbf 1454static inline void pci_block_cfg_access(struct pci_dev *dev)
05cca6e5
GKH
1455{ }
1456
fb51ccbf
JK
1457static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1458{ return 0; }
1459
1460static inline void pci_unblock_cfg_access(struct pci_dev *dev)
05cca6e5 1461{ }
e04b0ea2 1462
d80d0217
RD
1463static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1464{ return NULL; }
1465
1466static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1467 unsigned int devfn)
1468{ return NULL; }
1469
1470static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1471 unsigned int devfn)
1472{ return NULL; }
1473
92298e66
DA
1474static inline int pci_domain_nr(struct pci_bus *bus)
1475{ return 0; }
1476
12ea6cad
AW
1477static inline struct pci_dev *pci_dev_get(struct pci_dev *dev)
1478{ return NULL; }
1479
fb8a0d9d
WM
1480#define dev_is_pci(d) (false)
1481#define dev_is_pf(d) (false)
1482#define dev_num_vf(d) (0)
4352dfd5 1483#endif /* CONFIG_PCI */
1da177e4 1484
4352dfd5
GKH
1485/* Include architecture-dependent settings and functions */
1486
1487#include <asm/pci.h>
1da177e4 1488
1f82de10
YL
1489#ifndef PCIBIOS_MAX_MEM_32
1490#define PCIBIOS_MAX_MEM_32 (-1)
1491#endif
1492
1da177e4
LT
1493/* these helpers provide future and backwards compatibility
1494 * for accessing popular PCI BAR info */
05cca6e5
GKH
1495#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1496#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1497#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1498#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1499 ((pci_resource_start((dev), (bar)) == 0 && \
1500 pci_resource_end((dev), (bar)) == \
1501 pci_resource_start((dev), (bar))) ? 0 : \
1502 \
1503 (pci_resource_end((dev), (bar)) - \
1504 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1505
1506/* Similar to the helpers above, these manipulate per-pci_dev
1507 * driver-specific data. They are really just a wrapper around
1508 * the generic device structure functions of these calls.
1509 */
05cca6e5 1510static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1511{
1512 return dev_get_drvdata(&pdev->dev);
1513}
1514
05cca6e5 1515static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1516{
1517 dev_set_drvdata(&pdev->dev, data);
1518}
1519
1520/* If you want to know what to call your pci_dev, ask this function.
1521 * Again, it's a wrapper around the generic device.
1522 */
2fc90f61 1523static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1524{
c6c4f070 1525 return dev_name(&pdev->dev);
1da177e4
LT
1526}
1527
2311b1f2
ME
1528
1529/* Some archs don't want to expose struct resource to userland as-is
1530 * in sysfs and /proc
1531 */
1532#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1533static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1534 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1535 resource_size_t *end)
2311b1f2
ME
1536{
1537 *start = rsrc->start;
1538 *end = rsrc->end;
1539}
1540#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1541
1542
1da177e4
LT
1543/*
1544 * The world is not perfect and supplies us with broken PCI devices.
1545 * For at least a part of these bugs we need a work-around, so both
1546 * generic (drivers/pci/quirks.c) and per-architecture code can define
1547 * fixup hooks to be called for particular buggy devices.
1548 */
1549
1550struct pci_fixup {
f4ca5c6a
YL
1551 u16 vendor; /* You can use PCI_ANY_ID here of course */
1552 u16 device; /* You can use PCI_ANY_ID here of course */
1553 u32 class; /* You can use PCI_ANY_ID here too */
1554 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1555 void (*hook)(struct pci_dev *dev);
1556};
1557
1558enum pci_fixup_pass {
1559 pci_fixup_early, /* Before probing BARs */
1560 pci_fixup_header, /* After reading configuration header */
1561 pci_fixup_final, /* Final phase of device fixups */
1562 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1563 pci_fixup_resume, /* pci_device_resume() */
1564 pci_fixup_suspend, /* pci_device_suspend */
1565 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1566};
1567
1568/* Anonymous variables would be nice... */
f4ca5c6a
YL
1569#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1570 class_shift, hook) \
769ae543 1571 static const struct pci_fixup __pci_fixup_##name __used \
f4ca5c6a
YL
1572 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1573 = { vendor, device, class, class_shift, hook };
1574
1575#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1576 class_shift, hook) \
1577 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1578 vendor##device##hook, vendor, device, class, class_shift, hook)
1579#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1580 class_shift, hook) \
1581 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1582 vendor##device##hook, vendor, device, class, class_shift, hook)
1583#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1584 class_shift, hook) \
1585 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1586 vendor##device##hook, vendor, device, class, class_shift, hook)
1587#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1588 class_shift, hook) \
1589 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1590 vendor##device##hook, vendor, device, class, class_shift, hook)
1591#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1592 class_shift, hook) \
1593 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1594 resume##vendor##device##hook, vendor, device, class, \
1595 class_shift, hook)
1596#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1597 class_shift, hook) \
1598 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1599 resume_early##vendor##device##hook, vendor, device, \
1600 class, class_shift, hook)
1601#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1602 class_shift, hook) \
1603 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1604 suspend##vendor##device##hook, vendor, device, class, \
1605 class_shift, hook)
1606
1da177e4
LT
1607#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1608 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
f4ca5c6a 1609 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1610#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1611 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
f4ca5c6a 1612 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1613#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1614 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
f4ca5c6a 1615 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1616#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1617 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
f4ca5c6a 1618 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1619#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1620 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
f4ca5c6a
YL
1621 resume##vendor##device##hook, vendor, device, \
1622 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1623#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1624 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
f4ca5c6a
YL
1625 resume_early##vendor##device##hook, vendor, device, \
1626 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1627#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1628 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
f4ca5c6a
YL
1629 suspend##vendor##device##hook, vendor, device, \
1630 PCI_ANY_ID, 0, hook)
1da177e4 1631
93177a74 1632#ifdef CONFIG_PCI_QUIRKS
1da177e4 1633void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
12ea6cad 1634struct pci_dev *pci_get_dma_source(struct pci_dev *dev);
ad805758 1635int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
93177a74
RW
1636#else
1637static inline void pci_fixup_device(enum pci_fixup_pass pass,
1638 struct pci_dev *dev) {}
12ea6cad
AW
1639static inline struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
1640{
1641 return pci_dev_get(dev);
1642}
ad805758
AW
1643static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1644 u16 acs_flags)
1645{
1646 return -ENOTTY;
1647}
93177a74 1648#endif
1da177e4 1649
05cca6e5 1650void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1651void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1652void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1653int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1654int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1655 const char *name);
fb7ebfe4 1656void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1657
1da177e4 1658extern int pci_pci_problems;
236561e5 1659#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1660#define PCIPCI_TRITON 2
1661#define PCIPCI_NATOMA 4
1662#define PCIPCI_VIAETBF 8
1663#define PCIPCI_VSFX 16
236561e5
AC
1664#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1665#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1666
4516a618
AN
1667extern unsigned long pci_cardbus_io_size;
1668extern unsigned long pci_cardbus_mem_size;
15856ad5 1669extern u8 pci_dfl_cache_line_size;
ac1aa47b 1670extern u8 pci_cache_line_size;
4516a618 1671
28760489
EB
1672extern unsigned long pci_hotplug_io_size;
1673extern unsigned long pci_hotplug_mem_size;
1674
cfce9fb8 1675/* Architecture specific versions may override these (weak) */
19792a08
AB
1676int pcibios_add_platform_entries(struct pci_dev *dev);
1677void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1678void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1679int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1680 enum pcie_reset_state state);
eca0d467 1681int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1682void pcibios_release_device(struct pci_dev *dev);
575e3348 1683
699c1985
SO
1684#ifdef CONFIG_HIBERNATE_CALLBACKS
1685extern struct dev_pm_ops pcibios_pm_ops;
1686#endif
1687
7752d5cf 1688#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1689void __init pci_mmcfg_early_init(void);
1690void __init pci_mmcfg_late_init(void);
7752d5cf 1691#else
bb63b421 1692static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1693static inline void pci_mmcfg_late_init(void) { }
1694#endif
1695
642c92da 1696int pci_ext_cfg_avail(void);
0ef5f8f6 1697
1684f5dd 1698void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1699
dd7cc44d 1700#ifdef CONFIG_PCI_IOV
f39d5b72
BH
1701int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1702void pci_disable_sriov(struct pci_dev *dev);
1703irqreturn_t pci_sriov_migration(struct pci_dev *dev);
1704int pci_num_vf(struct pci_dev *dev);
5a8eb242 1705int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1706int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1707int pci_sriov_get_totalvfs(struct pci_dev *dev);
dd7cc44d
YZ
1708#else
1709static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1710{
1711 return -ENODEV;
1712}
1713static inline void pci_disable_sriov(struct pci_dev *dev)
1714{
1715}
74bb1bcc
YZ
1716static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1717{
1718 return IRQ_NONE;
1719}
fb8a0d9d
WM
1720static inline int pci_num_vf(struct pci_dev *dev)
1721{
1722 return 0;
1723}
5a8eb242
AD
1724static inline int pci_vfs_assigned(struct pci_dev *dev)
1725{
1726 return 0;
1727}
bff73156
DD
1728static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
1729{
1730 return 0;
1731}
1732static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
1733{
1734 return 0;
1735}
dd7cc44d
YZ
1736#endif
1737
c825bc94 1738#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1739void pci_hp_create_module_link(struct pci_slot *pci_slot);
1740void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1741#endif
1742
d7b7e605
KK
1743/**
1744 * pci_pcie_cap - get the saved PCIe capability offset
1745 * @dev: PCI device
1746 *
1747 * PCIe capability offset is calculated at PCI device initialization
1748 * time and saved in the data structure. This function returns saved
1749 * PCIe capability offset. Using this instead of pci_find_capability()
1750 * reduces unnecessary search in the PCI configuration space. If you
1751 * need to calculate PCIe capability offset from raw device for some
1752 * reasons, please use pci_find_capability() instead.
1753 */
1754static inline int pci_pcie_cap(struct pci_dev *dev)
1755{
1756 return dev->pcie_cap;
1757}
1758
7eb776c4
KK
1759/**
1760 * pci_is_pcie - check if the PCI device is PCI Express capable
1761 * @dev: PCI device
1762 *
a895c28a 1763 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1764 */
1765static inline bool pci_is_pcie(struct pci_dev *dev)
1766{
a895c28a 1767 return pci_pcie_cap(dev);
7eb776c4
KK
1768}
1769
7c9c003c
MS
1770/**
1771 * pcie_caps_reg - get the PCIe Capabilities Register
1772 * @dev: PCI device
1773 */
1774static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1775{
1776 return dev->pcie_flags_reg;
1777}
1778
786e2288
YW
1779/**
1780 * pci_pcie_type - get the PCIe device/port type
1781 * @dev: PCI device
1782 */
1783static inline int pci_pcie_type(const struct pci_dev *dev)
1784{
1c531d82 1785 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1786}
1787
5d990b62 1788void pci_request_acs(void);
ad805758
AW
1789bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1790bool pci_acs_path_enabled(struct pci_dev *start,
1791 struct pci_dev *end, u16 acs_flags);
a2ce7662 1792
7ad506fa
MC
1793#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1794#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1795
1796/* Large Resource Data Type Tag Item Names */
1797#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1798#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1799#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1800
1801#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1802#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1803#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1804
1805/* Small Resource Data Type Tag Item Names */
1806#define PCI_VPD_STIN_END 0x78 /* End */
1807
1808#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1809
1810#define PCI_VPD_SRDT_TIN_MASK 0x78
1811#define PCI_VPD_SRDT_LEN_MASK 0x07
1812
1813#define PCI_VPD_LRDT_TAG_SIZE 3
1814#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1815
e1d5bdab
MC
1816#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1817
4067a854
MC
1818#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1819#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1820#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1821#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1822
a2ce7662
MC
1823/**
1824 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1825 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1826 *
1827 * Returns the extracted Large Resource Data Type length.
1828 */
1829static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1830{
1831 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1832}
1833
7ad506fa
MC
1834/**
1835 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1836 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1837 *
1838 * Returns the extracted Small Resource Data Type length.
1839 */
1840static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1841{
1842 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1843}
1844
e1d5bdab
MC
1845/**
1846 * pci_vpd_info_field_size - Extracts the information field length
1847 * @lrdt: Pointer to the beginning of an information field header
1848 *
1849 * Returns the extracted information field length.
1850 */
1851static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1852{
1853 return info_field[2];
1854}
1855
b55ac1b2
MC
1856/**
1857 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1858 * @buf: Pointer to buffered vpd data
1859 * @off: The offset into the buffer at which to begin the search
1860 * @len: The length of the vpd buffer
1861 * @rdt: The Resource Data Type to search for
1862 *
1863 * Returns the index where the Resource Data Type was found or
1864 * -ENOENT otherwise.
1865 */
1866int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1867
4067a854
MC
1868/**
1869 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1870 * @buf: Pointer to buffered vpd data
1871 * @off: The offset into the buffer at which to begin the search
1872 * @len: The length of the buffer area, relative to off, in which to search
1873 * @kw: The keyword to search for
1874 *
1875 * Returns the index where the information field keyword was found or
1876 * -ENOENT otherwise.
1877 */
1878int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1879 unsigned int len, const char *kw);
1880
98d9f30c
BH
1881/* PCI <-> OF binding helpers */
1882#ifdef CONFIG_OF
1883struct device_node;
f39d5b72
BH
1884void pci_set_of_node(struct pci_dev *dev);
1885void pci_release_of_node(struct pci_dev *dev);
1886void pci_set_bus_of_node(struct pci_bus *bus);
1887void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1888
1889/* Arch may override this (weak) */
723ec4d0 1890struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1891
3df425f3
JC
1892static inline struct device_node *
1893pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1894{
1895 return pdev ? pdev->dev.of_node : NULL;
1896}
1897
ef3b4f8c
BH
1898static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1899{
1900 return bus ? bus->dev.of_node : NULL;
1901}
1902
98d9f30c
BH
1903#else /* CONFIG_OF */
1904static inline void pci_set_of_node(struct pci_dev *dev) { }
1905static inline void pci_release_of_node(struct pci_dev *dev) { }
1906static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1907static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1908#endif /* CONFIG_OF */
1909
eb740b5f
GS
1910#ifdef CONFIG_EEH
1911static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1912{
1913 return pdev->dev.archdata.edev;
1914}
1915#endif
1916
166e9278
OBC
1917/**
1918 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1919 * @pdev: the PCI device
1920 *
1921 * if the device is PCIE, return NULL
1922 * if the device isn't connected to a PCIe bridge (that is its parent is a
1923 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1924 * parent
1925 */
1926struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1927
1da177e4 1928#endif /* LINUX_PCI_H */
This page took 1.098643 seconds and 5 git commands to generate.