PCI PM: Add function for checking PME status of devices
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7 139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
536c8cb4
MW
190/* Based on the PCI Hotplug Spec, but some values are made up by us */
191enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
536c8cb4
MW
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 213 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
214 PCI_SPEED_UNKNOWN = 0xff,
215};
216
41017f0c
SL
217struct pci_cap_saved_state {
218 struct hlist_node next;
219 char cap_nr;
220 u32 data[0];
221};
222
7d715a6c 223struct pcie_link_state;
ee69439c 224struct pci_vpd;
d1b054da 225struct pci_sriov;
302b4215 226struct pci_ats;
ee69439c 227
1da177e4
LT
228/*
229 * The pci_dev structure is used to describe PCI devices.
230 */
231struct pci_dev {
1da177e4
LT
232 struct list_head bus_list; /* node in per-bus list */
233 struct pci_bus *bus; /* bus this device is on */
234 struct pci_bus *subordinate; /* bus this device bridges to */
235
236 void *sysdata; /* hook for sys-specific extension */
237 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 238 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
239
240 unsigned int devfn; /* encoded device & function index */
241 unsigned short vendor;
242 unsigned short device;
243 unsigned short subsystem_vendor;
244 unsigned short subsystem_device;
245 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 246 u8 revision; /* PCI revision, low byte of class word */
1da177e4 247 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 248 u8 pcie_cap; /* PCI-E capability offset */
994a65e2 249 u8 pcie_type; /* PCI-E device/port type */
1da177e4 250 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 251 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
252
253 struct pci_driver *driver; /* which driver has allocated this device */
254 u64 dma_mask; /* Mask of the bits of bus address this
255 device implements. Normally this is
256 0xffffffff. You only need to change
257 this if your device has broken DMA
258 or supports 64-bit transfers. */
259
4d57cdfa
FT
260 struct device_dma_parameters dma_parms;
261
1da177e4
LT
262 pci_power_t current_state; /* Current operating state. In ACPI-speak,
263 this is D0-D3, D0 being fully functional,
264 and D3 being off. */
337001b6
RW
265 int pm_cap; /* PM capability offset in the
266 configuration space */
267 unsigned int pme_support:5; /* Bitmask of states from which PME#
268 can be generated */
269 unsigned int d1_support:1; /* Low power state D1 is supported */
270 unsigned int d2_support:1; /* Low power state D2 is supported */
271 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
e80bb09d 272 unsigned int wakeup_prepared:1;
1ae861e6 273 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 274
7d715a6c
SL
275#ifdef CONFIG_PCIEASPM
276 struct pcie_link_state *link_state; /* ASPM link state. */
277#endif
278
392a1ce7 279 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
280 struct device dev; /* Generic device interface */
281
1da177e4
LT
282 int cfg_size; /* Size of configuration space */
283
284 /*
285 * Instead of touching interrupt line and base address registers
286 * directly, use the values stored here. They might be different!
287 */
288 unsigned int irq;
289 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
290
291 /* These fields are used by common fixups */
292 unsigned int transparent:1; /* Transparent PCI bridge */
293 unsigned int multifunction:1;/* Part of multi-function device */
294 /* keep track of device state */
8a1bc901 295 unsigned int is_added:1;
1da177e4 296 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 297 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 298 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 299 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 300 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
301 unsigned int msi_enabled:1;
302 unsigned int msix_enabled:1;
58c3a727 303 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 304 unsigned int is_managed:1;
6d3be84a
KK
305 unsigned int is_pcie:1; /* Obsolete. Will be removed.
306 Use pci_is_pcie() instead */
260d703a 307 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 308 unsigned int state_saved:1;
d1b054da 309 unsigned int is_physfn:1;
dd7cc44d 310 unsigned int is_virtfn:1;
711d5779 311 unsigned int reset_fn:1;
28760489 312 unsigned int is_hotplug_bridge:1;
05843961 313 unsigned int aer_firmware_first:1;
ba698ad4 314 pci_dev_flags_t dev_flags;
bae94d02 315 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 316
1da177e4 317 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 318 struct hlist_head saved_cap_space;
1da177e4
LT
319 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
320 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
321 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 322 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 323#ifdef CONFIG_PCI_MSI
4aa9bc95 324 struct list_head msi_list;
ded86d8d 325#endif
94e61088 326 struct pci_vpd *vpd;
d1b054da 327#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
328 union {
329 struct pci_sriov *sriov; /* SR-IOV capability related */
330 struct pci_dev *physfn; /* the PF this VF is associated with */
331 };
302b4215 332 struct pci_ats *ats; /* Address Translation Service */
d1b054da 333#endif
1da177e4
LT
334};
335
65891215
ME
336extern struct pci_dev *alloc_pci_dev(void);
337
1da177e4
LT
338#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
339#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
340#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
341
a7369f1f
LV
342static inline int pci_channel_offline(struct pci_dev *pdev)
343{
344 return (pdev->error_state != pci_channel_io_normal);
345}
346
41017f0c 347static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 348 struct pci_dev *pci_dev, char cap)
41017f0c
SL
349{
350 struct pci_cap_saved_state *tmp;
351 struct hlist_node *pos;
352
353 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
354 if (tmp->cap_nr == cap)
355 return tmp;
356 }
357 return NULL;
358}
359
360static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
361 struct pci_cap_saved_state *new_cap)
362{
363 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
364}
365
1da177e4 366#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 367#define PCI_BUS_NUM_RESOURCES 16
1da177e4 368#endif
4352dfd5
GKH
369
370#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
371
372struct pci_bus {
373 struct list_head node; /* node in list of buses */
374 struct pci_bus *parent; /* parent bus this bridge is on */
375 struct list_head children; /* list of child buses */
376 struct list_head devices; /* list of devices on this bus */
377 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 378 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
379 struct resource *resource[PCI_BUS_NUM_RESOURCES];
380 /* address space routed to this bus */
381
382 struct pci_ops *ops; /* configuration access functions */
383 void *sysdata; /* hook for sys-specific extension */
384 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
385
386 unsigned char number; /* bus number */
387 unsigned char primary; /* number of primary bridge */
388 unsigned char secondary; /* number of secondary bridge */
389 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
390 unsigned char max_bus_speed; /* enum pci_bus_speed */
391 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
392
393 char name[48];
394
395 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 396 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 397 struct device *bridge;
fd7d1ced 398 struct device dev;
1da177e4
LT
399 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
400 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 401 unsigned int is_added:1;
1da177e4
LT
402};
403
404#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 405#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 406
79af72d7
KK
407/*
408 * Returns true if the pci bus is root (behind host-pci bridge),
409 * false otherwise
410 */
411static inline bool pci_is_root_bus(struct pci_bus *pbus)
412{
413 return !(pbus->parent);
414}
415
16cf0ebc
RW
416#ifdef CONFIG_PCI_MSI
417static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
418{
419 return pci_dev->msi_enabled || pci_dev->msix_enabled;
420}
421#else
422static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
423#endif
424
1da177e4
LT
425/*
426 * Error values that may be returned by PCI functions.
427 */
428#define PCIBIOS_SUCCESSFUL 0x00
429#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
430#define PCIBIOS_BAD_VENDOR_ID 0x83
431#define PCIBIOS_DEVICE_NOT_FOUND 0x86
432#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
433#define PCIBIOS_SET_FAILED 0x88
434#define PCIBIOS_BUFFER_TOO_SMALL 0x89
435
436/* Low-level architecture-dependent routines */
437
438struct pci_ops {
439 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
440 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
441};
442
b6ce068a
MW
443/*
444 * ACPI needs to be able to access PCI config space before we've done a
445 * PCI bus scan and created pci_bus structures.
446 */
447extern int raw_pci_read(unsigned int domain, unsigned int bus,
448 unsigned int devfn, int reg, int len, u32 *val);
449extern int raw_pci_write(unsigned int domain, unsigned int bus,
450 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
451
452struct pci_bus_region {
c40a22e0
BH
453 resource_size_t start;
454 resource_size_t end;
1da177e4
LT
455};
456
457struct pci_dynids {
458 spinlock_t lock; /* protects list, index */
459 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
460};
461
392a1ce7 462/* ---------------------------------------------------------------- */
463/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 464 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 465 * will be notified of PCI bus errors, and will be driven to recovery
466 * when an error occurs.
467 */
468
469typedef unsigned int __bitwise pci_ers_result_t;
470
471enum pci_ers_result {
472 /* no result/none/not supported in device driver */
473 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
474
475 /* Device driver can recover without slot reset */
476 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
477
478 /* Device driver wants slot to be reset. */
479 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
480
481 /* Device has completely failed, is unrecoverable */
482 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
483
484 /* Device driver is fully recovered and operational */
485 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
486};
487
488/* PCI bus error event callbacks */
05cca6e5 489struct pci_error_handlers {
392a1ce7 490 /* PCI bus error detected on this device */
491 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 492 enum pci_channel_state error);
392a1ce7 493
494 /* MMIO has been re-enabled, but not DMA */
495 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
496
497 /* PCI Express link has been reset */
498 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
499
500 /* PCI slot has been reset */
501 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
502
503 /* Device driver may resume normal operations */
504 void (*resume)(struct pci_dev *dev);
505};
506
507/* ---------------------------------------------------------------- */
508
1da177e4
LT
509struct module;
510struct pci_driver {
511 struct list_head node;
512 char *name;
1da177e4
LT
513 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
514 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
515 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
516 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
517 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
518 int (*resume_early) (struct pci_dev *dev);
1da177e4 519 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 520 void (*shutdown) (struct pci_dev *dev);
392a1ce7 521 struct pci_error_handlers *err_handler;
1da177e4
LT
522 struct device_driver driver;
523 struct pci_dynids dynids;
524};
525
05cca6e5 526#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 527
90a1ba0c 528/**
9f9351bb 529 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
530 * @_table: device table name
531 *
532 * This macro is used to create a struct pci_device_id array (a device table)
533 * in a generic manner.
534 */
9f9351bb 535#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
536 const struct pci_device_id _table[] __devinitconst
537
1da177e4
LT
538/**
539 * PCI_DEVICE - macro used to describe a specific pci device
540 * @vend: the 16 bit PCI Vendor ID
541 * @dev: the 16 bit PCI Device ID
542 *
543 * This macro is used to create a struct pci_device_id that matches a
544 * specific device. The subvendor and subdevice fields will be set to
545 * PCI_ANY_ID.
546 */
547#define PCI_DEVICE(vend,dev) \
548 .vendor = (vend), .device = (dev), \
549 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
550
551/**
552 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
553 * @dev_class: the class, subclass, prog-if triple for this device
554 * @dev_class_mask: the class mask for this device
555 *
556 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 557 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
558 * fields will be set to PCI_ANY_ID.
559 */
560#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
561 .class = (dev_class), .class_mask = (dev_class_mask), \
562 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
563 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
564
1597cacb
AC
565/**
566 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
567 * @vendor: the vendor name
568 * @device: the 16 bit PCI Device ID
1597cacb
AC
569 *
570 * This macro is used to create a struct pci_device_id that matches a
571 * specific PCI device. The subvendor, and subdevice fields will be set
572 * to PCI_ANY_ID. The macro allows the next field to follow as the device
573 * private data.
574 */
575
576#define PCI_VDEVICE(vendor, device) \
577 PCI_VENDOR_ID_##vendor, (device), \
578 PCI_ANY_ID, PCI_ANY_ID, 0, 0
579
1da177e4
LT
580/* these external functions are only available when PCI support is enabled */
581#ifdef CONFIG_PCI
582
583extern struct bus_type pci_bus_type;
584
585/* Do NOT directly access these two variables, unless you are arch specific pci
586 * code, or pci core code. */
587extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
588/* Some device drivers need know if pci is initiated */
589extern int no_pci_devices(void);
1da177e4
LT
590
591void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 592int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 593char *pcibios_setup(char *str);
1da177e4
LT
594
595/* Used only when drivers/pci/setup.c is used */
3b7a17fc 596resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 597 resource_size_t,
e31dd6e4 598 resource_size_t);
1da177e4
LT
599void pcibios_update_irq(struct pci_dev *, int irq);
600
2d1c8618
BH
601/* Weak but can be overriden by arch */
602void pci_fixup_cardbus(struct pci_bus *);
603
1da177e4
LT
604/* Generic PCI functions used internally */
605
606extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 607void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
608struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
609 struct pci_ops *ops, void *sysdata);
98db6f19 610static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 611 void *sysdata)
1da177e4 612{
c431ada4
RS
613 struct pci_bus *root_bus;
614 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
615 if (root_bus)
616 pci_bus_add_devices(root_bus);
617 return root_bus;
1da177e4 618}
05cca6e5
GKH
619struct pci_bus *pci_create_bus(struct device *parent, int bus,
620 struct pci_ops *ops, void *sysdata);
621struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
622 int busnr);
3749c51a 623void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 624struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
625 const char *name,
626 struct hotplug_slot *hotplug);
f46753c5 627void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 628void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 629int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 630struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 631void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 632unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 633int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 634void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
635struct resource *pci_find_parent_resource(const struct pci_dev *dev,
636 struct resource *res);
57c2cf71 637u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 638int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 639u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
640extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
641extern void pci_dev_put(struct pci_dev *dev);
642extern void pci_remove_bus(struct pci_bus *b);
643extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 644extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 645void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 646extern void pci_sort_breadthfirst(void);
1da177e4
LT
647
648/* Generic PCI functions exported to card drivers */
649
388c8c16
JB
650enum pci_lost_interrupt_reason {
651 PCI_LOST_IRQ_NO_INFORMATION = 0,
652 PCI_LOST_IRQ_DISABLE_MSI,
653 PCI_LOST_IRQ_DISABLE_MSIX,
654 PCI_LOST_IRQ_DISABLE_ACPI,
655};
656enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
657int pci_find_capability(struct pci_dev *dev, int cap);
658int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
659int pci_find_ext_capability(struct pci_dev *dev, int cap);
660int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
661int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 662struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 663
d42552c3
AM
664struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
665 struct pci_dev *from);
05cca6e5 666struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 667 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 668 struct pci_dev *from);
05cca6e5 669struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
670struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
671 unsigned int devfn);
672static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
673 unsigned int devfn)
674{
675 return pci_get_domain_bus_and_slot(0, bus, devfn);
676}
05cca6e5 677struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
678int pci_dev_present(const struct pci_device_id *ids);
679
05cca6e5
GKH
680int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
681 int where, u8 *val);
682int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
683 int where, u16 *val);
684int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
685 int where, u32 *val);
686int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
687 int where, u8 val);
688int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
689 int where, u16 val);
690int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
691 int where, u32 val);
a72b46c3 692struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
693
694static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
695{
05cca6e5 696 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
697}
698static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
699{
05cca6e5 700 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 701}
05cca6e5
GKH
702static inline int pci_read_config_dword(struct pci_dev *dev, int where,
703 u32 *val)
1da177e4 704{
05cca6e5 705 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
706}
707static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
708{
05cca6e5 709 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
710}
711static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
712{
05cca6e5 713 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 714}
05cca6e5
GKH
715static inline int pci_write_config_dword(struct pci_dev *dev, int where,
716 u32 val)
1da177e4 717{
05cca6e5 718 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
719}
720
4a7fb636 721int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
722int __must_check pci_enable_device_io(struct pci_dev *dev);
723int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 724int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
725int __must_check pcim_enable_device(struct pci_dev *pdev);
726void pcim_pin_device(struct pci_dev *pdev);
727
296ccb08
YS
728static inline int pci_is_enabled(struct pci_dev *pdev)
729{
730 return (atomic_read(&pdev->enable_cnt) > 0);
731}
732
9ac7849e
TH
733static inline int pci_is_managed(struct pci_dev *pdev)
734{
735 return pdev->is_managed;
736}
737
1da177e4
LT
738void pci_disable_device(struct pci_dev *dev);
739void pci_set_master(struct pci_dev *dev);
6a479079 740void pci_clear_master(struct pci_dev *dev);
f7bdd12d 741int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 742int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 743#define HAVE_PCI_SET_MWI
4a7fb636 744int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 745int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 746void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 747void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 748void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
749int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
750int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 751int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 752int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
753int pcix_get_max_mmrbc(struct pci_dev *dev);
754int pcix_get_mmrbc(struct pci_dev *dev);
755int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 756int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 757int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 758int __pci_reset_function(struct pci_dev *dev);
8dd7f803 759int pci_reset_function(struct pci_dev *dev);
14add80b 760void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 761int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 762int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
763
764/* ROM control related routines */
e416de5e
AC
765int pci_enable_rom(struct pci_dev *pdev);
766void pci_disable_rom(struct pci_dev *pdev);
144a50ea 767void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 768void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 769size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
770
771/* Power management related routines */
772int pci_save_state(struct pci_dev *dev);
773int pci_restore_state(struct pci_dev *dev);
0e5dd46b 774int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
775int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
776pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 777bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 778void pci_pme_active(struct pci_dev *dev, bool enable);
7d9a73f6 779int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 780int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 781pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
782int pci_prepare_to_sleep(struct pci_dev *dev);
783int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 784
bb209c82
BH
785/* For use by arch with custom probe code */
786void set_pcie_port_type(struct pci_dev *pdev);
787void set_pcie_hotplug_bridge(struct pci_dev *pdev);
788
ce5ccdef 789/* Functions for PCI Hotplug drivers to use */
05cca6e5 790int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
791#ifdef CONFIG_HOTPLUG
792unsigned int pci_rescan_bus(struct pci_bus *bus);
793#endif
ce5ccdef 794
287d19ce
SH
795/* Vital product data routines */
796ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
797ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 798int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 799
1da177e4 800/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 801void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
802void pci_bus_size_bridges(struct pci_bus *bus);
803int pci_claim_resource(struct pci_dev *, int);
804void pci_assign_unassigned_resources(void);
6841ec68 805void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4
LT
806void pdev_enable_device(struct pci_dev *);
807void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 808int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
809void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
810 int (*)(struct pci_dev *, u8, u8));
811#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 812int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 813int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 814void pci_release_regions(struct pci_dev *);
4a7fb636 815int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 816int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 817void pci_release_region(struct pci_dev *, int);
c87deff7 818int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 819int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 820void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
821
822/* drivers/pci/bus.c */
4a7fb636
AM
823int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
824 struct resource *res, resource_size_t size,
825 resource_size_t align, resource_size_t min,
826 unsigned int type_mask,
3b7a17fc
DB
827 resource_size_t (*alignf)(void *,
828 const struct resource *,
b26b2d49
DB
829 resource_size_t,
830 resource_size_t),
4a7fb636 831 void *alignf_data);
1da177e4
LT
832void pci_enable_bridges(struct pci_bus *bus);
833
863b18f4 834/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
835int __must_check __pci_register_driver(struct pci_driver *, struct module *,
836 const char *mod_name);
bba81165
AM
837
838/*
839 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
840 */
841#define pci_register_driver(driver) \
842 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 843
05cca6e5
GKH
844void pci_unregister_driver(struct pci_driver *dev);
845void pci_remove_behind_bridge(struct pci_dev *dev);
846struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
847int pci_add_dynid(struct pci_driver *drv,
848 unsigned int vendor, unsigned int device,
849 unsigned int subvendor, unsigned int subdevice,
850 unsigned int class, unsigned int class_mask,
851 unsigned long driver_data);
05cca6e5
GKH
852const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
853 struct pci_dev *dev);
854int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
855 int pass);
1da177e4 856
70298c6e 857void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 858 void *userdata);
70b9f7dc 859int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 860int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 861unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 862
deb2d2ec
BH
863int pci_set_vga_state(struct pci_dev *pdev, bool decode,
864 unsigned int command_bits, bool change_bridge);
1da177e4
LT
865/* kmem_cache style wrapper around pci_alloc_consistent() */
866
867#include <linux/dmapool.h>
868
869#define pci_pool dma_pool
870#define pci_pool_create(name, pdev, size, align, allocation) \
871 dma_pool_create(name, &pdev->dev, size, align, allocation)
872#define pci_pool_destroy(pool) dma_pool_destroy(pool)
873#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
874#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
875
e24c2d96
DM
876enum pci_dma_burst_strategy {
877 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
878 strategy_parameter is N/A */
879 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
880 byte boundaries */
881 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
882 strategy_parameter byte boundaries */
883};
884
1da177e4 885struct msix_entry {
16dbef4a 886 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
887 u16 entry; /* driver uses to specify entry, OS writes */
888};
889
0366f8f7 890
1da177e4 891#ifndef CONFIG_PCI_MSI
1c8d7b0a 892static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
893{
894 return -1;
895}
896
d52877c7
YL
897static inline void pci_msi_shutdown(struct pci_dev *dev)
898{ }
05cca6e5
GKH
899static inline void pci_disable_msi(struct pci_dev *dev)
900{ }
901
a52e2e35
RW
902static inline int pci_msix_table_size(struct pci_dev *dev)
903{
904 return 0;
905}
05cca6e5
GKH
906static inline int pci_enable_msix(struct pci_dev *dev,
907 struct msix_entry *entries, int nvec)
908{
909 return -1;
910}
911
d52877c7
YL
912static inline void pci_msix_shutdown(struct pci_dev *dev)
913{ }
05cca6e5
GKH
914static inline void pci_disable_msix(struct pci_dev *dev)
915{ }
916
917static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
918{ }
919
920static inline void pci_restore_msi_state(struct pci_dev *dev)
921{ }
07ae95f9
AP
922static inline int pci_msi_enabled(void)
923{
924 return 0;
925}
1da177e4 926#else
1c8d7b0a 927extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 928extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 929extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 930extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 931extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 932 struct msix_entry *entries, int nvec);
d52877c7 933extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
934extern void pci_disable_msix(struct pci_dev *dev);
935extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 936extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 937extern int pci_msi_enabled(void);
1da177e4
LT
938#endif
939
3e1b1600
AP
940#ifndef CONFIG_PCIEASPM
941static inline int pcie_aspm_enabled(void)
942{
943 return 0;
944}
945#else
946extern int pcie_aspm_enabled(void);
947#endif
948
43c16408
AP
949#ifndef CONFIG_PCIE_ECRC
950static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
951{
952 return;
953}
954static inline void pcie_ecrc_get_policy(char *str) {};
955#else
956extern void pcie_set_ecrc_checking(struct pci_dev *dev);
957extern void pcie_ecrc_get_policy(char *str);
958#endif
959
1c8d7b0a
MW
960#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
961
8b955b0d 962#ifdef CONFIG_HT_IRQ
8b955b0d
EB
963/* The functions a driver should call */
964int ht_create_irq(struct pci_dev *dev, int idx);
965void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
966#endif /* CONFIG_HT_IRQ */
967
e04b0ea2
BK
968extern void pci_block_user_cfg_access(struct pci_dev *dev);
969extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
970
4352dfd5
GKH
971/*
972 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
973 * a PCI domain is defined to be a set of PCI busses which share
974 * configuration space.
975 */
32a2eea7
JG
976#ifdef CONFIG_PCI_DOMAINS
977extern int pci_domains_supported;
978#else
979enum { pci_domains_supported = 0 };
05cca6e5
GKH
980static inline int pci_domain_nr(struct pci_bus *bus)
981{
982 return 0;
983}
984
4352dfd5
GKH
985static inline int pci_proc_domain(struct pci_bus *bus)
986{
987 return 0;
988}
32a2eea7 989#endif /* CONFIG_PCI_DOMAINS */
1da177e4 990
4352dfd5 991#else /* CONFIG_PCI is not enabled */
1da177e4
LT
992
993/*
994 * If the system does not have PCI, clearly these return errors. Define
995 * these as simple inline functions to avoid hair in drivers.
996 */
997
05cca6e5
GKH
998#define _PCI_NOP(o, s, t) \
999 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1000 int where, t val) \
1da177e4 1001 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1002
1003#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1004 _PCI_NOP(o, word, u16 x) \
1005 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1006_PCI_NOP_ALL(read, *)
1007_PCI_NOP_ALL(write,)
1008
d42552c3 1009static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1010 unsigned int device,
1011 struct pci_dev *from)
1012{
1013 return NULL;
1014}
d42552c3 1015
05cca6e5
GKH
1016static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1017 unsigned int device,
1018 unsigned int ss_vendor,
1019 unsigned int ss_device,
b08508c4 1020 struct pci_dev *from)
05cca6e5
GKH
1021{
1022 return NULL;
1023}
1da177e4 1024
05cca6e5
GKH
1025static inline struct pci_dev *pci_get_class(unsigned int class,
1026 struct pci_dev *from)
1027{
1028 return NULL;
1029}
1da177e4
LT
1030
1031#define pci_dev_present(ids) (0)
ed4aaadb 1032#define no_pci_devices() (1)
1da177e4
LT
1033#define pci_dev_put(dev) do { } while (0)
1034
05cca6e5
GKH
1035static inline void pci_set_master(struct pci_dev *dev)
1036{ }
1037
1038static inline int pci_enable_device(struct pci_dev *dev)
1039{
1040 return -EIO;
1041}
1042
1043static inline void pci_disable_device(struct pci_dev *dev)
1044{ }
1045
1046static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1047{
1048 return -EIO;
1049}
1050
80be0385
RD
1051static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1052{
1053 return -EIO;
1054}
1055
4d57cdfa
FT
1056static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1057 unsigned int size)
1058{
1059 return -EIO;
1060}
1061
59fc67de
FT
1062static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1063 unsigned long mask)
1064{
1065 return -EIO;
1066}
1067
05cca6e5
GKH
1068static inline int pci_assign_resource(struct pci_dev *dev, int i)
1069{
1070 return -EBUSY;
1071}
1072
1073static inline int __pci_register_driver(struct pci_driver *drv,
1074 struct module *owner)
1075{
1076 return 0;
1077}
1078
1079static inline int pci_register_driver(struct pci_driver *drv)
1080{
1081 return 0;
1082}
1083
1084static inline void pci_unregister_driver(struct pci_driver *drv)
1085{ }
1086
1087static inline int pci_find_capability(struct pci_dev *dev, int cap)
1088{
1089 return 0;
1090}
1091
1092static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1093 int cap)
1094{
1095 return 0;
1096}
1097
1098static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1099{
1100 return 0;
1101}
1102
1da177e4 1103/* Power management related routines */
05cca6e5
GKH
1104static inline int pci_save_state(struct pci_dev *dev)
1105{
1106 return 0;
1107}
1108
1109static inline int pci_restore_state(struct pci_dev *dev)
1110{
1111 return 0;
1112}
1da177e4 1113
05cca6e5
GKH
1114static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1115{
1116 return 0;
1117}
1118
1119static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1120 pm_message_t state)
1121{
1122 return PCI_D0;
1123}
1124
1125static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1126 int enable)
1127{
1128 return 0;
1129}
1130
1131static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1132{
1133 return -EIO;
1134}
1135
1136static inline void pci_release_regions(struct pci_dev *dev)
1137{ }
0da0ead9 1138
a46e8126
KG
1139#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1140
05cca6e5
GKH
1141static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1142{ }
1143
1144static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1145{ }
e04b0ea2 1146
d80d0217
RD
1147static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1148{ return NULL; }
1149
1150static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1151 unsigned int devfn)
1152{ return NULL; }
1153
1154static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1155 unsigned int devfn)
1156{ return NULL; }
1157
4352dfd5 1158#endif /* CONFIG_PCI */
1da177e4 1159
4352dfd5
GKH
1160/* Include architecture-dependent settings and functions */
1161
1162#include <asm/pci.h>
1da177e4 1163
1f82de10
YL
1164#ifndef PCIBIOS_MAX_MEM_32
1165#define PCIBIOS_MAX_MEM_32 (-1)
1166#endif
1167
1da177e4
LT
1168/* these helpers provide future and backwards compatibility
1169 * for accessing popular PCI BAR info */
05cca6e5
GKH
1170#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1171#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1172#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1173#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1174 ((pci_resource_start((dev), (bar)) == 0 && \
1175 pci_resource_end((dev), (bar)) == \
1176 pci_resource_start((dev), (bar))) ? 0 : \
1177 \
1178 (pci_resource_end((dev), (bar)) - \
1179 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1180
1181/* Similar to the helpers above, these manipulate per-pci_dev
1182 * driver-specific data. They are really just a wrapper around
1183 * the generic device structure functions of these calls.
1184 */
05cca6e5 1185static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1186{
1187 return dev_get_drvdata(&pdev->dev);
1188}
1189
05cca6e5 1190static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1191{
1192 dev_set_drvdata(&pdev->dev, data);
1193}
1194
1195/* If you want to know what to call your pci_dev, ask this function.
1196 * Again, it's a wrapper around the generic device.
1197 */
2fc90f61 1198static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1199{
c6c4f070 1200 return dev_name(&pdev->dev);
1da177e4
LT
1201}
1202
2311b1f2
ME
1203
1204/* Some archs don't want to expose struct resource to userland as-is
1205 * in sysfs and /proc
1206 */
1207#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1208static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1209 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1210 resource_size_t *end)
2311b1f2
ME
1211{
1212 *start = rsrc->start;
1213 *end = rsrc->end;
1214}
1215#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1216
1217
1da177e4
LT
1218/*
1219 * The world is not perfect and supplies us with broken PCI devices.
1220 * For at least a part of these bugs we need a work-around, so both
1221 * generic (drivers/pci/quirks.c) and per-architecture code can define
1222 * fixup hooks to be called for particular buggy devices.
1223 */
1224
1225struct pci_fixup {
1226 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1227 void (*hook)(struct pci_dev *dev);
1228};
1229
1230enum pci_fixup_pass {
1231 pci_fixup_early, /* Before probing BARs */
1232 pci_fixup_header, /* After reading configuration header */
1233 pci_fixup_final, /* Final phase of device fixups */
1234 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1235 pci_fixup_resume, /* pci_device_resume() */
1236 pci_fixup_suspend, /* pci_device_suspend */
1237 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1238};
1239
1240/* Anonymous variables would be nice... */
1241#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1242 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1243 __attribute__((__section__(#section))) = { vendor, device, hook };
1244#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1245 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1246 vendor##device##hook, vendor, device, hook)
1247#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1248 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1249 vendor##device##hook, vendor, device, hook)
1250#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1251 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1252 vendor##device##hook, vendor, device, hook)
1253#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1254 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1255 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1256#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1257 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1258 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1259#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1260 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1261 resume_early##vendor##device##hook, vendor, device, hook)
1262#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1263 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1264 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1265
93177a74 1266#ifdef CONFIG_PCI_QUIRKS
1da177e4 1267void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1268#else
1269static inline void pci_fixup_device(enum pci_fixup_pass pass,
1270 struct pci_dev *dev) {}
1271#endif
1da177e4 1272
05cca6e5 1273void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1274void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1275void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1276int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1277int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1278 const char *name);
ec04b075 1279void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1280
1da177e4 1281extern int pci_pci_problems;
236561e5 1282#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1283#define PCIPCI_TRITON 2
1284#define PCIPCI_NATOMA 4
1285#define PCIPCI_VIAETBF 8
1286#define PCIPCI_VSFX 16
236561e5
AC
1287#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1288#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1289
4516a618
AN
1290extern unsigned long pci_cardbus_io_size;
1291extern unsigned long pci_cardbus_mem_size;
491424c0 1292extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1293extern u8 pci_cache_line_size;
4516a618 1294
28760489
EB
1295extern unsigned long pci_hotplug_io_size;
1296extern unsigned long pci_hotplug_mem_size;
1297
19792a08
AB
1298int pcibios_add_platform_entries(struct pci_dev *dev);
1299void pcibios_disable_device(struct pci_dev *dev);
1300int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1301 enum pcie_reset_state state);
575e3348 1302
7752d5cf 1303#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1304extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1305extern void __init pci_mmcfg_late_init(void);
1306#else
bb63b421 1307static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1308static inline void pci_mmcfg_late_init(void) { }
1309#endif
1310
0ef5f8f6
AP
1311int pci_ext_cfg_avail(struct pci_dev *dev);
1312
1684f5dd 1313void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1314
dd7cc44d
YZ
1315#ifdef CONFIG_PCI_IOV
1316extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1317extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1318extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
dd7cc44d
YZ
1319#else
1320static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1321{
1322 return -ENODEV;
1323}
1324static inline void pci_disable_sriov(struct pci_dev *dev)
1325{
1326}
74bb1bcc
YZ
1327static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1328{
1329 return IRQ_NONE;
1330}
dd7cc44d
YZ
1331#endif
1332
c825bc94
KK
1333#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1334extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1335extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1336#endif
1337
d7b7e605
KK
1338/**
1339 * pci_pcie_cap - get the saved PCIe capability offset
1340 * @dev: PCI device
1341 *
1342 * PCIe capability offset is calculated at PCI device initialization
1343 * time and saved in the data structure. This function returns saved
1344 * PCIe capability offset. Using this instead of pci_find_capability()
1345 * reduces unnecessary search in the PCI configuration space. If you
1346 * need to calculate PCIe capability offset from raw device for some
1347 * reasons, please use pci_find_capability() instead.
1348 */
1349static inline int pci_pcie_cap(struct pci_dev *dev)
1350{
1351 return dev->pcie_cap;
1352}
1353
7eb776c4
KK
1354/**
1355 * pci_is_pcie - check if the PCI device is PCI Express capable
1356 * @dev: PCI device
1357 *
1358 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1359 */
1360static inline bool pci_is_pcie(struct pci_dev *dev)
1361{
1362 return !!pci_pcie_cap(dev);
1363}
1364
5d990b62
CW
1365void pci_request_acs(void);
1366
1da177e4
LT
1367#endif /* __KERNEL__ */
1368#endif /* LINUX_PCI_H */
This page took 1.256742 seconds and 5 git commands to generate.