iommu sg merging: add device_dma_parameters structure
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
4352dfd5
GKH
20/* Include the pci register defines */
21#include <linux/pci_regs.h>
1da177e4 22
1da177e4
LT
23/*
24 * The PCI interface treats multi-function devices as independent
25 * devices. The slot/function address of each device is encoded
26 * in a single byte as follows:
27 *
28 * 7:3 = slot
29 * 2:0 = function
30 */
05cca6e5 31#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
32#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
33#define PCI_FUNC(devfn) ((devfn) & 0x07)
34
35/* Ioctls for /proc/bus/pci/X/Y nodes. */
36#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
37#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
38#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
39#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
40#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
41
42#ifdef __KERNEL__
43
778382e0
DW
44#include <linux/mod_devicetable.h>
45
1da177e4 46#include <linux/types.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
bae94d02 51#include <asm/atomic.h>
1da177e4
LT
52#include <linux/device.h>
53
7e7a43c3
AB
54/* Include the ID list */
55#include <linux/pci_ids.h>
56
1da177e4
LT
57/* File state for mmap()s on /proc/bus/pci/X/Y */
58enum pci_mmap_state {
59 pci_mmap_io,
60 pci_mmap_mem
61};
62
63/* This defines the direction arg to the DMA mapping routines. */
64#define PCI_DMA_BIDIRECTIONAL 0
65#define PCI_DMA_TODEVICE 1
66#define PCI_DMA_FROMDEVICE 2
67#define PCI_DMA_NONE 3
68
1da177e4
LT
69#define DEVICE_COUNT_RESOURCE 12
70
71typedef int __bitwise pci_power_t;
72
4352dfd5
GKH
73#define PCI_D0 ((pci_power_t __force) 0)
74#define PCI_D1 ((pci_power_t __force) 1)
75#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
76#define PCI_D3hot ((pci_power_t __force) 3)
77#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 78#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 79#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 80
392a1ce7 81/** The pci_channel state describes connectivity between the CPU and
82 * the pci device. If some PCI bus between here and the pci device
83 * has crashed or locked up, this info is reflected here.
84 */
85typedef unsigned int __bitwise pci_channel_state_t;
86
87enum pci_channel_state {
88 /* I/O channel is in normal state */
89 pci_channel_io_normal = (__force pci_channel_state_t) 1,
90
91 /* I/O to channel is blocked */
92 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
93
94 /* PCI card is dead */
95 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
96};
97
f7bdd12d
BK
98typedef unsigned int __bitwise pcie_reset_state_t;
99
100enum pcie_reset_state {
101 /* Reset is NOT asserted (Use to deassert reset) */
102 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
103
104 /* Use #PERST to reset PCI-E device */
105 pcie_warm_reset = (__force pcie_reset_state_t) 2,
106
107 /* Use PCI-E Hot Reset to reset device */
108 pcie_hot_reset = (__force pcie_reset_state_t) 3
109};
110
ba698ad4
DM
111typedef unsigned short __bitwise pci_dev_flags_t;
112enum pci_dev_flags {
113 /* INTX_DISABLE in PCI_COMMAND register disables MSI
114 * generation too.
115 */
116 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
117};
118
6e325a62
MT
119typedef unsigned short __bitwise pci_bus_flags_t;
120enum pci_bus_flags {
d556ad4b
PO
121 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
122 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
123};
124
41017f0c
SL
125struct pci_cap_saved_state {
126 struct hlist_node next;
127 char cap_nr;
128 u32 data[0];
129};
130
1da177e4
LT
131/*
132 * The pci_dev structure is used to describe PCI devices.
133 */
134struct pci_dev {
135 struct list_head global_list; /* node in list of all PCI devices */
136 struct list_head bus_list; /* node in per-bus list */
137 struct pci_bus *bus; /* bus this device is on */
138 struct pci_bus *subordinate; /* bus this device bridges to */
139
140 void *sysdata; /* hook for sys-specific extension */
141 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
142
143 unsigned int devfn; /* encoded device & function index */
144 unsigned short vendor;
145 unsigned short device;
146 unsigned short subsystem_vendor;
147 unsigned short subsystem_device;
148 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 149 u8 revision; /* PCI revision, low byte of class word */
1da177e4 150 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 151 u8 pcie_type; /* PCI-E device/port type */
1da177e4 152 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 153 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
154
155 struct pci_driver *driver; /* which driver has allocated this device */
156 u64 dma_mask; /* Mask of the bits of bus address this
157 device implements. Normally this is
158 0xffffffff. You only need to change
159 this if your device has broken DMA
160 or supports 64-bit transfers. */
161
162 pci_power_t current_state; /* Current operating state. In ACPI-speak,
163 this is D0-D3, D0 being fully functional,
164 and D3 being off. */
165
392a1ce7 166 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
167 struct device dev; /* Generic device interface */
168
1da177e4
LT
169 int cfg_size; /* Size of configuration space */
170
171 /*
172 * Instead of touching interrupt line and base address registers
173 * directly, use the values stored here. They might be different!
174 */
175 unsigned int irq;
176 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
177
178 /* These fields are used by common fixups */
179 unsigned int transparent:1; /* Transparent PCI bridge */
180 unsigned int multifunction:1;/* Part of multi-function device */
181 /* keep track of device state */
1da177e4 182 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 183 unsigned int no_msi:1; /* device may not use msi */
ffadcc2f 184 unsigned int no_d1d2:1; /* only allow d0 or d3 */
e04b0ea2 185 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 186 unsigned int broken_parity_status:1; /* Device generates false positive parity */
99dc804d
SL
187 unsigned int msi_enabled:1;
188 unsigned int msix_enabled:1;
9ac7849e 189 unsigned int is_managed:1;
994a65e2 190 unsigned int is_pcie:1;
ba698ad4 191 pci_dev_flags_t dev_flags;
bae94d02 192 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 193
1da177e4 194 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 195 struct hlist_head saved_cap_space;
1da177e4
LT
196 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
197 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
198 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
ded86d8d 199#ifdef CONFIG_PCI_MSI
4aa9bc95 200 struct list_head msi_list;
ded86d8d 201#endif
1da177e4
LT
202};
203
65891215
ME
204extern struct pci_dev *alloc_pci_dev(void);
205
1da177e4
LT
206#define pci_dev_g(n) list_entry(n, struct pci_dev, global_list)
207#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
208#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
209#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
210
a7369f1f
LV
211static inline int pci_channel_offline(struct pci_dev *pdev)
212{
213 return (pdev->error_state != pci_channel_io_normal);
214}
215
41017f0c 216static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 217 struct pci_dev *pci_dev, char cap)
41017f0c
SL
218{
219 struct pci_cap_saved_state *tmp;
220 struct hlist_node *pos;
221
222 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
223 if (tmp->cap_nr == cap)
224 return tmp;
225 }
226 return NULL;
227}
228
229static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
230 struct pci_cap_saved_state *new_cap)
231{
232 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
233}
234
1da177e4
LT
235/*
236 * For PCI devices, the region numbers are assigned this way:
237 *
238 * 0-5 standard PCI regions
239 * 6 expansion ROM
240 * 7-10 bridges: address space assigned to buses behind the bridge
241 */
242
4352dfd5
GKH
243#define PCI_ROM_RESOURCE 6
244#define PCI_BRIDGE_RESOURCES 7
245#define PCI_NUM_RESOURCES 11
1da177e4
LT
246
247#ifndef PCI_BUS_NUM_RESOURCES
4352dfd5 248#define PCI_BUS_NUM_RESOURCES 8
1da177e4 249#endif
4352dfd5
GKH
250
251#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
252
253struct pci_bus {
254 struct list_head node; /* node in list of buses */
255 struct pci_bus *parent; /* parent bus this bridge is on */
256 struct list_head children; /* list of child buses */
257 struct list_head devices; /* list of devices on this bus */
258 struct pci_dev *self; /* bridge device as seen by parent */
259 struct resource *resource[PCI_BUS_NUM_RESOURCES];
260 /* address space routed to this bus */
261
262 struct pci_ops *ops; /* configuration access functions */
263 void *sysdata; /* hook for sys-specific extension */
264 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
265
266 unsigned char number; /* bus number */
267 unsigned char primary; /* number of primary bridge */
268 unsigned char secondary; /* number of secondary bridge */
269 unsigned char subordinate; /* max number of subordinate buses */
270
271 char name[48];
272
273 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 274 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 275 struct device *bridge;
fd7d1ced 276 struct device dev;
1da177e4
LT
277 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
278 struct bin_attribute *legacy_mem; /* legacy mem */
279};
280
281#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 282#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4
LT
283
284/*
285 * Error values that may be returned by PCI functions.
286 */
287#define PCIBIOS_SUCCESSFUL 0x00
288#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
289#define PCIBIOS_BAD_VENDOR_ID 0x83
290#define PCIBIOS_DEVICE_NOT_FOUND 0x86
291#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
292#define PCIBIOS_SET_FAILED 0x88
293#define PCIBIOS_BUFFER_TOO_SMALL 0x89
294
295/* Low-level architecture-dependent routines */
296
297struct pci_ops {
298 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
299 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
300};
301
302struct pci_raw_ops {
303 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
304 int reg, int len, u32 *val);
305 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
306 int reg, int len, u32 val);
307};
308
309extern struct pci_raw_ops *raw_pci_ops;
310
311struct pci_bus_region {
c40a22e0
BH
312 resource_size_t start;
313 resource_size_t end;
1da177e4
LT
314};
315
316struct pci_dynids {
317 spinlock_t lock; /* protects list, index */
318 struct list_head list; /* for IDs added at runtime */
319 unsigned int use_driver_data:1; /* pci_driver->driver_data is used */
320};
321
392a1ce7 322/* ---------------------------------------------------------------- */
323/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 324 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 325 * will be notified of PCI bus errors, and will be driven to recovery
326 * when an error occurs.
327 */
328
329typedef unsigned int __bitwise pci_ers_result_t;
330
331enum pci_ers_result {
332 /* no result/none/not supported in device driver */
333 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
334
335 /* Device driver can recover without slot reset */
336 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
337
338 /* Device driver wants slot to be reset. */
339 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
340
341 /* Device has completely failed, is unrecoverable */
342 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
343
344 /* Device driver is fully recovered and operational */
345 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
346};
347
348/* PCI bus error event callbacks */
05cca6e5 349struct pci_error_handlers {
392a1ce7 350 /* PCI bus error detected on this device */
351 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 352 enum pci_channel_state error);
392a1ce7 353
354 /* MMIO has been re-enabled, but not DMA */
355 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
356
357 /* PCI Express link has been reset */
358 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
359
360 /* PCI slot has been reset */
361 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
362
363 /* Device driver may resume normal operations */
364 void (*resume)(struct pci_dev *dev);
365};
366
367/* ---------------------------------------------------------------- */
368
1da177e4
LT
369struct module;
370struct pci_driver {
371 struct list_head node;
372 char *name;
1da177e4
LT
373 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
374 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
375 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
376 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
377 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
378 int (*resume_early) (struct pci_dev *dev);
1da177e4 379 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 380 void (*shutdown) (struct pci_dev *dev);
1da177e4 381
392a1ce7 382 struct pci_error_handlers *err_handler;
1da177e4
LT
383 struct device_driver driver;
384 struct pci_dynids dynids;
385};
386
05cca6e5 387#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
388
389/**
390 * PCI_DEVICE - macro used to describe a specific pci device
391 * @vend: the 16 bit PCI Vendor ID
392 * @dev: the 16 bit PCI Device ID
393 *
394 * This macro is used to create a struct pci_device_id that matches a
395 * specific device. The subvendor and subdevice fields will be set to
396 * PCI_ANY_ID.
397 */
398#define PCI_DEVICE(vend,dev) \
399 .vendor = (vend), .device = (dev), \
400 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
401
402/**
403 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
404 * @dev_class: the class, subclass, prog-if triple for this device
405 * @dev_class_mask: the class mask for this device
406 *
407 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 408 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
409 * fields will be set to PCI_ANY_ID.
410 */
411#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
412 .class = (dev_class), .class_mask = (dev_class_mask), \
413 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
414 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
415
1597cacb
AC
416/**
417 * PCI_VDEVICE - macro used to describe a specific pci device in short form
418 * @vend: the vendor name
419 * @dev: the 16 bit PCI Device ID
420 *
421 * This macro is used to create a struct pci_device_id that matches a
422 * specific PCI device. The subvendor, and subdevice fields will be set
423 * to PCI_ANY_ID. The macro allows the next field to follow as the device
424 * private data.
425 */
426
427#define PCI_VDEVICE(vendor, device) \
428 PCI_VENDOR_ID_##vendor, (device), \
429 PCI_ANY_ID, PCI_ANY_ID, 0, 0
430
1da177e4
LT
431/* these external functions are only available when PCI support is enabled */
432#ifdef CONFIG_PCI
433
434extern struct bus_type pci_bus_type;
435
436/* Do NOT directly access these two variables, unless you are arch specific pci
437 * code, or pci core code. */
438extern struct list_head pci_root_buses; /* list of all known PCI buses */
439extern struct list_head pci_devices; /* list of all devices */
ed4aaadb
ZY
440/* Some device drivers need know if pci is initiated */
441extern int no_pci_devices(void);
1da177e4
LT
442
443void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 444int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 445char *pcibios_setup(char *str);
1da177e4
LT
446
447/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
448void pcibios_align_resource(void *, struct resource *, resource_size_t,
449 resource_size_t);
1da177e4
LT
450void pcibios_update_irq(struct pci_dev *, int irq);
451
452/* Generic PCI functions used internally */
453
454extern struct pci_bus *pci_find_bus(int domain, int busnr);
c431ada4 455void pci_bus_add_devices(struct pci_bus *bus);
05cca6e5
GKH
456struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
457 struct pci_ops *ops, void *sysdata);
458static inline struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
459 void *sysdata)
1da177e4 460{
c431ada4
RS
461 struct pci_bus *root_bus;
462 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
463 if (root_bus)
464 pci_bus_add_devices(root_bus);
465 return root_bus;
1da177e4 466}
05cca6e5
GKH
467struct pci_bus *pci_create_bus(struct device *parent, int bus,
468 struct pci_ops *ops, void *sysdata);
469struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
470 int busnr);
1da177e4 471int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 472struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 473void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 474unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 475int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 476void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
477struct resource *pci_find_parent_resource(const struct pci_dev *dev,
478 struct resource *res);
1da177e4
LT
479int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
480extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
481extern void pci_dev_put(struct pci_dev *dev);
482extern void pci_remove_bus(struct pci_bus *b);
483extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 484extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 485void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 486extern void pci_sort_breadthfirst(void);
1da177e4
LT
487
488/* Generic PCI functions exported to card drivers */
489
bd3989e0 490#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
491struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
492 unsigned int device,
493 const struct pci_dev *from);
494struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
495 unsigned int devfn);
bd3989e0
JG
496#endif /* CONFIG_PCI_LEGACY */
497
05cca6e5
GKH
498int pci_find_capability(struct pci_dev *dev, int cap);
499int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
500int pci_find_ext_capability(struct pci_dev *dev, int cap);
501int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
502int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
4348a2dc 503void pcie_wait_pending_transaction(struct pci_dev *dev);
29f3eb64 504struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 505
d42552c3
AM
506struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
507 struct pci_dev *from);
508struct pci_dev *pci_get_device_reverse(unsigned int vendor, unsigned int device,
509 struct pci_dev *from);
510
05cca6e5 511struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4
LT
512 unsigned int ss_vendor, unsigned int ss_device,
513 struct pci_dev *from);
05cca6e5
GKH
514struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
515struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
516struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4 517int pci_dev_present(const struct pci_device_id *ids);
d86f90f9 518const struct pci_device_id *pci_find_present(const struct pci_device_id *ids);
1da177e4 519
05cca6e5
GKH
520int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
521 int where, u8 *val);
522int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
523 int where, u16 *val);
524int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
525 int where, u32 *val);
526int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
527 int where, u8 val);
528int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
529 int where, u16 val);
530int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
531 int where, u32 val);
1da177e4
LT
532
533static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
534{
05cca6e5 535 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
536}
537static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
538{
05cca6e5 539 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 540}
05cca6e5
GKH
541static inline int pci_read_config_dword(struct pci_dev *dev, int where,
542 u32 *val)
1da177e4 543{
05cca6e5 544 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
545}
546static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
547{
05cca6e5 548 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
549}
550static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
551{
05cca6e5 552 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 553}
05cca6e5
GKH
554static inline int pci_write_config_dword(struct pci_dev *dev, int where,
555 u32 val)
1da177e4 556{
05cca6e5 557 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
558}
559
4a7fb636 560int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
561int __must_check pci_enable_device_io(struct pci_dev *dev);
562int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 563int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
564int __must_check pcim_enable_device(struct pci_dev *pdev);
565void pcim_pin_device(struct pci_dev *pdev);
566
567static inline int pci_is_managed(struct pci_dev *pdev)
568{
569 return pdev->is_managed;
570}
571
1da177e4
LT
572void pci_disable_device(struct pci_dev *dev);
573void pci_set_master(struct pci_dev *dev);
f7bdd12d 574int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 575#define HAVE_PCI_SET_MWI
4a7fb636 576int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 577int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 578void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 579void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 580void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
581int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
582int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
d556ad4b
PO
583int pcix_get_max_mmrbc(struct pci_dev *dev);
584int pcix_get_mmrbc(struct pci_dev *dev);
585int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 586int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 587int pcie_set_readrq(struct pci_dev *dev, int rq);
064b53db 588void pci_update_resource(struct pci_dev *dev, struct resource *res, int resno);
4a7fb636
AM
589int __must_check pci_assign_resource(struct pci_dev *dev, int i);
590int __must_check pci_assign_resource_fixed(struct pci_dev *dev, int i);
c87deff7 591int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
592
593/* ROM control related routines */
144a50ea 594void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 595void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
d7ad2254 596size_t pci_get_rom_size(void __iomem *rom, size_t size);
1da177e4
LT
597
598/* Power management related routines */
599int pci_save_state(struct pci_dev *dev);
600int pci_restore_state(struct pci_dev *dev);
9c8550ee
LT
601int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
602pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
603int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
1da177e4 604
ce5ccdef 605/* Functions for PCI Hotplug drivers to use */
05cca6e5 606int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
ce5ccdef 607
1da177e4
LT
608/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
609void pci_bus_assign_resources(struct pci_bus *bus);
610void pci_bus_size_bridges(struct pci_bus *bus);
611int pci_claim_resource(struct pci_dev *, int);
612void pci_assign_unassigned_resources(void);
613void pdev_enable_device(struct pci_dev *);
614void pdev_sort_resources(struct pci_dev *, struct resource_list *);
615void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
616 int (*)(struct pci_dev *, u8, u8));
617#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 618int __must_check pci_request_regions(struct pci_dev *, const char *);
1da177e4 619void pci_release_regions(struct pci_dev *);
4a7fb636 620int __must_check pci_request_region(struct pci_dev *, int, const char *);
1da177e4 621void pci_release_region(struct pci_dev *, int);
c87deff7
HS
622int pci_request_selected_regions(struct pci_dev *, int, const char *);
623void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
624
625/* drivers/pci/bus.c */
4a7fb636
AM
626int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
627 struct resource *res, resource_size_t size,
628 resource_size_t align, resource_size_t min,
629 unsigned int type_mask,
630 void (*alignf)(void *, struct resource *,
631 resource_size_t, resource_size_t),
632 void *alignf_data);
1da177e4
LT
633void pci_enable_bridges(struct pci_bus *bus);
634
863b18f4 635/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
636int __must_check __pci_register_driver(struct pci_driver *, struct module *,
637 const char *mod_name);
4a7fb636 638static inline int __must_check pci_register_driver(struct pci_driver *driver)
863b18f4 639{
725522b5 640 return __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME);
863b18f4
L
641}
642
05cca6e5
GKH
643void pci_unregister_driver(struct pci_driver *dev);
644void pci_remove_behind_bridge(struct pci_dev *dev);
645struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
646const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
647 struct pci_dev *dev);
648int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
649 int pass);
1da177e4 650
cecf4864
PM
651void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
652 void *userdata);
ac7dc65a 653int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 654unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 655
1da177e4
LT
656/* kmem_cache style wrapper around pci_alloc_consistent() */
657
658#include <linux/dmapool.h>
659
660#define pci_pool dma_pool
661#define pci_pool_create(name, pdev, size, align, allocation) \
662 dma_pool_create(name, &pdev->dev, size, align, allocation)
663#define pci_pool_destroy(pool) dma_pool_destroy(pool)
664#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
665#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
666
e24c2d96
DM
667enum pci_dma_burst_strategy {
668 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
669 strategy_parameter is N/A */
670 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
671 byte boundaries */
672 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
673 strategy_parameter byte boundaries */
674};
675
1da177e4
LT
676struct msix_entry {
677 u16 vector; /* kernel uses to write allocated vector */
678 u16 entry; /* driver uses to specify entry, OS writes */
679};
680
0366f8f7 681
1da177e4 682#ifndef CONFIG_PCI_MSI
05cca6e5
GKH
683static inline int pci_enable_msi(struct pci_dev *dev)
684{
685 return -1;
686}
687
688static inline void pci_disable_msi(struct pci_dev *dev)
689{ }
690
691static inline int pci_enable_msix(struct pci_dev *dev,
692 struct msix_entry *entries, int nvec)
693{
694 return -1;
695}
696
697static inline void pci_disable_msix(struct pci_dev *dev)
698{ }
699
700static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
701{ }
702
703static inline void pci_restore_msi_state(struct pci_dev *dev)
704{ }
1da177e4 705#else
1da177e4
LT
706extern int pci_enable_msi(struct pci_dev *dev);
707extern void pci_disable_msi(struct pci_dev *dev);
05cca6e5 708extern int pci_enable_msix(struct pci_dev *dev,
1da177e4
LT
709 struct msix_entry *entries, int nvec);
710extern void pci_disable_msix(struct pci_dev *dev);
711extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 712extern void pci_restore_msi_state(struct pci_dev *dev);
1da177e4
LT
713#endif
714
8b955b0d 715#ifdef CONFIG_HT_IRQ
8b955b0d
EB
716/* The functions a driver should call */
717int ht_create_irq(struct pci_dev *dev, int idx);
718void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
719#endif /* CONFIG_HT_IRQ */
720
e04b0ea2
BK
721extern void pci_block_user_cfg_access(struct pci_dev *dev);
722extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
723
4352dfd5
GKH
724/*
725 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
726 * a PCI domain is defined to be a set of PCI busses which share
727 * configuration space.
728 */
32a2eea7
JG
729#ifdef CONFIG_PCI_DOMAINS
730extern int pci_domains_supported;
731#else
732enum { pci_domains_supported = 0 };
05cca6e5
GKH
733static inline int pci_domain_nr(struct pci_bus *bus)
734{
735 return 0;
736}
737
4352dfd5
GKH
738static inline int pci_proc_domain(struct pci_bus *bus)
739{
740 return 0;
741}
32a2eea7 742#endif /* CONFIG_PCI_DOMAINS */
1da177e4 743
4352dfd5 744#else /* CONFIG_PCI is not enabled */
1da177e4
LT
745
746/*
747 * If the system does not have PCI, clearly these return errors. Define
748 * these as simple inline functions to avoid hair in drivers.
749 */
750
05cca6e5
GKH
751#define _PCI_NOP(o, s, t) \
752 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
753 int where, t val) \
1da177e4 754 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
755
756#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
757 _PCI_NOP(o, word, u16 x) \
758 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
759_PCI_NOP_ALL(read, *)
760_PCI_NOP_ALL(write,)
761
05cca6e5
GKH
762static inline struct pci_dev *pci_find_device(unsigned int vendor,
763 unsigned int device,
764 const struct pci_dev *from)
765{
766 return NULL;
767}
1da177e4 768
05cca6e5
GKH
769static inline struct pci_dev *pci_find_slot(unsigned int bus,
770 unsigned int devfn)
771{
772 return NULL;
773}
1da177e4 774
d42552c3 775static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
776 unsigned int device,
777 struct pci_dev *from)
778{
779 return NULL;
780}
d42552c3
AM
781
782static inline struct pci_dev *pci_get_device_reverse(unsigned int vendor,
05cca6e5
GKH
783 unsigned int device,
784 struct pci_dev *from)
785{
786 return NULL;
787}
1da177e4 788
05cca6e5
GKH
789static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
790 unsigned int device,
791 unsigned int ss_vendor,
792 unsigned int ss_device,
793 struct pci_dev *from)
794{
795 return NULL;
796}
1da177e4 797
05cca6e5
GKH
798static inline struct pci_dev *pci_get_class(unsigned int class,
799 struct pci_dev *from)
800{
801 return NULL;
802}
1da177e4
LT
803
804#define pci_dev_present(ids) (0)
ed4aaadb 805#define no_pci_devices() (1)
d86f90f9 806#define pci_find_present(ids) (NULL)
1da177e4
LT
807#define pci_dev_put(dev) do { } while (0)
808
05cca6e5
GKH
809static inline void pci_set_master(struct pci_dev *dev)
810{ }
811
812static inline int pci_enable_device(struct pci_dev *dev)
813{
814 return -EIO;
815}
816
817static inline void pci_disable_device(struct pci_dev *dev)
818{ }
819
820static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
821{
822 return -EIO;
823}
824
825static inline int pci_assign_resource(struct pci_dev *dev, int i)
826{
827 return -EBUSY;
828}
829
830static inline int __pci_register_driver(struct pci_driver *drv,
831 struct module *owner)
832{
833 return 0;
834}
835
836static inline int pci_register_driver(struct pci_driver *drv)
837{
838 return 0;
839}
840
841static inline void pci_unregister_driver(struct pci_driver *drv)
842{ }
843
844static inline int pci_find_capability(struct pci_dev *dev, int cap)
845{
846 return 0;
847}
848
849static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
850 int cap)
851{
852 return 0;
853}
854
855static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
856{
857 return 0;
858}
859
860static inline void pcie_wait_pending_transaction(struct pci_dev *dev)
861{ }
1da177e4
LT
862
863/* Power management related routines */
05cca6e5
GKH
864static inline int pci_save_state(struct pci_dev *dev)
865{
866 return 0;
867}
868
869static inline int pci_restore_state(struct pci_dev *dev)
870{
871 return 0;
872}
1da177e4 873
05cca6e5
GKH
874static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
875{
876 return 0;
877}
878
879static inline pci_power_t pci_choose_state(struct pci_dev *dev,
880 pm_message_t state)
881{
882 return PCI_D0;
883}
884
885static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
886 int enable)
887{
888 return 0;
889}
890
891static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
892{
893 return -EIO;
894}
895
896static inline void pci_release_regions(struct pci_dev *dev)
897{ }
0da0ead9 898
a46e8126
KG
899#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
900
05cca6e5
GKH
901static inline void pci_block_user_cfg_access(struct pci_dev *dev)
902{ }
903
904static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
905{ }
e04b0ea2 906
d80d0217
RD
907static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
908{ return NULL; }
909
910static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
911 unsigned int devfn)
912{ return NULL; }
913
914static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
915 unsigned int devfn)
916{ return NULL; }
917
4352dfd5 918#endif /* CONFIG_PCI */
1da177e4 919
4352dfd5
GKH
920/* Include architecture-dependent settings and functions */
921
922#include <asm/pci.h>
1da177e4
LT
923
924/* these helpers provide future and backwards compatibility
925 * for accessing popular PCI BAR info */
05cca6e5
GKH
926#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
927#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
928#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 929#define pci_resource_len(dev,bar) \
05cca6e5
GKH
930 ((pci_resource_start((dev), (bar)) == 0 && \
931 pci_resource_end((dev), (bar)) == \
932 pci_resource_start((dev), (bar))) ? 0 : \
933 \
934 (pci_resource_end((dev), (bar)) - \
935 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
936
937/* Similar to the helpers above, these manipulate per-pci_dev
938 * driver-specific data. They are really just a wrapper around
939 * the generic device structure functions of these calls.
940 */
05cca6e5 941static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
942{
943 return dev_get_drvdata(&pdev->dev);
944}
945
05cca6e5 946static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
947{
948 dev_set_drvdata(&pdev->dev, data);
949}
950
951/* If you want to know what to call your pci_dev, ask this function.
952 * Again, it's a wrapper around the generic device.
953 */
954static inline char *pci_name(struct pci_dev *pdev)
955{
956 return pdev->dev.bus_id;
957}
958
2311b1f2
ME
959
960/* Some archs don't want to expose struct resource to userland as-is
961 * in sysfs and /proc
962 */
963#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
964static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 965 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 966 resource_size_t *end)
2311b1f2
ME
967{
968 *start = rsrc->start;
969 *end = rsrc->end;
970}
971#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
972
973
1da177e4
LT
974/*
975 * The world is not perfect and supplies us with broken PCI devices.
976 * For at least a part of these bugs we need a work-around, so both
977 * generic (drivers/pci/quirks.c) and per-architecture code can define
978 * fixup hooks to be called for particular buggy devices.
979 */
980
981struct pci_fixup {
982 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
983 void (*hook)(struct pci_dev *dev);
984};
985
986enum pci_fixup_pass {
987 pci_fixup_early, /* Before probing BARs */
988 pci_fixup_header, /* After reading configuration header */
989 pci_fixup_final, /* Final phase of device fixups */
990 pci_fixup_enable, /* pci_enable_device() time */
1597cacb 991 pci_fixup_resume, /* pci_enable_device() time */
1da177e4
LT
992};
993
994/* Anonymous variables would be nice... */
995#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 996 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
997 __attribute__((__section__(#section))) = { vendor, device, hook };
998#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
999 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1000 vendor##device##hook, vendor, device, hook)
1001#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1002 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1003 vendor##device##hook, vendor, device, hook)
1004#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1005 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1006 vendor##device##hook, vendor, device, hook)
1007#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1008 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1009 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1010#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1011 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1012 resume##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1013
1014
1015void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1016
05cca6e5 1017void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1018void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1019void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1020int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
ec04b075 1021void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1022
1da177e4 1023extern int pci_pci_problems;
236561e5 1024#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1025#define PCIPCI_TRITON 2
1026#define PCIPCI_NATOMA 4
1027#define PCIPCI_VIAETBF 8
1028#define PCIPCI_VSFX 16
236561e5
AC
1029#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1030#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1031
4516a618
AN
1032extern unsigned long pci_cardbus_io_size;
1033extern unsigned long pci_cardbus_mem_size;
1034
a2cd52ca 1035extern int pcibios_add_platform_entries(struct pci_dev *dev);
575e3348 1036
1da177e4
LT
1037#endif /* __KERNEL__ */
1038#endif /* LINUX_PCI_H */
This page took 0.544161 seconds and 5 git commands to generate.