resources: Move struct resource_list_entry from ACPI into resource core
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
607ca46e 32#include <uapi/linux/pci.h>
1da177e4 33
7e7a43c3
AB
34#include <linux/pci_ids.h>
35
85467136
SK
36/*
37 * The PCI interface treats multi-function devices as independent
38 * devices. The slot/function address of each device is encoded
39 * in a single byte as follows:
40 *
41 * 7:3 = slot
42 * 2:0 = function
f7625980
BH
43 *
44 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 45 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 46 * the following kernel-only defines are being added here.
85467136 47 */
63ddc0b8 48#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
49/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
50#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
51
f46753c5
AC
52/* pci_slot represents a physical slot */
53struct pci_slot {
54 struct pci_bus *bus; /* The bus this slot is on */
55 struct list_head list; /* node in list of slots on this bus */
56 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
57 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
58 struct kobject kobj;
59};
60
0ad772ec
AC
61static inline const char *pci_slot_name(const struct pci_slot *slot)
62{
63 return kobject_name(&slot->kobj);
64}
65
1da177e4
LT
66/* File state for mmap()s on /proc/bus/pci/X/Y */
67enum pci_mmap_state {
68 pci_mmap_io,
69 pci_mmap_mem
70};
71
72/* This defines the direction arg to the DMA mapping routines. */
73#define PCI_DMA_BIDIRECTIONAL 0
74#define PCI_DMA_TODEVICE 1
75#define PCI_DMA_FROMDEVICE 2
76#define PCI_DMA_NONE 3
77
fde09c6d
YZ
78/*
79 * For PCI devices, the region numbers are assigned this way:
80 */
81enum {
82 /* #0-5: standard PCI resources */
83 PCI_STD_RESOURCES,
84 PCI_STD_RESOURCE_END = 5,
85
86 /* #6: expansion ROM resource */
87 PCI_ROM_RESOURCE,
88
d1b054da
YZ
89 /* device specific resources */
90#ifdef CONFIG_PCI_IOV
91 PCI_IOV_RESOURCES,
92 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
93#endif
94
fde09c6d
YZ
95 /* resources assigned to buses behind the bridge */
96#define PCI_BRIDGE_RESOURCE_NUM 4
97
98 PCI_BRIDGE_RESOURCES,
99 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
100 PCI_BRIDGE_RESOURCE_NUM - 1,
101
102 /* total resources associated with a PCI device */
103 PCI_NUM_RESOURCES,
104
105 /* preserve this for compatibility */
cda57bf9 106 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 107};
1da177e4
LT
108
109typedef int __bitwise pci_power_t;
110
4352dfd5
GKH
111#define PCI_D0 ((pci_power_t __force) 0)
112#define PCI_D1 ((pci_power_t __force) 1)
113#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
114#define PCI_D3hot ((pci_power_t __force) 3)
115#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 116#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 117#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 118
00240c38
AS
119/* Remember to update this when the list above changes! */
120extern const char *pci_power_names[];
121
122static inline const char *pci_power_name(pci_power_t state)
123{
124 return pci_power_names[1 + (int) state];
125}
126
448bd857
HY
127#define PCI_PM_D2_DELAY 200
128#define PCI_PM_D3_WAIT 10
129#define PCI_PM_D3COLD_WAIT 100
130#define PCI_PM_BUS_WAIT 50
aa8c6c93 131
392a1ce7 132/** The pci_channel state describes connectivity between the CPU and
133 * the pci device. If some PCI bus between here and the pci device
134 * has crashed or locked up, this info is reflected here.
135 */
136typedef unsigned int __bitwise pci_channel_state_t;
137
138enum pci_channel_state {
139 /* I/O channel is in normal state */
140 pci_channel_io_normal = (__force pci_channel_state_t) 1,
141
142 /* I/O to channel is blocked */
143 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
144
145 /* PCI card is dead */
146 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
147};
148
f7bdd12d
BK
149typedef unsigned int __bitwise pcie_reset_state_t;
150
151enum pcie_reset_state {
152 /* Reset is NOT asserted (Use to deassert reset) */
153 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
154
f7625980 155 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
156 pcie_warm_reset = (__force pcie_reset_state_t) 2,
157
f7625980 158 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
159 pcie_hot_reset = (__force pcie_reset_state_t) 3
160};
161
ba698ad4
DM
162typedef unsigned short __bitwise pci_dev_flags_t;
163enum pci_dev_flags {
164 /* INTX_DISABLE in PCI_COMMAND register disables MSI
165 * generation too.
166 */
6b121592 167 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 168 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 169 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 170 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 171 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 172 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 173 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
174 /* Flag to indicate the device uses dma_alias_devfn */
175 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
176 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
177 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
178 /* Do not use bus resets for device */
179 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
ba698ad4
DM
180};
181
e1d3a908
SA
182enum pci_irq_reroute_variant {
183 INTEL_IRQ_REROUTE_VARIANT = 1,
184 MAX_IRQ_REROUTE_VARIANTS = 3
185};
186
6e325a62
MT
187typedef unsigned short __bitwise pci_bus_flags_t;
188enum pci_bus_flags {
d556ad4b
PO
189 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
190 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
191};
192
59da381e
JK
193/* These values come from the PCI Express Spec */
194enum pcie_link_width {
195 PCIE_LNK_WIDTH_RESRV = 0x00,
196 PCIE_LNK_X1 = 0x01,
197 PCIE_LNK_X2 = 0x02,
198 PCIE_LNK_X4 = 0x04,
199 PCIE_LNK_X8 = 0x08,
200 PCIE_LNK_X12 = 0x0C,
201 PCIE_LNK_X16 = 0x10,
202 PCIE_LNK_X32 = 0x20,
203 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
204};
205
536c8cb4
MW
206/* Based on the PCI Hotplug Spec, but some values are made up by us */
207enum pci_bus_speed {
208 PCI_SPEED_33MHz = 0x00,
209 PCI_SPEED_66MHz = 0x01,
210 PCI_SPEED_66MHz_PCIX = 0x02,
211 PCI_SPEED_100MHz_PCIX = 0x03,
212 PCI_SPEED_133MHz_PCIX = 0x04,
213 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
214 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
215 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
216 PCI_SPEED_66MHz_PCIX_266 = 0x09,
217 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
218 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
219 AGP_UNKNOWN = 0x0c,
220 AGP_1X = 0x0d,
221 AGP_2X = 0x0e,
222 AGP_4X = 0x0f,
223 AGP_8X = 0x10,
536c8cb4
MW
224 PCI_SPEED_66MHz_PCIX_533 = 0x11,
225 PCI_SPEED_100MHz_PCIX_533 = 0x12,
226 PCI_SPEED_133MHz_PCIX_533 = 0x13,
227 PCIE_SPEED_2_5GT = 0x14,
228 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 229 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
230 PCI_SPEED_UNKNOWN = 0xff,
231};
232
24a4742f 233struct pci_cap_saved_data {
fd0f7f73
AW
234 u16 cap_nr;
235 bool cap_extended;
24a4742f 236 unsigned int size;
41017f0c
SL
237 u32 data[0];
238};
239
24a4742f
AW
240struct pci_cap_saved_state {
241 struct hlist_node next;
242 struct pci_cap_saved_data cap;
243};
244
7d715a6c 245struct pcie_link_state;
ee69439c 246struct pci_vpd;
d1b054da 247struct pci_sriov;
302b4215 248struct pci_ats;
ee69439c 249
1da177e4
LT
250/*
251 * The pci_dev structure is used to describe PCI devices.
252 */
253struct pci_dev {
1da177e4
LT
254 struct list_head bus_list; /* node in per-bus list */
255 struct pci_bus *bus; /* bus this device is on */
256 struct pci_bus *subordinate; /* bus this device bridges to */
257
258 void *sysdata; /* hook for sys-specific extension */
259 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 260 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
261
262 unsigned int devfn; /* encoded device & function index */
263 unsigned short vendor;
264 unsigned short device;
265 unsigned short subsystem_vendor;
266 unsigned short subsystem_device;
267 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 268 u8 revision; /* PCI revision, low byte of class word */
1da177e4 269 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 270 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
271 u8 msi_cap; /* MSI capability offset */
272 u8 msix_cap; /* MSI-X capability offset */
f7625980 273 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 274 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
275 u8 pin; /* which interrupt pin this device uses */
276 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 277 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
278
279 struct pci_driver *driver; /* which driver has allocated this device */
280 u64 dma_mask; /* Mask of the bits of bus address this
281 device implements. Normally this is
282 0xffffffff. You only need to change
283 this if your device has broken DMA
284 or supports 64-bit transfers. */
285
4d57cdfa
FT
286 struct device_dma_parameters dma_parms;
287
1da177e4
LT
288 pci_power_t current_state; /* Current operating state. In ACPI-speak,
289 this is D0-D3, D0 being fully functional,
290 and D3 being off. */
703860ed 291 u8 pm_cap; /* PM capability offset */
337001b6
RW
292 unsigned int pme_support:5; /* Bitmask of states from which PME#
293 can be generated */
c7f48656 294 unsigned int pme_interrupt:1;
379021d5 295 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
296 unsigned int d1_support:1; /* Low power state D1 is supported */
297 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
298 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
299 unsigned int no_d3cold:1; /* D3cold is forbidden */
300 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
301 unsigned int mmio_always_on:1; /* disallow turning off io/mem
302 decoding during bar sizing */
e80bb09d 303 unsigned int wakeup_prepared:1;
448bd857
HY
304 unsigned int runtime_d3cold:1; /* whether go through runtime
305 D3cold, not set for devices
306 powered on/off by the
307 corresponding bridge */
b440bde7 308 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
1ae861e6 309 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 310 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 311
7d715a6c 312#ifdef CONFIG_PCIEASPM
f7625980 313 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
314#endif
315
392a1ce7 316 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
317 struct device dev; /* Generic device interface */
318
1da177e4
LT
319 int cfg_size; /* Size of configuration space */
320
321 /*
322 * Instead of touching interrupt line and base address registers
323 * directly, use the values stored here. They might be different!
324 */
325 unsigned int irq;
326 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
327
58d9a38f 328 bool match_driver; /* Skip attaching driver */
1da177e4 329 /* These fields are used by common fixups */
f7625980 330 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
331 unsigned int multifunction:1;/* Part of multi-function device */
332 /* keep track of device state */
8a1bc901 333 unsigned int is_added:1;
1da177e4 334 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 335 unsigned int no_msi:1; /* device may not use msi */
f144d149 336 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 337 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 338 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 339 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 340 unsigned int msi_enabled:1;
99dc804d 341 unsigned int msix_enabled:1;
58c3a727 342 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 343 unsigned int is_managed:1;
260d703a 344 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 345 unsigned int state_saved:1;
d1b054da 346 unsigned int is_physfn:1;
dd7cc44d 347 unsigned int is_virtfn:1;
711d5779 348 unsigned int reset_fn:1;
28760489 349 unsigned int is_hotplug_bridge:1;
affb72c3
HY
350 unsigned int __aer_firmware_first_valid:1;
351 unsigned int __aer_firmware_first:1;
fbebb9fd 352 unsigned int broken_intx_masking:1;
2b28ae19 353 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 354 unsigned int irq_managed:1;
ba698ad4 355 pci_dev_flags_t dev_flags;
bae94d02 356 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 357
1da177e4 358 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 359 struct hlist_head saved_cap_space;
1da177e4
LT
360 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
361 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
362 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 363 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 364#ifdef CONFIG_PCI_MSI
4aa9bc95 365 struct list_head msi_list;
1c51b50c 366 const struct attribute_group **msi_irq_groups;
ded86d8d 367#endif
94e61088 368 struct pci_vpd *vpd;
466b3ddf 369#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
370 union {
371 struct pci_sriov *sriov; /* SR-IOV capability related */
372 struct pci_dev *physfn; /* the PF this VF is associated with */
373 };
302b4215 374 struct pci_ats *ats; /* Address Translation Service */
d1b054da 375#endif
dbd3fc33 376 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 377 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 378 char *driver_override; /* Driver name to force a match */
1da177e4
LT
379};
380
dda56549
Y
381static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
382{
383#ifdef CONFIG_PCI_IOV
384 if (dev->is_virtfn)
385 dev = dev->physfn;
386#endif
dda56549
Y
387 return dev;
388}
389
3c6e6ae7 390struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 391
1da177e4
LT
392#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
393#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
394
a7369f1f
LV
395static inline int pci_channel_offline(struct pci_dev *pdev)
396{
397 return (pdev->error_state != pci_channel_io_normal);
398}
399
0efd5aab
BH
400struct pci_host_bridge_window {
401 struct list_head list;
402 struct resource *res; /* host bridge aperture (CPU address) */
403 resource_size_t offset; /* bus address + offset = CPU address */
404};
41017f0c 405
5a21d70d 406struct pci_host_bridge {
7b543663 407 struct device dev;
5a21d70d 408 struct pci_bus *bus; /* root bus */
0efd5aab 409 struct list_head windows; /* pci_host_bridge_windows */
4fa2649a
YL
410 void (*release_fn)(struct pci_host_bridge *);
411 void *release_data;
5a21d70d 412};
41017f0c 413
7b543663 414#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
415void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
416 void (*release_fn)(struct pci_host_bridge *),
417 void *release_data);
7b543663 418
6c0cc950
RW
419int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
420
2fe2abf8
BH
421/*
422 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
423 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
424 * buses below host bridges or subtractive decode bridges) go in the list.
425 * Use pci_bus_for_each_resource() to iterate through all the resources.
426 */
427
428/*
429 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
430 * and there's no way to program the bridge with the details of the window.
431 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
432 * decode bit set, because they are explicit and can be programmed with _SRS.
433 */
434#define PCI_SUBTRACTIVE_DECODE 0x1
435
436struct pci_bus_resource {
437 struct list_head list;
438 struct resource *res;
439 unsigned int flags;
440};
4352dfd5
GKH
441
442#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
443
444struct pci_bus {
445 struct list_head node; /* node in list of buses */
446 struct pci_bus *parent; /* parent bus this bridge is on */
447 struct list_head children; /* list of child buses */
448 struct list_head devices; /* list of devices on this bus */
449 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 450 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
451 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
452 struct list_head resources; /* address space routed to this bus */
92f02430 453 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
454
455 struct pci_ops *ops; /* configuration access functions */
c2791b80 456 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
457 void *sysdata; /* hook for sys-specific extension */
458 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
459
460 unsigned char number; /* bus number */
461 unsigned char primary; /* number of primary bridge */
3749c51a
MW
462 unsigned char max_bus_speed; /* enum pci_bus_speed */
463 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
464#ifdef CONFIG_PCI_DOMAINS_GENERIC
465 int domain_nr;
466#endif
1da177e4
LT
467
468 char name[48];
469
470 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 471 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 472 struct device *bridge;
fd7d1ced 473 struct device dev;
1da177e4
LT
474 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
475 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 476 unsigned int is_added:1;
1da177e4
LT
477};
478
fd7d1ced 479#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 480
79af72d7 481/*
f7625980 482 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 483 * false otherwise
77a0dfcd
BH
484 *
485 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
486 * This is incorrect because "virtual" buses added for SR-IOV (via
487 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
488 */
489static inline bool pci_is_root_bus(struct pci_bus *pbus)
490{
491 return !(pbus->parent);
492}
493
1c86438c
YW
494/**
495 * pci_is_bridge - check if the PCI device is a bridge
496 * @dev: PCI device
497 *
498 * Return true if the PCI device is bridge whether it has subordinate
499 * or not.
500 */
501static inline bool pci_is_bridge(struct pci_dev *dev)
502{
503 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
504 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
505}
506
c6bde215
BH
507static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
508{
509 dev = pci_physfn(dev);
510 if (pci_is_root_bus(dev->bus))
511 return NULL;
512
513 return dev->bus->self;
514}
515
16cf0ebc
RW
516#ifdef CONFIG_PCI_MSI
517static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
518{
519 return pci_dev->msi_enabled || pci_dev->msix_enabled;
520}
521#else
522static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
523#endif
524
1da177e4
LT
525/*
526 * Error values that may be returned by PCI functions.
527 */
528#define PCIBIOS_SUCCESSFUL 0x00
529#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
530#define PCIBIOS_BAD_VENDOR_ID 0x83
531#define PCIBIOS_DEVICE_NOT_FOUND 0x86
532#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
533#define PCIBIOS_SET_FAILED 0x88
534#define PCIBIOS_BUFFER_TOO_SMALL 0x89
535
a6961651 536/*
f7625980 537 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
538 */
539static inline int pcibios_err_to_errno(int err)
540{
541 if (err <= PCIBIOS_SUCCESSFUL)
542 return err; /* Assume already errno */
543
544 switch (err) {
545 case PCIBIOS_FUNC_NOT_SUPPORTED:
546 return -ENOENT;
547 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 548 return -ENOTTY;
a6961651
AW
549 case PCIBIOS_DEVICE_NOT_FOUND:
550 return -ENODEV;
551 case PCIBIOS_BAD_REGISTER_NUMBER:
552 return -EFAULT;
553 case PCIBIOS_SET_FAILED:
554 return -EIO;
555 case PCIBIOS_BUFFER_TOO_SMALL:
556 return -ENOSPC;
557 }
558
d97ffe23 559 return -ERANGE;
a6961651
AW
560}
561
1da177e4
LT
562/* Low-level architecture-dependent routines */
563
564struct pci_ops {
565 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
566 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
567};
568
b6ce068a
MW
569/*
570 * ACPI needs to be able to access PCI config space before we've done a
571 * PCI bus scan and created pci_bus structures.
572 */
f39d5b72
BH
573int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
574 int reg, int len, u32 *val);
575int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
576 int reg, int len, u32 val);
1da177e4
LT
577
578struct pci_bus_region {
0a5ef7b9
BH
579 dma_addr_t start;
580 dma_addr_t end;
1da177e4
LT
581};
582
583struct pci_dynids {
584 spinlock_t lock; /* protects list, index */
585 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
586};
587
f7625980
BH
588
589/*
590 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
591 * a set of callbacks in struct pci_error_handlers, that device driver
592 * will be notified of PCI bus errors, and will be driven to recovery
593 * when an error occurs.
392a1ce7 594 */
595
596typedef unsigned int __bitwise pci_ers_result_t;
597
598enum pci_ers_result {
599 /* no result/none/not supported in device driver */
600 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
601
602 /* Device driver can recover without slot reset */
603 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
604
605 /* Device driver wants slot to be reset. */
606 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
607
608 /* Device has completely failed, is unrecoverable */
609 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
610
611 /* Device driver is fully recovered and operational */
612 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
613
614 /* No AER capabilities registered for the driver */
615 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7 616};
617
618/* PCI bus error event callbacks */
05cca6e5 619struct pci_error_handlers {
392a1ce7 620 /* PCI bus error detected on this device */
621 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 622 enum pci_channel_state error);
392a1ce7 623
624 /* MMIO has been re-enabled, but not DMA */
625 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
626
627 /* PCI Express link has been reset */
628 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
629
630 /* PCI slot has been reset */
631 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
632
3ebe7f9f
KB
633 /* PCI function reset prepare or completed */
634 void (*reset_notify)(struct pci_dev *dev, bool prepare);
635
392a1ce7 636 /* Device driver may resume normal operations */
637 void (*resume)(struct pci_dev *dev);
638};
639
392a1ce7 640
1da177e4
LT
641struct module;
642struct pci_driver {
643 struct list_head node;
42b21932 644 const char *name;
1da177e4
LT
645 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
646 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
647 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
648 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
649 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
650 int (*resume_early) (struct pci_dev *dev);
1da177e4 651 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 652 void (*shutdown) (struct pci_dev *dev);
1789382a 653 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 654 const struct pci_error_handlers *err_handler;
1da177e4
LT
655 struct device_driver driver;
656 struct pci_dynids dynids;
657};
658
05cca6e5 659#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 660
90a1ba0c 661/**
9f9351bb 662 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
663 * @_table: device table name
664 *
92e112fd 665 * This macro is deprecated and should not be used in new code.
90a1ba0c 666 */
9f9351bb 667#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 668 const struct pci_device_id _table[]
90a1ba0c 669
1da177e4
LT
670/**
671 * PCI_DEVICE - macro used to describe a specific pci device
672 * @vend: the 16 bit PCI Vendor ID
673 * @dev: the 16 bit PCI Device ID
674 *
675 * This macro is used to create a struct pci_device_id that matches a
676 * specific device. The subvendor and subdevice fields will be set to
677 * PCI_ANY_ID.
678 */
679#define PCI_DEVICE(vend,dev) \
680 .vendor = (vend), .device = (dev), \
681 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
682
3d567e0e
NNS
683/**
684 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
685 * @vend: the 16 bit PCI Vendor ID
686 * @dev: the 16 bit PCI Device ID
687 * @subvend: the 16 bit PCI Subvendor ID
688 * @subdev: the 16 bit PCI Subdevice ID
689 *
690 * This macro is used to create a struct pci_device_id that matches a
691 * specific device with subsystem information.
692 */
693#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
694 .vendor = (vend), .device = (dev), \
695 .subvendor = (subvend), .subdevice = (subdev)
696
1da177e4
LT
697/**
698 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
699 * @dev_class: the class, subclass, prog-if triple for this device
700 * @dev_class_mask: the class mask for this device
701 *
702 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 703 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
704 * fields will be set to PCI_ANY_ID.
705 */
706#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
707 .class = (dev_class), .class_mask = (dev_class_mask), \
708 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
709 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
710
1597cacb
AC
711/**
712 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
713 * @vend: the vendor name
714 * @dev: the 16 bit PCI Device ID
1597cacb
AC
715 *
716 * This macro is used to create a struct pci_device_id that matches a
717 * specific PCI device. The subvendor, and subdevice fields will be set
718 * to PCI_ANY_ID. The macro allows the next field to follow as the device
719 * private data.
720 */
721
c1309040
MR
722#define PCI_VDEVICE(vend, dev) \
723 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
724 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 725
1da177e4
LT
726/* these external functions are only available when PCI support is enabled */
727#ifdef CONFIG_PCI
728
a58674ff 729void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
730
731enum pcie_bus_config_types {
5f39e670 732 PCIE_BUS_TUNE_OFF,
b03e7495 733 PCIE_BUS_SAFE,
5f39e670 734 PCIE_BUS_PERFORMANCE,
b03e7495
JM
735 PCIE_BUS_PEER2PEER,
736};
737
738extern enum pcie_bus_config_types pcie_bus_config;
739
1da177e4
LT
740extern struct bus_type pci_bus_type;
741
f7625980
BH
742/* Do NOT directly access these two variables, unless you are arch-specific PCI
743 * code, or PCI core code. */
1da177e4 744extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 745/* Some device drivers need know if PCI is initiated */
f39d5b72 746int no_pci_devices(void);
1da177e4 747
3c449ed0 748void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
749void pcibios_add_bus(struct pci_bus *bus);
750void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 751void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 752int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 753/* Architecture-specific versions may override this (weak) */
05cca6e5 754char *pcibios_setup(char *str);
1da177e4
LT
755
756/* Used only when drivers/pci/setup.c is used */
3b7a17fc 757resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 758 resource_size_t,
e31dd6e4 759 resource_size_t);
1da177e4
LT
760void pcibios_update_irq(struct pci_dev *, int irq);
761
2d1c8618
BH
762/* Weak but can be overriden by arch */
763void pci_fixup_cardbus(struct pci_bus *);
764
1da177e4
LT
765/* Generic PCI functions used internally */
766
fc279850 767void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 768 struct resource *res);
fc279850 769void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 770 struct pci_bus_region *region);
d1fd4fb6 771void pcibios_scan_specific_bus(int busn);
f39d5b72 772struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 773void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
774struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
775 struct pci_ops *ops, void *sysdata);
de4b2f76 776struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
777struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
778 struct pci_ops *ops, void *sysdata,
779 struct list_head *resources);
98a35831
YL
780int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
781int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
782void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 783struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
784 struct pci_ops *ops, void *sysdata,
785 struct list_head *resources);
05cca6e5
GKH
786struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
787 int busnr);
3749c51a 788void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 789struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
790 const char *name,
791 struct hotplug_slot *hotplug);
f46753c5 792void pci_destroy_slot(struct pci_slot *slot);
1da177e4 793int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 794struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 795void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 796unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 797void pci_bus_add_device(struct pci_dev *dev);
1da177e4 798void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
799struct resource *pci_find_parent_resource(const struct pci_dev *dev,
800 struct resource *res);
3df425f3 801u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 802int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 803u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
804struct pci_dev *pci_dev_get(struct pci_dev *dev);
805void pci_dev_put(struct pci_dev *dev);
806void pci_remove_bus(struct pci_bus *b);
807void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 808void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
809void pci_stop_root_bus(struct pci_bus *bus);
810void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 811void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 812void pci_sort_breadthfirst(void);
fb8a0d9d
WM
813#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
814#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
815#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
816
817/* Generic PCI functions exported to card drivers */
818
388c8c16
JB
819enum pci_lost_interrupt_reason {
820 PCI_LOST_IRQ_NO_INFORMATION = 0,
821 PCI_LOST_IRQ_DISABLE_MSI,
822 PCI_LOST_IRQ_DISABLE_MSIX,
823 PCI_LOST_IRQ_DISABLE_ACPI,
824};
825enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
826int pci_find_capability(struct pci_dev *dev, int cap);
827int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
828int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 829int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
830int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
831int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 832struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 833
d42552c3
AM
834struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
835 struct pci_dev *from);
05cca6e5 836struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 837 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 838 struct pci_dev *from);
05cca6e5 839struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
840struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
841 unsigned int devfn);
842static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
843 unsigned int devfn)
844{
845 return pci_get_domain_bus_and_slot(0, bus, devfn);
846}
05cca6e5 847struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
848int pci_dev_present(const struct pci_device_id *ids);
849
05cca6e5
GKH
850int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
851 int where, u8 *val);
852int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
853 int where, u16 *val);
854int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
855 int where, u32 *val);
856int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
857 int where, u8 val);
858int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
859 int where, u16 val);
860int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
861 int where, u32 val);
a72b46c3 862struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 863
bf362f75 864static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 865{
05cca6e5 866 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 867}
bf362f75 868static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 869{
05cca6e5 870 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 871}
bf362f75 872static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 873 u32 *val)
1da177e4 874{
05cca6e5 875 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 876}
bf362f75 877static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 878{
05cca6e5 879 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 880}
bf362f75 881static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 882{
05cca6e5 883 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 884}
bf362f75 885static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 886 u32 val)
1da177e4 887{
05cca6e5 888 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
889}
890
8c0d3a02
JL
891int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
892int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
893int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
894int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
895int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
896 u16 clear, u16 set);
897int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
898 u32 clear, u32 set);
899
900static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
901 u16 set)
902{
903 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
904}
905
906static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
907 u32 set)
908{
909 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
910}
911
912static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
913 u16 clear)
914{
915 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
916}
917
918static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
919 u32 clear)
920{
921 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
922}
923
c63587d7
AW
924/* user-space driven config access */
925int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
926int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
927int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
928int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
929int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
930int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
931
4a7fb636 932int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
933int __must_check pci_enable_device_io(struct pci_dev *dev);
934int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 935int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
936int __must_check pcim_enable_device(struct pci_dev *pdev);
937void pcim_pin_device(struct pci_dev *pdev);
938
296ccb08
YS
939static inline int pci_is_enabled(struct pci_dev *pdev)
940{
941 return (atomic_read(&pdev->enable_cnt) > 0);
942}
943
9ac7849e
TH
944static inline int pci_is_managed(struct pci_dev *pdev)
945{
946 return pdev->is_managed;
947}
948
1da177e4 949void pci_disable_device(struct pci_dev *dev);
96c55900
MS
950
951extern unsigned int pcibios_max_latency;
1da177e4 952void pci_set_master(struct pci_dev *dev);
6a479079 953void pci_clear_master(struct pci_dev *dev);
96c55900 954
f7bdd12d 955int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 956int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 957#define HAVE_PCI_SET_MWI
4a7fb636 958int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 959int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 960void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 961void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
962bool pci_intx_mask_supported(struct pci_dev *dev);
963bool pci_check_and_mask_intx(struct pci_dev *dev);
964bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 965void pci_msi_off(struct pci_dev *dev);
4d57cdfa 966int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 967int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 968int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 969int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
970int pcix_get_max_mmrbc(struct pci_dev *dev);
971int pcix_get_mmrbc(struct pci_dev *dev);
972int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 973int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 974int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
975int pcie_get_mps(struct pci_dev *dev);
976int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
977int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
978 enum pcie_link_width *width);
8c1c699f 979int __pci_reset_function(struct pci_dev *dev);
a96d627a 980int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 981int pci_reset_function(struct pci_dev *dev);
61cf16d8 982int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 983int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 984int pci_reset_slot(struct pci_slot *slot);
61cf16d8 985int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 986int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 987int pci_reset_bus(struct pci_bus *bus);
61cf16d8 988int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
989void pci_reset_secondary_bus(struct pci_dev *dev);
990void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 991void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 992void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 993int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 994int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 995int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 996bool pci_device_is_present(struct pci_dev *pdev);
1da177e4
LT
997
998/* ROM control related routines */
e416de5e
AC
999int pci_enable_rom(struct pci_dev *pdev);
1000void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1001void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1002void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1003size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1004void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1005
1006/* Power management related routines */
1007int pci_save_state(struct pci_dev *dev);
1d3c16a8 1008void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1009struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1010int pci_load_saved_state(struct pci_dev *dev,
1011 struct pci_saved_state *state);
ffbdd3f7
AW
1012int pci_load_and_free_saved_state(struct pci_dev *dev,
1013 struct pci_saved_state **state);
fd0f7f73
AW
1014struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1015struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1016 u16 cap);
1017int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1018int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1019 u16 cap, unsigned int size);
0e5dd46b 1020int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1021int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1022pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1023bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1024void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1025int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1026 bool runtime, bool enable);
0235c4fc 1027int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1028int pci_prepare_to_sleep(struct pci_dev *dev);
1029int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1030bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1031bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1032void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1033
b440bde7
BH
1034static inline void pci_ignore_hotplug(struct pci_dev *dev)
1035{
1036 dev->ignore_hotplug = 1;
1037}
1038
6cbf8214
RW
1039static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1040 bool enable)
1041{
1042 return __pci_enable_wake(dev, state, false, enable);
1043}
1da177e4 1044
425c1b22
AW
1045/* PCI Virtual Channel */
1046int pci_save_vc_state(struct pci_dev *dev);
1047void pci_restore_vc_state(struct pci_dev *dev);
1048void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1049
bb209c82
BH
1050/* For use by arch with custom probe code */
1051void set_pcie_port_type(struct pci_dev *pdev);
1052void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1053
ce5ccdef 1054/* Functions for PCI Hotplug drivers to use */
05cca6e5 1055int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1056unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1057unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1058void pci_lock_rescan_remove(void);
1059void pci_unlock_rescan_remove(void);
ce5ccdef 1060
287d19ce
SH
1061/* Vital product data routines */
1062ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1063ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1064
1da177e4 1065/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1066resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1067void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1068void pci_bus_size_bridges(struct pci_bus *bus);
1069int pci_claim_resource(struct pci_dev *, int);
8505e729 1070int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1071void pci_assign_unassigned_resources(void);
6841ec68 1072void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1073void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1074void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1075void pdev_enable_device(struct pci_dev *);
842de40d 1076int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1077void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1078 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1079#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1080int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1081int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1082void pci_release_regions(struct pci_dev *);
4a7fb636 1083int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1084int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1085void pci_release_region(struct pci_dev *, int);
c87deff7 1086int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1087int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1088void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1089
1090/* drivers/pci/bus.c */
fe830ef6
JL
1091struct pci_bus *pci_bus_get(struct pci_bus *bus);
1092void pci_bus_put(struct pci_bus *bus);
45ca9e97 1093void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1094void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1095 resource_size_t offset);
45ca9e97 1096void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1097void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1098struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1099void pci_bus_remove_resources(struct pci_bus *bus);
1100
89a74ecc 1101#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1102 for (i = 0; \
1103 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1104 i++)
89a74ecc 1105
4a7fb636
AM
1106int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1107 struct resource *res, resource_size_t size,
1108 resource_size_t align, resource_size_t min,
664c2848 1109 unsigned long type_mask,
3b7a17fc
DB
1110 resource_size_t (*alignf)(void *,
1111 const struct resource *,
b26b2d49
DB
1112 resource_size_t,
1113 resource_size_t),
4a7fb636 1114 void *alignf_data);
1da177e4 1115
8b921acf
LD
1116
1117int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1118
06cf56e4
BH
1119static inline dma_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1120{
1121 struct pci_bus_region region;
1122
1123 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1124 return region.start;
1125}
1126
863b18f4 1127/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1128int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1129 const char *mod_name);
bba81165
AM
1130
1131/*
1132 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1133 */
1134#define pci_register_driver(driver) \
1135 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1136
05cca6e5 1137void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1138
1139/**
1140 * module_pci_driver() - Helper macro for registering a PCI driver
1141 * @__pci_driver: pci_driver struct
1142 *
1143 * Helper macro for PCI drivers which do not do anything special in module
1144 * init/exit. This eliminates a lot of boilerplate. Each module may only
1145 * use this macro once, and calling it replaces module_init() and module_exit()
1146 */
1147#define module_pci_driver(__pci_driver) \
1148 module_driver(__pci_driver, pci_register_driver, \
1149 pci_unregister_driver)
1150
05cca6e5 1151struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1152int pci_add_dynid(struct pci_driver *drv,
1153 unsigned int vendor, unsigned int device,
1154 unsigned int subvendor, unsigned int subdevice,
1155 unsigned int class, unsigned int class_mask,
1156 unsigned long driver_data);
05cca6e5
GKH
1157const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1158 struct pci_dev *dev);
1159int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1160 int pass);
1da177e4 1161
70298c6e 1162void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1163 void *userdata);
ac7dc65a 1164int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1165unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1166void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1167resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1168 unsigned long type);
cecf4864 1169
3448a19d
DA
1170#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1171#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1172
deb2d2ec 1173int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1174 unsigned int command_bits, u32 flags);
1da177e4
LT
1175/* kmem_cache style wrapper around pci_alloc_consistent() */
1176
f41b1771 1177#include <linux/pci-dma.h>
1da177e4
LT
1178#include <linux/dmapool.h>
1179
1180#define pci_pool dma_pool
1181#define pci_pool_create(name, pdev, size, align, allocation) \
1182 dma_pool_create(name, &pdev->dev, size, align, allocation)
1183#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1184#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1185#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1186
e24c2d96
DM
1187enum pci_dma_burst_strategy {
1188 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1189 strategy_parameter is N/A */
1190 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1191 byte boundaries */
1192 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1193 strategy_parameter byte boundaries */
1194};
1195
1da177e4 1196struct msix_entry {
16dbef4a 1197 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1198 u16 entry; /* driver uses to specify entry, OS writes */
1199};
1200
0366f8f7 1201
4c859804
BH
1202#ifdef CONFIG_PCI_MSI
1203int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1204void pci_msi_shutdown(struct pci_dev *dev);
1205void pci_disable_msi(struct pci_dev *dev);
4c859804 1206int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1207int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1208void pci_msix_shutdown(struct pci_dev *dev);
1209void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1210void pci_restore_msi_state(struct pci_dev *dev);
1211int pci_msi_enabled(void);
4c859804 1212int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1213static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1214{
1215 int rc = pci_enable_msi_range(dev, nvec, nvec);
1216 if (rc < 0)
1217 return rc;
1218 return 0;
1219}
4c859804
BH
1220int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1221 int minvec, int maxvec);
f7fc32cb
AG
1222static inline int pci_enable_msix_exact(struct pci_dev *dev,
1223 struct msix_entry *entries, int nvec)
1224{
1225 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1226 if (rc < 0)
1227 return rc;
1228 return 0;
1229}
4c859804 1230#else
2ee546c4 1231static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1232static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1233static inline void pci_disable_msi(struct pci_dev *dev) { }
1234static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1235static inline int pci_enable_msix(struct pci_dev *dev,
1236 struct msix_entry *entries, int nvec)
2ee546c4
BH
1237{ return -ENOSYS; }
1238static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1239static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1240static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1241static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1242static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1243 int maxvec)
2ee546c4 1244{ return -ENOSYS; }
f7fc32cb
AG
1245static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1246{ return -ENOSYS; }
302a2523
AG
1247static inline int pci_enable_msix_range(struct pci_dev *dev,
1248 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1249{ return -ENOSYS; }
f7fc32cb
AG
1250static inline int pci_enable_msix_exact(struct pci_dev *dev,
1251 struct msix_entry *entries, int nvec)
1252{ return -ENOSYS; }
1da177e4
LT
1253#endif
1254
ab0724ff 1255#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1256extern bool pcie_ports_disabled;
1257extern bool pcie_ports_auto;
ab0724ff
MT
1258#else
1259#define pcie_ports_disabled true
1260#define pcie_ports_auto false
1261#endif
415e12b2 1262
4c859804 1263#ifdef CONFIG_PCIEASPM
f39d5b72 1264bool pcie_aspm_support_enabled(void);
4c859804
BH
1265#else
1266static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1267#endif
1268
415e12b2
RW
1269#ifdef CONFIG_PCIEAER
1270void pci_no_aer(void);
1271bool pci_aer_available(void);
1272#else
1273static inline void pci_no_aer(void) { }
1274static inline bool pci_aer_available(void) { return false; }
1275#endif
1276
4c859804 1277#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1278void pcie_set_ecrc_checking(struct pci_dev *dev);
1279void pcie_ecrc_get_policy(char *str);
4c859804 1280#else
2ee546c4
BH
1281static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1282static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1283#endif
1284
034cd97e 1285#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1286
8b955b0d 1287#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1288/* The functions a driver should call */
1289int ht_create_irq(struct pci_dev *dev, int idx);
1290void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1291#endif /* CONFIG_HT_IRQ */
1292
f39d5b72
BH
1293void pci_cfg_access_lock(struct pci_dev *dev);
1294bool pci_cfg_access_trylock(struct pci_dev *dev);
1295void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1296
4352dfd5
GKH
1297/*
1298 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1299 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1300 * configuration space.
1301 */
32a2eea7
JG
1302#ifdef CONFIG_PCI_DOMAINS
1303extern int pci_domains_supported;
41e5c0f8 1304int pci_get_new_domain_nr(void);
32a2eea7
JG
1305#else
1306enum { pci_domains_supported = 0 };
2ee546c4
BH
1307static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1308static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1309static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1310#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1311
670ba0c8
CM
1312/*
1313 * Generic implementation for PCI domain support. If your
1314 * architecture does not need custom management of PCI
1315 * domains then this implementation will be used
1316 */
1317#ifdef CONFIG_PCI_DOMAINS_GENERIC
1318static inline int pci_domain_nr(struct pci_bus *bus)
1319{
1320 return bus->domain_nr;
1321}
1322void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1323#else
1324static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1325 struct device *parent)
1326{
1327}
1328#endif
1329
95a8b6ef
MT
1330/* some architectures require additional setup to direct VGA traffic */
1331typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1332 unsigned int command_bits, u32 flags);
f39d5b72 1333void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1334
4352dfd5 1335#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1336
1337/*
1338 * If the system does not have PCI, clearly these return errors. Define
1339 * these as simple inline functions to avoid hair in drivers.
1340 */
1341
05cca6e5
GKH
1342#define _PCI_NOP(o, s, t) \
1343 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1344 int where, t val) \
1da177e4 1345 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1346
1347#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1348 _PCI_NOP(o, word, u16 x) \
1349 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1350_PCI_NOP_ALL(read, *)
1351_PCI_NOP_ALL(write,)
1352
d42552c3 1353static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1354 unsigned int device,
1355 struct pci_dev *from)
2ee546c4 1356{ return NULL; }
d42552c3 1357
05cca6e5
GKH
1358static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1359 unsigned int device,
1360 unsigned int ss_vendor,
1361 unsigned int ss_device,
b08508c4 1362 struct pci_dev *from)
2ee546c4 1363{ return NULL; }
1da177e4 1364
05cca6e5
GKH
1365static inline struct pci_dev *pci_get_class(unsigned int class,
1366 struct pci_dev *from)
2ee546c4 1367{ return NULL; }
1da177e4
LT
1368
1369#define pci_dev_present(ids) (0)
ed4aaadb 1370#define no_pci_devices() (1)
1da177e4
LT
1371#define pci_dev_put(dev) do { } while (0)
1372
2ee546c4
BH
1373static inline void pci_set_master(struct pci_dev *dev) { }
1374static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1375static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1376static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1377{ return -EIO; }
80be0385 1378static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1379{ return -EIO; }
4d57cdfa
FT
1380static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1381 unsigned int size)
2ee546c4 1382{ return -EIO; }
59fc67de
FT
1383static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1384 unsigned long mask)
2ee546c4 1385{ return -EIO; }
05cca6e5 1386static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1387{ return -EBUSY; }
05cca6e5
GKH
1388static inline int __pci_register_driver(struct pci_driver *drv,
1389 struct module *owner)
2ee546c4 1390{ return 0; }
05cca6e5 1391static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1392{ return 0; }
1393static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1394static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1395{ return 0; }
05cca6e5
GKH
1396static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1397 int cap)
2ee546c4 1398{ return 0; }
05cca6e5 1399static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1400{ return 0; }
05cca6e5 1401
1da177e4 1402/* Power management related routines */
2ee546c4
BH
1403static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1404static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1405static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1406{ return 0; }
3449248c 1407static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1408{ return 0; }
05cca6e5
GKH
1409static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1410 pm_message_t state)
2ee546c4 1411{ return PCI_D0; }
05cca6e5
GKH
1412static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1413 int enable)
2ee546c4 1414{ return 0; }
48a92a81 1415
05cca6e5 1416static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1417{ return -EIO; }
1418static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1419
a46e8126
KG
1420#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1421
2ee546c4 1422static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1423static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1424{ return 0; }
2ee546c4 1425static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1426
d80d0217
RD
1427static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1428{ return NULL; }
d80d0217
RD
1429static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1430 unsigned int devfn)
1431{ return NULL; }
d80d0217
RD
1432static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1433 unsigned int devfn)
1434{ return NULL; }
1435
2ee546c4
BH
1436static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1437static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1438static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1439
fb8a0d9d
WM
1440#define dev_is_pci(d) (false)
1441#define dev_is_pf(d) (false)
1442#define dev_num_vf(d) (0)
4352dfd5 1443#endif /* CONFIG_PCI */
1da177e4 1444
4352dfd5
GKH
1445/* Include architecture-dependent settings and functions */
1446
1447#include <asm/pci.h>
1da177e4
LT
1448
1449/* these helpers provide future and backwards compatibility
1450 * for accessing popular PCI BAR info */
05cca6e5
GKH
1451#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1452#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1453#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1454#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1455 ((pci_resource_start((dev), (bar)) == 0 && \
1456 pci_resource_end((dev), (bar)) == \
1457 pci_resource_start((dev), (bar))) ? 0 : \
1458 \
1459 (pci_resource_end((dev), (bar)) - \
1460 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1461
1462/* Similar to the helpers above, these manipulate per-pci_dev
1463 * driver-specific data. They are really just a wrapper around
1464 * the generic device structure functions of these calls.
1465 */
05cca6e5 1466static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1467{
1468 return dev_get_drvdata(&pdev->dev);
1469}
1470
05cca6e5 1471static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1472{
1473 dev_set_drvdata(&pdev->dev, data);
1474}
1475
1476/* If you want to know what to call your pci_dev, ask this function.
1477 * Again, it's a wrapper around the generic device.
1478 */
2fc90f61 1479static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1480{
c6c4f070 1481 return dev_name(&pdev->dev);
1da177e4
LT
1482}
1483
2311b1f2
ME
1484
1485/* Some archs don't want to expose struct resource to userland as-is
1486 * in sysfs and /proc
1487 */
1488#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1489static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1490 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1491 resource_size_t *end)
2311b1f2
ME
1492{
1493 *start = rsrc->start;
1494 *end = rsrc->end;
1495}
1496#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1497
1498
1da177e4
LT
1499/*
1500 * The world is not perfect and supplies us with broken PCI devices.
1501 * For at least a part of these bugs we need a work-around, so both
1502 * generic (drivers/pci/quirks.c) and per-architecture code can define
1503 * fixup hooks to be called for particular buggy devices.
1504 */
1505
1506struct pci_fixup {
f4ca5c6a
YL
1507 u16 vendor; /* You can use PCI_ANY_ID here of course */
1508 u16 device; /* You can use PCI_ANY_ID here of course */
1509 u32 class; /* You can use PCI_ANY_ID here too */
1510 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1511 void (*hook)(struct pci_dev *dev);
1512};
1513
1514enum pci_fixup_pass {
1515 pci_fixup_early, /* Before probing BARs */
1516 pci_fixup_header, /* After reading configuration header */
1517 pci_fixup_final, /* Final phase of device fixups */
1518 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1519 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1520 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1521 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1522 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1523};
1524
1525/* Anonymous variables would be nice... */
f4ca5c6a
YL
1526#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1527 class_shift, hook) \
ecf61c78 1528 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1529 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1530 = { vendor, device, class, class_shift, hook };
1531
1532#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1533 class_shift, hook) \
1534 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1535 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1536#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1537 class_shift, hook) \
1538 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1539 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1540#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1541 class_shift, hook) \
1542 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1543 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1544#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1545 class_shift, hook) \
1546 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1547 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1548#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1549 class_shift, hook) \
1550 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1551 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1552 class_shift, hook)
1553#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1554 class_shift, hook) \
1555 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1556 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1557 class, class_shift, hook)
1558#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1559 class_shift, hook) \
1560 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1561 suspend##hook, vendor, device, class, \
f4ca5c6a 1562 class_shift, hook)
7d2a01b8
AN
1563#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1564 class_shift, hook) \
1565 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1566 suspend_late##hook, vendor, device, \
1567 class, class_shift, hook)
f4ca5c6a 1568
1da177e4
LT
1569#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1570 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1571 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1572#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1573 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1574 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1575#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1576 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1577 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1578#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1579 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1580 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1581#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1582 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1583 resume##hook, vendor, device, \
f4ca5c6a 1584 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1585#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1586 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1587 resume_early##hook, vendor, device, \
f4ca5c6a 1588 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1589#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1590 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1591 suspend##hook, vendor, device, \
f4ca5c6a 1592 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1593#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1594 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1595 suspend_late##hook, vendor, device, \
1596 PCI_ANY_ID, 0, hook)
1da177e4 1597
93177a74 1598#ifdef CONFIG_PCI_QUIRKS
1da177e4 1599void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1600int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1601void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1602#else
1603static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1604 struct pci_dev *dev) { }
ad805758
AW
1605static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1606 u16 acs_flags)
1607{
1608 return -ENOTTY;
1609}
2c744244 1610static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1611#endif
1da177e4 1612
05cca6e5 1613void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1614void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1615void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1616int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1617int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1618 const char *name);
fb7ebfe4 1619void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1620
1da177e4 1621extern int pci_pci_problems;
236561e5 1622#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1623#define PCIPCI_TRITON 2
1624#define PCIPCI_NATOMA 4
1625#define PCIPCI_VIAETBF 8
1626#define PCIPCI_VSFX 16
236561e5
AC
1627#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1628#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1629
4516a618
AN
1630extern unsigned long pci_cardbus_io_size;
1631extern unsigned long pci_cardbus_mem_size;
15856ad5 1632extern u8 pci_dfl_cache_line_size;
ac1aa47b 1633extern u8 pci_cache_line_size;
4516a618 1634
28760489
EB
1635extern unsigned long pci_hotplug_io_size;
1636extern unsigned long pci_hotplug_mem_size;
1637
f7625980 1638/* Architecture-specific versions may override these (weak) */
19792a08 1639void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1640void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1641int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1642 enum pcie_reset_state state);
eca0d467 1643int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1644void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1645void pcibios_penalize_isa_irq(int irq, int active);
575e3348 1646
699c1985
SO
1647#ifdef CONFIG_HIBERNATE_CALLBACKS
1648extern struct dev_pm_ops pcibios_pm_ops;
1649#endif
1650
7752d5cf 1651#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1652void __init pci_mmcfg_early_init(void);
1653void __init pci_mmcfg_late_init(void);
7752d5cf 1654#else
bb63b421 1655static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1656static inline void pci_mmcfg_late_init(void) { }
1657#endif
1658
642c92da 1659int pci_ext_cfg_avail(void);
0ef5f8f6 1660
1684f5dd 1661void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1662
dd7cc44d 1663#ifdef CONFIG_PCI_IOV
f39d5b72
BH
1664int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1665void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1666int pci_num_vf(struct pci_dev *dev);
5a8eb242 1667int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1668int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1669int pci_sriov_get_totalvfs(struct pci_dev *dev);
dd7cc44d
YZ
1670#else
1671static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1672{ return -ENODEV; }
1673static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1674static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1675static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1676{ return 0; }
bff73156 1677static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1678{ return 0; }
bff73156 1679static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1680{ return 0; }
dd7cc44d
YZ
1681#endif
1682
c825bc94 1683#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1684void pci_hp_create_module_link(struct pci_slot *pci_slot);
1685void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1686#endif
1687
d7b7e605
KK
1688/**
1689 * pci_pcie_cap - get the saved PCIe capability offset
1690 * @dev: PCI device
1691 *
1692 * PCIe capability offset is calculated at PCI device initialization
1693 * time and saved in the data structure. This function returns saved
1694 * PCIe capability offset. Using this instead of pci_find_capability()
1695 * reduces unnecessary search in the PCI configuration space. If you
1696 * need to calculate PCIe capability offset from raw device for some
1697 * reasons, please use pci_find_capability() instead.
1698 */
1699static inline int pci_pcie_cap(struct pci_dev *dev)
1700{
1701 return dev->pcie_cap;
1702}
1703
7eb776c4
KK
1704/**
1705 * pci_is_pcie - check if the PCI device is PCI Express capable
1706 * @dev: PCI device
1707 *
a895c28a 1708 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1709 */
1710static inline bool pci_is_pcie(struct pci_dev *dev)
1711{
a895c28a 1712 return pci_pcie_cap(dev);
7eb776c4
KK
1713}
1714
7c9c003c
MS
1715/**
1716 * pcie_caps_reg - get the PCIe Capabilities Register
1717 * @dev: PCI device
1718 */
1719static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1720{
1721 return dev->pcie_flags_reg;
1722}
1723
786e2288
YW
1724/**
1725 * pci_pcie_type - get the PCIe device/port type
1726 * @dev: PCI device
1727 */
1728static inline int pci_pcie_type(const struct pci_dev *dev)
1729{
1c531d82 1730 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1731}
1732
5d990b62 1733void pci_request_acs(void);
ad805758
AW
1734bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1735bool pci_acs_path_enabled(struct pci_dev *start,
1736 struct pci_dev *end, u16 acs_flags);
a2ce7662 1737
7ad506fa 1738#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1739#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1740
1741/* Large Resource Data Type Tag Item Names */
1742#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1743#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1744#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1745
1746#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1747#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1748#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1749
1750/* Small Resource Data Type Tag Item Names */
1751#define PCI_VPD_STIN_END 0x78 /* End */
1752
1753#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1754
1755#define PCI_VPD_SRDT_TIN_MASK 0x78
1756#define PCI_VPD_SRDT_LEN_MASK 0x07
1757
1758#define PCI_VPD_LRDT_TAG_SIZE 3
1759#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1760
e1d5bdab
MC
1761#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1762
4067a854
MC
1763#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1764#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1765#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1766#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1767
a2ce7662
MC
1768/**
1769 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1770 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1771 *
1772 * Returns the extracted Large Resource Data Type length.
1773 */
1774static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1775{
1776 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1777}
1778
7ad506fa
MC
1779/**
1780 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1781 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1782 *
1783 * Returns the extracted Small Resource Data Type length.
1784 */
1785static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1786{
1787 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1788}
1789
e1d5bdab
MC
1790/**
1791 * pci_vpd_info_field_size - Extracts the information field length
1792 * @lrdt: Pointer to the beginning of an information field header
1793 *
1794 * Returns the extracted information field length.
1795 */
1796static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1797{
1798 return info_field[2];
1799}
1800
b55ac1b2
MC
1801/**
1802 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1803 * @buf: Pointer to buffered vpd data
1804 * @off: The offset into the buffer at which to begin the search
1805 * @len: The length of the vpd buffer
1806 * @rdt: The Resource Data Type to search for
1807 *
1808 * Returns the index where the Resource Data Type was found or
1809 * -ENOENT otherwise.
1810 */
1811int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1812
4067a854
MC
1813/**
1814 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1815 * @buf: Pointer to buffered vpd data
1816 * @off: The offset into the buffer at which to begin the search
1817 * @len: The length of the buffer area, relative to off, in which to search
1818 * @kw: The keyword to search for
1819 *
1820 * Returns the index where the information field keyword was found or
1821 * -ENOENT otherwise.
1822 */
1823int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1824 unsigned int len, const char *kw);
1825
98d9f30c
BH
1826/* PCI <-> OF binding helpers */
1827#ifdef CONFIG_OF
1828struct device_node;
f39d5b72
BH
1829void pci_set_of_node(struct pci_dev *dev);
1830void pci_release_of_node(struct pci_dev *dev);
1831void pci_set_bus_of_node(struct pci_bus *bus);
1832void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1833
1834/* Arch may override this (weak) */
723ec4d0 1835struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1836
3df425f3
JC
1837static inline struct device_node *
1838pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1839{
1840 return pdev ? pdev->dev.of_node : NULL;
1841}
1842
ef3b4f8c
BH
1843static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1844{
1845 return bus ? bus->dev.of_node : NULL;
1846}
1847
98d9f30c
BH
1848#else /* CONFIG_OF */
1849static inline void pci_set_of_node(struct pci_dev *dev) { }
1850static inline void pci_release_of_node(struct pci_dev *dev) { }
1851static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1852static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1853#endif /* CONFIG_OF */
1854
eb740b5f
GS
1855#ifdef CONFIG_EEH
1856static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1857{
1858 return pdev->dev.archdata.edev;
1859}
1860#endif
1861
c25dc828
AW
1862int pci_for_each_dma_alias(struct pci_dev *pdev,
1863 int (*fn)(struct pci_dev *pdev,
1864 u16 alias, void *data), void *data);
1865
ce052984
EZ
1866/* helper functions for operation of device flag */
1867static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1868{
1869 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
1870}
1871static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
1872{
1873 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
1874}
1875static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
1876{
1877 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
1878}
1da177e4 1879#endif /* LINUX_PCI_H */
This page took 1.366262 seconds and 5 git commands to generate.