Linux 3.19-rc1
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
607ca46e 32#include <uapi/linux/pci.h>
1da177e4 33
7e7a43c3
AB
34#include <linux/pci_ids.h>
35
85467136
SK
36/*
37 * The PCI interface treats multi-function devices as independent
38 * devices. The slot/function address of each device is encoded
39 * in a single byte as follows:
40 *
41 * 7:3 = slot
42 * 2:0 = function
f7625980
BH
43 *
44 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 45 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 46 * the following kernel-only defines are being added here.
85467136 47 */
63ddc0b8 48#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
49/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
50#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
51
f46753c5
AC
52/* pci_slot represents a physical slot */
53struct pci_slot {
54 struct pci_bus *bus; /* The bus this slot is on */
55 struct list_head list; /* node in list of slots on this bus */
56 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
57 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
58 struct kobject kobj;
59};
60
0ad772ec
AC
61static inline const char *pci_slot_name(const struct pci_slot *slot)
62{
63 return kobject_name(&slot->kobj);
64}
65
1da177e4
LT
66/* File state for mmap()s on /proc/bus/pci/X/Y */
67enum pci_mmap_state {
68 pci_mmap_io,
69 pci_mmap_mem
70};
71
72/* This defines the direction arg to the DMA mapping routines. */
73#define PCI_DMA_BIDIRECTIONAL 0
74#define PCI_DMA_TODEVICE 1
75#define PCI_DMA_FROMDEVICE 2
76#define PCI_DMA_NONE 3
77
fde09c6d
YZ
78/*
79 * For PCI devices, the region numbers are assigned this way:
80 */
81enum {
82 /* #0-5: standard PCI resources */
83 PCI_STD_RESOURCES,
84 PCI_STD_RESOURCE_END = 5,
85
86 /* #6: expansion ROM resource */
87 PCI_ROM_RESOURCE,
88
d1b054da
YZ
89 /* device specific resources */
90#ifdef CONFIG_PCI_IOV
91 PCI_IOV_RESOURCES,
92 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
93#endif
94
fde09c6d
YZ
95 /* resources assigned to buses behind the bridge */
96#define PCI_BRIDGE_RESOURCE_NUM 4
97
98 PCI_BRIDGE_RESOURCES,
99 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
100 PCI_BRIDGE_RESOURCE_NUM - 1,
101
102 /* total resources associated with a PCI device */
103 PCI_NUM_RESOURCES,
104
105 /* preserve this for compatibility */
cda57bf9 106 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 107};
1da177e4
LT
108
109typedef int __bitwise pci_power_t;
110
4352dfd5
GKH
111#define PCI_D0 ((pci_power_t __force) 0)
112#define PCI_D1 ((pci_power_t __force) 1)
113#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
114#define PCI_D3hot ((pci_power_t __force) 3)
115#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 116#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 117#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 118
00240c38
AS
119/* Remember to update this when the list above changes! */
120extern const char *pci_power_names[];
121
122static inline const char *pci_power_name(pci_power_t state)
123{
124 return pci_power_names[1 + (int) state];
125}
126
448bd857
HY
127#define PCI_PM_D2_DELAY 200
128#define PCI_PM_D3_WAIT 10
129#define PCI_PM_D3COLD_WAIT 100
130#define PCI_PM_BUS_WAIT 50
aa8c6c93 131
392a1ce7 132/** The pci_channel state describes connectivity between the CPU and
133 * the pci device. If some PCI bus between here and the pci device
134 * has crashed or locked up, this info is reflected here.
135 */
136typedef unsigned int __bitwise pci_channel_state_t;
137
138enum pci_channel_state {
139 /* I/O channel is in normal state */
140 pci_channel_io_normal = (__force pci_channel_state_t) 1,
141
142 /* I/O to channel is blocked */
143 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
144
145 /* PCI card is dead */
146 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
147};
148
f7bdd12d
BK
149typedef unsigned int __bitwise pcie_reset_state_t;
150
151enum pcie_reset_state {
152 /* Reset is NOT asserted (Use to deassert reset) */
153 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
154
f7625980 155 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
156 pcie_warm_reset = (__force pcie_reset_state_t) 2,
157
f7625980 158 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
159 pcie_hot_reset = (__force pcie_reset_state_t) 3
160};
161
ba698ad4
DM
162typedef unsigned short __bitwise pci_dev_flags_t;
163enum pci_dev_flags {
164 /* INTX_DISABLE in PCI_COMMAND register disables MSI
165 * generation too.
166 */
6b121592 167 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 168 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 169 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 170 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 171 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 172 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 173 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
174 /* Flag to indicate the device uses dma_alias_devfn */
175 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
176 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
177 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
ba698ad4
DM
178};
179
e1d3a908
SA
180enum pci_irq_reroute_variant {
181 INTEL_IRQ_REROUTE_VARIANT = 1,
182 MAX_IRQ_REROUTE_VARIANTS = 3
183};
184
6e325a62
MT
185typedef unsigned short __bitwise pci_bus_flags_t;
186enum pci_bus_flags {
d556ad4b
PO
187 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
188 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
189};
190
59da381e
JK
191/* These values come from the PCI Express Spec */
192enum pcie_link_width {
193 PCIE_LNK_WIDTH_RESRV = 0x00,
194 PCIE_LNK_X1 = 0x01,
195 PCIE_LNK_X2 = 0x02,
196 PCIE_LNK_X4 = 0x04,
197 PCIE_LNK_X8 = 0x08,
198 PCIE_LNK_X12 = 0x0C,
199 PCIE_LNK_X16 = 0x10,
200 PCIE_LNK_X32 = 0x20,
201 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
202};
203
536c8cb4
MW
204/* Based on the PCI Hotplug Spec, but some values are made up by us */
205enum pci_bus_speed {
206 PCI_SPEED_33MHz = 0x00,
207 PCI_SPEED_66MHz = 0x01,
208 PCI_SPEED_66MHz_PCIX = 0x02,
209 PCI_SPEED_100MHz_PCIX = 0x03,
210 PCI_SPEED_133MHz_PCIX = 0x04,
211 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
212 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
213 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
214 PCI_SPEED_66MHz_PCIX_266 = 0x09,
215 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
216 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
217 AGP_UNKNOWN = 0x0c,
218 AGP_1X = 0x0d,
219 AGP_2X = 0x0e,
220 AGP_4X = 0x0f,
221 AGP_8X = 0x10,
536c8cb4
MW
222 PCI_SPEED_66MHz_PCIX_533 = 0x11,
223 PCI_SPEED_100MHz_PCIX_533 = 0x12,
224 PCI_SPEED_133MHz_PCIX_533 = 0x13,
225 PCIE_SPEED_2_5GT = 0x14,
226 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 227 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
228 PCI_SPEED_UNKNOWN = 0xff,
229};
230
24a4742f 231struct pci_cap_saved_data {
fd0f7f73
AW
232 u16 cap_nr;
233 bool cap_extended;
24a4742f 234 unsigned int size;
41017f0c
SL
235 u32 data[0];
236};
237
24a4742f
AW
238struct pci_cap_saved_state {
239 struct hlist_node next;
240 struct pci_cap_saved_data cap;
241};
242
7d715a6c 243struct pcie_link_state;
ee69439c 244struct pci_vpd;
d1b054da 245struct pci_sriov;
302b4215 246struct pci_ats;
ee69439c 247
1da177e4
LT
248/*
249 * The pci_dev structure is used to describe PCI devices.
250 */
251struct pci_dev {
1da177e4
LT
252 struct list_head bus_list; /* node in per-bus list */
253 struct pci_bus *bus; /* bus this device is on */
254 struct pci_bus *subordinate; /* bus this device bridges to */
255
256 void *sysdata; /* hook for sys-specific extension */
257 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 258 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
259
260 unsigned int devfn; /* encoded device & function index */
261 unsigned short vendor;
262 unsigned short device;
263 unsigned short subsystem_vendor;
264 unsigned short subsystem_device;
265 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 266 u8 revision; /* PCI revision, low byte of class word */
1da177e4 267 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 268 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
269 u8 msi_cap; /* MSI capability offset */
270 u8 msix_cap; /* MSI-X capability offset */
f7625980 271 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 272 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
273 u8 pin; /* which interrupt pin this device uses */
274 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 275 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
276
277 struct pci_driver *driver; /* which driver has allocated this device */
278 u64 dma_mask; /* Mask of the bits of bus address this
279 device implements. Normally this is
280 0xffffffff. You only need to change
281 this if your device has broken DMA
282 or supports 64-bit transfers. */
283
4d57cdfa
FT
284 struct device_dma_parameters dma_parms;
285
1da177e4
LT
286 pci_power_t current_state; /* Current operating state. In ACPI-speak,
287 this is D0-D3, D0 being fully functional,
288 and D3 being off. */
703860ed 289 u8 pm_cap; /* PM capability offset */
337001b6
RW
290 unsigned int pme_support:5; /* Bitmask of states from which PME#
291 can be generated */
c7f48656 292 unsigned int pme_interrupt:1;
379021d5 293 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
294 unsigned int d1_support:1; /* Low power state D1 is supported */
295 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
296 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
297 unsigned int no_d3cold:1; /* D3cold is forbidden */
298 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
299 unsigned int mmio_always_on:1; /* disallow turning off io/mem
300 decoding during bar sizing */
e80bb09d 301 unsigned int wakeup_prepared:1;
448bd857
HY
302 unsigned int runtime_d3cold:1; /* whether go through runtime
303 D3cold, not set for devices
304 powered on/off by the
305 corresponding bridge */
b440bde7 306 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
1ae861e6 307 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 308 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 309
7d715a6c 310#ifdef CONFIG_PCIEASPM
f7625980 311 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
312#endif
313
392a1ce7 314 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
315 struct device dev; /* Generic device interface */
316
1da177e4
LT
317 int cfg_size; /* Size of configuration space */
318
319 /*
320 * Instead of touching interrupt line and base address registers
321 * directly, use the values stored here. They might be different!
322 */
323 unsigned int irq;
324 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
325
58d9a38f 326 bool match_driver; /* Skip attaching driver */
1da177e4 327 /* These fields are used by common fixups */
f7625980 328 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
329 unsigned int multifunction:1;/* Part of multi-function device */
330 /* keep track of device state */
8a1bc901 331 unsigned int is_added:1;
1da177e4 332 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 333 unsigned int no_msi:1; /* device may not use msi */
f144d149 334 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 335 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 336 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 337 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 338 unsigned int msi_enabled:1;
99dc804d 339 unsigned int msix_enabled:1;
58c3a727 340 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 341 unsigned int is_managed:1;
260d703a 342 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 343 unsigned int state_saved:1;
d1b054da 344 unsigned int is_physfn:1;
dd7cc44d 345 unsigned int is_virtfn:1;
711d5779 346 unsigned int reset_fn:1;
28760489 347 unsigned int is_hotplug_bridge:1;
affb72c3
HY
348 unsigned int __aer_firmware_first_valid:1;
349 unsigned int __aer_firmware_first:1;
fbebb9fd 350 unsigned int broken_intx_masking:1;
2b28ae19 351 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 352 unsigned int irq_managed:1;
ba698ad4 353 pci_dev_flags_t dev_flags;
bae94d02 354 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 355
1da177e4 356 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 357 struct hlist_head saved_cap_space;
1da177e4
LT
358 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
359 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
360 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 361 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 362#ifdef CONFIG_PCI_MSI
4aa9bc95 363 struct list_head msi_list;
1c51b50c 364 const struct attribute_group **msi_irq_groups;
ded86d8d 365#endif
94e61088 366 struct pci_vpd *vpd;
466b3ddf 367#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
368 union {
369 struct pci_sriov *sriov; /* SR-IOV capability related */
370 struct pci_dev *physfn; /* the PF this VF is associated with */
371 };
302b4215 372 struct pci_ats *ats; /* Address Translation Service */
d1b054da 373#endif
dbd3fc33 374 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 375 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 376 char *driver_override; /* Driver name to force a match */
1da177e4
LT
377};
378
dda56549
Y
379static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
380{
381#ifdef CONFIG_PCI_IOV
382 if (dev->is_virtfn)
383 dev = dev->physfn;
384#endif
dda56549
Y
385 return dev;
386}
387
3c6e6ae7 388struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 389
1da177e4
LT
390#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
391#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
392
a7369f1f
LV
393static inline int pci_channel_offline(struct pci_dev *pdev)
394{
395 return (pdev->error_state != pci_channel_io_normal);
396}
397
0efd5aab
BH
398struct pci_host_bridge_window {
399 struct list_head list;
400 struct resource *res; /* host bridge aperture (CPU address) */
401 resource_size_t offset; /* bus address + offset = CPU address */
402};
41017f0c 403
5a21d70d 404struct pci_host_bridge {
7b543663 405 struct device dev;
5a21d70d 406 struct pci_bus *bus; /* root bus */
0efd5aab 407 struct list_head windows; /* pci_host_bridge_windows */
4fa2649a
YL
408 void (*release_fn)(struct pci_host_bridge *);
409 void *release_data;
5a21d70d 410};
41017f0c 411
7b543663 412#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
413void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
414 void (*release_fn)(struct pci_host_bridge *),
415 void *release_data);
7b543663 416
6c0cc950
RW
417int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
418
2fe2abf8
BH
419/*
420 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
421 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
422 * buses below host bridges or subtractive decode bridges) go in the list.
423 * Use pci_bus_for_each_resource() to iterate through all the resources.
424 */
425
426/*
427 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
428 * and there's no way to program the bridge with the details of the window.
429 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
430 * decode bit set, because they are explicit and can be programmed with _SRS.
431 */
432#define PCI_SUBTRACTIVE_DECODE 0x1
433
434struct pci_bus_resource {
435 struct list_head list;
436 struct resource *res;
437 unsigned int flags;
438};
4352dfd5
GKH
439
440#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
441
442struct pci_bus {
443 struct list_head node; /* node in list of buses */
444 struct pci_bus *parent; /* parent bus this bridge is on */
445 struct list_head children; /* list of child buses */
446 struct list_head devices; /* list of devices on this bus */
447 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 448 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
449 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
450 struct list_head resources; /* address space routed to this bus */
92f02430 451 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
452
453 struct pci_ops *ops; /* configuration access functions */
c2791b80 454 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
455 void *sysdata; /* hook for sys-specific extension */
456 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
457
458 unsigned char number; /* bus number */
459 unsigned char primary; /* number of primary bridge */
3749c51a
MW
460 unsigned char max_bus_speed; /* enum pci_bus_speed */
461 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
462#ifdef CONFIG_PCI_DOMAINS_GENERIC
463 int domain_nr;
464#endif
1da177e4
LT
465
466 char name[48];
467
468 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 469 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 470 struct device *bridge;
fd7d1ced 471 struct device dev;
1da177e4
LT
472 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
473 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 474 unsigned int is_added:1;
1da177e4
LT
475};
476
fd7d1ced 477#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 478
79af72d7 479/*
f7625980 480 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 481 * false otherwise
77a0dfcd
BH
482 *
483 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
484 * This is incorrect because "virtual" buses added for SR-IOV (via
485 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
486 */
487static inline bool pci_is_root_bus(struct pci_bus *pbus)
488{
489 return !(pbus->parent);
490}
491
1c86438c
YW
492/**
493 * pci_is_bridge - check if the PCI device is a bridge
494 * @dev: PCI device
495 *
496 * Return true if the PCI device is bridge whether it has subordinate
497 * or not.
498 */
499static inline bool pci_is_bridge(struct pci_dev *dev)
500{
501 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
502 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
503}
504
c6bde215
BH
505static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
506{
507 dev = pci_physfn(dev);
508 if (pci_is_root_bus(dev->bus))
509 return NULL;
510
511 return dev->bus->self;
512}
513
16cf0ebc
RW
514#ifdef CONFIG_PCI_MSI
515static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
516{
517 return pci_dev->msi_enabled || pci_dev->msix_enabled;
518}
519#else
520static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
521#endif
522
1da177e4
LT
523/*
524 * Error values that may be returned by PCI functions.
525 */
526#define PCIBIOS_SUCCESSFUL 0x00
527#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
528#define PCIBIOS_BAD_VENDOR_ID 0x83
529#define PCIBIOS_DEVICE_NOT_FOUND 0x86
530#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
531#define PCIBIOS_SET_FAILED 0x88
532#define PCIBIOS_BUFFER_TOO_SMALL 0x89
533
a6961651 534/*
f7625980 535 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
536 */
537static inline int pcibios_err_to_errno(int err)
538{
539 if (err <= PCIBIOS_SUCCESSFUL)
540 return err; /* Assume already errno */
541
542 switch (err) {
543 case PCIBIOS_FUNC_NOT_SUPPORTED:
544 return -ENOENT;
545 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 546 return -ENOTTY;
a6961651
AW
547 case PCIBIOS_DEVICE_NOT_FOUND:
548 return -ENODEV;
549 case PCIBIOS_BAD_REGISTER_NUMBER:
550 return -EFAULT;
551 case PCIBIOS_SET_FAILED:
552 return -EIO;
553 case PCIBIOS_BUFFER_TOO_SMALL:
554 return -ENOSPC;
555 }
556
d97ffe23 557 return -ERANGE;
a6961651
AW
558}
559
1da177e4
LT
560/* Low-level architecture-dependent routines */
561
562struct pci_ops {
563 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
564 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
565};
566
b6ce068a
MW
567/*
568 * ACPI needs to be able to access PCI config space before we've done a
569 * PCI bus scan and created pci_bus structures.
570 */
f39d5b72
BH
571int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
572 int reg, int len, u32 *val);
573int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
574 int reg, int len, u32 val);
1da177e4
LT
575
576struct pci_bus_region {
0a5ef7b9
BH
577 dma_addr_t start;
578 dma_addr_t end;
1da177e4
LT
579};
580
581struct pci_dynids {
582 spinlock_t lock; /* protects list, index */
583 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
584};
585
f7625980
BH
586
587/*
588 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
589 * a set of callbacks in struct pci_error_handlers, that device driver
590 * will be notified of PCI bus errors, and will be driven to recovery
591 * when an error occurs.
392a1ce7 592 */
593
594typedef unsigned int __bitwise pci_ers_result_t;
595
596enum pci_ers_result {
597 /* no result/none/not supported in device driver */
598 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
599
600 /* Device driver can recover without slot reset */
601 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
602
603 /* Device driver wants slot to be reset. */
604 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
605
606 /* Device has completely failed, is unrecoverable */
607 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
608
609 /* Device driver is fully recovered and operational */
610 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
611
612 /* No AER capabilities registered for the driver */
613 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7 614};
615
616/* PCI bus error event callbacks */
05cca6e5 617struct pci_error_handlers {
392a1ce7 618 /* PCI bus error detected on this device */
619 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 620 enum pci_channel_state error);
392a1ce7 621
622 /* MMIO has been re-enabled, but not DMA */
623 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
624
625 /* PCI Express link has been reset */
626 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
627
628 /* PCI slot has been reset */
629 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
630
3ebe7f9f
KB
631 /* PCI function reset prepare or completed */
632 void (*reset_notify)(struct pci_dev *dev, bool prepare);
633
392a1ce7 634 /* Device driver may resume normal operations */
635 void (*resume)(struct pci_dev *dev);
636};
637
392a1ce7 638
1da177e4
LT
639struct module;
640struct pci_driver {
641 struct list_head node;
42b21932 642 const char *name;
1da177e4
LT
643 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
644 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
645 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
646 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
647 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
648 int (*resume_early) (struct pci_dev *dev);
1da177e4 649 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 650 void (*shutdown) (struct pci_dev *dev);
1789382a 651 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 652 const struct pci_error_handlers *err_handler;
1da177e4
LT
653 struct device_driver driver;
654 struct pci_dynids dynids;
655};
656
05cca6e5 657#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 658
90a1ba0c 659/**
9f9351bb 660 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
661 * @_table: device table name
662 *
92e112fd 663 * This macro is deprecated and should not be used in new code.
90a1ba0c 664 */
9f9351bb 665#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 666 const struct pci_device_id _table[]
90a1ba0c 667
1da177e4
LT
668/**
669 * PCI_DEVICE - macro used to describe a specific pci device
670 * @vend: the 16 bit PCI Vendor ID
671 * @dev: the 16 bit PCI Device ID
672 *
673 * This macro is used to create a struct pci_device_id that matches a
674 * specific device. The subvendor and subdevice fields will be set to
675 * PCI_ANY_ID.
676 */
677#define PCI_DEVICE(vend,dev) \
678 .vendor = (vend), .device = (dev), \
679 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
680
3d567e0e
NNS
681/**
682 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
683 * @vend: the 16 bit PCI Vendor ID
684 * @dev: the 16 bit PCI Device ID
685 * @subvend: the 16 bit PCI Subvendor ID
686 * @subdev: the 16 bit PCI Subdevice ID
687 *
688 * This macro is used to create a struct pci_device_id that matches a
689 * specific device with subsystem information.
690 */
691#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
692 .vendor = (vend), .device = (dev), \
693 .subvendor = (subvend), .subdevice = (subdev)
694
1da177e4
LT
695/**
696 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
697 * @dev_class: the class, subclass, prog-if triple for this device
698 * @dev_class_mask: the class mask for this device
699 *
700 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 701 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
702 * fields will be set to PCI_ANY_ID.
703 */
704#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
705 .class = (dev_class), .class_mask = (dev_class_mask), \
706 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
707 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
708
1597cacb
AC
709/**
710 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
711 * @vend: the vendor name
712 * @dev: the 16 bit PCI Device ID
1597cacb
AC
713 *
714 * This macro is used to create a struct pci_device_id that matches a
715 * specific PCI device. The subvendor, and subdevice fields will be set
716 * to PCI_ANY_ID. The macro allows the next field to follow as the device
717 * private data.
718 */
719
c1309040
MR
720#define PCI_VDEVICE(vend, dev) \
721 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
722 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 723
1da177e4
LT
724/* these external functions are only available when PCI support is enabled */
725#ifdef CONFIG_PCI
726
a58674ff 727void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
728
729enum pcie_bus_config_types {
5f39e670 730 PCIE_BUS_TUNE_OFF,
b03e7495 731 PCIE_BUS_SAFE,
5f39e670 732 PCIE_BUS_PERFORMANCE,
b03e7495
JM
733 PCIE_BUS_PEER2PEER,
734};
735
736extern enum pcie_bus_config_types pcie_bus_config;
737
1da177e4
LT
738extern struct bus_type pci_bus_type;
739
f7625980
BH
740/* Do NOT directly access these two variables, unless you are arch-specific PCI
741 * code, or PCI core code. */
1da177e4 742extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 743/* Some device drivers need know if PCI is initiated */
f39d5b72 744int no_pci_devices(void);
1da177e4 745
3c449ed0 746void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
747void pcibios_add_bus(struct pci_bus *bus);
748void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 749void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 750int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 751/* Architecture-specific versions may override this (weak) */
05cca6e5 752char *pcibios_setup(char *str);
1da177e4
LT
753
754/* Used only when drivers/pci/setup.c is used */
3b7a17fc 755resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 756 resource_size_t,
e31dd6e4 757 resource_size_t);
1da177e4
LT
758void pcibios_update_irq(struct pci_dev *, int irq);
759
2d1c8618
BH
760/* Weak but can be overriden by arch */
761void pci_fixup_cardbus(struct pci_bus *);
762
1da177e4
LT
763/* Generic PCI functions used internally */
764
fc279850 765void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 766 struct resource *res);
fc279850 767void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 768 struct pci_bus_region *region);
d1fd4fb6 769void pcibios_scan_specific_bus(int busn);
f39d5b72 770struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 771void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
772struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
773 struct pci_ops *ops, void *sysdata);
de4b2f76 774struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
775struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
776 struct pci_ops *ops, void *sysdata,
777 struct list_head *resources);
98a35831
YL
778int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
779int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
780void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 781struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
782 struct pci_ops *ops, void *sysdata,
783 struct list_head *resources);
05cca6e5
GKH
784struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
785 int busnr);
3749c51a 786void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 787struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
788 const char *name,
789 struct hotplug_slot *hotplug);
f46753c5 790void pci_destroy_slot(struct pci_slot *slot);
1da177e4 791int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 792struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 793void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 794unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 795void pci_bus_add_device(struct pci_dev *dev);
1da177e4 796void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
797struct resource *pci_find_parent_resource(const struct pci_dev *dev,
798 struct resource *res);
3df425f3 799u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 800int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 801u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
802struct pci_dev *pci_dev_get(struct pci_dev *dev);
803void pci_dev_put(struct pci_dev *dev);
804void pci_remove_bus(struct pci_bus *b);
805void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 806void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
807void pci_stop_root_bus(struct pci_bus *bus);
808void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 809void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 810void pci_sort_breadthfirst(void);
fb8a0d9d
WM
811#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
812#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
813#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
814
815/* Generic PCI functions exported to card drivers */
816
388c8c16
JB
817enum pci_lost_interrupt_reason {
818 PCI_LOST_IRQ_NO_INFORMATION = 0,
819 PCI_LOST_IRQ_DISABLE_MSI,
820 PCI_LOST_IRQ_DISABLE_MSIX,
821 PCI_LOST_IRQ_DISABLE_ACPI,
822};
823enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
824int pci_find_capability(struct pci_dev *dev, int cap);
825int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
826int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 827int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
828int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
829int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 830struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 831
d42552c3
AM
832struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
833 struct pci_dev *from);
05cca6e5 834struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 835 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 836 struct pci_dev *from);
05cca6e5 837struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
838struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
839 unsigned int devfn);
840static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
841 unsigned int devfn)
842{
843 return pci_get_domain_bus_and_slot(0, bus, devfn);
844}
05cca6e5 845struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
846int pci_dev_present(const struct pci_device_id *ids);
847
05cca6e5
GKH
848int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
849 int where, u8 *val);
850int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
851 int where, u16 *val);
852int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
853 int where, u32 *val);
854int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
855 int where, u8 val);
856int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
857 int where, u16 val);
858int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
859 int where, u32 val);
a72b46c3 860struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 861
bf362f75 862static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 863{
05cca6e5 864 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 865}
bf362f75 866static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 867{
05cca6e5 868 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 869}
bf362f75 870static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 871 u32 *val)
1da177e4 872{
05cca6e5 873 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 874}
bf362f75 875static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 876{
05cca6e5 877 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 878}
bf362f75 879static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 880{
05cca6e5 881 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 882}
bf362f75 883static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 884 u32 val)
1da177e4 885{
05cca6e5 886 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
887}
888
8c0d3a02
JL
889int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
890int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
891int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
892int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
893int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
894 u16 clear, u16 set);
895int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
896 u32 clear, u32 set);
897
898static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
899 u16 set)
900{
901 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
902}
903
904static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
905 u32 set)
906{
907 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
908}
909
910static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
911 u16 clear)
912{
913 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
914}
915
916static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
917 u32 clear)
918{
919 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
920}
921
c63587d7
AW
922/* user-space driven config access */
923int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
924int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
925int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
926int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
927int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
928int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
929
4a7fb636 930int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
931int __must_check pci_enable_device_io(struct pci_dev *dev);
932int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 933int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
934int __must_check pcim_enable_device(struct pci_dev *pdev);
935void pcim_pin_device(struct pci_dev *pdev);
936
296ccb08
YS
937static inline int pci_is_enabled(struct pci_dev *pdev)
938{
939 return (atomic_read(&pdev->enable_cnt) > 0);
940}
941
9ac7849e
TH
942static inline int pci_is_managed(struct pci_dev *pdev)
943{
944 return pdev->is_managed;
945}
946
1da177e4 947void pci_disable_device(struct pci_dev *dev);
96c55900
MS
948
949extern unsigned int pcibios_max_latency;
1da177e4 950void pci_set_master(struct pci_dev *dev);
6a479079 951void pci_clear_master(struct pci_dev *dev);
96c55900 952
f7bdd12d 953int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 954int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 955#define HAVE_PCI_SET_MWI
4a7fb636 956int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 957int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 958void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 959void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
960bool pci_intx_mask_supported(struct pci_dev *dev);
961bool pci_check_and_mask_intx(struct pci_dev *dev);
962bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 963void pci_msi_off(struct pci_dev *dev);
4d57cdfa 964int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 965int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 966int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 967int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
968int pcix_get_max_mmrbc(struct pci_dev *dev);
969int pcix_get_mmrbc(struct pci_dev *dev);
970int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 971int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 972int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
973int pcie_get_mps(struct pci_dev *dev);
974int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
975int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
976 enum pcie_link_width *width);
8c1c699f 977int __pci_reset_function(struct pci_dev *dev);
a96d627a 978int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 979int pci_reset_function(struct pci_dev *dev);
61cf16d8 980int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 981int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 982int pci_reset_slot(struct pci_slot *slot);
61cf16d8 983int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 984int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 985int pci_reset_bus(struct pci_bus *bus);
61cf16d8 986int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
987void pci_reset_secondary_bus(struct pci_dev *dev);
988void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 989void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 990void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 991int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 992int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 993int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 994bool pci_device_is_present(struct pci_dev *pdev);
1da177e4
LT
995
996/* ROM control related routines */
e416de5e
AC
997int pci_enable_rom(struct pci_dev *pdev);
998void pci_disable_rom(struct pci_dev *pdev);
144a50ea 999void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1000void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1001size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1002void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1003
1004/* Power management related routines */
1005int pci_save_state(struct pci_dev *dev);
1d3c16a8 1006void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1007struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1008int pci_load_saved_state(struct pci_dev *dev,
1009 struct pci_saved_state *state);
ffbdd3f7
AW
1010int pci_load_and_free_saved_state(struct pci_dev *dev,
1011 struct pci_saved_state **state);
fd0f7f73
AW
1012struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1013struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1014 u16 cap);
1015int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1016int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1017 u16 cap, unsigned int size);
0e5dd46b 1018int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1019int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1020pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1021bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1022void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1023int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1024 bool runtime, bool enable);
0235c4fc 1025int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1026int pci_prepare_to_sleep(struct pci_dev *dev);
1027int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1028bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1029bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1030void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1031
b440bde7
BH
1032static inline void pci_ignore_hotplug(struct pci_dev *dev)
1033{
1034 dev->ignore_hotplug = 1;
1035}
1036
6cbf8214
RW
1037static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1038 bool enable)
1039{
1040 return __pci_enable_wake(dev, state, false, enable);
1041}
1da177e4 1042
425c1b22
AW
1043/* PCI Virtual Channel */
1044int pci_save_vc_state(struct pci_dev *dev);
1045void pci_restore_vc_state(struct pci_dev *dev);
1046void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1047
bb209c82
BH
1048/* For use by arch with custom probe code */
1049void set_pcie_port_type(struct pci_dev *pdev);
1050void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1051
ce5ccdef 1052/* Functions for PCI Hotplug drivers to use */
05cca6e5 1053int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1054unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1055unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1056void pci_lock_rescan_remove(void);
1057void pci_unlock_rescan_remove(void);
ce5ccdef 1058
287d19ce
SH
1059/* Vital product data routines */
1060ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1061ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1062
1da177e4 1063/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1064resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1065void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1066void pci_bus_size_bridges(struct pci_bus *bus);
1067int pci_claim_resource(struct pci_dev *, int);
1068void pci_assign_unassigned_resources(void);
6841ec68 1069void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1070void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1071void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1072void pdev_enable_device(struct pci_dev *);
842de40d 1073int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1074void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1075 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1076#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1077int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1078int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1079void pci_release_regions(struct pci_dev *);
4a7fb636 1080int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1081int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1082void pci_release_region(struct pci_dev *, int);
c87deff7 1083int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1084int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1085void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1086
1087/* drivers/pci/bus.c */
fe830ef6
JL
1088struct pci_bus *pci_bus_get(struct pci_bus *bus);
1089void pci_bus_put(struct pci_bus *bus);
45ca9e97 1090void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1091void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1092 resource_size_t offset);
45ca9e97 1093void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1094void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1095struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1096void pci_bus_remove_resources(struct pci_bus *bus);
1097
89a74ecc 1098#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1099 for (i = 0; \
1100 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1101 i++)
89a74ecc 1102
4a7fb636
AM
1103int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1104 struct resource *res, resource_size_t size,
1105 resource_size_t align, resource_size_t min,
664c2848 1106 unsigned long type_mask,
3b7a17fc
DB
1107 resource_size_t (*alignf)(void *,
1108 const struct resource *,
b26b2d49
DB
1109 resource_size_t,
1110 resource_size_t),
4a7fb636 1111 void *alignf_data);
1da177e4 1112
8b921acf
LD
1113
1114int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1115
06cf56e4
BH
1116static inline dma_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1117{
1118 struct pci_bus_region region;
1119
1120 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1121 return region.start;
1122}
1123
863b18f4 1124/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1125int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1126 const char *mod_name);
bba81165
AM
1127
1128/*
1129 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1130 */
1131#define pci_register_driver(driver) \
1132 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1133
05cca6e5 1134void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1135
1136/**
1137 * module_pci_driver() - Helper macro for registering a PCI driver
1138 * @__pci_driver: pci_driver struct
1139 *
1140 * Helper macro for PCI drivers which do not do anything special in module
1141 * init/exit. This eliminates a lot of boilerplate. Each module may only
1142 * use this macro once, and calling it replaces module_init() and module_exit()
1143 */
1144#define module_pci_driver(__pci_driver) \
1145 module_driver(__pci_driver, pci_register_driver, \
1146 pci_unregister_driver)
1147
05cca6e5 1148struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1149int pci_add_dynid(struct pci_driver *drv,
1150 unsigned int vendor, unsigned int device,
1151 unsigned int subvendor, unsigned int subdevice,
1152 unsigned int class, unsigned int class_mask,
1153 unsigned long driver_data);
05cca6e5
GKH
1154const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1155 struct pci_dev *dev);
1156int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1157 int pass);
1da177e4 1158
70298c6e 1159void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1160 void *userdata);
ac7dc65a 1161int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1162unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1163void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1164resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1165 unsigned long type);
cecf4864 1166
3448a19d
DA
1167#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1168#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1169
deb2d2ec 1170int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1171 unsigned int command_bits, u32 flags);
1da177e4
LT
1172/* kmem_cache style wrapper around pci_alloc_consistent() */
1173
f41b1771 1174#include <linux/pci-dma.h>
1da177e4
LT
1175#include <linux/dmapool.h>
1176
1177#define pci_pool dma_pool
1178#define pci_pool_create(name, pdev, size, align, allocation) \
1179 dma_pool_create(name, &pdev->dev, size, align, allocation)
1180#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1181#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1182#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1183
e24c2d96
DM
1184enum pci_dma_burst_strategy {
1185 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1186 strategy_parameter is N/A */
1187 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1188 byte boundaries */
1189 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1190 strategy_parameter byte boundaries */
1191};
1192
1da177e4 1193struct msix_entry {
16dbef4a 1194 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1195 u16 entry; /* driver uses to specify entry, OS writes */
1196};
1197
0366f8f7 1198
4c859804
BH
1199#ifdef CONFIG_PCI_MSI
1200int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1201void pci_msi_shutdown(struct pci_dev *dev);
1202void pci_disable_msi(struct pci_dev *dev);
4c859804 1203int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1204int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1205void pci_msix_shutdown(struct pci_dev *dev);
1206void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1207void pci_restore_msi_state(struct pci_dev *dev);
1208int pci_msi_enabled(void);
4c859804 1209int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1210static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1211{
1212 int rc = pci_enable_msi_range(dev, nvec, nvec);
1213 if (rc < 0)
1214 return rc;
1215 return 0;
1216}
4c859804
BH
1217int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1218 int minvec, int maxvec);
f7fc32cb
AG
1219static inline int pci_enable_msix_exact(struct pci_dev *dev,
1220 struct msix_entry *entries, int nvec)
1221{
1222 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1223 if (rc < 0)
1224 return rc;
1225 return 0;
1226}
4c859804 1227#else
2ee546c4 1228static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1229static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1230static inline void pci_disable_msi(struct pci_dev *dev) { }
1231static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1232static inline int pci_enable_msix(struct pci_dev *dev,
1233 struct msix_entry *entries, int nvec)
2ee546c4
BH
1234{ return -ENOSYS; }
1235static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1236static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1237static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1238static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1239static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1240 int maxvec)
2ee546c4 1241{ return -ENOSYS; }
f7fc32cb
AG
1242static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1243{ return -ENOSYS; }
302a2523
AG
1244static inline int pci_enable_msix_range(struct pci_dev *dev,
1245 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1246{ return -ENOSYS; }
f7fc32cb
AG
1247static inline int pci_enable_msix_exact(struct pci_dev *dev,
1248 struct msix_entry *entries, int nvec)
1249{ return -ENOSYS; }
1da177e4
LT
1250#endif
1251
ab0724ff 1252#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1253extern bool pcie_ports_disabled;
1254extern bool pcie_ports_auto;
ab0724ff
MT
1255#else
1256#define pcie_ports_disabled true
1257#define pcie_ports_auto false
1258#endif
415e12b2 1259
4c859804 1260#ifdef CONFIG_PCIEASPM
f39d5b72 1261bool pcie_aspm_support_enabled(void);
4c859804
BH
1262#else
1263static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1264#endif
1265
415e12b2
RW
1266#ifdef CONFIG_PCIEAER
1267void pci_no_aer(void);
1268bool pci_aer_available(void);
1269#else
1270static inline void pci_no_aer(void) { }
1271static inline bool pci_aer_available(void) { return false; }
1272#endif
1273
4c859804 1274#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1275void pcie_set_ecrc_checking(struct pci_dev *dev);
1276void pcie_ecrc_get_policy(char *str);
4c859804 1277#else
2ee546c4
BH
1278static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1279static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1280#endif
1281
034cd97e 1282#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1283
8b955b0d 1284#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1285/* The functions a driver should call */
1286int ht_create_irq(struct pci_dev *dev, int idx);
1287void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1288#endif /* CONFIG_HT_IRQ */
1289
f39d5b72
BH
1290void pci_cfg_access_lock(struct pci_dev *dev);
1291bool pci_cfg_access_trylock(struct pci_dev *dev);
1292void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1293
4352dfd5
GKH
1294/*
1295 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1296 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1297 * configuration space.
1298 */
32a2eea7
JG
1299#ifdef CONFIG_PCI_DOMAINS
1300extern int pci_domains_supported;
41e5c0f8 1301int pci_get_new_domain_nr(void);
32a2eea7
JG
1302#else
1303enum { pci_domains_supported = 0 };
2ee546c4
BH
1304static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1305static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1306static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1307#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1308
670ba0c8
CM
1309/*
1310 * Generic implementation for PCI domain support. If your
1311 * architecture does not need custom management of PCI
1312 * domains then this implementation will be used
1313 */
1314#ifdef CONFIG_PCI_DOMAINS_GENERIC
1315static inline int pci_domain_nr(struct pci_bus *bus)
1316{
1317 return bus->domain_nr;
1318}
1319void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1320#else
1321static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1322 struct device *parent)
1323{
1324}
1325#endif
1326
95a8b6ef
MT
1327/* some architectures require additional setup to direct VGA traffic */
1328typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1329 unsigned int command_bits, u32 flags);
f39d5b72 1330void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1331
4352dfd5 1332#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1333
1334/*
1335 * If the system does not have PCI, clearly these return errors. Define
1336 * these as simple inline functions to avoid hair in drivers.
1337 */
1338
05cca6e5
GKH
1339#define _PCI_NOP(o, s, t) \
1340 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1341 int where, t val) \
1da177e4 1342 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1343
1344#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1345 _PCI_NOP(o, word, u16 x) \
1346 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1347_PCI_NOP_ALL(read, *)
1348_PCI_NOP_ALL(write,)
1349
d42552c3 1350static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1351 unsigned int device,
1352 struct pci_dev *from)
2ee546c4 1353{ return NULL; }
d42552c3 1354
05cca6e5
GKH
1355static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1356 unsigned int device,
1357 unsigned int ss_vendor,
1358 unsigned int ss_device,
b08508c4 1359 struct pci_dev *from)
2ee546c4 1360{ return NULL; }
1da177e4 1361
05cca6e5
GKH
1362static inline struct pci_dev *pci_get_class(unsigned int class,
1363 struct pci_dev *from)
2ee546c4 1364{ return NULL; }
1da177e4
LT
1365
1366#define pci_dev_present(ids) (0)
ed4aaadb 1367#define no_pci_devices() (1)
1da177e4
LT
1368#define pci_dev_put(dev) do { } while (0)
1369
2ee546c4
BH
1370static inline void pci_set_master(struct pci_dev *dev) { }
1371static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1372static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1373static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1374{ return -EIO; }
80be0385 1375static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1376{ return -EIO; }
4d57cdfa
FT
1377static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1378 unsigned int size)
2ee546c4 1379{ return -EIO; }
59fc67de
FT
1380static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1381 unsigned long mask)
2ee546c4 1382{ return -EIO; }
05cca6e5 1383static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1384{ return -EBUSY; }
05cca6e5
GKH
1385static inline int __pci_register_driver(struct pci_driver *drv,
1386 struct module *owner)
2ee546c4 1387{ return 0; }
05cca6e5 1388static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1389{ return 0; }
1390static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1391static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1392{ return 0; }
05cca6e5
GKH
1393static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1394 int cap)
2ee546c4 1395{ return 0; }
05cca6e5 1396static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1397{ return 0; }
05cca6e5 1398
1da177e4 1399/* Power management related routines */
2ee546c4
BH
1400static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1401static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1402static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1403{ return 0; }
3449248c 1404static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1405{ return 0; }
05cca6e5
GKH
1406static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1407 pm_message_t state)
2ee546c4 1408{ return PCI_D0; }
05cca6e5
GKH
1409static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1410 int enable)
2ee546c4 1411{ return 0; }
48a92a81 1412
05cca6e5 1413static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1414{ return -EIO; }
1415static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1416
a46e8126
KG
1417#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1418
2ee546c4 1419static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1420static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1421{ return 0; }
2ee546c4 1422static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1423
d80d0217
RD
1424static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1425{ return NULL; }
d80d0217
RD
1426static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1427 unsigned int devfn)
1428{ return NULL; }
d80d0217
RD
1429static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1430 unsigned int devfn)
1431{ return NULL; }
1432
2ee546c4
BH
1433static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1434static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1435static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1436
fb8a0d9d
WM
1437#define dev_is_pci(d) (false)
1438#define dev_is_pf(d) (false)
1439#define dev_num_vf(d) (0)
4352dfd5 1440#endif /* CONFIG_PCI */
1da177e4 1441
4352dfd5
GKH
1442/* Include architecture-dependent settings and functions */
1443
1444#include <asm/pci.h>
1da177e4
LT
1445
1446/* these helpers provide future and backwards compatibility
1447 * for accessing popular PCI BAR info */
05cca6e5
GKH
1448#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1449#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1450#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1451#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1452 ((pci_resource_start((dev), (bar)) == 0 && \
1453 pci_resource_end((dev), (bar)) == \
1454 pci_resource_start((dev), (bar))) ? 0 : \
1455 \
1456 (pci_resource_end((dev), (bar)) - \
1457 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1458
1459/* Similar to the helpers above, these manipulate per-pci_dev
1460 * driver-specific data. They are really just a wrapper around
1461 * the generic device structure functions of these calls.
1462 */
05cca6e5 1463static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1464{
1465 return dev_get_drvdata(&pdev->dev);
1466}
1467
05cca6e5 1468static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1469{
1470 dev_set_drvdata(&pdev->dev, data);
1471}
1472
1473/* If you want to know what to call your pci_dev, ask this function.
1474 * Again, it's a wrapper around the generic device.
1475 */
2fc90f61 1476static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1477{
c6c4f070 1478 return dev_name(&pdev->dev);
1da177e4
LT
1479}
1480
2311b1f2
ME
1481
1482/* Some archs don't want to expose struct resource to userland as-is
1483 * in sysfs and /proc
1484 */
1485#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1486static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1487 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1488 resource_size_t *end)
2311b1f2
ME
1489{
1490 *start = rsrc->start;
1491 *end = rsrc->end;
1492}
1493#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1494
1495
1da177e4
LT
1496/*
1497 * The world is not perfect and supplies us with broken PCI devices.
1498 * For at least a part of these bugs we need a work-around, so both
1499 * generic (drivers/pci/quirks.c) and per-architecture code can define
1500 * fixup hooks to be called for particular buggy devices.
1501 */
1502
1503struct pci_fixup {
f4ca5c6a
YL
1504 u16 vendor; /* You can use PCI_ANY_ID here of course */
1505 u16 device; /* You can use PCI_ANY_ID here of course */
1506 u32 class; /* You can use PCI_ANY_ID here too */
1507 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1508 void (*hook)(struct pci_dev *dev);
1509};
1510
1511enum pci_fixup_pass {
1512 pci_fixup_early, /* Before probing BARs */
1513 pci_fixup_header, /* After reading configuration header */
1514 pci_fixup_final, /* Final phase of device fixups */
1515 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1516 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1517 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1518 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1519 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1520};
1521
1522/* Anonymous variables would be nice... */
f4ca5c6a
YL
1523#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1524 class_shift, hook) \
ecf61c78 1525 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1526 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1527 = { vendor, device, class, class_shift, hook };
1528
1529#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1530 class_shift, hook) \
1531 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1532 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1533#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1534 class_shift, hook) \
1535 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1536 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1537#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1538 class_shift, hook) \
1539 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1540 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1541#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1542 class_shift, hook) \
1543 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1544 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1545#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1546 class_shift, hook) \
1547 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1548 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1549 class_shift, hook)
1550#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1551 class_shift, hook) \
1552 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1553 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1554 class, class_shift, hook)
1555#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1556 class_shift, hook) \
1557 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1558 suspend##hook, vendor, device, class, \
f4ca5c6a 1559 class_shift, hook)
7d2a01b8
AN
1560#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1561 class_shift, hook) \
1562 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1563 suspend_late##hook, vendor, device, \
1564 class, class_shift, hook)
f4ca5c6a 1565
1da177e4
LT
1566#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1567 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1568 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1569#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1570 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1571 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1572#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1573 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1574 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1575#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1576 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1577 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1578#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1579 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1580 resume##hook, vendor, device, \
f4ca5c6a 1581 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1582#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1583 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1584 resume_early##hook, vendor, device, \
f4ca5c6a 1585 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1586#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1587 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1588 suspend##hook, vendor, device, \
f4ca5c6a 1589 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1590#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1591 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1592 suspend_late##hook, vendor, device, \
1593 PCI_ANY_ID, 0, hook)
1da177e4 1594
93177a74 1595#ifdef CONFIG_PCI_QUIRKS
1da177e4 1596void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1597int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1598void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1599#else
1600static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1601 struct pci_dev *dev) { }
ad805758
AW
1602static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1603 u16 acs_flags)
1604{
1605 return -ENOTTY;
1606}
2c744244 1607static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1608#endif
1da177e4 1609
05cca6e5 1610void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1611void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1612void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1613int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1614int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1615 const char *name);
fb7ebfe4 1616void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1617
1da177e4 1618extern int pci_pci_problems;
236561e5 1619#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1620#define PCIPCI_TRITON 2
1621#define PCIPCI_NATOMA 4
1622#define PCIPCI_VIAETBF 8
1623#define PCIPCI_VSFX 16
236561e5
AC
1624#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1625#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1626
4516a618
AN
1627extern unsigned long pci_cardbus_io_size;
1628extern unsigned long pci_cardbus_mem_size;
15856ad5 1629extern u8 pci_dfl_cache_line_size;
ac1aa47b 1630extern u8 pci_cache_line_size;
4516a618 1631
28760489
EB
1632extern unsigned long pci_hotplug_io_size;
1633extern unsigned long pci_hotplug_mem_size;
1634
f7625980 1635/* Architecture-specific versions may override these (weak) */
19792a08 1636void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1637void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1638int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1639 enum pcie_reset_state state);
eca0d467 1640int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1641void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1642void pcibios_penalize_isa_irq(int irq, int active);
575e3348 1643
699c1985
SO
1644#ifdef CONFIG_HIBERNATE_CALLBACKS
1645extern struct dev_pm_ops pcibios_pm_ops;
1646#endif
1647
7752d5cf 1648#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1649void __init pci_mmcfg_early_init(void);
1650void __init pci_mmcfg_late_init(void);
7752d5cf 1651#else
bb63b421 1652static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1653static inline void pci_mmcfg_late_init(void) { }
1654#endif
1655
642c92da 1656int pci_ext_cfg_avail(void);
0ef5f8f6 1657
1684f5dd 1658void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1659
dd7cc44d 1660#ifdef CONFIG_PCI_IOV
f39d5b72
BH
1661int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1662void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1663int pci_num_vf(struct pci_dev *dev);
5a8eb242 1664int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1665int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1666int pci_sriov_get_totalvfs(struct pci_dev *dev);
dd7cc44d
YZ
1667#else
1668static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1669{ return -ENODEV; }
1670static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1671static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1672static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1673{ return 0; }
bff73156 1674static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1675{ return 0; }
bff73156 1676static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1677{ return 0; }
dd7cc44d
YZ
1678#endif
1679
c825bc94 1680#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1681void pci_hp_create_module_link(struct pci_slot *pci_slot);
1682void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1683#endif
1684
d7b7e605
KK
1685/**
1686 * pci_pcie_cap - get the saved PCIe capability offset
1687 * @dev: PCI device
1688 *
1689 * PCIe capability offset is calculated at PCI device initialization
1690 * time and saved in the data structure. This function returns saved
1691 * PCIe capability offset. Using this instead of pci_find_capability()
1692 * reduces unnecessary search in the PCI configuration space. If you
1693 * need to calculate PCIe capability offset from raw device for some
1694 * reasons, please use pci_find_capability() instead.
1695 */
1696static inline int pci_pcie_cap(struct pci_dev *dev)
1697{
1698 return dev->pcie_cap;
1699}
1700
7eb776c4
KK
1701/**
1702 * pci_is_pcie - check if the PCI device is PCI Express capable
1703 * @dev: PCI device
1704 *
a895c28a 1705 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1706 */
1707static inline bool pci_is_pcie(struct pci_dev *dev)
1708{
a895c28a 1709 return pci_pcie_cap(dev);
7eb776c4
KK
1710}
1711
7c9c003c
MS
1712/**
1713 * pcie_caps_reg - get the PCIe Capabilities Register
1714 * @dev: PCI device
1715 */
1716static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1717{
1718 return dev->pcie_flags_reg;
1719}
1720
786e2288
YW
1721/**
1722 * pci_pcie_type - get the PCIe device/port type
1723 * @dev: PCI device
1724 */
1725static inline int pci_pcie_type(const struct pci_dev *dev)
1726{
1c531d82 1727 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1728}
1729
5d990b62 1730void pci_request_acs(void);
ad805758
AW
1731bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1732bool pci_acs_path_enabled(struct pci_dev *start,
1733 struct pci_dev *end, u16 acs_flags);
a2ce7662 1734
7ad506fa 1735#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1736#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1737
1738/* Large Resource Data Type Tag Item Names */
1739#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1740#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1741#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1742
1743#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1744#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1745#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1746
1747/* Small Resource Data Type Tag Item Names */
1748#define PCI_VPD_STIN_END 0x78 /* End */
1749
1750#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1751
1752#define PCI_VPD_SRDT_TIN_MASK 0x78
1753#define PCI_VPD_SRDT_LEN_MASK 0x07
1754
1755#define PCI_VPD_LRDT_TAG_SIZE 3
1756#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1757
e1d5bdab
MC
1758#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1759
4067a854
MC
1760#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1761#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1762#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1763#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1764
a2ce7662
MC
1765/**
1766 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1767 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1768 *
1769 * Returns the extracted Large Resource Data Type length.
1770 */
1771static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1772{
1773 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1774}
1775
7ad506fa
MC
1776/**
1777 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1778 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1779 *
1780 * Returns the extracted Small Resource Data Type length.
1781 */
1782static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1783{
1784 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1785}
1786
e1d5bdab
MC
1787/**
1788 * pci_vpd_info_field_size - Extracts the information field length
1789 * @lrdt: Pointer to the beginning of an information field header
1790 *
1791 * Returns the extracted information field length.
1792 */
1793static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1794{
1795 return info_field[2];
1796}
1797
b55ac1b2
MC
1798/**
1799 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1800 * @buf: Pointer to buffered vpd data
1801 * @off: The offset into the buffer at which to begin the search
1802 * @len: The length of the vpd buffer
1803 * @rdt: The Resource Data Type to search for
1804 *
1805 * Returns the index where the Resource Data Type was found or
1806 * -ENOENT otherwise.
1807 */
1808int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1809
4067a854
MC
1810/**
1811 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1812 * @buf: Pointer to buffered vpd data
1813 * @off: The offset into the buffer at which to begin the search
1814 * @len: The length of the buffer area, relative to off, in which to search
1815 * @kw: The keyword to search for
1816 *
1817 * Returns the index where the information field keyword was found or
1818 * -ENOENT otherwise.
1819 */
1820int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1821 unsigned int len, const char *kw);
1822
98d9f30c
BH
1823/* PCI <-> OF binding helpers */
1824#ifdef CONFIG_OF
1825struct device_node;
f39d5b72
BH
1826void pci_set_of_node(struct pci_dev *dev);
1827void pci_release_of_node(struct pci_dev *dev);
1828void pci_set_bus_of_node(struct pci_bus *bus);
1829void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1830
1831/* Arch may override this (weak) */
723ec4d0 1832struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1833
3df425f3
JC
1834static inline struct device_node *
1835pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1836{
1837 return pdev ? pdev->dev.of_node : NULL;
1838}
1839
ef3b4f8c
BH
1840static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1841{
1842 return bus ? bus->dev.of_node : NULL;
1843}
1844
98d9f30c
BH
1845#else /* CONFIG_OF */
1846static inline void pci_set_of_node(struct pci_dev *dev) { }
1847static inline void pci_release_of_node(struct pci_dev *dev) { }
1848static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1849static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1850#endif /* CONFIG_OF */
1851
eb740b5f
GS
1852#ifdef CONFIG_EEH
1853static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1854{
1855 return pdev->dev.archdata.edev;
1856}
1857#endif
1858
c25dc828
AW
1859int pci_for_each_dma_alias(struct pci_dev *pdev,
1860 int (*fn)(struct pci_dev *pdev,
1861 u16 alias, void *data), void *data);
1862
ce052984
EZ
1863/* helper functions for operation of device flag */
1864static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1865{
1866 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
1867}
1868static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
1869{
1870 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
1871}
1872static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
1873{
1874 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
1875}
1da177e4 1876#endif /* LINUX_PCI_H */
This page took 2.138736 seconds and 5 git commands to generate.