PCI / ACPI PM: Rework some debug messages
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7 139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
41017f0c
SL
190struct pci_cap_saved_state {
191 struct hlist_node next;
192 char cap_nr;
193 u32 data[0];
194};
195
7d715a6c 196struct pcie_link_state;
ee69439c 197struct pci_vpd;
d1b054da 198struct pci_sriov;
302b4215 199struct pci_ats;
ee69439c 200
1da177e4
LT
201/*
202 * The pci_dev structure is used to describe PCI devices.
203 */
204struct pci_dev {
1da177e4
LT
205 struct list_head bus_list; /* node in per-bus list */
206 struct pci_bus *bus; /* bus this device is on */
207 struct pci_bus *subordinate; /* bus this device bridges to */
208
209 void *sysdata; /* hook for sys-specific extension */
210 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 211 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
212
213 unsigned int devfn; /* encoded device & function index */
214 unsigned short vendor;
215 unsigned short device;
216 unsigned short subsystem_vendor;
217 unsigned short subsystem_device;
218 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 219 u8 revision; /* PCI revision, low byte of class word */
1da177e4 220 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 221 u8 pcie_type; /* PCI-E device/port type */
1da177e4 222 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 223 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
224
225 struct pci_driver *driver; /* which driver has allocated this device */
226 u64 dma_mask; /* Mask of the bits of bus address this
227 device implements. Normally this is
228 0xffffffff. You only need to change
229 this if your device has broken DMA
230 or supports 64-bit transfers. */
231
4d57cdfa
FT
232 struct device_dma_parameters dma_parms;
233
1da177e4
LT
234 pci_power_t current_state; /* Current operating state. In ACPI-speak,
235 this is D0-D3, D0 being fully functional,
236 and D3 being off. */
337001b6
RW
237 int pm_cap; /* PM capability offset in the
238 configuration space */
239 unsigned int pme_support:5; /* Bitmask of states from which PME#
240 can be generated */
241 unsigned int d1_support:1; /* Low power state D1 is supported */
242 unsigned int d2_support:1; /* Low power state D2 is supported */
243 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
1da177e4 244
7d715a6c
SL
245#ifdef CONFIG_PCIEASPM
246 struct pcie_link_state *link_state; /* ASPM link state. */
247#endif
248
392a1ce7 249 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
250 struct device dev; /* Generic device interface */
251
1da177e4
LT
252 int cfg_size; /* Size of configuration space */
253
254 /*
255 * Instead of touching interrupt line and base address registers
256 * directly, use the values stored here. They might be different!
257 */
258 unsigned int irq;
259 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
260
261 /* These fields are used by common fixups */
262 unsigned int transparent:1; /* Transparent PCI bridge */
263 unsigned int multifunction:1;/* Part of multi-function device */
264 /* keep track of device state */
8a1bc901 265 unsigned int is_added:1;
1da177e4 266 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 267 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 268 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 269 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 270 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
271 unsigned int msi_enabled:1;
272 unsigned int msix_enabled:1;
58c3a727 273 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 274 unsigned int is_managed:1;
994a65e2 275 unsigned int is_pcie:1;
260d703a 276 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 277 unsigned int state_saved:1;
d1b054da 278 unsigned int is_physfn:1;
dd7cc44d 279 unsigned int is_virtfn:1;
711d5779 280 unsigned int reset_fn:1;
28760489 281 unsigned int is_hotplug_bridge:1;
ba698ad4 282 pci_dev_flags_t dev_flags;
bae94d02 283 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 284
1da177e4 285 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 286 struct hlist_head saved_cap_space;
1da177e4
LT
287 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
288 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
289 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 290 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 291#ifdef CONFIG_PCI_MSI
4aa9bc95 292 struct list_head msi_list;
ded86d8d 293#endif
94e61088 294 struct pci_vpd *vpd;
d1b054da 295#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
296 union {
297 struct pci_sriov *sriov; /* SR-IOV capability related */
298 struct pci_dev *physfn; /* the PF this VF is associated with */
299 };
302b4215 300 struct pci_ats *ats; /* Address Translation Service */
d1b054da 301#endif
1da177e4
LT
302};
303
65891215
ME
304extern struct pci_dev *alloc_pci_dev(void);
305
1da177e4
LT
306#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
307#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
308#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
309
a7369f1f
LV
310static inline int pci_channel_offline(struct pci_dev *pdev)
311{
312 return (pdev->error_state != pci_channel_io_normal);
313}
314
41017f0c 315static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 316 struct pci_dev *pci_dev, char cap)
41017f0c
SL
317{
318 struct pci_cap_saved_state *tmp;
319 struct hlist_node *pos;
320
321 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
322 if (tmp->cap_nr == cap)
323 return tmp;
324 }
325 return NULL;
326}
327
328static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
329 struct pci_cap_saved_state *new_cap)
330{
331 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
332}
333
1da177e4 334#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 335#define PCI_BUS_NUM_RESOURCES 16
1da177e4 336#endif
4352dfd5
GKH
337
338#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
339
340struct pci_bus {
341 struct list_head node; /* node in list of buses */
342 struct pci_bus *parent; /* parent bus this bridge is on */
343 struct list_head children; /* list of child buses */
344 struct list_head devices; /* list of devices on this bus */
345 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 346 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
347 struct resource *resource[PCI_BUS_NUM_RESOURCES];
348 /* address space routed to this bus */
349
350 struct pci_ops *ops; /* configuration access functions */
351 void *sysdata; /* hook for sys-specific extension */
352 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
353
354 unsigned char number; /* bus number */
355 unsigned char primary; /* number of primary bridge */
356 unsigned char secondary; /* number of secondary bridge */
357 unsigned char subordinate; /* max number of subordinate buses */
358
359 char name[48];
360
361 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 362 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 363 struct device *bridge;
fd7d1ced 364 struct device dev;
1da177e4
LT
365 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
366 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 367 unsigned int is_added:1;
1da177e4
LT
368};
369
370#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 371#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 372
79af72d7
KK
373/*
374 * Returns true if the pci bus is root (behind host-pci bridge),
375 * false otherwise
376 */
377static inline bool pci_is_root_bus(struct pci_bus *pbus)
378{
379 return !(pbus->parent);
380}
381
16cf0ebc
RW
382#ifdef CONFIG_PCI_MSI
383static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
384{
385 return pci_dev->msi_enabled || pci_dev->msix_enabled;
386}
387#else
388static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
389#endif
390
1da177e4
LT
391/*
392 * Error values that may be returned by PCI functions.
393 */
394#define PCIBIOS_SUCCESSFUL 0x00
395#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
396#define PCIBIOS_BAD_VENDOR_ID 0x83
397#define PCIBIOS_DEVICE_NOT_FOUND 0x86
398#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
399#define PCIBIOS_SET_FAILED 0x88
400#define PCIBIOS_BUFFER_TOO_SMALL 0x89
401
402/* Low-level architecture-dependent routines */
403
404struct pci_ops {
405 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
406 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
407};
408
b6ce068a
MW
409/*
410 * ACPI needs to be able to access PCI config space before we've done a
411 * PCI bus scan and created pci_bus structures.
412 */
413extern int raw_pci_read(unsigned int domain, unsigned int bus,
414 unsigned int devfn, int reg, int len, u32 *val);
415extern int raw_pci_write(unsigned int domain, unsigned int bus,
416 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
417
418struct pci_bus_region {
c40a22e0
BH
419 resource_size_t start;
420 resource_size_t end;
1da177e4
LT
421};
422
423struct pci_dynids {
424 spinlock_t lock; /* protects list, index */
425 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
426};
427
392a1ce7 428/* ---------------------------------------------------------------- */
429/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 430 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 431 * will be notified of PCI bus errors, and will be driven to recovery
432 * when an error occurs.
433 */
434
435typedef unsigned int __bitwise pci_ers_result_t;
436
437enum pci_ers_result {
438 /* no result/none/not supported in device driver */
439 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
440
441 /* Device driver can recover without slot reset */
442 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
443
444 /* Device driver wants slot to be reset. */
445 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
446
447 /* Device has completely failed, is unrecoverable */
448 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
449
450 /* Device driver is fully recovered and operational */
451 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
452};
453
454/* PCI bus error event callbacks */
05cca6e5 455struct pci_error_handlers {
392a1ce7 456 /* PCI bus error detected on this device */
457 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 458 enum pci_channel_state error);
392a1ce7 459
460 /* MMIO has been re-enabled, but not DMA */
461 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
462
463 /* PCI Express link has been reset */
464 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
465
466 /* PCI slot has been reset */
467 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
468
469 /* Device driver may resume normal operations */
470 void (*resume)(struct pci_dev *dev);
471};
472
473/* ---------------------------------------------------------------- */
474
1da177e4
LT
475struct module;
476struct pci_driver {
477 struct list_head node;
478 char *name;
1da177e4
LT
479 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
480 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
481 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
482 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
483 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
484 int (*resume_early) (struct pci_dev *dev);
1da177e4 485 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 486 void (*shutdown) (struct pci_dev *dev);
392a1ce7 487 struct pci_error_handlers *err_handler;
1da177e4
LT
488 struct device_driver driver;
489 struct pci_dynids dynids;
490};
491
05cca6e5 492#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 493
90a1ba0c 494/**
9f9351bb 495 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
496 * @_table: device table name
497 *
498 * This macro is used to create a struct pci_device_id array (a device table)
499 * in a generic manner.
500 */
9f9351bb 501#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
502 const struct pci_device_id _table[] __devinitconst
503
1da177e4
LT
504/**
505 * PCI_DEVICE - macro used to describe a specific pci device
506 * @vend: the 16 bit PCI Vendor ID
507 * @dev: the 16 bit PCI Device ID
508 *
509 * This macro is used to create a struct pci_device_id that matches a
510 * specific device. The subvendor and subdevice fields will be set to
511 * PCI_ANY_ID.
512 */
513#define PCI_DEVICE(vend,dev) \
514 .vendor = (vend), .device = (dev), \
515 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
516
517/**
518 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
519 * @dev_class: the class, subclass, prog-if triple for this device
520 * @dev_class_mask: the class mask for this device
521 *
522 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 523 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
524 * fields will be set to PCI_ANY_ID.
525 */
526#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
527 .class = (dev_class), .class_mask = (dev_class_mask), \
528 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
529 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
530
1597cacb
AC
531/**
532 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
533 * @vendor: the vendor name
534 * @device: the 16 bit PCI Device ID
1597cacb
AC
535 *
536 * This macro is used to create a struct pci_device_id that matches a
537 * specific PCI device. The subvendor, and subdevice fields will be set
538 * to PCI_ANY_ID. The macro allows the next field to follow as the device
539 * private data.
540 */
541
542#define PCI_VDEVICE(vendor, device) \
543 PCI_VENDOR_ID_##vendor, (device), \
544 PCI_ANY_ID, PCI_ANY_ID, 0, 0
545
1da177e4
LT
546/* these external functions are only available when PCI support is enabled */
547#ifdef CONFIG_PCI
548
549extern struct bus_type pci_bus_type;
550
551/* Do NOT directly access these two variables, unless you are arch specific pci
552 * code, or pci core code. */
553extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
554/* Some device drivers need know if pci is initiated */
555extern int no_pci_devices(void);
1da177e4
LT
556
557void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 558int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 559char *pcibios_setup(char *str);
1da177e4
LT
560
561/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
562void pcibios_align_resource(void *, struct resource *, resource_size_t,
563 resource_size_t);
1da177e4
LT
564void pcibios_update_irq(struct pci_dev *, int irq);
565
566/* Generic PCI functions used internally */
567
568extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 569void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
570struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
571 struct pci_ops *ops, void *sysdata);
98db6f19 572static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 573 void *sysdata)
1da177e4 574{
c431ada4
RS
575 struct pci_bus *root_bus;
576 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
577 if (root_bus)
578 pci_bus_add_devices(root_bus);
579 return root_bus;
1da177e4 580}
05cca6e5
GKH
581struct pci_bus *pci_create_bus(struct device *parent, int bus,
582 struct pci_ops *ops, void *sysdata);
583struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
584 int busnr);
f46753c5 585struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
586 const char *name,
587 struct hotplug_slot *hotplug);
f46753c5 588void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 589void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 590int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 591struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 592void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 593unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 594int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 595void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
596struct resource *pci_find_parent_resource(const struct pci_dev *dev,
597 struct resource *res);
57c2cf71 598u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 599int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 600u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
601extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
602extern void pci_dev_put(struct pci_dev *dev);
603extern void pci_remove_bus(struct pci_bus *b);
604extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 605extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 606void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 607extern void pci_sort_breadthfirst(void);
1da177e4
LT
608
609/* Generic PCI functions exported to card drivers */
610
bd3989e0 611#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
612struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
613 unsigned int device,
b08508c4 614 struct pci_dev *from);
bd3989e0
JG
615#endif /* CONFIG_PCI_LEGACY */
616
388c8c16
JB
617enum pci_lost_interrupt_reason {
618 PCI_LOST_IRQ_NO_INFORMATION = 0,
619 PCI_LOST_IRQ_DISABLE_MSI,
620 PCI_LOST_IRQ_DISABLE_MSIX,
621 PCI_LOST_IRQ_DISABLE_ACPI,
622};
623enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
624int pci_find_capability(struct pci_dev *dev, int cap);
625int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
626int pci_find_ext_capability(struct pci_dev *dev, int cap);
627int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
628int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 629struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 630
d42552c3
AM
631struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
632 struct pci_dev *from);
05cca6e5 633struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 634 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 635 struct pci_dev *from);
05cca6e5
GKH
636struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
637struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
638struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
639int pci_dev_present(const struct pci_device_id *ids);
640
05cca6e5
GKH
641int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
642 int where, u8 *val);
643int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
644 int where, u16 *val);
645int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
646 int where, u32 *val);
647int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
648 int where, u8 val);
649int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
650 int where, u16 val);
651int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
652 int where, u32 val);
a72b46c3 653struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
654
655static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
656{
05cca6e5 657 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
658}
659static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
660{
05cca6e5 661 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 662}
05cca6e5
GKH
663static inline int pci_read_config_dword(struct pci_dev *dev, int where,
664 u32 *val)
1da177e4 665{
05cca6e5 666 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
667}
668static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
669{
05cca6e5 670 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
671}
672static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
673{
05cca6e5 674 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 675}
05cca6e5
GKH
676static inline int pci_write_config_dword(struct pci_dev *dev, int where,
677 u32 val)
1da177e4 678{
05cca6e5 679 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
680}
681
4a7fb636 682int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
683int __must_check pci_enable_device_io(struct pci_dev *dev);
684int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 685int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
686int __must_check pcim_enable_device(struct pci_dev *pdev);
687void pcim_pin_device(struct pci_dev *pdev);
688
296ccb08
YS
689static inline int pci_is_enabled(struct pci_dev *pdev)
690{
691 return (atomic_read(&pdev->enable_cnt) > 0);
692}
693
9ac7849e
TH
694static inline int pci_is_managed(struct pci_dev *pdev)
695{
696 return pdev->is_managed;
697}
698
1da177e4
LT
699void pci_disable_device(struct pci_dev *dev);
700void pci_set_master(struct pci_dev *dev);
6a479079 701void pci_clear_master(struct pci_dev *dev);
f7bdd12d 702int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 703#define HAVE_PCI_SET_MWI
4a7fb636 704int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 705int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 706void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 707void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 708void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
709int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
710int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 711int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 712int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
713int pcix_get_max_mmrbc(struct pci_dev *dev);
714int pcix_get_mmrbc(struct pci_dev *dev);
715int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 716int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 717int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 718int __pci_reset_function(struct pci_dev *dev);
8dd7f803 719int pci_reset_function(struct pci_dev *dev);
14add80b 720void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 721int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 722int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
723
724/* ROM control related routines */
e416de5e
AC
725int pci_enable_rom(struct pci_dev *pdev);
726void pci_disable_rom(struct pci_dev *pdev);
144a50ea 727void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 728void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 729size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
730
731/* Power management related routines */
732int pci_save_state(struct pci_dev *dev);
733int pci_restore_state(struct pci_dev *dev);
0e5dd46b 734int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
735int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
736pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 737bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 738void pci_pme_active(struct pci_dev *dev, bool enable);
7d9a73f6 739int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 740int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 741pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
742int pci_prepare_to_sleep(struct pci_dev *dev);
743int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 744
ce5ccdef 745/* Functions for PCI Hotplug drivers to use */
05cca6e5 746int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
747#ifdef CONFIG_HOTPLUG
748unsigned int pci_rescan_bus(struct pci_bus *bus);
749#endif
ce5ccdef 750
287d19ce
SH
751/* Vital product data routines */
752ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
753ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 754int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 755
1da177e4 756/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 757void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
758void pci_bus_size_bridges(struct pci_bus *bus);
759int pci_claim_resource(struct pci_dev *, int);
760void pci_assign_unassigned_resources(void);
761void pdev_enable_device(struct pci_dev *);
762void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 763int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
764void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
765 int (*)(struct pci_dev *, u8, u8));
766#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 767int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 768int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 769void pci_release_regions(struct pci_dev *);
4a7fb636 770int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 771int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 772void pci_release_region(struct pci_dev *, int);
c87deff7 773int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 774int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 775void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
776
777/* drivers/pci/bus.c */
4a7fb636
AM
778int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
779 struct resource *res, resource_size_t size,
780 resource_size_t align, resource_size_t min,
781 unsigned int type_mask,
782 void (*alignf)(void *, struct resource *,
783 resource_size_t, resource_size_t),
784 void *alignf_data);
1da177e4
LT
785void pci_enable_bridges(struct pci_bus *bus);
786
863b18f4 787/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
788int __must_check __pci_register_driver(struct pci_driver *, struct module *,
789 const char *mod_name);
bba81165
AM
790
791/*
792 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
793 */
794#define pci_register_driver(driver) \
795 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 796
05cca6e5
GKH
797void pci_unregister_driver(struct pci_driver *dev);
798void pci_remove_behind_bridge(struct pci_dev *dev);
799struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
800int pci_add_dynid(struct pci_driver *drv,
801 unsigned int vendor, unsigned int device,
802 unsigned int subvendor, unsigned int subdevice,
803 unsigned int class, unsigned int class_mask,
804 unsigned long driver_data);
05cca6e5
GKH
805const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
806 struct pci_dev *dev);
807int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
808 int pass);
1da177e4 809
70298c6e 810void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 811 void *userdata);
70b9f7dc 812int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 813int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 814unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 815
deb2d2ec
BH
816int pci_set_vga_state(struct pci_dev *pdev, bool decode,
817 unsigned int command_bits, bool change_bridge);
1da177e4
LT
818/* kmem_cache style wrapper around pci_alloc_consistent() */
819
820#include <linux/dmapool.h>
821
822#define pci_pool dma_pool
823#define pci_pool_create(name, pdev, size, align, allocation) \
824 dma_pool_create(name, &pdev->dev, size, align, allocation)
825#define pci_pool_destroy(pool) dma_pool_destroy(pool)
826#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
827#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
828
e24c2d96
DM
829enum pci_dma_burst_strategy {
830 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
831 strategy_parameter is N/A */
832 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
833 byte boundaries */
834 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
835 strategy_parameter byte boundaries */
836};
837
1da177e4 838struct msix_entry {
16dbef4a 839 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
840 u16 entry; /* driver uses to specify entry, OS writes */
841};
842
0366f8f7 843
1da177e4 844#ifndef CONFIG_PCI_MSI
1c8d7b0a 845static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
846{
847 return -1;
848}
849
d52877c7
YL
850static inline void pci_msi_shutdown(struct pci_dev *dev)
851{ }
05cca6e5
GKH
852static inline void pci_disable_msi(struct pci_dev *dev)
853{ }
854
a52e2e35
RW
855static inline int pci_msix_table_size(struct pci_dev *dev)
856{
857 return 0;
858}
05cca6e5
GKH
859static inline int pci_enable_msix(struct pci_dev *dev,
860 struct msix_entry *entries, int nvec)
861{
862 return -1;
863}
864
d52877c7
YL
865static inline void pci_msix_shutdown(struct pci_dev *dev)
866{ }
05cca6e5
GKH
867static inline void pci_disable_msix(struct pci_dev *dev)
868{ }
869
870static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
871{ }
872
873static inline void pci_restore_msi_state(struct pci_dev *dev)
874{ }
07ae95f9
AP
875static inline int pci_msi_enabled(void)
876{
877 return 0;
878}
1da177e4 879#else
1c8d7b0a 880extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 881extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 882extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 883extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 884extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 885 struct msix_entry *entries, int nvec);
d52877c7 886extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
887extern void pci_disable_msix(struct pci_dev *dev);
888extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 889extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 890extern int pci_msi_enabled(void);
1da177e4
LT
891#endif
892
3e1b1600
AP
893#ifndef CONFIG_PCIEASPM
894static inline int pcie_aspm_enabled(void)
895{
896 return 0;
897}
898#else
899extern int pcie_aspm_enabled(void);
900#endif
901
43c16408
AP
902#ifndef CONFIG_PCIE_ECRC
903static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
904{
905 return;
906}
907static inline void pcie_ecrc_get_policy(char *str) {};
908#else
909extern void pcie_set_ecrc_checking(struct pci_dev *dev);
910extern void pcie_ecrc_get_policy(char *str);
911#endif
912
1c8d7b0a
MW
913#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
914
8b955b0d 915#ifdef CONFIG_HT_IRQ
8b955b0d
EB
916/* The functions a driver should call */
917int ht_create_irq(struct pci_dev *dev, int idx);
918void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
919#endif /* CONFIG_HT_IRQ */
920
e04b0ea2
BK
921extern void pci_block_user_cfg_access(struct pci_dev *dev);
922extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
923
4352dfd5
GKH
924/*
925 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
926 * a PCI domain is defined to be a set of PCI busses which share
927 * configuration space.
928 */
32a2eea7
JG
929#ifdef CONFIG_PCI_DOMAINS
930extern int pci_domains_supported;
931#else
932enum { pci_domains_supported = 0 };
05cca6e5
GKH
933static inline int pci_domain_nr(struct pci_bus *bus)
934{
935 return 0;
936}
937
4352dfd5
GKH
938static inline int pci_proc_domain(struct pci_bus *bus)
939{
940 return 0;
941}
32a2eea7 942#endif /* CONFIG_PCI_DOMAINS */
1da177e4 943
4352dfd5 944#else /* CONFIG_PCI is not enabled */
1da177e4
LT
945
946/*
947 * If the system does not have PCI, clearly these return errors. Define
948 * these as simple inline functions to avoid hair in drivers.
949 */
950
05cca6e5
GKH
951#define _PCI_NOP(o, s, t) \
952 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
953 int where, t val) \
1da177e4 954 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
955
956#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
957 _PCI_NOP(o, word, u16 x) \
958 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
959_PCI_NOP_ALL(read, *)
960_PCI_NOP_ALL(write,)
961
05cca6e5
GKH
962static inline struct pci_dev *pci_find_device(unsigned int vendor,
963 unsigned int device,
b08508c4 964 struct pci_dev *from)
05cca6e5
GKH
965{
966 return NULL;
967}
1da177e4 968
d42552c3 969static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
970 unsigned int device,
971 struct pci_dev *from)
972{
973 return NULL;
974}
d42552c3 975
05cca6e5
GKH
976static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
977 unsigned int device,
978 unsigned int ss_vendor,
979 unsigned int ss_device,
b08508c4 980 struct pci_dev *from)
05cca6e5
GKH
981{
982 return NULL;
983}
1da177e4 984
05cca6e5
GKH
985static inline struct pci_dev *pci_get_class(unsigned int class,
986 struct pci_dev *from)
987{
988 return NULL;
989}
1da177e4
LT
990
991#define pci_dev_present(ids) (0)
ed4aaadb 992#define no_pci_devices() (1)
1da177e4
LT
993#define pci_dev_put(dev) do { } while (0)
994
05cca6e5
GKH
995static inline void pci_set_master(struct pci_dev *dev)
996{ }
997
998static inline int pci_enable_device(struct pci_dev *dev)
999{
1000 return -EIO;
1001}
1002
1003static inline void pci_disable_device(struct pci_dev *dev)
1004{ }
1005
1006static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1007{
1008 return -EIO;
1009}
1010
80be0385
RD
1011static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1012{
1013 return -EIO;
1014}
1015
4d57cdfa
FT
1016static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1017 unsigned int size)
1018{
1019 return -EIO;
1020}
1021
59fc67de
FT
1022static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1023 unsigned long mask)
1024{
1025 return -EIO;
1026}
1027
05cca6e5
GKH
1028static inline int pci_assign_resource(struct pci_dev *dev, int i)
1029{
1030 return -EBUSY;
1031}
1032
1033static inline int __pci_register_driver(struct pci_driver *drv,
1034 struct module *owner)
1035{
1036 return 0;
1037}
1038
1039static inline int pci_register_driver(struct pci_driver *drv)
1040{
1041 return 0;
1042}
1043
1044static inline void pci_unregister_driver(struct pci_driver *drv)
1045{ }
1046
1047static inline int pci_find_capability(struct pci_dev *dev, int cap)
1048{
1049 return 0;
1050}
1051
1052static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1053 int cap)
1054{
1055 return 0;
1056}
1057
1058static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1059{
1060 return 0;
1061}
1062
1da177e4 1063/* Power management related routines */
05cca6e5
GKH
1064static inline int pci_save_state(struct pci_dev *dev)
1065{
1066 return 0;
1067}
1068
1069static inline int pci_restore_state(struct pci_dev *dev)
1070{
1071 return 0;
1072}
1da177e4 1073
05cca6e5
GKH
1074static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1075{
1076 return 0;
1077}
1078
1079static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1080 pm_message_t state)
1081{
1082 return PCI_D0;
1083}
1084
1085static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1086 int enable)
1087{
1088 return 0;
1089}
1090
1091static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1092{
1093 return -EIO;
1094}
1095
1096static inline void pci_release_regions(struct pci_dev *dev)
1097{ }
0da0ead9 1098
a46e8126
KG
1099#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1100
05cca6e5
GKH
1101static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1102{ }
1103
1104static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1105{ }
e04b0ea2 1106
d80d0217
RD
1107static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1108{ return NULL; }
1109
1110static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1111 unsigned int devfn)
1112{ return NULL; }
1113
1114static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1115 unsigned int devfn)
1116{ return NULL; }
1117
4352dfd5 1118#endif /* CONFIG_PCI */
1da177e4 1119
4352dfd5
GKH
1120/* Include architecture-dependent settings and functions */
1121
1122#include <asm/pci.h>
1da177e4 1123
1f82de10
YL
1124#ifndef PCIBIOS_MAX_MEM_32
1125#define PCIBIOS_MAX_MEM_32 (-1)
1126#endif
1127
1da177e4
LT
1128/* these helpers provide future and backwards compatibility
1129 * for accessing popular PCI BAR info */
05cca6e5
GKH
1130#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1131#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1132#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1133#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1134 ((pci_resource_start((dev), (bar)) == 0 && \
1135 pci_resource_end((dev), (bar)) == \
1136 pci_resource_start((dev), (bar))) ? 0 : \
1137 \
1138 (pci_resource_end((dev), (bar)) - \
1139 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1140
1141/* Similar to the helpers above, these manipulate per-pci_dev
1142 * driver-specific data. They are really just a wrapper around
1143 * the generic device structure functions of these calls.
1144 */
05cca6e5 1145static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1146{
1147 return dev_get_drvdata(&pdev->dev);
1148}
1149
05cca6e5 1150static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1151{
1152 dev_set_drvdata(&pdev->dev, data);
1153}
1154
1155/* If you want to know what to call your pci_dev, ask this function.
1156 * Again, it's a wrapper around the generic device.
1157 */
2fc90f61 1158static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1159{
c6c4f070 1160 return dev_name(&pdev->dev);
1da177e4
LT
1161}
1162
2311b1f2
ME
1163
1164/* Some archs don't want to expose struct resource to userland as-is
1165 * in sysfs and /proc
1166 */
1167#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1168static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1169 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1170 resource_size_t *end)
2311b1f2
ME
1171{
1172 *start = rsrc->start;
1173 *end = rsrc->end;
1174}
1175#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1176
1177
1da177e4
LT
1178/*
1179 * The world is not perfect and supplies us with broken PCI devices.
1180 * For at least a part of these bugs we need a work-around, so both
1181 * generic (drivers/pci/quirks.c) and per-architecture code can define
1182 * fixup hooks to be called for particular buggy devices.
1183 */
1184
1185struct pci_fixup {
1186 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1187 void (*hook)(struct pci_dev *dev);
1188};
1189
1190enum pci_fixup_pass {
1191 pci_fixup_early, /* Before probing BARs */
1192 pci_fixup_header, /* After reading configuration header */
1193 pci_fixup_final, /* Final phase of device fixups */
1194 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1195 pci_fixup_resume, /* pci_device_resume() */
1196 pci_fixup_suspend, /* pci_device_suspend */
1197 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1198};
1199
1200/* Anonymous variables would be nice... */
1201#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1202 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1203 __attribute__((__section__(#section))) = { vendor, device, hook };
1204#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1205 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1206 vendor##device##hook, vendor, device, hook)
1207#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1208 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1209 vendor##device##hook, vendor, device, hook)
1210#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1211 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1212 vendor##device##hook, vendor, device, hook)
1213#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1214 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1215 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1216#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1217 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1218 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1219#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1220 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1221 resume_early##vendor##device##hook, vendor, device, hook)
1222#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1223 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1224 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1225
1226
1227void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1228
05cca6e5 1229void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1230void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1231void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1232int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1233int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1234 const char *name);
ec04b075 1235void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1236
1da177e4 1237extern int pci_pci_problems;
236561e5 1238#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1239#define PCIPCI_TRITON 2
1240#define PCIPCI_NATOMA 4
1241#define PCIPCI_VIAETBF 8
1242#define PCIPCI_VSFX 16
236561e5
AC
1243#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1244#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1245
4516a618
AN
1246extern unsigned long pci_cardbus_io_size;
1247extern unsigned long pci_cardbus_mem_size;
1248
28760489
EB
1249extern unsigned long pci_hotplug_io_size;
1250extern unsigned long pci_hotplug_mem_size;
1251
19792a08
AB
1252int pcibios_add_platform_entries(struct pci_dev *dev);
1253void pcibios_disable_device(struct pci_dev *dev);
1254int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1255 enum pcie_reset_state state);
575e3348 1256
7752d5cf 1257#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1258extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1259extern void __init pci_mmcfg_late_init(void);
1260#else
bb63b421 1261static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1262static inline void pci_mmcfg_late_init(void) { }
1263#endif
1264
0ef5f8f6
AP
1265int pci_ext_cfg_avail(struct pci_dev *dev);
1266
1684f5dd 1267void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1268
dd7cc44d
YZ
1269#ifdef CONFIG_PCI_IOV
1270extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1271extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1272extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
dd7cc44d
YZ
1273#else
1274static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1275{
1276 return -ENODEV;
1277}
1278static inline void pci_disable_sriov(struct pci_dev *dev)
1279{
1280}
74bb1bcc
YZ
1281static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1282{
1283 return IRQ_NONE;
1284}
dd7cc44d
YZ
1285#endif
1286
c825bc94
KK
1287#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1288extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1289extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1290#endif
1291
1da177e4
LT
1292#endif /* __KERNEL__ */
1293#endif /* LINUX_PCI_H */
This page took 0.729281 seconds and 5 git commands to generate.