* ada-lang.c (get_selections): Variable PROMPT made non-const and
[deliverable/binutils-gdb.git] / opcodes / ChangeLog
CommitLineData
dae39acc
L
12008-04-18 H.J. Lu <hongjiu.lu@intel.com>
2
3 * i386-dis.c (OP_VEX_FMA): New.
4 (OP_EX_VexImmW): Likewise.
5 (VexFMA): Likewise.
6 (Vex128FMA): Likewise.
7 (EXVexImmW): Likewise.
8 (get_vex_imm8): Likewise.
9 (OP_EX_VexReg): Likewise.
10 (vex_i4_done): Renamed to ...
11 (vex_w_done): This.
12 (prefix_table): Replace EXVexW with EXVexImmW on vpermil2ps
13 and vpermil2pd. Replace Vex/Vex128 with VexFMA/Vex128FMA on
14 FMA instructions.
15 (print_insn): Updated.
16 (OP_EX_VexW): Rewrite to swap register in VEX with EX.
17 (OP_REG_VexI4): Check invalid high registers.
18
ce886ab1
DR
192008-04-16 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
20 Michael Meissner <michael.meissner@amd.com>
21
22 * i386-opc.tbl: Fix protX to allow memory in the middle operand.
23 * i386-tbl.h: Regenerate from i386-opc.tbl.
24
19a6653c
AM
252008-04-14 Edmar Wienskoski <edmar@freescale.com>
26
27 * ppc-dis.c (powerpc_dialect): Handle "e500mc". Extend "e500" to
28 accept Power E500MC instructions.
29 (print_ppc_disassembler_options): Document -Me500mc.
30 * ppc-opc.c (DUIS, DUI, T): New.
31 (XRT, XRTRA): Likewise.
32 (E500MC): Likewise.
33 (powerpc_opcodes): Add new Power E500MC instructions.
34
112b7c50
AK
352008-04-10 Andreas Krebbel <krebbel1@de.ibm.com>
36
37 * s390-dis.c (init_disasm): Evaluate disassembler_options.
38 (print_s390_disassembler_options): New function.
39 * disassemble.c (disassembler_usage): Invoke
40 print_s390_disassembler_options.
41
7ff42648
AK
422008-04-10 Andreas Krebbel <krebbel1@de.ibm.com>
43
44 * s390-mkopc.c (insertExpandedMnemonic): Expand string sizes
45 of local variables used for mnemonic parsing: prefix, suffix and
46 number.
47
45a5551e
AK
482008-04-10 Andreas Krebbel <krebbel1@de.ibm.com>
49
50 * s390-mkopc.c (s390_cond_ext_format): Add back the mnemonic
51 extensions for conditional jumps (o, p, m, nz, z, nm, np, no).
52 (s390_crb_extensions): New extensions table.
53 (insertExpandedMnemonic): Handle '$' tag.
54 * s390-opc.txt: Remove conditional jump variants which can now
55 be expanded automatically.
56 Replace '*' tag with '$' in the compare and branch instructions.
57
06c8514a
L
582008-04-07 H.J. Lu <hongjiu.lu@intel.com>
59
60 * i386-dis.c (PREFIX_VEX_38XX): Add a tab.
61 (PREFIX_VEX_3AXX): Likewis.
62
b122c285
L
632008-04-07 H.J. Lu <hongjiu.lu@intel.com>
64
65 * i386-opc.tbl: Remove 4 extra blank lines.
66
594ab6a3
L
672008-04-04 H.J. Lu <hongjiu.lu@intel.com>
68
69 * i386-gen.c (cpu_flag_init): Replace CPU_CLMUL_FLAGS/CpuCLMUL
70 with CPU_PCLMUL_FLAGS/CpuPCLMUL.
71 (cpu_flags): Replace CpuCLMUL with CpuPCLMUL.
72 * i386-opc.tbl: Likewise.
73
74 * i386-opc.h (CpuCLMUL): Renamed to ...
75 (CpuPCLMUL): This.
76 (CpuFMA): Updated.
77 (i386_cpu_flags): Replace cpuclmul with cpupclmul.
78
79 * i386-init.h: Regenerated.
80
c0f3af97
L
812008-04-03 H.J. Lu <hongjiu.lu@intel.com>
82
83 * i386-dis.c (OP_E_register): New.
84 (OP_E_memory): Likewise.
85 (OP_VEX): Likewise.
86 (OP_EX_Vex): Likewise.
87 (OP_EX_VexW): Likewise.
88 (OP_XMM_Vex): Likewise.
89 (OP_XMM_VexW): Likewise.
90 (OP_REG_VexI4): Likewise.
91 (PCLMUL_Fixup): Likewise.
92 (VEXI4_Fixup): Likewise.
93 (VZERO_Fixup): Likewise.
94 (VCMP_Fixup): Likewise.
95 (VPERMIL2_Fixup): Likewise.
96 (rex_original): Likewise.
97 (rex_ignored): Likewise.
98 (Mxmm): Likewise.
99 (XMM): Likewise.
100 (EXxmm): Likewise.
101 (EXxmmq): Likewise.
102 (EXymmq): Likewise.
103 (Vex): Likewise.
104 (Vex128): Likewise.
105 (Vex256): Likewise.
106 (VexI4): Likewise.
107 (EXdVex): Likewise.
108 (EXqVex): Likewise.
109 (EXVexW): Likewise.
110 (EXdVexW): Likewise.
111 (EXqVexW): Likewise.
112 (XMVex): Likewise.
113 (XMVexW): Likewise.
114 (XMVexI4): Likewise.
115 (PCLMUL): Likewise.
116 (VZERO): Likewise.
117 (VCMP): Likewise.
118 (VPERMIL2): Likewise.
119 (xmm_mode): Likewise.
120 (xmmq_mode): Likewise.
121 (ymmq_mode): Likewise.
122 (vex_mode): Likewise.
123 (vex128_mode): Likewise.
124 (vex256_mode): Likewise.
125 (USE_VEX_C4_TABLE): Likewise.
126 (USE_VEX_C5_TABLE): Likewise.
127 (USE_VEX_LEN_TABLE): Likewise.
128 (VEX_C4_TABLE): Likewise.
129 (VEX_C5_TABLE): Likewise.
130 (VEX_LEN_TABLE): Likewise.
131 (REG_VEX_XX): Likewise.
132 (MOD_VEX_XXX): Likewise.
133 (PREFIX_0F38DB..PREFIX_0F38DF): Likewise.
134 (PREFIX_0F3A44): Likewise.
135 (PREFIX_0F3ADF): Likewise.
136 (PREFIX_VEX_XXX): Likewise.
137 (VEX_OF): Likewise.
138 (VEX_OF38): Likewise.
139 (VEX_OF3A): Likewise.
140 (VEX_LEN_XXX): Likewise.
141 (vex): Likewise.
142 (need_vex): Likewise.
143 (need_vex_reg): Likewise.
144 (vex_i4_done): Likewise.
145 (vex_table): Likewise.
146 (vex_len_table): Likewise.
147 (OP_REG_VexI4): Likewise.
148 (vex_cmp_op): Likewise.
149 (pclmul_op): Likewise.
150 (vpermil2_op): Likewise.
151 (m_mode): Updated.
152 (es_reg): Likewise.
153 (PREFIX_0F38F0): Likewise.
154 (PREFIX_0F3A60): Likewise.
155 (reg_table): Add REG_VEX_71...REG_VEX_73 and REG_VEX_AE.
156 (prefix_table): Add PREFIX_0F38DB..PREFIX_0F38DF, PREFIX_0F3ADF
157 and PREFIX_VEX_XXX entries.
158 (x86_64_table): Use VEX_C4_TABLE and VEX_C5_TABLE.
159 (three_byte_table): Use PREFIX_0F38DB..PREFIX_0F38DF and
160 PREFIX_0F3ADF.
161 (mod_table): Use VEX_C4_TABLE, VEX_C5_TABLE and VEX_LEN_TABLE.
162 Add MOD_VEX_XXX entries.
163 (ckprefix): Initialize rex_original and rex_ignored. Store the
164 REX byte in rex_original.
165 (get_valid_dis386): Handle the implicit prefix in VEX prefix
166 bytes and USE_VEX_LEN_TABLE/USE_VEX_C4_TABLE/USE_VEX_C5_TABLE.
167 (print_insn): Set need_vex/need_vex_reg/vex_i4_done to 0 before
168 calling get_valid_dis386. Use rex_original and rex_ignored when
169 printing out REX.
170 (putop): Handle "XY".
171 (intel_operand_size): Handle VEX, xmm_mode, xmmq_mode and
172 ymmq_mode.
173 (OP_E_extended): Updated to use OP_E_register and
174 OP_E_memory.
175 (OP_XMM): Handle VEX.
176 (OP_EX): Likewise.
177 (XMM_Fixup): Likewise.
178 (CMP_Fixup): Use ARRAY_SIZE.
179
180 * i386-gen.c (cpu_flag_init): Add CpuAES, CPU_CLMUL_FLAGS,
181 CPU_FMA_FLAGS and CPU_AVX_FLAGS.
182 (operand_type_init): Add OPERAND_TYPE_REGYMM and
183 OPERAND_TYPE_VEX_IMM4.
184 (cpu_flags): Add CpuAVX, CpuAES, CpuCLMUL and CpuFMA.
185 (opcode_modifiers): Add Implicit1stXmm0, Vex, Vex256, VexNDD,
186 VexNDS, VexW0, VexW1, Vex0F, Vex0F38, Vex0F3A, Vex3Sources,
187 VexImmExt and SSE2AVX.
188 (operand_types): Add RegYMM, Ymmword and Vex_Imm4.
189
190 * i386-opc.h (CpuAVX): New.
191 (CpuAES): Likewise.
192 (CpuCLMUL): Likewise.
193 (CpuFMA): Likewise.
194 (Vex): Likewise.
195 (Vex256): Likewise.
196 (VexNDS): Likewise.
197 (VexNDD): Likewise.
198 (VexW0): Likewise.
199 (VexW1): Likewise.
200 (Vex0F): Likewise.
201 (Vex0F38): Likewise.
202 (Vex0F3A): Likewise.
203 (Vex3Sources): Likewise.
204 (VexImmExt): Likewise.
205 (SSE2AVX): Likewise.
206 (RegYMM): Likewise.
207 (Ymmword): Likewise.
208 (Vex_Imm4): Likewise.
209 (Implicit1stXmm0): Likewise.
210 (CpuXsave): Updated.
211 (CpuLM): Likewise.
212 (ByteOkIntel): Likewise.
213 (OldGcc): Likewise.
214 (Control): Likewise.
215 (Unspecified): Likewise.
216 (OTMax): Likewise.
217 (i386_cpu_flags): Add cpuavx, cpuaes, cpuclmul and cpufma.
218 (i386_opcode_modifier): Add implicit1stxmm0, vex, vex256,
219 vexnds, vexndd, vexw0, vexw1, vex0f, vex0f38, vex0f3a,
220 vex3sources, veximmext and sse2avx.
221 (i386_operand_type): Add regymm, ymmword and vex_imm4.
222
223 * i386-opc.tbl: Add AES, CLMUL, AVX and FMA new instructions.
224
225 * i386-reg.tbl: Add AVX registers, ymm0..ymm15.
226
227 * i386-init.h: Regenerated.
228 * i386-tbl.h: Likewise.
229
b21c9cb4
BS
2302008-03-26 Bernd Schmidt <bernd.schmidt@analog.com>
231
232 From Robin Getz <robin.getz@analog.com>
233 * bfin-dis.c (bu32): Typedef.
234 (enum const_forms_t): Add c_uimm32 and c_huimm32.
235 (constant_formats[]): Add uimm32 and huimm16.
236 (fmtconst_val): New.
237 (uimm32): Define.
238 (huimm32): Define.
239 (imm16_val): Define.
240 (luimm16_val): Define.
241 (struct saved_state): Define.
242 (GREG, DPREG, DREG, PREG, SPREG, FPREG, IREG, MREG, BREG, LREG,
243 A0XREG, A0WREG, A1XREG, A1WREG,CCREG, LC0REG, LT0REG, LB0REG,
244 LC1REG, LT1REG, LB1REG, RETSREG, PCREG): Define.
245 (get_allreg): New.
246 (decode_LDIMMhalf_0): Print out the whole register value.
247
ee171c8f
BS
248 From Jie Zhang <jie.zhang@analog.com>
249 * bfin-dis.c (decode_dsp32mac_0): Decode (IU) option for
250 multiply and multiply-accumulate to data register instruction.
251
086134ec
BS
252 * bfin-dis.c: (c_uimm4s4d, c_imm5d, c_imm7d, c_imm16d, c_uimm16s4d,
253 c_imm32, c_huimm32e): Define.
254 (constant_formats): Add flags for printing decimal, leading spaces, and
255 exact symbols.
256 (comment, parallel): Add global flags in all disassembly.
257 (fmtconst): Take advantage of new flags, and print default in hex.
258 (fmtconst_val): Likewise.
259 (decode_macfunc): Be consistant with spaces, tabs, comments,
260 capitalization in disassembly, fix minor coding style issues.
261 (reg_names, amod0, amod1, amod0amod2, aligndir, get_allreg): Likewise.
262 (decode_ProgCtrl_0, decode_PushPopMultiple_0, decode_CCflag_0,
263 decode_CC2dreg_0, decode_CC2stat_0, decode_BRCC_0, decode_UJUMP_0,
264 decode_REGMV_0, decode_ALU2op_0, decode_PTR2op_0, decode_LOGI2op_0,
265 decode_COMP3op_0, decode_COMPI2opD_0, decode_COMPI2opP_0,
266 decode_LDSTpmod_0, decode_dagMODim_0, decode_dagMODik_0,
267 decode_dspLDST_0, decode_LDST_0, decode_LDSTiiFP_0, decode_LDSTii_0,
268 decode_LoopSetup_0, decode_LDIMMhalf_0, decode_CALLa_0,
269 decode_LDSTidxI_0, decode_linkage_0, decode_dsp32alu_0,
270 decode_dsp32shift_0, decode_dsp32shiftimm_0, decode_pseudodbg_assert_0,
271 _print_insn_bfin, print_insn_bfin): Likewise.
272
58c85be7
RW
2732008-03-17 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
274
275 * aclocal.m4: Regenerate.
276 * configure: Likewise.
277 * Makefile.in: Likewise.
278
50e7d84b
AM
2792008-03-13 Alan Modra <amodra@bigpond.net.au>
280
281 * Makefile.am: Run "make dep-am".
282 * Makefile.in: Regenerate.
283 * configure: Regenerate.
284
de866fcc
AM
2852008-03-07 Alan Modra <amodra@bigpond.net.au>
286
287 * ppc-opc.c (powerpc_opcodes): Order and format.
288
28dbc079
L
2892008-03-01 H.J. Lu <hongjiu.lu@intel.com>
290
291 * i386-opc.tbl: Allow 16-bit near indirect branches for x86-64.
292 * i386-tbl.h: Regenerated.
293
849830bd
L
2942008-02-23 H.J. Lu <hongjiu.lu@intel.com>
295
296 * i386-opc.tbl: Disallow 16-bit near indirect branches for
297 x86-64.
298 * i386-tbl.h: Regenerated.
299
743ddb6b
JB
3002008-02-21 Jan Beulich <jbeulich@novell.com>
301
302 * i386-opc.tbl: Allow Dword for far indirect call. Allow Dword
303 and Fword for far indirect jmp. Allow Reg16 and Word for near
304 indirect jmp on x86-64. Disallow Fword for lcall.
305 * i386-tbl.h: Re-generate.
306
796d5313
NC
3072008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
308
309 * cr16-opc.c (cr16_num_optab): Defined
310
65da13b5
L
3112008-02-16 H.J. Lu <hongjiu.lu@intel.com>
312
313 * i386-gen.c (operand_type_init): Add OPERAND_TYPE_INOUTPORTREG.
314 * i386-init.h: Regenerated.
315
0e336180
NC
3162008-02-14 Nick Clifton <nickc@redhat.com>
317
318 PR binutils/5524
319 * configure.in (SHARED_LIBADD): Select the correct host specific
320 file extension for shared libraries.
321 * configure: Regenerate.
322
b7240065
JB
3232008-02-13 Jan Beulich <jbeulich@novell.com>
324
325 * i386-opc.h (RegFlat): New.
326 * i386-reg.tbl (flat): Add.
327 * i386-tbl.h: Re-generate.
328
34b772a6
JB
3292008-02-13 Jan Beulich <jbeulich@novell.com>
330
331 * i386-dis.c (a_mode): New.
332 (cond_jump_mode): Adjust.
333 (Ma): Change to a_mode.
334 (intel_operand_size): Handle a_mode.
335 * i386-opc.tbl: Allow Dword and Qword for bound.
336 * i386-tbl.h: Re-generate.
337
a60de03c
JB
3382008-02-13 Jan Beulich <jbeulich@novell.com>
339
340 * i386-gen.c (process_i386_registers): Process new fields.
341 * i386-opc.h (reg_entry): Shrink reg_flags and reg_num to
342 unsigned char. Add dw2_regnum and Dw2Inval.
343 * i386-reg.tbl: Provide initializers for dw2_regnum. Add pseudo
344 register names.
345 * i386-tbl.h: Re-generate.
346
f03fe4c1
L
3472008-02-11 H.J. Lu <hongjiu.lu@intel.com>
348
4b6bc8eb 349 * i386-gen.c (cpu_flag_init): Add CPU_XSAVE_FLAGS.
f03fe4c1
L
350 * i386-init.h: Updated.
351
475a2301
L
3522008-02-11 H.J. Lu <hongjiu.lu@intel.com>
353
354 * i386-gen.c (cpu_flags): Add CpuXsave.
355
356 * i386-opc.h (CpuXsave): New.
4b6bc8eb 357 (CpuLM): Updated.
475a2301
L
358 (i386_cpu_flags): Add cpuxsave.
359
360 * i386-dis.c (MOD_0FAE_REG_4): New.
361 (RM_0F01_REG_2): Likewise.
362 (MOD_0FAE_REG_5): Updated.
363 (RM_0F01_REG_3): Likewise.
364 (reg_table): Use MOD_0FAE_REG_4.
365 (mod_table): Use RM_0F01_REG_2. Add MOD_0FAE_REG_4. Updated
366 for xrstor.
367 (rm_table): Add RM_0F01_REG_2.
368
369 * i386-opc.tbl: Add xsave, xrstor, xgetbv and xsetbv.
370 * i386-init.h: Regenerated.
371 * i386-tbl.h: Likewise.
372
595785c6 3732008-02-11 Jan Beulich <jbeulich@novell.com>
041179fc 374
595785c6
JB
375 * i386-opc.tbl: Remove Disp32S from CpuNo64 opcodes. Remove
376 Disp16 from Cpu64 non-jump opcodes (including loop and j?cxz).
377 * i386-tbl.h: Re-generate.
378
bb8541b9
L
3792008-02-04 H.J. Lu <hongjiu.lu@intel.com>
380
381 PR 5715
382 * configure: Regenerated.
383
57b592a3
AN
3842008-02-04 Adam Nemet <anemet@caviumnetworks.com>
385
386 * mips-dis.c: Update copyright.
387 (mips_arch_choices): Add Octeon.
388 * mips-opc.c: Update copyright.
389 (IOCT): New macro.
390 (mips_builtin_opcodes): Add Octeon instruction synciobdma.
391
930bb4cf
AM
3922008-01-29 Alan Modra <amodra@bigpond.net.au>
393
394 * ppc-opc.c: Support optional L form mtmsr.
395
82c18208
L
3962008-01-24 H.J. Lu <hongjiu.lu@intel.com>
397
398 * i386-dis.c (OP_E_extended): Handle r12 like rsp.
399
599121aa
L
4002008-01-23 H.J. Lu <hongjiu.lu@intel.com>
401
402 * i386-gen.c (cpu_flag_init): Add CpuLM to CPU_GENERIC64_FLAGS.
403 * i386-init.h: Regenerated.
404
80098f51
TG
4052008-01-23 Tristan Gingold <gingold@adacore.com>
406
407 * ia64-dis.c (print_insn_ia64): Display symbolic name of ar.fcr,
408 ar.eflag, ar.csd, ar.ssd, ar.cflg, ar.fsr, ar.fir and ar.fdr.
409
115c7c25
L
4102008-01-22 H.J. Lu <hongjiu.lu@intel.com>
411
412 * i386-gen.c (cpu_flag_init): Remove CpuMMX2.
413 (cpu_flags): Likewise.
414
415 * i386-opc.h (CpuMMX2): Removed.
416 (CpuSSE): Updated.
417
418 * i386-opc.tbl: Replace CpuMMX2 with CpuSSE|Cpu3dnowA.
419 * i386-init.h: Regenerated.
420 * i386-tbl.h: Likewise.
421
6305a203
L
4222008-01-22 H.J. Lu <hongjiu.lu@intel.com>
423
424 * i386-gen.c (cpu_flag_init): Add CPU_VMX_FLAGS and
425 CPU_SMX_FLAGS.
426 * i386-init.h: Regenerated.
427
fd07a1c8
L
4282008-01-15 H.J. Lu <hongjiu.lu@intel.com>
429
430 * i386-opc.tbl: Use Qword on movddup.
431 * i386-tbl.h: Regenerated.
432
321fd21e
L
4332008-01-15 H.J. Lu <hongjiu.lu@intel.com>
434
435 * i386-opc.tbl: Put back 16bit movsx/movzx for AT&T syntax.
436 * i386-tbl.h: Regenerated.
437
4ee52178
L
4382008-01-15 H.J. Lu <hongjiu.lu@intel.com>
439
440 * i386-dis.c (Mx): New.
441 (PREFIX_0FC3): Likewise.
442 (PREFIX_0FC7_REG_6): Updated.
443 (dis386_twobyte): Use PREFIX_0FC3.
444 (prefix_table): Add PREFIX_0FC3. Use Mq on movntq and movntsd.
445 Use Mx on movntps, movntpd, movntdq and movntdqa. Use Md on
446 movntss.
447
5c07affc
L
4482008-01-14 H.J. Lu <hongjiu.lu@intel.com>
449
450 * i386-gen.c (opcode_modifiers): Add IntelSyntax.
451 (operand_types): Add Mem.
452
453 * i386-opc.h (IntelSyntax): New.
454 * i386-opc.h (Mem): New.
455 (Byte): Updated.
456 (Opcode_Modifier_Max): Updated.
457 (i386_opcode_modifier): Add intelsyntax.
458 (i386_operand_type): Add mem.
459
460 * i386-opc.tbl: Remove Reg16 from movnti. Add sizes to more
461 instructions.
462
463 * i386-reg.tbl: Add size for accumulator.
464
465 * i386-init.h: Regenerated.
466 * i386-tbl.h: Likewise.
467
0d6a2f58
L
4682008-01-13 H.J. Lu <hongjiu.lu@intel.com>
469
470 * i386-opc.h (Byte): Fix a typo.
471
7d5e4556
L
4722008-01-12 H.J. Lu <hongjiu.lu@intel.com>
473
474 PR gas/5534
475 * i386-gen.c (operand_type_init): Add Dword to
476 OPERAND_TYPE_ACC32. Add Qword to OPERAND_TYPE_ACC64.
477 (opcode_modifiers): Remove CheckSize, Byte, Word, Dword,
478 Qword and Xmmword.
479 (operand_types): Add Byte, Word, Dword, Fword, Qword, Tbyte,
480 Xmmword, Unspecified and Anysize.
481 (set_bitfield): Make Mmword an alias of Qword. Make Oword
482 an alias of Xmmword.
483
484 * i386-opc.h (CheckSize): Removed.
485 (Byte): Updated.
486 (Word): Likewise.
487 (Dword): Likewise.
488 (Qword): Likewise.
489 (Xmmword): Likewise.
490 (FWait): Updated.
491 (OTMax): Likewise.
492 (i386_opcode_modifier): Remove checksize, byte, word, dword,
493 qword and xmmword.
494 (Fword): New.
495 (TBYTE): Likewise.
496 (Unspecified): Likewise.
497 (Anysize): Likewise.
498 (i386_operand_type): Add byte, word, dword, fword, qword,
499 tbyte xmmword, unspecified and anysize.
500
501 * i386-opc.tbl: Updated to use Byte, Word, Dword, Fword, Qword,
502 Tbyte, Xmmword, Unspecified and Anysize.
503
504 * i386-reg.tbl: Add size for accumulator.
505
506 * i386-init.h: Regenerated.
507 * i386-tbl.h: Likewise.
508
b5b1fc4f
L
5092008-01-10 H.J. Lu <hongjiu.lu@intel.com>
510
511 * i386-dis.c (REG_0F0E): Renamed to REG_0F0D.
512 (REG_0F18): Updated.
513 (reg_table): Updated.
514 (dis386_twobyte): Updated. Use "nopQ" on 0x19 to 0x1e.
515 (twobyte_has_modrm): Set 1 for 0x19 to 0x1e.
516
50e8458f
L
5172008-01-08 H.J. Lu <hongjiu.lu@intel.com>
518
519 * i386-gen.c (set_bitfield): Use fail () on error.
520
3d4d5afa
L
5212008-01-08 H.J. Lu <hongjiu.lu@intel.com>
522
523 * i386-gen.c (lineno): New.
524 (filename): Likewise.
525 (set_bitfield): Report filename and line numer on error.
526 (process_i386_opcodes): Set filename and update lineno.
527 (process_i386_registers): Likewise.
528
e1d4d893
L
5292008-01-05 H.J. Lu <hongjiu.lu@intel.com>
530
531 * i386-gen.c (opcode_modifiers): Rename IntelMnemonic to
532 ATTSyntax.
533
534 * i386-opc.h (IntelMnemonic): Renamed to ..
535 (ATTSyntax): This
536 (Opcode_Modifier_Max): Updated.
537 (i386_opcode_modifier): Remove intelmnemonic. Add attsyntax
538 and intelsyntax.
539
540 * i386-opc.tbl: Remove IntelMnemonic and update with ATTSyntax
541 on fsub, fubp, fsubr, fsubrp, div, fdivp, fdivr and fdivrp.
542 * i386-tbl.h: Regenerated.
543
6f143e4d
L
5442008-01-04 H.J. Lu <hongjiu.lu@intel.com>
545
546 * i386-gen.c: Update copyright to 2008.
547 * i386-opc.h: Likewise.
548 * i386-opc.tbl: Likewise.
549
550 * i386-init.h: Regenerated.
551 * i386-tbl.h: Likewise.
552
c6add537
L
5532008-01-04 H.J. Lu <hongjiu.lu@intel.com>
554
555 * i386-opc.tbl: Add NoRex64 to extractps, movmskpd, movmskps,
556 pextrb, pextrw, pinsrb, pinsrw and pmovmskb.
557 * i386-tbl.h: Regenerated.
558
3629bb00
L
5592008-01-03 H.J. Lu <hongjiu.lu@intel.com>
560
561 * i386-gen.c (cpu_flag_init): Remove CpuSSE4_1_Or_5 and
562 CpuSSE4_2_Or_ABM.
563 (cpu_flags): Likewise.
564
565 * i386-opc.h (CpuSSE4_1_Or_5): Removed.
566 (CpuSSE4_2_Or_ABM): Likewise.
567 (CpuLM): Updated.
568 (i386_cpu_flags): Remove cpusse4_1_or_5 and cpusse4_2_or_abm.
569
570 * i386-opc.tbl: Replace CpuSSE4_1_Or_5, CpuSSE4_2_Or_ABM and
571 Cpu686|CpuPadLock with CpuSSE4_1|CpuSSE5, CpuABM|CpuSSE4_2
572 and CpuPadLock, respectively.
573 * i386-init.h: Regenerated.
574 * i386-tbl.h: Likewise.
575
24995bd6
L
5762008-01-03 H.J. Lu <hongjiu.lu@intel.com>
577
578 * i386-gen.c (opcode_modifiers): Remove No_xSuf.
579
580 * i386-opc.h (No_xSuf): Removed.
581 (CheckSize): Updated.
582
583 * i386-tbl.h: Regenerated.
584
e0329a22
L
5852008-01-02 H.J. Lu <hongjiu.lu@intel.com>
586
587 * i386-gen.c (cpu_flag_init): Add CpuSSE4_2_Or_ABM to
588 CPU_AMDFAM10_FLAGS, CPU_SSE4_2_FLAGS, CpuABM and
589 CPU_SSE5_FLAGS.
590 (cpu_flags): Add CpuSSE4_2_Or_ABM.
591
592 * i386-opc.h (CpuSSE4_2_Or_ABM): New.
593 (CpuLM): Updated.
594 (i386_cpu_flags): Add cpusse4_2_or_abm.
595
596 * i386-opc.tbl: Use CpuSSE4_2_Or_ABM instead of
597 CpuABM|CpuSSE4_2 on popcnt.
598 * i386-init.h: Regenerated.
599 * i386-tbl.h: Likewise.
600
f2a9c676
L
6012008-01-02 H.J. Lu <hongjiu.lu@intel.com>
602
603 * i386-opc.h: Update comments.
604
d978b5be
L
6052008-01-02 H.J. Lu <hongjiu.lu@intel.com>
606
607 * i386-gen.c (opcode_modifiers): Use Qword instead of QWord.
608 * i386-opc.h: Likewise.
609 * i386-opc.tbl: Likewise.
610
582d5edd
L
6112008-01-02 H.J. Lu <hongjiu.lu@intel.com>
612
613 PR gas/5534
614 * i386-gen.c (opcode_modifiers): Add No_xSuf, CheckSize,
615 Byte, Word, Dword, QWord and Xmmword.
616
617 * i386-opc.h (No_xSuf): New.
618 (CheckSize): Likewise.
619 (Byte): Likewise.
620 (Word): Likewise.
621 (Dword): Likewise.
622 (QWord): Likewise.
623 (Xmmword): Likewise.
624 (FWait): Updated.
625 (i386_opcode_modifier): Add No_xSuf, CheckSize, Byte, Word,
626 Dword, QWord and Xmmword.
627
628 * i386-opc.tbl: Add CheckSize|QWord to movq if IgnoreSize is
629 used.
630 * i386-tbl.h: Regenerated.
631
3fe15143
MK
6322008-01-02 Mark Kettenis <kettenis@gnu.org>
633
634 * m88k-dis.c (instructions): Fix fcvt.* instructions.
635 From Miod Vallat.
636
6c7ac64e 637For older changes see ChangeLog-2007
252b5132
RH
638\f
639Local Variables:
2f6d2f85
NC
640mode: change-log
641left-margin: 8
642fill-column: 74
252b5132
RH
643version-control: never
644End:
This page took 0.463085 seconds and 4 git commands to generate.