x86: adjust register names printed for MONITOR/MWAIT
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
82704155 2 Copyright (C) 2007-2019 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
d871f3f4
L
46 /* CMOV Instruction support required */
47 CpuCMOV,
48 /* FXSR Instruction support required */
49 CpuFXSR,
b49dfb4a 50 /* CLFLUSH Instruction support required */
52a6c1fe 51 CpuClflush,
22109423
L
52 /* NOP Instruction support required */
53 CpuNop,
b49dfb4a 54 /* SYSCALL Instructions support required */
52a6c1fe
L
55 CpuSYSCALL,
56 /* Floating point support required */
57 Cpu8087,
58 /* i287 support required */
59 Cpu287,
60 /* i387 support required */
61 Cpu387,
62 /* i686 and floating point support required */
63 Cpu687,
64 /* SSE3 and floating point support required */
65 CpuFISTTP,
66 /* MMX support required */
67 CpuMMX,
68 /* SSE support required */
69 CpuSSE,
70 /* SSE2 support required */
71 CpuSSE2,
72 /* 3dnow! support required */
73 Cpu3dnow,
74 /* 3dnow! Extensions support required */
75 Cpu3dnowA,
76 /* SSE3 support required */
77 CpuSSE3,
78 /* VIA PadLock required */
79 CpuPadLock,
80 /* AMD Secure Virtual Machine Ext-s required */
81 CpuSVME,
82 /* VMX Instructions required */
83 CpuVMX,
84 /* SMX Instructions required */
85 CpuSMX,
86 /* SSSE3 support required */
87 CpuSSSE3,
88 /* SSE4a support required */
89 CpuSSE4a,
90 /* ABM New Instructions required */
91 CpuABM,
92 /* SSE4.1 support required */
93 CpuSSE4_1,
94 /* SSE4.2 support required */
95 CpuSSE4_2,
96 /* AVX support required */
97 CpuAVX,
6c30d220
L
98 /* AVX2 support required */
99 CpuAVX2,
43234a1e
L
100 /* Intel AVX-512 Foundation Instructions support required */
101 CpuAVX512F,
102 /* Intel AVX-512 Conflict Detection Instructions support required */
103 CpuAVX512CD,
104 /* Intel AVX-512 Exponential and Reciprocal Instructions support
105 required */
106 CpuAVX512ER,
107 /* Intel AVX-512 Prefetch Instructions support required */
108 CpuAVX512PF,
b28d1bda
IT
109 /* Intel AVX-512 VL Instructions support required. */
110 CpuAVX512VL,
90a915bf
IT
111 /* Intel AVX-512 DQ Instructions support required. */
112 CpuAVX512DQ,
1ba585e8
IT
113 /* Intel AVX-512 BW Instructions support required. */
114 CpuAVX512BW,
52a6c1fe
L
115 /* Intel L1OM support required */
116 CpuL1OM,
7a9068fe
L
117 /* Intel K1OM support required */
118 CpuK1OM,
7b6d09fb
L
119 /* Intel IAMCU support required */
120 CpuIAMCU,
b49dfb4a 121 /* Xsave/xrstor New Instructions support required */
52a6c1fe 122 CpuXsave,
b49dfb4a 123 /* Xsaveopt New Instructions support required */
c7b8aa3a 124 CpuXsaveopt,
52a6c1fe
L
125 /* AES support required */
126 CpuAES,
127 /* PCLMUL support required */
128 CpuPCLMUL,
129 /* FMA support required */
130 CpuFMA,
131 /* FMA4 support required */
132 CpuFMA4,
5dd85c99
SP
133 /* XOP support required */
134 CpuXOP,
f88c9eb0
SP
135 /* LWP support required */
136 CpuLWP,
f12dc422
L
137 /* BMI support required */
138 CpuBMI,
2a2a0f38
QN
139 /* TBM support required */
140 CpuTBM,
b49dfb4a 141 /* MOVBE Instruction support required */
52a6c1fe 142 CpuMovbe,
60aa667e
L
143 /* CMPXCHG16B instruction support required. */
144 CpuCX16,
52a6c1fe
L
145 /* EPT Instructions required */
146 CpuEPT,
b49dfb4a 147 /* RDTSCP Instruction support required */
52a6c1fe 148 CpuRdtscp,
77321f53 149 /* FSGSBASE Instructions required */
c7b8aa3a
L
150 CpuFSGSBase,
151 /* RDRND Instructions required */
152 CpuRdRnd,
153 /* F16C Instructions required */
154 CpuF16C,
6c30d220
L
155 /* Intel BMI2 support required */
156 CpuBMI2,
157 /* LZCNT support required */
158 CpuLZCNT,
42164a71
L
159 /* HLE support required */
160 CpuHLE,
161 /* RTM support required */
162 CpuRTM,
6c30d220
L
163 /* INVPCID Instructions required */
164 CpuINVPCID,
8729a6f6
L
165 /* VMFUNC Instruction required */
166 CpuVMFUNC,
7e8b059b
L
167 /* Intel MPX Instructions required */
168 CpuMPX,
52a6c1fe
L
169 /* 64bit support available, used by -march= in assembler. */
170 CpuLM,
e2e1fcde
L
171 /* RDRSEED instruction required. */
172 CpuRDSEED,
173 /* Multi-presisionn add-carry instructions are required. */
174 CpuADX,
7b458c12 175 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 176 CpuPRFCHW,
5c111e37
L
177 /* SMAP instructions required. */
178 CpuSMAP,
a0046408
L
179 /* SHA instructions required. */
180 CpuSHA,
963f3586
IT
181 /* CLFLUSHOPT instruction required */
182 CpuClflushOpt,
183 /* XSAVES/XRSTORS instruction required */
184 CpuXSAVES,
185 /* XSAVEC instruction required */
186 CpuXSAVEC,
dcf893b5
IT
187 /* PREFETCHWT1 instruction required */
188 CpuPREFETCHWT1,
2cf200a4
IT
189 /* SE1 instruction required */
190 CpuSE1,
c5e7287a
IT
191 /* CLWB instruction required */
192 CpuCLWB,
2cc1b5aa
IT
193 /* Intel AVX-512 IFMA Instructions support required. */
194 CpuAVX512IFMA,
14f195c9
IT
195 /* Intel AVX-512 VBMI Instructions support required. */
196 CpuAVX512VBMI,
920d2ddc
IT
197 /* Intel AVX-512 4FMAPS Instructions support required. */
198 CpuAVX512_4FMAPS,
47acf0bd
IT
199 /* Intel AVX-512 4VNNIW Instructions support required. */
200 CpuAVX512_4VNNIW,
620214f7
IT
201 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
202 CpuAVX512_VPOPCNTDQ,
53467f57
IT
203 /* Intel AVX-512 VBMI2 Instructions support required. */
204 CpuAVX512_VBMI2,
8cfcb765
IT
205 /* Intel AVX-512 VNNI Instructions support required. */
206 CpuAVX512_VNNI,
ee6872be
IT
207 /* Intel AVX-512 BITALG Instructions support required. */
208 CpuAVX512_BITALG,
d6aab7a1
XG
209 /* Intel AVX-512 BF16 Instructions support required. */
210 CpuAVX512_BF16,
9186c494
L
211 /* Intel AVX-512 VP2INTERSECT Instructions support required. */
212 CpuAVX512_VP2INTERSECT,
9916071f
AP
213 /* mwaitx instruction required */
214 CpuMWAITX,
43e65147 215 /* Clzero instruction required */
029f3522 216 CpuCLZERO,
8eab4136
L
217 /* OSPKE instruction required */
218 CpuOSPKE,
8bc52696
AF
219 /* RDPID instruction required */
220 CpuRDPID,
6b40c462
L
221 /* PTWRITE instruction required */
222 CpuPTWRITE,
d777820b
IT
223 /* CET instructions support required */
224 CpuIBT,
225 CpuSHSTK,
48521003
IT
226 /* GFNI instructions required */
227 CpuGFNI,
8dcf1fad
IT
228 /* VAES instructions required */
229 CpuVAES,
ff1982d5
IT
230 /* VPCLMULQDQ instructions required */
231 CpuVPCLMULQDQ,
3233d7d0
IT
232 /* WBNOINVD instructions required */
233 CpuWBNOINVD,
be3a8dca
IT
234 /* PCONFIG instructions required */
235 CpuPCONFIG,
de89d0a3
IT
236 /* WAITPKG instructions required */
237 CpuWAITPKG,
c48935d7
IT
238 /* CLDEMOTE instruction required */
239 CpuCLDEMOTE,
c0a30a9f
L
240 /* MOVDIRI instruction support required */
241 CpuMOVDIRI,
242 /* MOVDIRR64B instruction required */
243 CpuMOVDIR64B,
5d79adc4
L
244 /* ENQCMD instruction required */
245 CpuENQCMD,
52a6c1fe
L
246 /* 64bit support required */
247 Cpu64,
248 /* Not supported in the 64bit mode */
249 CpuNo64,
250 /* The last bitfield in i386_cpu_flags. */
e92bae62 251 CpuMax = CpuNo64
52a6c1fe 252};
40fb9820
L
253
254#define CpuNumOfUints \
255 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
256#define CpuNumOfBits \
257 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
258
259/* If you get a compiler error for zero width of the unused field,
260 comment it out. */
8cfcb765 261#define CpuUnused (CpuMax + 1)
53467f57 262
40fb9820
L
263/* We can check if an instruction is available with array instead
264 of bitfield. */
265typedef union i386_cpu_flags
266{
267 struct
268 {
269 unsigned int cpui186:1;
270 unsigned int cpui286:1;
271 unsigned int cpui386:1;
272 unsigned int cpui486:1;
273 unsigned int cpui586:1;
274 unsigned int cpui686:1;
d871f3f4
L
275 unsigned int cpucmov:1;
276 unsigned int cpufxsr:1;
bd5295b2 277 unsigned int cpuclflush:1;
22109423 278 unsigned int cpunop:1;
bd5295b2 279 unsigned int cpusyscall:1;
309d3373
JB
280 unsigned int cpu8087:1;
281 unsigned int cpu287:1;
282 unsigned int cpu387:1;
283 unsigned int cpu687:1;
284 unsigned int cpufisttp:1;
40fb9820 285 unsigned int cpummx:1;
40fb9820
L
286 unsigned int cpusse:1;
287 unsigned int cpusse2:1;
288 unsigned int cpua3dnow:1;
289 unsigned int cpua3dnowa:1;
290 unsigned int cpusse3:1;
291 unsigned int cpupadlock:1;
292 unsigned int cpusvme:1;
293 unsigned int cpuvmx:1;
47dd174c 294 unsigned int cpusmx:1;
40fb9820
L
295 unsigned int cpussse3:1;
296 unsigned int cpusse4a:1;
297 unsigned int cpuabm:1;
298 unsigned int cpusse4_1:1;
299 unsigned int cpusse4_2:1;
c0f3af97 300 unsigned int cpuavx:1;
6c30d220 301 unsigned int cpuavx2:1;
43234a1e
L
302 unsigned int cpuavx512f:1;
303 unsigned int cpuavx512cd:1;
304 unsigned int cpuavx512er:1;
305 unsigned int cpuavx512pf:1;
b28d1bda 306 unsigned int cpuavx512vl:1;
90a915bf 307 unsigned int cpuavx512dq:1;
1ba585e8 308 unsigned int cpuavx512bw:1;
8a9036a4 309 unsigned int cpul1om:1;
7a9068fe 310 unsigned int cpuk1om:1;
7b6d09fb 311 unsigned int cpuiamcu:1;
475a2301 312 unsigned int cpuxsave:1;
c7b8aa3a 313 unsigned int cpuxsaveopt:1;
c0f3af97 314 unsigned int cpuaes:1;
594ab6a3 315 unsigned int cpupclmul:1;
c0f3af97 316 unsigned int cpufma:1;
922d8de8 317 unsigned int cpufma4:1;
5dd85c99 318 unsigned int cpuxop:1;
f88c9eb0 319 unsigned int cpulwp:1;
f12dc422 320 unsigned int cpubmi:1;
2a2a0f38 321 unsigned int cputbm:1;
f1f8f695 322 unsigned int cpumovbe:1;
60aa667e 323 unsigned int cpucx16:1;
f1f8f695 324 unsigned int cpuept:1;
1b7f3fb0 325 unsigned int cpurdtscp:1;
c7b8aa3a
L
326 unsigned int cpufsgsbase:1;
327 unsigned int cpurdrnd:1;
328 unsigned int cpuf16c:1;
6c30d220
L
329 unsigned int cpubmi2:1;
330 unsigned int cpulzcnt:1;
42164a71
L
331 unsigned int cpuhle:1;
332 unsigned int cpurtm:1;
6c30d220 333 unsigned int cpuinvpcid:1;
8729a6f6 334 unsigned int cpuvmfunc:1;
7e8b059b 335 unsigned int cpumpx:1;
40fb9820 336 unsigned int cpulm:1;
e2e1fcde
L
337 unsigned int cpurdseed:1;
338 unsigned int cpuadx:1;
339 unsigned int cpuprfchw:1;
5c111e37 340 unsigned int cpusmap:1;
a0046408 341 unsigned int cpusha:1;
963f3586
IT
342 unsigned int cpuclflushopt:1;
343 unsigned int cpuxsaves:1;
344 unsigned int cpuxsavec:1;
dcf893b5 345 unsigned int cpuprefetchwt1:1;
2cf200a4 346 unsigned int cpuse1:1;
c5e7287a 347 unsigned int cpuclwb:1;
2cc1b5aa 348 unsigned int cpuavx512ifma:1;
14f195c9 349 unsigned int cpuavx512vbmi:1;
920d2ddc 350 unsigned int cpuavx512_4fmaps:1;
47acf0bd 351 unsigned int cpuavx512_4vnniw:1;
620214f7 352 unsigned int cpuavx512_vpopcntdq:1;
53467f57 353 unsigned int cpuavx512_vbmi2:1;
8cfcb765 354 unsigned int cpuavx512_vnni:1;
ee6872be 355 unsigned int cpuavx512_bitalg:1;
d6aab7a1 356 unsigned int cpuavx512_bf16:1;
9186c494 357 unsigned int cpuavx512_vp2intersect:1;
9916071f 358 unsigned int cpumwaitx:1;
029f3522 359 unsigned int cpuclzero:1;
8eab4136 360 unsigned int cpuospke:1;
8bc52696 361 unsigned int cpurdpid:1;
6b40c462 362 unsigned int cpuptwrite:1;
d777820b
IT
363 unsigned int cpuibt:1;
364 unsigned int cpushstk:1;
48521003 365 unsigned int cpugfni:1;
8dcf1fad 366 unsigned int cpuvaes:1;
ff1982d5 367 unsigned int cpuvpclmulqdq:1;
3233d7d0 368 unsigned int cpuwbnoinvd:1;
be3a8dca 369 unsigned int cpupconfig:1;
de89d0a3 370 unsigned int cpuwaitpkg:1;
c48935d7 371 unsigned int cpucldemote:1;
c0a30a9f
L
372 unsigned int cpumovdiri:1;
373 unsigned int cpumovdir64b:1;
5d79adc4 374 unsigned int cpuenqcmd:1;
40fb9820
L
375 unsigned int cpu64:1;
376 unsigned int cpuno64:1;
377#ifdef CpuUnused
378 unsigned int unused:(CpuNumOfBits - CpuUnused);
379#endif
380 } bitfield;
381 unsigned int array[CpuNumOfUints];
382} i386_cpu_flags;
383
384/* Position of opcode_modifier bits. */
385
52a6c1fe
L
386enum
387{
388 /* has direction bit. */
389 D = 0,
507916b8
JB
390 /* set if operands can be both bytes and words/dwords/qwords, encoded the
391 canonical way; the base_opcode field should hold the encoding for byte
392 operands */
52a6c1fe 393 W,
86fa6981
L
394 /* load form instruction. Must be placed before store form. */
395 Load,
52a6c1fe
L
396 /* insn has a modrm byte. */
397 Modrm,
398 /* register is in low 3 bits of opcode */
399 ShortForm,
400 /* special case for jump insns. */
401 Jump,
402 /* call and jump */
403 JumpDword,
404 /* loop and jecxz */
405 JumpByte,
406 /* special case for intersegment leaps/calls */
407 JumpInterSegment,
408 /* FP insn memory format bit, sized by 0x4 */
409 FloatMF,
410 /* src/dest swap for floats. */
411 FloatR,
52a6c1fe 412 /* needs size prefix if in 32-bit mode */
673fe0f0 413#define SIZE16 1
52a6c1fe 414 /* needs size prefix if in 16-bit mode */
673fe0f0 415#define SIZE32 2
52a6c1fe 416 /* needs size prefix if in 64-bit mode */
673fe0f0
JB
417#define SIZE64 3
418 Size,
56ffb741
L
419 /* check register size. */
420 CheckRegSize,
52a6c1fe
L
421 /* instruction ignores operand size prefix and in Intel mode ignores
422 mnemonic size suffix check. */
423 IgnoreSize,
424 /* default insn size depends on mode */
425 DefaultSize,
426 /* b suffix on instruction illegal */
427 No_bSuf,
428 /* w suffix on instruction illegal */
429 No_wSuf,
430 /* l suffix on instruction illegal */
431 No_lSuf,
432 /* s suffix on instruction illegal */
433 No_sSuf,
434 /* q suffix on instruction illegal */
435 No_qSuf,
436 /* long double suffix on instruction illegal */
437 No_ldSuf,
438 /* instruction needs FWAIT */
439 FWait,
440 /* quick test for string instructions */
441 IsString,
dfd69174
JB
442 /* RegMem is for instructions with a modrm byte where the register
443 destination operand should be encoded in the mod and regmem fields.
444 Normally, it will be encoded in the reg field. We add a RegMem
445 flag to indicate that it should be encoded in the regmem field. */
446 RegMem,
7e8b059b
L
447 /* quick test if branch instruction is MPX supported */
448 BNDPrefixOk,
04ef582a
L
449 /* quick test if NOTRACK prefix is supported */
450 NoTrackPrefixOk,
c32fa91d
L
451 /* quick test for lockable instructions */
452 IsLockable,
52a6c1fe
L
453 /* fake an extra reg operand for clr, imul and special register
454 processing for some instructions. */
455 RegKludge,
52a6c1fe
L
456 /* An implicit xmm0 as the first operand */
457 Implicit1stXmm0,
42164a71
L
458 /* The HLE prefix is OK:
459 1. With a LOCK prefix.
460 2. With or without a LOCK prefix.
461 3. With a RELEASE (0xf3) prefix.
462 */
82c2def5
L
463#define HLEPrefixNone 0
464#define HLEPrefixLock 1
465#define HLEPrefixAny 2
466#define HLEPrefixRelease 3
42164a71 467 HLEPrefixOk,
29c048b6
RM
468 /* An instruction on which a "rep" prefix is acceptable. */
469 RepPrefixOk,
52a6c1fe
L
470 /* Convert to DWORD */
471 ToDword,
472 /* Convert to QWORD */
473 ToQword,
75c0a438
L
474 /* Address prefix changes register operand */
475 AddrPrefixOpReg,
52a6c1fe
L
476 /* opcode is a prefix */
477 IsPrefix,
478 /* instruction has extension in 8 bit imm */
479 ImmExt,
480 /* instruction don't need Rex64 prefix. */
481 NoRex64,
482 /* instruction require Rex64 prefix. */
483 Rex64,
484 /* deprecated fp insn, gets a warning */
485 Ugh,
486 /* insn has VEX prefix:
10c17abd 487 1: 128bit VEX prefix (or operand dependent).
2bf05e57 488 2: 256bit VEX prefix.
712366da 489 3: Scalar VEX prefix.
52a6c1fe 490 */
712366da
L
491#define VEX128 1
492#define VEX256 2
493#define VEXScalar 3
52a6c1fe 494 Vex,
2426c15f
L
495 /* How to encode VEX.vvvv:
496 0: VEX.vvvv must be 1111b.
a2a7d12c 497 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 498 the content of source registers will be preserved.
29c048b6 499 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
500 where the content of first source register will be overwritten
501 by the result.
6c30d220
L
502 VEX.NDD2. The second destination register operand is encoded in
503 VEX.vvvv for instructions with 2 destination register operands.
504 For assembler, there are no difference between VEX.NDS, VEX.DDS
505 and VEX.NDD2.
506 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
507 instructions with 1 destination register operand.
2426c15f
L
508 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
509 of the operands can access a memory location.
510 */
511#define VEXXDS 1
512#define VEXNDD 2
513#define VEXLWP 3
514 VexVVVV,
1ef99a7b
L
515 /* How the VEX.W bit is used:
516 0: Set by the REX.W bit.
517 1: VEX.W0. Should always be 0.
518 2: VEX.W1. Should always be 1.
6865c043 519 3: VEX.WIG. The VEX.W bit is ignored.
1ef99a7b
L
520 */
521#define VEXW0 1
522#define VEXW1 2
6865c043 523#define VEXWIG 3
1ef99a7b 524 VexW,
7f399153
L
525 /* VEX opcode prefix:
526 0: VEX 0x0F opcode prefix.
527 1: VEX 0x0F38 opcode prefix.
528 2: VEX 0x0F3A opcode prefix
529 3: XOP 0x08 opcode prefix.
530 4: XOP 0x09 opcode prefix
531 5: XOP 0x0A opcode prefix.
532 */
533#define VEX0F 0
534#define VEX0F38 1
535#define VEX0F3A 2
536#define XOP08 3
537#define XOP09 4
538#define XOP0A 5
539 VexOpcode,
8cd7925b 540 /* number of VEX source operands:
8c43a48b
L
541 0: <= 2 source operands.
542 1: 2 XOP source operands.
8cd7925b
L
543 2: 3 source operands.
544 */
8c43a48b 545#define XOP2SOURCES 1
8cd7925b
L
546#define VEX3SOURCES 2
547 VexSources,
6c30d220
L
548 /* Instruction with vector SIB byte:
549 1: 128bit vector register.
550 2: 256bit vector register.
43234a1e 551 3: 512bit vector register.
6c30d220
L
552 */
553#define VecSIB128 1
554#define VecSIB256 2
43234a1e 555#define VecSIB512 3
6c30d220 556 VecSIB,
52a6c1fe
L
557 /* SSE to AVX support required */
558 SSE2AVX,
559 /* No AVX equivalent */
560 NoAVX,
43234a1e
L
561
562 /* insn has EVEX prefix:
563 1: 512bit EVEX prefix.
564 2: 128bit EVEX prefix.
565 3: 256bit EVEX prefix.
566 4: Length-ignored (LIG) EVEX prefix.
e771e7c9 567 5: Length determined from actual operands.
43234a1e
L
568 */
569#define EVEX512 1
570#define EVEX128 2
571#define EVEX256 3
572#define EVEXLIG 4
e771e7c9 573#define EVEXDYN 5
43234a1e
L
574 EVex,
575
576 /* AVX512 masking support:
ae2387fe 577 1: Zeroing or merging masking depending on operands.
43234a1e
L
578 2: Merging-masking.
579 3: Both zeroing and merging masking.
580 */
ae2387fe 581#define DYNAMIC_MASKING 1
43234a1e
L
582#define MERGING_MASKING 2
583#define BOTH_MASKING 3
584 Masking,
585
4a1b91ea
L
586 /* AVX512 broadcast support. The number of bytes to broadcast is
587 1 << (Broadcast - 1):
588 1: Byte broadcast.
589 2: Word broadcast.
590 3: Dword broadcast.
591 4: Qword broadcast.
592 */
593#define BYTE_BROADCAST 1
594#define WORD_BROADCAST 2
595#define DWORD_BROADCAST 3
596#define QWORD_BROADCAST 4
43234a1e
L
597 Broadcast,
598
599 /* Static rounding control is supported. */
600 StaticRounding,
601
602 /* Supress All Exceptions is supported. */
603 SAE,
604
7091c612
JB
605 /* Compressed Disp8*N attribute. */
606#define DISP8_SHIFT_VL 7
43234a1e
L
607 Disp8MemShift,
608
609 /* Default mask isn't allowed. */
610 NoDefMask,
611
920d2ddc
IT
612 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
613 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
614 */
615 ImplicitQuadGroup,
616
b6f8c7c4
L
617 /* Support encoding optimization. */
618 Optimize,
619
52a6c1fe
L
620 /* AT&T mnemonic. */
621 ATTMnemonic,
622 /* AT&T syntax. */
623 ATTSyntax,
624 /* Intel syntax. */
625 IntelSyntax,
e92bae62
L
626 /* AMD64. */
627 AMD64,
628 /* Intel64. */
629 Intel64,
52a6c1fe 630 /* The last bitfield in i386_opcode_modifier. */
1d942ae9 631 Opcode_Modifier_Num
52a6c1fe 632};
40fb9820
L
633
634typedef struct i386_opcode_modifier
635{
636 unsigned int d:1;
637 unsigned int w:1;
86fa6981 638 unsigned int load:1;
40fb9820
L
639 unsigned int modrm:1;
640 unsigned int shortform:1;
641 unsigned int jump:1;
642 unsigned int jumpdword:1;
643 unsigned int jumpbyte:1;
644 unsigned int jumpintersegment:1;
645 unsigned int floatmf:1;
646 unsigned int floatr:1;
673fe0f0 647 unsigned int size:2;
56ffb741 648 unsigned int checkregsize:1;
40fb9820
L
649 unsigned int ignoresize:1;
650 unsigned int defaultsize:1;
651 unsigned int no_bsuf:1;
652 unsigned int no_wsuf:1;
653 unsigned int no_lsuf:1;
654 unsigned int no_ssuf:1;
655 unsigned int no_qsuf:1;
7ce189b3 656 unsigned int no_ldsuf:1;
40fb9820
L
657 unsigned int fwait:1;
658 unsigned int isstring:1;
dfd69174 659 unsigned int regmem:1;
7e8b059b 660 unsigned int bndprefixok:1;
04ef582a 661 unsigned int notrackprefixok:1;
c32fa91d 662 unsigned int islockable:1;
40fb9820 663 unsigned int regkludge:1;
c0f3af97 664 unsigned int implicit1stxmm0:1;
42164a71 665 unsigned int hleprefixok:2;
29c048b6 666 unsigned int repprefixok:1;
ca61edf2
L
667 unsigned int todword:1;
668 unsigned int toqword:1;
75c0a438 669 unsigned int addrprefixopreg:1;
40fb9820
L
670 unsigned int isprefix:1;
671 unsigned int immext:1;
672 unsigned int norex64:1;
673 unsigned int rex64:1;
674 unsigned int ugh:1;
2bf05e57 675 unsigned int vex:2;
2426c15f 676 unsigned int vexvvvv:2;
1ef99a7b 677 unsigned int vexw:2;
7f399153 678 unsigned int vexopcode:3;
8cd7925b 679 unsigned int vexsources:2;
6c30d220 680 unsigned int vecsib:2;
c0f3af97 681 unsigned int sse2avx:1;
81f8a913 682 unsigned int noavx:1;
43234a1e
L
683 unsigned int evex:3;
684 unsigned int masking:2;
4a1b91ea 685 unsigned int broadcast:3;
43234a1e
L
686 unsigned int staticrounding:1;
687 unsigned int sae:1;
688 unsigned int disp8memshift:3;
689 unsigned int nodefmask:1;
920d2ddc 690 unsigned int implicitquadgroup:1;
b6f8c7c4 691 unsigned int optimize:1;
1efbbeb4 692 unsigned int attmnemonic:1;
e1d4d893 693 unsigned int attsyntax:1;
5c07affc 694 unsigned int intelsyntax:1;
e92bae62
L
695 unsigned int amd64:1;
696 unsigned int intel64:1;
40fb9820
L
697} i386_opcode_modifier;
698
699/* Position of operand_type bits. */
700
52a6c1fe
L
701enum
702{
dc821c5f
JB
703 /* Register (qualified by Byte, Word, etc) */
704 Reg = 0,
52a6c1fe
L
705 /* MMX register */
706 RegMMX,
1b54b8d7
JB
707 /* Vector registers */
708 RegSIMD,
43234a1e
L
709 /* Vector Mask registers */
710 RegMask,
52a6c1fe
L
711 /* Control register */
712 Control,
713 /* Debug register */
714 Debug,
715 /* Test register */
716 Test,
21df382b
JB
717 /* Segment register */
718 SReg,
52a6c1fe
L
719 /* 1 bit immediate */
720 Imm1,
721 /* 8 bit immediate */
722 Imm8,
723 /* 8 bit immediate sign extended */
724 Imm8S,
725 /* 16 bit immediate */
726 Imm16,
727 /* 32 bit immediate */
728 Imm32,
729 /* 32 bit immediate sign extended */
730 Imm32S,
731 /* 64 bit immediate */
732 Imm64,
733 /* 8bit/16bit/32bit displacements are used in different ways,
734 depending on the instruction. For jumps, they specify the
735 size of the PC relative displacement, for instructions with
736 memory operand, they specify the size of the offset relative
737 to the base register, and for instructions with memory offset
738 such as `mov 1234,%al' they specify the size of the offset
739 relative to the segment base. */
740 /* 8 bit displacement */
741 Disp8,
742 /* 16 bit displacement */
743 Disp16,
744 /* 32 bit displacement */
745 Disp32,
746 /* 32 bit signed displacement */
747 Disp32S,
748 /* 64 bit displacement */
749 Disp64,
1b54b8d7 750 /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
52a6c1fe 751 Acc,
52a6c1fe
L
752 /* Register which can be used for base or index in memory operand. */
753 BaseIndex,
754 /* Register to hold in/out port addr = dx */
755 InOutPortReg,
756 /* Register to hold shift count = cl */
757 ShiftCount,
758 /* Absolute address for jump. */
759 JumpAbsolute,
760 /* String insn operand with fixed es segment */
761 EsSeg,
11a322db 762 /* BYTE size. */
52a6c1fe 763 Byte,
11a322db 764 /* WORD size. 2 byte */
52a6c1fe 765 Word,
11a322db 766 /* DWORD size. 4 byte */
52a6c1fe 767 Dword,
11a322db 768 /* FWORD size. 6 byte */
52a6c1fe 769 Fword,
11a322db 770 /* QWORD size. 8 byte */
52a6c1fe 771 Qword,
11a322db 772 /* TBYTE size. 10 byte */
52a6c1fe 773 Tbyte,
11a322db 774 /* XMMWORD size. */
52a6c1fe 775 Xmmword,
11a322db 776 /* YMMWORD size. */
52a6c1fe 777 Ymmword,
11a322db 778 /* ZMMWORD size. */
43234a1e 779 Zmmword,
52a6c1fe
L
780 /* Unspecified memory size. */
781 Unspecified,
782 /* Any memory size. */
783 Anysize,
40fb9820 784
7e8b059b
L
785 /* Bound register. */
786 RegBND,
787
f0a85b07
JB
788 /* The number of bitfields in i386_operand_type. */
789 OTNum
52a6c1fe 790};
40fb9820
L
791
792#define OTNumOfUints \
f0a85b07 793 ((OTNum - 1) / sizeof (unsigned int) / CHAR_BIT + 1)
40fb9820
L
794#define OTNumOfBits \
795 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
796
797/* If you get a compiler error for zero width of the unused field,
798 comment it out. */
f0a85b07 799#define OTUnused OTNum
40fb9820
L
800
801typedef union i386_operand_type
802{
803 struct
804 {
dc821c5f 805 unsigned int reg:1;
7d5e4556 806 unsigned int regmmx:1;
1b54b8d7 807 unsigned int regsimd:1;
43234a1e 808 unsigned int regmask:1;
7d5e4556
L
809 unsigned int control:1;
810 unsigned int debug:1;
811 unsigned int test:1;
21df382b 812 unsigned int sreg:1;
7d5e4556 813 unsigned int imm1:1;
40fb9820
L
814 unsigned int imm8:1;
815 unsigned int imm8s:1;
816 unsigned int imm16:1;
817 unsigned int imm32:1;
818 unsigned int imm32s:1;
819 unsigned int imm64:1;
40fb9820
L
820 unsigned int disp8:1;
821 unsigned int disp16:1;
822 unsigned int disp32:1;
823 unsigned int disp32s:1;
824 unsigned int disp64:1;
7d5e4556 825 unsigned int acc:1;
7d5e4556 826 unsigned int baseindex:1;
40fb9820
L
827 unsigned int inoutportreg:1;
828 unsigned int shiftcount:1;
40fb9820 829 unsigned int jumpabsolute:1;
40fb9820 830 unsigned int esseg:1;
7d5e4556
L
831 unsigned int byte:1;
832 unsigned int word:1;
833 unsigned int dword:1;
834 unsigned int fword:1;
835 unsigned int qword:1;
836 unsigned int tbyte:1;
837 unsigned int xmmword:1;
c0f3af97 838 unsigned int ymmword:1;
43234a1e 839 unsigned int zmmword:1;
7d5e4556
L
840 unsigned int unspecified:1;
841 unsigned int anysize:1;
7e8b059b 842 unsigned int regbnd:1;
40fb9820
L
843#ifdef OTUnused
844 unsigned int unused:(OTNumOfBits - OTUnused);
845#endif
846 } bitfield;
847 unsigned int array[OTNumOfUints];
848} i386_operand_type;
0b1cf022 849
d3ce72d0 850typedef struct insn_template
0b1cf022
L
851{
852 /* instruction name sans width suffix ("mov" for movl insns) */
853 char *name;
854
0b1cf022
L
855 /* base_opcode is the fundamental opcode byte without optional
856 prefix(es). */
857 unsigned int base_opcode;
858#define Opcode_D 0x2 /* Direction bit:
859 set if Reg --> Regmem;
860 unset if Regmem --> Reg. */
861#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
862#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
dbbc8b7e
JB
863#define Opcode_SIMD_FloatD 0x1 /* Direction bit for SIMD fp insns. */
864#define Opcode_SIMD_IntD 0x10 /* Direction bit for SIMD int insns. */
0b1cf022
L
865
866 /* extension_opcode is the 3 bit extension for group <n> insns.
867 This field is also used to store the 8-bit opcode suffix for the
868 AMD 3DNow! instructions.
29c048b6 869 If this template has no extension opcode (the usual case) use None
c1e679ec 870 Instructions */
a2cebd03 871 unsigned short extension_opcode;
0b1cf022
L
872#define None 0xffff /* If no extension_opcode is possible. */
873
4dffcebc
L
874 /* Opcode length. */
875 unsigned char opcode_length;
876
a2cebd03
JB
877 /* how many operands */
878 unsigned char operands;
879
0b1cf022 880 /* cpu feature flags */
40fb9820 881 i386_cpu_flags cpu_flags;
0b1cf022
L
882
883 /* the bits in opcode_modifier are used to generate the final opcode from
884 the base_opcode. These bits also are used to detect alternate forms of
885 the same instruction */
40fb9820 886 i386_opcode_modifier opcode_modifier;
0b1cf022
L
887
888 /* operand_types[i] describes the type of operand i. This is made
889 by OR'ing together all of the possible type masks. (e.g.
890 'operand_types[i] = Reg|Imm' specifies that operand i can be
891 either a register or an immediate operand. */
40fb9820 892 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 893}
d3ce72d0 894insn_template;
0b1cf022 895
d3ce72d0 896extern const insn_template i386_optab[];
0b1cf022
L
897
898/* these are for register name --> number & type hash lookup */
899typedef struct
900{
901 char *reg_name;
40fb9820 902 i386_operand_type reg_type;
a60de03c 903 unsigned char reg_flags;
0b1cf022
L
904#define RegRex 0x1 /* Extended register. */
905#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 906#define RegVRex 0x4 /* Extended vector register. */
a60de03c 907 unsigned char reg_num;
e968fc9b 908#define RegIP ((unsigned char ) ~0)
db51cc60 909/* EIZ and RIZ are fake index registers. */
e968fc9b 910#define RegIZ (RegIP - 1)
b7240065
JB
911/* FLAT is a fake segment register (Intel mode). */
912#define RegFlat ((unsigned char) ~0)
a60de03c
JB
913 signed char dw2_regnum[2];
914#define Dw2Inval (-1)
0b1cf022
L
915}
916reg_entry;
917
918/* Entries in i386_regtab. */
919#define REGNAM_AL 1
920#define REGNAM_AX 25
921#define REGNAM_EAX 41
922
923extern const reg_entry i386_regtab[];
c3fe08fa 924extern const unsigned int i386_regtab_size;
0b1cf022
L
925
926typedef struct
927{
928 char *seg_name;
929 unsigned int seg_prefix;
930}
931seg_entry;
932
933extern const seg_entry cs;
934extern const seg_entry ds;
935extern const seg_entry ss;
936extern const seg_entry es;
937extern const seg_entry fs;
938extern const seg_entry gs;
This page took 0.643701 seconds and 4 git commands to generate.