Add pcommit instruction
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
4b95cf5c 2 Copyright (C) 2007-2014 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
b49dfb4a 46 /* CLFLUSH Instruction support required */
52a6c1fe 47 CpuClflush,
22109423
L
48 /* NOP Instruction support required */
49 CpuNop,
b49dfb4a 50 /* SYSCALL Instructions support required */
52a6c1fe
L
51 CpuSYSCALL,
52 /* Floating point support required */
53 Cpu8087,
54 /* i287 support required */
55 Cpu287,
56 /* i387 support required */
57 Cpu387,
58 /* i686 and floating point support required */
59 Cpu687,
60 /* SSE3 and floating point support required */
61 CpuFISTTP,
62 /* MMX support required */
63 CpuMMX,
64 /* SSE support required */
65 CpuSSE,
66 /* SSE2 support required */
67 CpuSSE2,
68 /* 3dnow! support required */
69 Cpu3dnow,
70 /* 3dnow! Extensions support required */
71 Cpu3dnowA,
72 /* SSE3 support required */
73 CpuSSE3,
74 /* VIA PadLock required */
75 CpuPadLock,
76 /* AMD Secure Virtual Machine Ext-s required */
77 CpuSVME,
78 /* VMX Instructions required */
79 CpuVMX,
80 /* SMX Instructions required */
81 CpuSMX,
82 /* SSSE3 support required */
83 CpuSSSE3,
84 /* SSE4a support required */
85 CpuSSE4a,
86 /* ABM New Instructions required */
87 CpuABM,
88 /* SSE4.1 support required */
89 CpuSSE4_1,
90 /* SSE4.2 support required */
91 CpuSSE4_2,
92 /* AVX support required */
93 CpuAVX,
6c30d220
L
94 /* AVX2 support required */
95 CpuAVX2,
43234a1e
L
96 /* Intel AVX-512 Foundation Instructions support required */
97 CpuAVX512F,
98 /* Intel AVX-512 Conflict Detection Instructions support required */
99 CpuAVX512CD,
100 /* Intel AVX-512 Exponential and Reciprocal Instructions support
101 required */
102 CpuAVX512ER,
103 /* Intel AVX-512 Prefetch Instructions support required */
104 CpuAVX512PF,
b28d1bda
IT
105 /* Intel AVX-512 VL Instructions support required. */
106 CpuAVX512VL,
90a915bf
IT
107 /* Intel AVX-512 DQ Instructions support required. */
108 CpuAVX512DQ,
1ba585e8
IT
109 /* Intel AVX-512 BW Instructions support required. */
110 CpuAVX512BW,
52a6c1fe
L
111 /* Intel L1OM support required */
112 CpuL1OM,
7a9068fe
L
113 /* Intel K1OM support required */
114 CpuK1OM,
b49dfb4a 115 /* Xsave/xrstor New Instructions support required */
52a6c1fe 116 CpuXsave,
b49dfb4a 117 /* Xsaveopt New Instructions support required */
c7b8aa3a 118 CpuXsaveopt,
52a6c1fe
L
119 /* AES support required */
120 CpuAES,
121 /* PCLMUL support required */
122 CpuPCLMUL,
123 /* FMA support required */
124 CpuFMA,
125 /* FMA4 support required */
126 CpuFMA4,
5dd85c99
SP
127 /* XOP support required */
128 CpuXOP,
f88c9eb0
SP
129 /* LWP support required */
130 CpuLWP,
f12dc422
L
131 /* BMI support required */
132 CpuBMI,
2a2a0f38
QN
133 /* TBM support required */
134 CpuTBM,
b49dfb4a 135 /* MOVBE Instruction support required */
52a6c1fe 136 CpuMovbe,
60aa667e
L
137 /* CMPXCHG16B instruction support required. */
138 CpuCX16,
52a6c1fe
L
139 /* EPT Instructions required */
140 CpuEPT,
b49dfb4a 141 /* RDTSCP Instruction support required */
52a6c1fe 142 CpuRdtscp,
77321f53 143 /* FSGSBASE Instructions required */
c7b8aa3a
L
144 CpuFSGSBase,
145 /* RDRND Instructions required */
146 CpuRdRnd,
147 /* F16C Instructions required */
148 CpuF16C,
6c30d220
L
149 /* Intel BMI2 support required */
150 CpuBMI2,
151 /* LZCNT support required */
152 CpuLZCNT,
42164a71
L
153 /* HLE support required */
154 CpuHLE,
155 /* RTM support required */
156 CpuRTM,
6c30d220
L
157 /* INVPCID Instructions required */
158 CpuINVPCID,
8729a6f6
L
159 /* VMFUNC Instruction required */
160 CpuVMFUNC,
7e8b059b
L
161 /* Intel MPX Instructions required */
162 CpuMPX,
52a6c1fe
L
163 /* 64bit support available, used by -march= in assembler. */
164 CpuLM,
e2e1fcde
L
165 /* RDRSEED instruction required. */
166 CpuRDSEED,
167 /* Multi-presisionn add-carry instructions are required. */
168 CpuADX,
7b458c12 169 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 170 CpuPRFCHW,
5c111e37
L
171 /* SMAP instructions required. */
172 CpuSMAP,
a0046408
L
173 /* SHA instructions required. */
174 CpuSHA,
43234a1e
L
175 /* VREX support required */
176 CpuVREX,
963f3586
IT
177 /* CLFLUSHOPT instruction required */
178 CpuClflushOpt,
179 /* XSAVES/XRSTORS instruction required */
180 CpuXSAVES,
181 /* XSAVEC instruction required */
182 CpuXSAVEC,
dcf893b5
IT
183 /* PREFETCHWT1 instruction required */
184 CpuPREFETCHWT1,
2cf200a4
IT
185 /* SE1 instruction required */
186 CpuSE1,
c5e7287a
IT
187 /* CLWB instruction required */
188 CpuCLWB,
9d8596f0
IT
189 /* PCOMMIT instruction required */
190 CpuPCOMMIT,
52a6c1fe
L
191 /* 64bit support required */
192 Cpu64,
193 /* Not supported in the 64bit mode */
194 CpuNo64,
195 /* The last bitfield in i386_cpu_flags. */
196 CpuMax = CpuNo64
197};
40fb9820
L
198
199#define CpuNumOfUints \
200 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
201#define CpuNumOfBits \
202 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
203
204/* If you get a compiler error for zero width of the unused field,
205 comment it out. */
a0046408 206#define CpuUnused (CpuMax + 1)
40fb9820
L
207
208/* We can check if an instruction is available with array instead
209 of bitfield. */
210typedef union i386_cpu_flags
211{
212 struct
213 {
214 unsigned int cpui186:1;
215 unsigned int cpui286:1;
216 unsigned int cpui386:1;
217 unsigned int cpui486:1;
218 unsigned int cpui586:1;
219 unsigned int cpui686:1;
bd5295b2 220 unsigned int cpuclflush:1;
22109423 221 unsigned int cpunop:1;
bd5295b2 222 unsigned int cpusyscall:1;
309d3373
JB
223 unsigned int cpu8087:1;
224 unsigned int cpu287:1;
225 unsigned int cpu387:1;
226 unsigned int cpu687:1;
227 unsigned int cpufisttp:1;
40fb9820 228 unsigned int cpummx:1;
40fb9820
L
229 unsigned int cpusse:1;
230 unsigned int cpusse2:1;
231 unsigned int cpua3dnow:1;
232 unsigned int cpua3dnowa:1;
233 unsigned int cpusse3:1;
234 unsigned int cpupadlock:1;
235 unsigned int cpusvme:1;
236 unsigned int cpuvmx:1;
47dd174c 237 unsigned int cpusmx:1;
40fb9820
L
238 unsigned int cpussse3:1;
239 unsigned int cpusse4a:1;
240 unsigned int cpuabm:1;
241 unsigned int cpusse4_1:1;
242 unsigned int cpusse4_2:1;
c0f3af97 243 unsigned int cpuavx:1;
6c30d220 244 unsigned int cpuavx2:1;
43234a1e
L
245 unsigned int cpuavx512f:1;
246 unsigned int cpuavx512cd:1;
247 unsigned int cpuavx512er:1;
248 unsigned int cpuavx512pf:1;
b28d1bda 249 unsigned int cpuavx512vl:1;
90a915bf 250 unsigned int cpuavx512dq:1;
1ba585e8 251 unsigned int cpuavx512bw:1;
8a9036a4 252 unsigned int cpul1om:1;
7a9068fe 253 unsigned int cpuk1om:1;
475a2301 254 unsigned int cpuxsave:1;
c7b8aa3a 255 unsigned int cpuxsaveopt:1;
c0f3af97 256 unsigned int cpuaes:1;
594ab6a3 257 unsigned int cpupclmul:1;
c0f3af97 258 unsigned int cpufma:1;
922d8de8 259 unsigned int cpufma4:1;
5dd85c99 260 unsigned int cpuxop:1;
f88c9eb0 261 unsigned int cpulwp:1;
f12dc422 262 unsigned int cpubmi:1;
2a2a0f38 263 unsigned int cputbm:1;
f1f8f695 264 unsigned int cpumovbe:1;
60aa667e 265 unsigned int cpucx16:1;
f1f8f695 266 unsigned int cpuept:1;
1b7f3fb0 267 unsigned int cpurdtscp:1;
c7b8aa3a
L
268 unsigned int cpufsgsbase:1;
269 unsigned int cpurdrnd:1;
270 unsigned int cpuf16c:1;
6c30d220
L
271 unsigned int cpubmi2:1;
272 unsigned int cpulzcnt:1;
42164a71
L
273 unsigned int cpuhle:1;
274 unsigned int cpurtm:1;
6c30d220 275 unsigned int cpuinvpcid:1;
8729a6f6 276 unsigned int cpuvmfunc:1;
7e8b059b 277 unsigned int cpumpx:1;
40fb9820 278 unsigned int cpulm:1;
e2e1fcde
L
279 unsigned int cpurdseed:1;
280 unsigned int cpuadx:1;
281 unsigned int cpuprfchw:1;
5c111e37 282 unsigned int cpusmap:1;
a0046408 283 unsigned int cpusha:1;
43234a1e 284 unsigned int cpuvrex:1;
963f3586
IT
285 unsigned int cpuclflushopt:1;
286 unsigned int cpuxsaves:1;
287 unsigned int cpuxsavec:1;
dcf893b5 288 unsigned int cpuprefetchwt1:1;
2cf200a4 289 unsigned int cpuse1:1;
c5e7287a 290 unsigned int cpuclwb:1;
9d8596f0 291 unsigned int cpupcommit:1;
40fb9820
L
292 unsigned int cpu64:1;
293 unsigned int cpuno64:1;
294#ifdef CpuUnused
295 unsigned int unused:(CpuNumOfBits - CpuUnused);
296#endif
297 } bitfield;
298 unsigned int array[CpuNumOfUints];
299} i386_cpu_flags;
300
301/* Position of opcode_modifier bits. */
302
52a6c1fe
L
303enum
304{
305 /* has direction bit. */
306 D = 0,
307 /* set if operands can be words or dwords encoded the canonical way */
308 W,
309 /* Skip the current insn and use the next insn in i386-opc.tbl to swap
310 operand in encoding. */
311 S,
312 /* insn has a modrm byte. */
313 Modrm,
314 /* register is in low 3 bits of opcode */
315 ShortForm,
316 /* special case for jump insns. */
317 Jump,
318 /* call and jump */
319 JumpDword,
320 /* loop and jecxz */
321 JumpByte,
322 /* special case for intersegment leaps/calls */
323 JumpInterSegment,
324 /* FP insn memory format bit, sized by 0x4 */
325 FloatMF,
326 /* src/dest swap for floats. */
327 FloatR,
328 /* has float insn direction bit. */
329 FloatD,
330 /* needs size prefix if in 32-bit mode */
331 Size16,
332 /* needs size prefix if in 16-bit mode */
333 Size32,
334 /* needs size prefix if in 64-bit mode */
335 Size64,
56ffb741
L
336 /* check register size. */
337 CheckRegSize,
52a6c1fe
L
338 /* instruction ignores operand size prefix and in Intel mode ignores
339 mnemonic size suffix check. */
340 IgnoreSize,
341 /* default insn size depends on mode */
342 DefaultSize,
343 /* b suffix on instruction illegal */
344 No_bSuf,
345 /* w suffix on instruction illegal */
346 No_wSuf,
347 /* l suffix on instruction illegal */
348 No_lSuf,
349 /* s suffix on instruction illegal */
350 No_sSuf,
351 /* q suffix on instruction illegal */
352 No_qSuf,
353 /* long double suffix on instruction illegal */
354 No_ldSuf,
355 /* instruction needs FWAIT */
356 FWait,
357 /* quick test for string instructions */
358 IsString,
7e8b059b
L
359 /* quick test if branch instruction is MPX supported */
360 BNDPrefixOk,
c32fa91d
L
361 /* quick test for lockable instructions */
362 IsLockable,
52a6c1fe
L
363 /* fake an extra reg operand for clr, imul and special register
364 processing for some instructions. */
365 RegKludge,
366 /* The first operand must be xmm0 */
367 FirstXmm0,
368 /* An implicit xmm0 as the first operand */
369 Implicit1stXmm0,
42164a71
L
370 /* The HLE prefix is OK:
371 1. With a LOCK prefix.
372 2. With or without a LOCK prefix.
373 3. With a RELEASE (0xf3) prefix.
374 */
82c2def5
L
375#define HLEPrefixNone 0
376#define HLEPrefixLock 1
377#define HLEPrefixAny 2
378#define HLEPrefixRelease 3
42164a71 379 HLEPrefixOk,
29c048b6
RM
380 /* An instruction on which a "rep" prefix is acceptable. */
381 RepPrefixOk,
52a6c1fe
L
382 /* Convert to DWORD */
383 ToDword,
384 /* Convert to QWORD */
385 ToQword,
386 /* Address prefix changes operand 0 */
387 AddrPrefixOp0,
388 /* opcode is a prefix */
389 IsPrefix,
390 /* instruction has extension in 8 bit imm */
391 ImmExt,
392 /* instruction don't need Rex64 prefix. */
393 NoRex64,
394 /* instruction require Rex64 prefix. */
395 Rex64,
396 /* deprecated fp insn, gets a warning */
397 Ugh,
398 /* insn has VEX prefix:
2bf05e57
L
399 1: 128bit VEX prefix.
400 2: 256bit VEX prefix.
712366da 401 3: Scalar VEX prefix.
52a6c1fe 402 */
712366da
L
403#define VEX128 1
404#define VEX256 2
405#define VEXScalar 3
52a6c1fe 406 Vex,
2426c15f
L
407 /* How to encode VEX.vvvv:
408 0: VEX.vvvv must be 1111b.
a2a7d12c 409 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 410 the content of source registers will be preserved.
29c048b6 411 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
412 where the content of first source register will be overwritten
413 by the result.
6c30d220
L
414 VEX.NDD2. The second destination register operand is encoded in
415 VEX.vvvv for instructions with 2 destination register operands.
416 For assembler, there are no difference between VEX.NDS, VEX.DDS
417 and VEX.NDD2.
418 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
419 instructions with 1 destination register operand.
2426c15f
L
420 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
421 of the operands can access a memory location.
422 */
423#define VEXXDS 1
424#define VEXNDD 2
425#define VEXLWP 3
426 VexVVVV,
1ef99a7b
L
427 /* How the VEX.W bit is used:
428 0: Set by the REX.W bit.
429 1: VEX.W0. Should always be 0.
430 2: VEX.W1. Should always be 1.
431 */
432#define VEXW0 1
433#define VEXW1 2
434 VexW,
7f399153
L
435 /* VEX opcode prefix:
436 0: VEX 0x0F opcode prefix.
437 1: VEX 0x0F38 opcode prefix.
438 2: VEX 0x0F3A opcode prefix
439 3: XOP 0x08 opcode prefix.
440 4: XOP 0x09 opcode prefix
441 5: XOP 0x0A opcode prefix.
442 */
443#define VEX0F 0
444#define VEX0F38 1
445#define VEX0F3A 2
446#define XOP08 3
447#define XOP09 4
448#define XOP0A 5
449 VexOpcode,
8cd7925b 450 /* number of VEX source operands:
8c43a48b
L
451 0: <= 2 source operands.
452 1: 2 XOP source operands.
8cd7925b
L
453 2: 3 source operands.
454 */
8c43a48b 455#define XOP2SOURCES 1
8cd7925b
L
456#define VEX3SOURCES 2
457 VexSources,
52a6c1fe
L
458 /* instruction has VEX 8 bit imm */
459 VexImmExt,
6c30d220
L
460 /* Instruction with vector SIB byte:
461 1: 128bit vector register.
462 2: 256bit vector register.
43234a1e 463 3: 512bit vector register.
6c30d220
L
464 */
465#define VecSIB128 1
466#define VecSIB256 2
43234a1e 467#define VecSIB512 3
6c30d220 468 VecSIB,
52a6c1fe
L
469 /* SSE to AVX support required */
470 SSE2AVX,
471 /* No AVX equivalent */
472 NoAVX,
43234a1e
L
473
474 /* insn has EVEX prefix:
475 1: 512bit EVEX prefix.
476 2: 128bit EVEX prefix.
477 3: 256bit EVEX prefix.
478 4: Length-ignored (LIG) EVEX prefix.
479 */
480#define EVEX512 1
481#define EVEX128 2
482#define EVEX256 3
483#define EVEXLIG 4
484 EVex,
485
486 /* AVX512 masking support:
487 1: Zeroing-masking.
488 2: Merging-masking.
489 3: Both zeroing and merging masking.
490 */
491#define ZEROING_MASKING 1
492#define MERGING_MASKING 2
493#define BOTH_MASKING 3
494 Masking,
495
496 /* Input element size of vector insn:
497 0: 32bit.
498 1: 64bit.
499 */
500 VecESize,
501
502 /* Broadcast factor.
503 0: No broadcast.
504 1: 1to16 broadcast.
505 2: 1to8 broadcast.
506 */
507#define NO_BROADCAST 0
508#define BROADCAST_1TO16 1
509#define BROADCAST_1TO8 2
b28d1bda
IT
510#define BROADCAST_1TO4 3
511#define BROADCAST_1TO2 4
43234a1e
L
512 Broadcast,
513
514 /* Static rounding control is supported. */
515 StaticRounding,
516
517 /* Supress All Exceptions is supported. */
518 SAE,
519
520 /* Copressed Disp8*N attribute. */
521 Disp8MemShift,
522
523 /* Default mask isn't allowed. */
524 NoDefMask,
525
52a6c1fe
L
526 /* Compatible with old (<= 2.8.1) versions of gcc */
527 OldGcc,
528 /* AT&T mnemonic. */
529 ATTMnemonic,
530 /* AT&T syntax. */
531 ATTSyntax,
532 /* Intel syntax. */
533 IntelSyntax,
534 /* The last bitfield in i386_opcode_modifier. */
535 Opcode_Modifier_Max
536};
40fb9820
L
537
538typedef struct i386_opcode_modifier
539{
540 unsigned int d:1;
541 unsigned int w:1;
b6169b20 542 unsigned int s:1;
40fb9820
L
543 unsigned int modrm:1;
544 unsigned int shortform:1;
545 unsigned int jump:1;
546 unsigned int jumpdword:1;
547 unsigned int jumpbyte:1;
548 unsigned int jumpintersegment:1;
549 unsigned int floatmf:1;
550 unsigned int floatr:1;
551 unsigned int floatd:1;
552 unsigned int size16:1;
553 unsigned int size32:1;
554 unsigned int size64:1;
56ffb741 555 unsigned int checkregsize:1;
40fb9820
L
556 unsigned int ignoresize:1;
557 unsigned int defaultsize:1;
558 unsigned int no_bsuf:1;
559 unsigned int no_wsuf:1;
560 unsigned int no_lsuf:1;
561 unsigned int no_ssuf:1;
562 unsigned int no_qsuf:1;
7ce189b3 563 unsigned int no_ldsuf:1;
40fb9820
L
564 unsigned int fwait:1;
565 unsigned int isstring:1;
7e8b059b 566 unsigned int bndprefixok:1;
c32fa91d 567 unsigned int islockable:1;
40fb9820 568 unsigned int regkludge:1;
e2ec9d29 569 unsigned int firstxmm0:1;
c0f3af97 570 unsigned int implicit1stxmm0:1;
42164a71 571 unsigned int hleprefixok:2;
29c048b6 572 unsigned int repprefixok:1;
ca61edf2
L
573 unsigned int todword:1;
574 unsigned int toqword:1;
575 unsigned int addrprefixop0:1;
40fb9820
L
576 unsigned int isprefix:1;
577 unsigned int immext:1;
578 unsigned int norex64:1;
579 unsigned int rex64:1;
580 unsigned int ugh:1;
2bf05e57 581 unsigned int vex:2;
2426c15f 582 unsigned int vexvvvv:2;
1ef99a7b 583 unsigned int vexw:2;
7f399153 584 unsigned int vexopcode:3;
8cd7925b 585 unsigned int vexsources:2;
c0f3af97 586 unsigned int veximmext:1;
6c30d220 587 unsigned int vecsib:2;
c0f3af97 588 unsigned int sse2avx:1;
81f8a913 589 unsigned int noavx:1;
43234a1e
L
590 unsigned int evex:3;
591 unsigned int masking:2;
592 unsigned int vecesize:1;
593 unsigned int broadcast:3;
594 unsigned int staticrounding:1;
595 unsigned int sae:1;
596 unsigned int disp8memshift:3;
597 unsigned int nodefmask:1;
1efbbeb4
L
598 unsigned int oldgcc:1;
599 unsigned int attmnemonic:1;
e1d4d893 600 unsigned int attsyntax:1;
5c07affc 601 unsigned int intelsyntax:1;
40fb9820
L
602} i386_opcode_modifier;
603
604/* Position of operand_type bits. */
605
52a6c1fe
L
606enum
607{
608 /* 8bit register */
609 Reg8 = 0,
610 /* 16bit register */
611 Reg16,
612 /* 32bit register */
613 Reg32,
614 /* 64bit register */
615 Reg64,
616 /* Floating pointer stack register */
617 FloatReg,
618 /* MMX register */
619 RegMMX,
620 /* SSE register */
621 RegXMM,
622 /* AVX registers */
623 RegYMM,
43234a1e
L
624 /* AVX512 registers */
625 RegZMM,
626 /* Vector Mask registers */
627 RegMask,
52a6c1fe
L
628 /* Control register */
629 Control,
630 /* Debug register */
631 Debug,
632 /* Test register */
633 Test,
634 /* 2 bit segment register */
635 SReg2,
636 /* 3 bit segment register */
637 SReg3,
638 /* 1 bit immediate */
639 Imm1,
640 /* 8 bit immediate */
641 Imm8,
642 /* 8 bit immediate sign extended */
643 Imm8S,
644 /* 16 bit immediate */
645 Imm16,
646 /* 32 bit immediate */
647 Imm32,
648 /* 32 bit immediate sign extended */
649 Imm32S,
650 /* 64 bit immediate */
651 Imm64,
652 /* 8bit/16bit/32bit displacements are used in different ways,
653 depending on the instruction. For jumps, they specify the
654 size of the PC relative displacement, for instructions with
655 memory operand, they specify the size of the offset relative
656 to the base register, and for instructions with memory offset
657 such as `mov 1234,%al' they specify the size of the offset
658 relative to the segment base. */
659 /* 8 bit displacement */
660 Disp8,
661 /* 16 bit displacement */
662 Disp16,
663 /* 32 bit displacement */
664 Disp32,
665 /* 32 bit signed displacement */
666 Disp32S,
667 /* 64 bit displacement */
668 Disp64,
669 /* Accumulator %al/%ax/%eax/%rax */
670 Acc,
671 /* Floating pointer top stack register %st(0) */
672 FloatAcc,
673 /* Register which can be used for base or index in memory operand. */
674 BaseIndex,
675 /* Register to hold in/out port addr = dx */
676 InOutPortReg,
677 /* Register to hold shift count = cl */
678 ShiftCount,
679 /* Absolute address for jump. */
680 JumpAbsolute,
681 /* String insn operand with fixed es segment */
682 EsSeg,
683 /* RegMem is for instructions with a modrm byte where the register
684 destination operand should be encoded in the mod and regmem fields.
685 Normally, it will be encoded in the reg field. We add a RegMem
686 flag to the destination register operand to indicate that it should
687 be encoded in the regmem field. */
688 RegMem,
689 /* Memory. */
690 Mem,
691 /* BYTE memory. */
692 Byte,
693 /* WORD memory. 2 byte */
694 Word,
695 /* DWORD memory. 4 byte */
696 Dword,
697 /* FWORD memory. 6 byte */
698 Fword,
699 /* QWORD memory. 8 byte */
700 Qword,
701 /* TBYTE memory. 10 byte */
702 Tbyte,
703 /* XMMWORD memory. */
704 Xmmword,
705 /* YMMWORD memory. */
706 Ymmword,
43234a1e
L
707 /* ZMMWORD memory. */
708 Zmmword,
52a6c1fe
L
709 /* Unspecified memory size. */
710 Unspecified,
711 /* Any memory size. */
712 Anysize,
40fb9820 713
a683cc34
SP
714 /* Vector 4 bit immediate. */
715 Vec_Imm4,
716
7e8b059b
L
717 /* Bound register. */
718 RegBND,
719
43234a1e
L
720 /* Vector 8bit displacement */
721 Vec_Disp8,
722
52a6c1fe
L
723 /* The last bitfield in i386_operand_type. */
724 OTMax
725};
40fb9820
L
726
727#define OTNumOfUints \
728 (OTMax / sizeof (unsigned int) / CHAR_BIT + 1)
729#define OTNumOfBits \
730 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
731
732/* If you get a compiler error for zero width of the unused field,
733 comment it out. */
8c6c9809 734#define OTUnused (OTMax + 1)
40fb9820
L
735
736typedef union i386_operand_type
737{
738 struct
739 {
740 unsigned int reg8:1;
741 unsigned int reg16:1;
742 unsigned int reg32:1;
743 unsigned int reg64:1;
7d5e4556
L
744 unsigned int floatreg:1;
745 unsigned int regmmx:1;
746 unsigned int regxmm:1;
c0f3af97 747 unsigned int regymm:1;
43234a1e
L
748 unsigned int regzmm:1;
749 unsigned int regmask:1;
7d5e4556
L
750 unsigned int control:1;
751 unsigned int debug:1;
752 unsigned int test:1;
753 unsigned int sreg2:1;
754 unsigned int sreg3:1;
755 unsigned int imm1:1;
40fb9820
L
756 unsigned int imm8:1;
757 unsigned int imm8s:1;
758 unsigned int imm16:1;
759 unsigned int imm32:1;
760 unsigned int imm32s:1;
761 unsigned int imm64:1;
40fb9820
L
762 unsigned int disp8:1;
763 unsigned int disp16:1;
764 unsigned int disp32:1;
765 unsigned int disp32s:1;
766 unsigned int disp64:1;
7d5e4556
L
767 unsigned int acc:1;
768 unsigned int floatacc:1;
769 unsigned int baseindex:1;
40fb9820
L
770 unsigned int inoutportreg:1;
771 unsigned int shiftcount:1;
40fb9820 772 unsigned int jumpabsolute:1;
40fb9820
L
773 unsigned int esseg:1;
774 unsigned int regmem:1;
5c07affc 775 unsigned int mem:1;
7d5e4556
L
776 unsigned int byte:1;
777 unsigned int word:1;
778 unsigned int dword:1;
779 unsigned int fword:1;
780 unsigned int qword:1;
781 unsigned int tbyte:1;
782 unsigned int xmmword:1;
c0f3af97 783 unsigned int ymmword:1;
43234a1e 784 unsigned int zmmword:1;
7d5e4556
L
785 unsigned int unspecified:1;
786 unsigned int anysize:1;
a683cc34 787 unsigned int vec_imm4:1;
7e8b059b 788 unsigned int regbnd:1;
43234a1e 789 unsigned int vec_disp8:1;
40fb9820
L
790#ifdef OTUnused
791 unsigned int unused:(OTNumOfBits - OTUnused);
792#endif
793 } bitfield;
794 unsigned int array[OTNumOfUints];
795} i386_operand_type;
0b1cf022 796
d3ce72d0 797typedef struct insn_template
0b1cf022
L
798{
799 /* instruction name sans width suffix ("mov" for movl insns) */
800 char *name;
801
802 /* how many operands */
803 unsigned int operands;
804
805 /* base_opcode is the fundamental opcode byte without optional
806 prefix(es). */
807 unsigned int base_opcode;
808#define Opcode_D 0x2 /* Direction bit:
809 set if Reg --> Regmem;
810 unset if Regmem --> Reg. */
811#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
812#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
813
814 /* extension_opcode is the 3 bit extension for group <n> insns.
815 This field is also used to store the 8-bit opcode suffix for the
816 AMD 3DNow! instructions.
29c048b6 817 If this template has no extension opcode (the usual case) use None
c1e679ec 818 Instructions */
0b1cf022
L
819 unsigned int extension_opcode;
820#define None 0xffff /* If no extension_opcode is possible. */
821
4dffcebc
L
822 /* Opcode length. */
823 unsigned char opcode_length;
824
0b1cf022 825 /* cpu feature flags */
40fb9820 826 i386_cpu_flags cpu_flags;
0b1cf022
L
827
828 /* the bits in opcode_modifier are used to generate the final opcode from
829 the base_opcode. These bits also are used to detect alternate forms of
830 the same instruction */
40fb9820 831 i386_opcode_modifier opcode_modifier;
0b1cf022
L
832
833 /* operand_types[i] describes the type of operand i. This is made
834 by OR'ing together all of the possible type masks. (e.g.
835 'operand_types[i] = Reg|Imm' specifies that operand i can be
836 either a register or an immediate operand. */
40fb9820 837 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 838}
d3ce72d0 839insn_template;
0b1cf022 840
d3ce72d0 841extern const insn_template i386_optab[];
0b1cf022
L
842
843/* these are for register name --> number & type hash lookup */
844typedef struct
845{
846 char *reg_name;
40fb9820 847 i386_operand_type reg_type;
a60de03c 848 unsigned char reg_flags;
0b1cf022
L
849#define RegRex 0x1 /* Extended register. */
850#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 851#define RegVRex 0x4 /* Extended vector register. */
a60de03c
JB
852 unsigned char reg_num;
853#define RegRip ((unsigned char ) ~0)
9a04903e 854#define RegEip (RegRip - 1)
db51cc60 855/* EIZ and RIZ are fake index registers. */
9a04903e 856#define RegEiz (RegEip - 1)
db51cc60 857#define RegRiz (RegEiz - 1)
b7240065
JB
858/* FLAT is a fake segment register (Intel mode). */
859#define RegFlat ((unsigned char) ~0)
a60de03c
JB
860 signed char dw2_regnum[2];
861#define Dw2Inval (-1)
0b1cf022
L
862}
863reg_entry;
864
865/* Entries in i386_regtab. */
866#define REGNAM_AL 1
867#define REGNAM_AX 25
868#define REGNAM_EAX 41
869
870extern const reg_entry i386_regtab[];
c3fe08fa 871extern const unsigned int i386_regtab_size;
0b1cf022
L
872
873typedef struct
874{
875 char *seg_name;
876 unsigned int seg_prefix;
877}
878seg_entry;
879
880extern const seg_entry cs;
881extern const seg_entry ds;
882extern const seg_entry ss;
883extern const seg_entry es;
884extern const seg_entry fs;
885extern const seg_entry gs;
This page took 0.367846 seconds and 4 git commands to generate.