x86: convert RegMask and RegBND from bitfield to enumerator
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
82704155 2 Copyright (C) 2007-2019 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
d871f3f4
L
46 /* CMOV Instruction support required */
47 CpuCMOV,
48 /* FXSR Instruction support required */
49 CpuFXSR,
b49dfb4a 50 /* CLFLUSH Instruction support required */
52a6c1fe 51 CpuClflush,
22109423
L
52 /* NOP Instruction support required */
53 CpuNop,
b49dfb4a 54 /* SYSCALL Instructions support required */
52a6c1fe
L
55 CpuSYSCALL,
56 /* Floating point support required */
57 Cpu8087,
58 /* i287 support required */
59 Cpu287,
60 /* i387 support required */
61 Cpu387,
62 /* i686 and floating point support required */
63 Cpu687,
64 /* SSE3 and floating point support required */
65 CpuFISTTP,
66 /* MMX support required */
67 CpuMMX,
68 /* SSE support required */
69 CpuSSE,
70 /* SSE2 support required */
71 CpuSSE2,
72 /* 3dnow! support required */
73 Cpu3dnow,
74 /* 3dnow! Extensions support required */
75 Cpu3dnowA,
76 /* SSE3 support required */
77 CpuSSE3,
78 /* VIA PadLock required */
79 CpuPadLock,
80 /* AMD Secure Virtual Machine Ext-s required */
81 CpuSVME,
82 /* VMX Instructions required */
83 CpuVMX,
84 /* SMX Instructions required */
85 CpuSMX,
86 /* SSSE3 support required */
87 CpuSSSE3,
88 /* SSE4a support required */
89 CpuSSE4a,
90 /* ABM New Instructions required */
91 CpuABM,
92 /* SSE4.1 support required */
93 CpuSSE4_1,
94 /* SSE4.2 support required */
95 CpuSSE4_2,
96 /* AVX support required */
97 CpuAVX,
6c30d220
L
98 /* AVX2 support required */
99 CpuAVX2,
43234a1e
L
100 /* Intel AVX-512 Foundation Instructions support required */
101 CpuAVX512F,
102 /* Intel AVX-512 Conflict Detection Instructions support required */
103 CpuAVX512CD,
104 /* Intel AVX-512 Exponential and Reciprocal Instructions support
105 required */
106 CpuAVX512ER,
107 /* Intel AVX-512 Prefetch Instructions support required */
108 CpuAVX512PF,
b28d1bda
IT
109 /* Intel AVX-512 VL Instructions support required. */
110 CpuAVX512VL,
90a915bf
IT
111 /* Intel AVX-512 DQ Instructions support required. */
112 CpuAVX512DQ,
1ba585e8
IT
113 /* Intel AVX-512 BW Instructions support required. */
114 CpuAVX512BW,
52a6c1fe
L
115 /* Intel L1OM support required */
116 CpuL1OM,
7a9068fe
L
117 /* Intel K1OM support required */
118 CpuK1OM,
7b6d09fb
L
119 /* Intel IAMCU support required */
120 CpuIAMCU,
b49dfb4a 121 /* Xsave/xrstor New Instructions support required */
52a6c1fe 122 CpuXsave,
b49dfb4a 123 /* Xsaveopt New Instructions support required */
c7b8aa3a 124 CpuXsaveopt,
52a6c1fe
L
125 /* AES support required */
126 CpuAES,
127 /* PCLMUL support required */
128 CpuPCLMUL,
129 /* FMA support required */
130 CpuFMA,
131 /* FMA4 support required */
132 CpuFMA4,
5dd85c99
SP
133 /* XOP support required */
134 CpuXOP,
f88c9eb0
SP
135 /* LWP support required */
136 CpuLWP,
f12dc422
L
137 /* BMI support required */
138 CpuBMI,
2a2a0f38
QN
139 /* TBM support required */
140 CpuTBM,
b49dfb4a 141 /* MOVBE Instruction support required */
52a6c1fe 142 CpuMovbe,
60aa667e
L
143 /* CMPXCHG16B instruction support required. */
144 CpuCX16,
52a6c1fe
L
145 /* EPT Instructions required */
146 CpuEPT,
b49dfb4a 147 /* RDTSCP Instruction support required */
52a6c1fe 148 CpuRdtscp,
77321f53 149 /* FSGSBASE Instructions required */
c7b8aa3a
L
150 CpuFSGSBase,
151 /* RDRND Instructions required */
152 CpuRdRnd,
153 /* F16C Instructions required */
154 CpuF16C,
6c30d220
L
155 /* Intel BMI2 support required */
156 CpuBMI2,
157 /* LZCNT support required */
158 CpuLZCNT,
42164a71
L
159 /* HLE support required */
160 CpuHLE,
161 /* RTM support required */
162 CpuRTM,
6c30d220
L
163 /* INVPCID Instructions required */
164 CpuINVPCID,
8729a6f6
L
165 /* VMFUNC Instruction required */
166 CpuVMFUNC,
7e8b059b
L
167 /* Intel MPX Instructions required */
168 CpuMPX,
52a6c1fe
L
169 /* 64bit support available, used by -march= in assembler. */
170 CpuLM,
e2e1fcde
L
171 /* RDRSEED instruction required. */
172 CpuRDSEED,
173 /* Multi-presisionn add-carry instructions are required. */
174 CpuADX,
7b458c12 175 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 176 CpuPRFCHW,
5c111e37
L
177 /* SMAP instructions required. */
178 CpuSMAP,
a0046408
L
179 /* SHA instructions required. */
180 CpuSHA,
963f3586
IT
181 /* CLFLUSHOPT instruction required */
182 CpuClflushOpt,
183 /* XSAVES/XRSTORS instruction required */
184 CpuXSAVES,
185 /* XSAVEC instruction required */
186 CpuXSAVEC,
dcf893b5
IT
187 /* PREFETCHWT1 instruction required */
188 CpuPREFETCHWT1,
2cf200a4
IT
189 /* SE1 instruction required */
190 CpuSE1,
c5e7287a
IT
191 /* CLWB instruction required */
192 CpuCLWB,
2cc1b5aa
IT
193 /* Intel AVX-512 IFMA Instructions support required. */
194 CpuAVX512IFMA,
14f195c9
IT
195 /* Intel AVX-512 VBMI Instructions support required. */
196 CpuAVX512VBMI,
920d2ddc
IT
197 /* Intel AVX-512 4FMAPS Instructions support required. */
198 CpuAVX512_4FMAPS,
47acf0bd
IT
199 /* Intel AVX-512 4VNNIW Instructions support required. */
200 CpuAVX512_4VNNIW,
620214f7
IT
201 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
202 CpuAVX512_VPOPCNTDQ,
53467f57
IT
203 /* Intel AVX-512 VBMI2 Instructions support required. */
204 CpuAVX512_VBMI2,
8cfcb765
IT
205 /* Intel AVX-512 VNNI Instructions support required. */
206 CpuAVX512_VNNI,
ee6872be
IT
207 /* Intel AVX-512 BITALG Instructions support required. */
208 CpuAVX512_BITALG,
d6aab7a1
XG
209 /* Intel AVX-512 BF16 Instructions support required. */
210 CpuAVX512_BF16,
9186c494
L
211 /* Intel AVX-512 VP2INTERSECT Instructions support required. */
212 CpuAVX512_VP2INTERSECT,
9916071f
AP
213 /* mwaitx instruction required */
214 CpuMWAITX,
43e65147 215 /* Clzero instruction required */
029f3522 216 CpuCLZERO,
8eab4136
L
217 /* OSPKE instruction required */
218 CpuOSPKE,
8bc52696
AF
219 /* RDPID instruction required */
220 CpuRDPID,
6b40c462
L
221 /* PTWRITE instruction required */
222 CpuPTWRITE,
d777820b
IT
223 /* CET instructions support required */
224 CpuIBT,
225 CpuSHSTK,
48521003
IT
226 /* GFNI instructions required */
227 CpuGFNI,
8dcf1fad
IT
228 /* VAES instructions required */
229 CpuVAES,
ff1982d5
IT
230 /* VPCLMULQDQ instructions required */
231 CpuVPCLMULQDQ,
3233d7d0
IT
232 /* WBNOINVD instructions required */
233 CpuWBNOINVD,
be3a8dca
IT
234 /* PCONFIG instructions required */
235 CpuPCONFIG,
de89d0a3
IT
236 /* WAITPKG instructions required */
237 CpuWAITPKG,
c48935d7
IT
238 /* CLDEMOTE instruction required */
239 CpuCLDEMOTE,
c0a30a9f
L
240 /* MOVDIRI instruction support required */
241 CpuMOVDIRI,
242 /* MOVDIRR64B instruction required */
243 CpuMOVDIR64B,
5d79adc4
L
244 /* ENQCMD instruction required */
245 CpuENQCMD,
142861df
JB
246 /* RDPRU instruction required */
247 CpuRDPRU,
248 /* MCOMMIT instruction required */
249 CpuMCOMMIT,
52a6c1fe
L
250 /* 64bit support required */
251 Cpu64,
252 /* Not supported in the 64bit mode */
253 CpuNo64,
254 /* The last bitfield in i386_cpu_flags. */
e92bae62 255 CpuMax = CpuNo64
52a6c1fe 256};
40fb9820
L
257
258#define CpuNumOfUints \
259 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
260#define CpuNumOfBits \
261 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
262
263/* If you get a compiler error for zero width of the unused field,
264 comment it out. */
8cfcb765 265#define CpuUnused (CpuMax + 1)
53467f57 266
40fb9820
L
267/* We can check if an instruction is available with array instead
268 of bitfield. */
269typedef union i386_cpu_flags
270{
271 struct
272 {
273 unsigned int cpui186:1;
274 unsigned int cpui286:1;
275 unsigned int cpui386:1;
276 unsigned int cpui486:1;
277 unsigned int cpui586:1;
278 unsigned int cpui686:1;
d871f3f4
L
279 unsigned int cpucmov:1;
280 unsigned int cpufxsr:1;
bd5295b2 281 unsigned int cpuclflush:1;
22109423 282 unsigned int cpunop:1;
bd5295b2 283 unsigned int cpusyscall:1;
309d3373
JB
284 unsigned int cpu8087:1;
285 unsigned int cpu287:1;
286 unsigned int cpu387:1;
287 unsigned int cpu687:1;
288 unsigned int cpufisttp:1;
40fb9820 289 unsigned int cpummx:1;
40fb9820
L
290 unsigned int cpusse:1;
291 unsigned int cpusse2:1;
292 unsigned int cpua3dnow:1;
293 unsigned int cpua3dnowa:1;
294 unsigned int cpusse3:1;
295 unsigned int cpupadlock:1;
296 unsigned int cpusvme:1;
297 unsigned int cpuvmx:1;
47dd174c 298 unsigned int cpusmx:1;
40fb9820
L
299 unsigned int cpussse3:1;
300 unsigned int cpusse4a:1;
301 unsigned int cpuabm:1;
302 unsigned int cpusse4_1:1;
303 unsigned int cpusse4_2:1;
c0f3af97 304 unsigned int cpuavx:1;
6c30d220 305 unsigned int cpuavx2:1;
43234a1e
L
306 unsigned int cpuavx512f:1;
307 unsigned int cpuavx512cd:1;
308 unsigned int cpuavx512er:1;
309 unsigned int cpuavx512pf:1;
b28d1bda 310 unsigned int cpuavx512vl:1;
90a915bf 311 unsigned int cpuavx512dq:1;
1ba585e8 312 unsigned int cpuavx512bw:1;
8a9036a4 313 unsigned int cpul1om:1;
7a9068fe 314 unsigned int cpuk1om:1;
7b6d09fb 315 unsigned int cpuiamcu:1;
475a2301 316 unsigned int cpuxsave:1;
c7b8aa3a 317 unsigned int cpuxsaveopt:1;
c0f3af97 318 unsigned int cpuaes:1;
594ab6a3 319 unsigned int cpupclmul:1;
c0f3af97 320 unsigned int cpufma:1;
922d8de8 321 unsigned int cpufma4:1;
5dd85c99 322 unsigned int cpuxop:1;
f88c9eb0 323 unsigned int cpulwp:1;
f12dc422 324 unsigned int cpubmi:1;
2a2a0f38 325 unsigned int cputbm:1;
f1f8f695 326 unsigned int cpumovbe:1;
60aa667e 327 unsigned int cpucx16:1;
f1f8f695 328 unsigned int cpuept:1;
1b7f3fb0 329 unsigned int cpurdtscp:1;
c7b8aa3a
L
330 unsigned int cpufsgsbase:1;
331 unsigned int cpurdrnd:1;
332 unsigned int cpuf16c:1;
6c30d220
L
333 unsigned int cpubmi2:1;
334 unsigned int cpulzcnt:1;
42164a71
L
335 unsigned int cpuhle:1;
336 unsigned int cpurtm:1;
6c30d220 337 unsigned int cpuinvpcid:1;
8729a6f6 338 unsigned int cpuvmfunc:1;
7e8b059b 339 unsigned int cpumpx:1;
40fb9820 340 unsigned int cpulm:1;
e2e1fcde
L
341 unsigned int cpurdseed:1;
342 unsigned int cpuadx:1;
343 unsigned int cpuprfchw:1;
5c111e37 344 unsigned int cpusmap:1;
a0046408 345 unsigned int cpusha:1;
963f3586
IT
346 unsigned int cpuclflushopt:1;
347 unsigned int cpuxsaves:1;
348 unsigned int cpuxsavec:1;
dcf893b5 349 unsigned int cpuprefetchwt1:1;
2cf200a4 350 unsigned int cpuse1:1;
c5e7287a 351 unsigned int cpuclwb:1;
2cc1b5aa 352 unsigned int cpuavx512ifma:1;
14f195c9 353 unsigned int cpuavx512vbmi:1;
920d2ddc 354 unsigned int cpuavx512_4fmaps:1;
47acf0bd 355 unsigned int cpuavx512_4vnniw:1;
620214f7 356 unsigned int cpuavx512_vpopcntdq:1;
53467f57 357 unsigned int cpuavx512_vbmi2:1;
8cfcb765 358 unsigned int cpuavx512_vnni:1;
ee6872be 359 unsigned int cpuavx512_bitalg:1;
d6aab7a1 360 unsigned int cpuavx512_bf16:1;
9186c494 361 unsigned int cpuavx512_vp2intersect:1;
9916071f 362 unsigned int cpumwaitx:1;
029f3522 363 unsigned int cpuclzero:1;
8eab4136 364 unsigned int cpuospke:1;
8bc52696 365 unsigned int cpurdpid:1;
6b40c462 366 unsigned int cpuptwrite:1;
d777820b
IT
367 unsigned int cpuibt:1;
368 unsigned int cpushstk:1;
48521003 369 unsigned int cpugfni:1;
8dcf1fad 370 unsigned int cpuvaes:1;
ff1982d5 371 unsigned int cpuvpclmulqdq:1;
3233d7d0 372 unsigned int cpuwbnoinvd:1;
be3a8dca 373 unsigned int cpupconfig:1;
de89d0a3 374 unsigned int cpuwaitpkg:1;
c48935d7 375 unsigned int cpucldemote:1;
c0a30a9f
L
376 unsigned int cpumovdiri:1;
377 unsigned int cpumovdir64b:1;
5d79adc4 378 unsigned int cpuenqcmd:1;
142861df
JB
379 unsigned int cpurdpru:1;
380 unsigned int cpumcommit:1;
40fb9820
L
381 unsigned int cpu64:1;
382 unsigned int cpuno64:1;
383#ifdef CpuUnused
384 unsigned int unused:(CpuNumOfBits - CpuUnused);
385#endif
386 } bitfield;
387 unsigned int array[CpuNumOfUints];
388} i386_cpu_flags;
389
390/* Position of opcode_modifier bits. */
391
52a6c1fe
L
392enum
393{
394 /* has direction bit. */
395 D = 0,
507916b8
JB
396 /* set if operands can be both bytes and words/dwords/qwords, encoded the
397 canonical way; the base_opcode field should hold the encoding for byte
398 operands */
52a6c1fe 399 W,
86fa6981
L
400 /* load form instruction. Must be placed before store form. */
401 Load,
52a6c1fe
L
402 /* insn has a modrm byte. */
403 Modrm,
404 /* register is in low 3 bits of opcode */
405 ShortForm,
406 /* special case for jump insns. */
407 Jump,
408 /* call and jump */
409 JumpDword,
410 /* loop and jecxz */
411 JumpByte,
412 /* special case for intersegment leaps/calls */
413 JumpInterSegment,
414 /* FP insn memory format bit, sized by 0x4 */
415 FloatMF,
416 /* src/dest swap for floats. */
417 FloatR,
52a6c1fe 418 /* needs size prefix if in 32-bit mode */
673fe0f0 419#define SIZE16 1
52a6c1fe 420 /* needs size prefix if in 16-bit mode */
673fe0f0 421#define SIZE32 2
52a6c1fe 422 /* needs size prefix if in 64-bit mode */
673fe0f0
JB
423#define SIZE64 3
424 Size,
56ffb741
L
425 /* check register size. */
426 CheckRegSize,
52a6c1fe
L
427 /* instruction ignores operand size prefix and in Intel mode ignores
428 mnemonic size suffix check. */
429 IgnoreSize,
430 /* default insn size depends on mode */
431 DefaultSize,
432 /* b suffix on instruction illegal */
433 No_bSuf,
434 /* w suffix on instruction illegal */
435 No_wSuf,
436 /* l suffix on instruction illegal */
437 No_lSuf,
438 /* s suffix on instruction illegal */
439 No_sSuf,
440 /* q suffix on instruction illegal */
441 No_qSuf,
442 /* long double suffix on instruction illegal */
443 No_ldSuf,
444 /* instruction needs FWAIT */
445 FWait,
446 /* quick test for string instructions */
447 IsString,
dfd69174
JB
448 /* RegMem is for instructions with a modrm byte where the register
449 destination operand should be encoded in the mod and regmem fields.
450 Normally, it will be encoded in the reg field. We add a RegMem
451 flag to indicate that it should be encoded in the regmem field. */
452 RegMem,
7e8b059b
L
453 /* quick test if branch instruction is MPX supported */
454 BNDPrefixOk,
04ef582a
L
455 /* quick test if NOTRACK prefix is supported */
456 NoTrackPrefixOk,
c32fa91d
L
457 /* quick test for lockable instructions */
458 IsLockable,
52a6c1fe
L
459 /* fake an extra reg operand for clr, imul and special register
460 processing for some instructions. */
461 RegKludge,
52a6c1fe
L
462 /* An implicit xmm0 as the first operand */
463 Implicit1stXmm0,
42164a71
L
464 /* The HLE prefix is OK:
465 1. With a LOCK prefix.
466 2. With or without a LOCK prefix.
467 3. With a RELEASE (0xf3) prefix.
468 */
82c2def5
L
469#define HLEPrefixNone 0
470#define HLEPrefixLock 1
471#define HLEPrefixAny 2
472#define HLEPrefixRelease 3
42164a71 473 HLEPrefixOk,
29c048b6
RM
474 /* An instruction on which a "rep" prefix is acceptable. */
475 RepPrefixOk,
52a6c1fe
L
476 /* Convert to DWORD */
477 ToDword,
478 /* Convert to QWORD */
479 ToQword,
75c0a438
L
480 /* Address prefix changes register operand */
481 AddrPrefixOpReg,
52a6c1fe
L
482 /* opcode is a prefix */
483 IsPrefix,
484 /* instruction has extension in 8 bit imm */
485 ImmExt,
486 /* instruction don't need Rex64 prefix. */
487 NoRex64,
488 /* instruction require Rex64 prefix. */
489 Rex64,
490 /* deprecated fp insn, gets a warning */
491 Ugh,
492 /* insn has VEX prefix:
10c17abd 493 1: 128bit VEX prefix (or operand dependent).
2bf05e57 494 2: 256bit VEX prefix.
712366da 495 3: Scalar VEX prefix.
52a6c1fe 496 */
712366da
L
497#define VEX128 1
498#define VEX256 2
499#define VEXScalar 3
52a6c1fe 500 Vex,
2426c15f
L
501 /* How to encode VEX.vvvv:
502 0: VEX.vvvv must be 1111b.
a2a7d12c 503 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 504 the content of source registers will be preserved.
29c048b6 505 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
506 where the content of first source register will be overwritten
507 by the result.
6c30d220
L
508 VEX.NDD2. The second destination register operand is encoded in
509 VEX.vvvv for instructions with 2 destination register operands.
510 For assembler, there are no difference between VEX.NDS, VEX.DDS
511 and VEX.NDD2.
512 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
513 instructions with 1 destination register operand.
2426c15f
L
514 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
515 of the operands can access a memory location.
516 */
517#define VEXXDS 1
518#define VEXNDD 2
519#define VEXLWP 3
520 VexVVVV,
1ef99a7b
L
521 /* How the VEX.W bit is used:
522 0: Set by the REX.W bit.
523 1: VEX.W0. Should always be 0.
524 2: VEX.W1. Should always be 1.
6865c043 525 3: VEX.WIG. The VEX.W bit is ignored.
1ef99a7b
L
526 */
527#define VEXW0 1
528#define VEXW1 2
6865c043 529#define VEXWIG 3
1ef99a7b 530 VexW,
7f399153
L
531 /* VEX opcode prefix:
532 0: VEX 0x0F opcode prefix.
533 1: VEX 0x0F38 opcode prefix.
534 2: VEX 0x0F3A opcode prefix
535 3: XOP 0x08 opcode prefix.
536 4: XOP 0x09 opcode prefix
537 5: XOP 0x0A opcode prefix.
538 */
539#define VEX0F 0
540#define VEX0F38 1
541#define VEX0F3A 2
542#define XOP08 3
543#define XOP09 4
544#define XOP0A 5
545 VexOpcode,
8cd7925b 546 /* number of VEX source operands:
8c43a48b
L
547 0: <= 2 source operands.
548 1: 2 XOP source operands.
8cd7925b
L
549 2: 3 source operands.
550 */
8c43a48b 551#define XOP2SOURCES 1
8cd7925b
L
552#define VEX3SOURCES 2
553 VexSources,
6c30d220
L
554 /* Instruction with vector SIB byte:
555 1: 128bit vector register.
556 2: 256bit vector register.
43234a1e 557 3: 512bit vector register.
6c30d220
L
558 */
559#define VecSIB128 1
560#define VecSIB256 2
43234a1e 561#define VecSIB512 3
6c30d220 562 VecSIB,
52a6c1fe
L
563 /* SSE to AVX support required */
564 SSE2AVX,
565 /* No AVX equivalent */
566 NoAVX,
43234a1e
L
567
568 /* insn has EVEX prefix:
569 1: 512bit EVEX prefix.
570 2: 128bit EVEX prefix.
571 3: 256bit EVEX prefix.
572 4: Length-ignored (LIG) EVEX prefix.
e771e7c9 573 5: Length determined from actual operands.
43234a1e
L
574 */
575#define EVEX512 1
576#define EVEX128 2
577#define EVEX256 3
578#define EVEXLIG 4
e771e7c9 579#define EVEXDYN 5
43234a1e
L
580 EVex,
581
582 /* AVX512 masking support:
ae2387fe 583 1: Zeroing or merging masking depending on operands.
43234a1e
L
584 2: Merging-masking.
585 3: Both zeroing and merging masking.
586 */
ae2387fe 587#define DYNAMIC_MASKING 1
43234a1e
L
588#define MERGING_MASKING 2
589#define BOTH_MASKING 3
590 Masking,
591
4a1b91ea
L
592 /* AVX512 broadcast support. The number of bytes to broadcast is
593 1 << (Broadcast - 1):
594 1: Byte broadcast.
595 2: Word broadcast.
596 3: Dword broadcast.
597 4: Qword broadcast.
598 */
599#define BYTE_BROADCAST 1
600#define WORD_BROADCAST 2
601#define DWORD_BROADCAST 3
602#define QWORD_BROADCAST 4
43234a1e
L
603 Broadcast,
604
605 /* Static rounding control is supported. */
606 StaticRounding,
607
608 /* Supress All Exceptions is supported. */
609 SAE,
610
7091c612
JB
611 /* Compressed Disp8*N attribute. */
612#define DISP8_SHIFT_VL 7
43234a1e
L
613 Disp8MemShift,
614
615 /* Default mask isn't allowed. */
616 NoDefMask,
617
920d2ddc
IT
618 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
619 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
620 */
621 ImplicitQuadGroup,
622
b6f8c7c4
L
623 /* Support encoding optimization. */
624 Optimize,
625
52a6c1fe
L
626 /* AT&T mnemonic. */
627 ATTMnemonic,
628 /* AT&T syntax. */
629 ATTSyntax,
630 /* Intel syntax. */
631 IntelSyntax,
e92bae62
L
632 /* AMD64. */
633 AMD64,
634 /* Intel64. */
635 Intel64,
52a6c1fe 636 /* The last bitfield in i386_opcode_modifier. */
1d942ae9 637 Opcode_Modifier_Num
52a6c1fe 638};
40fb9820
L
639
640typedef struct i386_opcode_modifier
641{
642 unsigned int d:1;
643 unsigned int w:1;
86fa6981 644 unsigned int load:1;
40fb9820
L
645 unsigned int modrm:1;
646 unsigned int shortform:1;
647 unsigned int jump:1;
648 unsigned int jumpdword:1;
649 unsigned int jumpbyte:1;
650 unsigned int jumpintersegment:1;
651 unsigned int floatmf:1;
652 unsigned int floatr:1;
673fe0f0 653 unsigned int size:2;
56ffb741 654 unsigned int checkregsize:1;
40fb9820
L
655 unsigned int ignoresize:1;
656 unsigned int defaultsize:1;
657 unsigned int no_bsuf:1;
658 unsigned int no_wsuf:1;
659 unsigned int no_lsuf:1;
660 unsigned int no_ssuf:1;
661 unsigned int no_qsuf:1;
7ce189b3 662 unsigned int no_ldsuf:1;
40fb9820
L
663 unsigned int fwait:1;
664 unsigned int isstring:1;
dfd69174 665 unsigned int regmem:1;
7e8b059b 666 unsigned int bndprefixok:1;
04ef582a 667 unsigned int notrackprefixok:1;
c32fa91d 668 unsigned int islockable:1;
40fb9820 669 unsigned int regkludge:1;
c0f3af97 670 unsigned int implicit1stxmm0:1;
42164a71 671 unsigned int hleprefixok:2;
29c048b6 672 unsigned int repprefixok:1;
ca61edf2
L
673 unsigned int todword:1;
674 unsigned int toqword:1;
75c0a438 675 unsigned int addrprefixopreg:1;
40fb9820
L
676 unsigned int isprefix:1;
677 unsigned int immext:1;
678 unsigned int norex64:1;
679 unsigned int rex64:1;
680 unsigned int ugh:1;
2bf05e57 681 unsigned int vex:2;
2426c15f 682 unsigned int vexvvvv:2;
1ef99a7b 683 unsigned int vexw:2;
7f399153 684 unsigned int vexopcode:3;
8cd7925b 685 unsigned int vexsources:2;
6c30d220 686 unsigned int vecsib:2;
c0f3af97 687 unsigned int sse2avx:1;
81f8a913 688 unsigned int noavx:1;
43234a1e
L
689 unsigned int evex:3;
690 unsigned int masking:2;
4a1b91ea 691 unsigned int broadcast:3;
43234a1e
L
692 unsigned int staticrounding:1;
693 unsigned int sae:1;
694 unsigned int disp8memshift:3;
695 unsigned int nodefmask:1;
920d2ddc 696 unsigned int implicitquadgroup:1;
b6f8c7c4 697 unsigned int optimize:1;
1efbbeb4 698 unsigned int attmnemonic:1;
e1d4d893 699 unsigned int attsyntax:1;
5c07affc 700 unsigned int intelsyntax:1;
e92bae62
L
701 unsigned int amd64:1;
702 unsigned int intel64:1;
40fb9820
L
703} i386_opcode_modifier;
704
bab6aec1
JB
705/* Operand classes. */
706
707#define CLASS_WIDTH 4
708enum operand_class
709{
710 ClassNone,
711 Reg, /* GPRs and FP regs, distinguished by operand size */
00cee14f 712 SReg, /* Segment register */
4a5c67ed
JB
713 RegCR, /* Control register */
714 RegDR, /* Debug register */
715 RegTR, /* Test register */
3528c362
JB
716 RegMMX, /* MMX register */
717 RegSIMD, /* XMM/YMM/ZMM registers, distinguished by operand size */
f74a6307
JB
718 RegMask, /* Vector Mask register */
719 RegBND, /* Bound register */
bab6aec1
JB
720};
721
40fb9820
L
722/* Position of operand_type bits. */
723
52a6c1fe
L
724enum
725{
bab6aec1
JB
726 /* Class */
727 Class = CLASS_WIDTH - 1,
52a6c1fe
L
728 /* 1 bit immediate */
729 Imm1,
730 /* 8 bit immediate */
731 Imm8,
732 /* 8 bit immediate sign extended */
733 Imm8S,
734 /* 16 bit immediate */
735 Imm16,
736 /* 32 bit immediate */
737 Imm32,
738 /* 32 bit immediate sign extended */
739 Imm32S,
740 /* 64 bit immediate */
741 Imm64,
742 /* 8bit/16bit/32bit displacements are used in different ways,
743 depending on the instruction. For jumps, they specify the
744 size of the PC relative displacement, for instructions with
745 memory operand, they specify the size of the offset relative
746 to the base register, and for instructions with memory offset
747 such as `mov 1234,%al' they specify the size of the offset
748 relative to the segment base. */
749 /* 8 bit displacement */
750 Disp8,
751 /* 16 bit displacement */
752 Disp16,
753 /* 32 bit displacement */
754 Disp32,
755 /* 32 bit signed displacement */
756 Disp32S,
757 /* 64 bit displacement */
758 Disp64,
1b54b8d7 759 /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
52a6c1fe 760 Acc,
52a6c1fe
L
761 /* Register which can be used for base or index in memory operand. */
762 BaseIndex,
763 /* Register to hold in/out port addr = dx */
764 InOutPortReg,
765 /* Register to hold shift count = cl */
766 ShiftCount,
767 /* Absolute address for jump. */
768 JumpAbsolute,
769 /* String insn operand with fixed es segment */
770 EsSeg,
11a322db 771 /* BYTE size. */
52a6c1fe 772 Byte,
11a322db 773 /* WORD size. 2 byte */
52a6c1fe 774 Word,
11a322db 775 /* DWORD size. 4 byte */
52a6c1fe 776 Dword,
11a322db 777 /* FWORD size. 6 byte */
52a6c1fe 778 Fword,
11a322db 779 /* QWORD size. 8 byte */
52a6c1fe 780 Qword,
11a322db 781 /* TBYTE size. 10 byte */
52a6c1fe 782 Tbyte,
11a322db 783 /* XMMWORD size. */
52a6c1fe 784 Xmmword,
11a322db 785 /* YMMWORD size. */
52a6c1fe 786 Ymmword,
11a322db 787 /* ZMMWORD size. */
43234a1e 788 Zmmword,
52a6c1fe
L
789 /* Unspecified memory size. */
790 Unspecified,
791 /* Any memory size. */
792 Anysize,
40fb9820 793
bab6aec1 794 /* The number of bits in i386_operand_type. */
f0a85b07 795 OTNum
52a6c1fe 796};
40fb9820
L
797
798#define OTNumOfUints \
f0a85b07 799 ((OTNum - 1) / sizeof (unsigned int) / CHAR_BIT + 1)
40fb9820
L
800#define OTNumOfBits \
801 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
802
803/* If you get a compiler error for zero width of the unused field,
804 comment it out. */
f0a85b07 805#define OTUnused OTNum
40fb9820
L
806
807typedef union i386_operand_type
808{
809 struct
810 {
bab6aec1 811 unsigned int class:CLASS_WIDTH;
7d5e4556 812 unsigned int imm1:1;
40fb9820
L
813 unsigned int imm8:1;
814 unsigned int imm8s:1;
815 unsigned int imm16:1;
816 unsigned int imm32:1;
817 unsigned int imm32s:1;
818 unsigned int imm64:1;
40fb9820
L
819 unsigned int disp8:1;
820 unsigned int disp16:1;
821 unsigned int disp32:1;
822 unsigned int disp32s:1;
823 unsigned int disp64:1;
7d5e4556 824 unsigned int acc:1;
7d5e4556 825 unsigned int baseindex:1;
40fb9820
L
826 unsigned int inoutportreg:1;
827 unsigned int shiftcount:1;
40fb9820 828 unsigned int jumpabsolute:1;
40fb9820 829 unsigned int esseg:1;
7d5e4556
L
830 unsigned int byte:1;
831 unsigned int word:1;
832 unsigned int dword:1;
833 unsigned int fword:1;
834 unsigned int qword:1;
835 unsigned int tbyte:1;
836 unsigned int xmmword:1;
c0f3af97 837 unsigned int ymmword:1;
43234a1e 838 unsigned int zmmword:1;
7d5e4556
L
839 unsigned int unspecified:1;
840 unsigned int anysize:1;
40fb9820
L
841#ifdef OTUnused
842 unsigned int unused:(OTNumOfBits - OTUnused);
843#endif
844 } bitfield;
845 unsigned int array[OTNumOfUints];
846} i386_operand_type;
0b1cf022 847
d3ce72d0 848typedef struct insn_template
0b1cf022
L
849{
850 /* instruction name sans width suffix ("mov" for movl insns) */
851 char *name;
852
0b1cf022
L
853 /* base_opcode is the fundamental opcode byte without optional
854 prefix(es). */
855 unsigned int base_opcode;
856#define Opcode_D 0x2 /* Direction bit:
857 set if Reg --> Regmem;
858 unset if Regmem --> Reg. */
859#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
860#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
dbbc8b7e
JB
861#define Opcode_SIMD_FloatD 0x1 /* Direction bit for SIMD fp insns. */
862#define Opcode_SIMD_IntD 0x10 /* Direction bit for SIMD int insns. */
0b1cf022
L
863
864 /* extension_opcode is the 3 bit extension for group <n> insns.
865 This field is also used to store the 8-bit opcode suffix for the
866 AMD 3DNow! instructions.
29c048b6 867 If this template has no extension opcode (the usual case) use None
c1e679ec 868 Instructions */
a2cebd03 869 unsigned short extension_opcode;
0b1cf022
L
870#define None 0xffff /* If no extension_opcode is possible. */
871
4dffcebc
L
872 /* Opcode length. */
873 unsigned char opcode_length;
874
a2cebd03
JB
875 /* how many operands */
876 unsigned char operands;
877
0b1cf022 878 /* cpu feature flags */
40fb9820 879 i386_cpu_flags cpu_flags;
0b1cf022
L
880
881 /* the bits in opcode_modifier are used to generate the final opcode from
882 the base_opcode. These bits also are used to detect alternate forms of
883 the same instruction */
40fb9820 884 i386_opcode_modifier opcode_modifier;
0b1cf022
L
885
886 /* operand_types[i] describes the type of operand i. This is made
887 by OR'ing together all of the possible type masks. (e.g.
888 'operand_types[i] = Reg|Imm' specifies that operand i can be
889 either a register or an immediate operand. */
40fb9820 890 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 891}
d3ce72d0 892insn_template;
0b1cf022 893
d3ce72d0 894extern const insn_template i386_optab[];
0b1cf022
L
895
896/* these are for register name --> number & type hash lookup */
897typedef struct
898{
899 char *reg_name;
40fb9820 900 i386_operand_type reg_type;
a60de03c 901 unsigned char reg_flags;
0b1cf022
L
902#define RegRex 0x1 /* Extended register. */
903#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 904#define RegVRex 0x4 /* Extended vector register. */
a60de03c 905 unsigned char reg_num;
e968fc9b 906#define RegIP ((unsigned char ) ~0)
db51cc60 907/* EIZ and RIZ are fake index registers. */
e968fc9b 908#define RegIZ (RegIP - 1)
b7240065
JB
909/* FLAT is a fake segment register (Intel mode). */
910#define RegFlat ((unsigned char) ~0)
a60de03c
JB
911 signed char dw2_regnum[2];
912#define Dw2Inval (-1)
0b1cf022
L
913}
914reg_entry;
915
916/* Entries in i386_regtab. */
917#define REGNAM_AL 1
918#define REGNAM_AX 25
919#define REGNAM_EAX 41
920
921extern const reg_entry i386_regtab[];
c3fe08fa 922extern const unsigned int i386_regtab_size;
0b1cf022
L
923
924typedef struct
925{
926 char *seg_name;
927 unsigned int seg_prefix;
928}
929seg_entry;
930
931extern const seg_entry cs;
932extern const seg_entry ds;
933extern const seg_entry ss;
934extern const seg_entry es;
935extern const seg_entry fs;
936extern const seg_entry gs;
This page took 0.654912 seconds and 4 git commands to generate.