[cgen/cpu]
[deliverable/binutils-gdb.git] / opcodes / mep-desc.c
CommitLineData
bd2f2e55
DB
1/* CPU data for mep.
2
3THIS FILE IS MACHINE GENERATED WITH CGEN.
4
9b201bb5 5Copyright 1996-2007 Free Software Foundation, Inc.
bd2f2e55
DB
6
7This file is part of the GNU Binutils and/or GDB, the GNU debugger.
8
9b201bb5
NC
9 This file is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 3, or (at your option)
12 any later version.
bd2f2e55 13
9b201bb5
NC
14 It is distributed in the hope that it will be useful, but WITHOUT
15 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
17 License for more details.
bd2f2e55 18
9b201bb5
NC
19 You should have received a copy of the GNU General Public License along
20 with this program; if not, write to the Free Software Foundation, Inc.,
21 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.
bd2f2e55
DB
22
23*/
24
25#include "sysdep.h"
26#include <stdio.h>
27#include <stdarg.h>
28#include "ansidecl.h"
29#include "bfd.h"
30#include "symcat.h"
31#include "mep-desc.h"
32#include "mep-opc.h"
33#include "opintl.h"
34#include "libiberty.h"
35#include "xregex.h"
36
37/* Attributes. */
38
39static const CGEN_ATTR_ENTRY bool_attr[] =
40{
41 { "#f", 0 },
42 { "#t", 1 },
43 { 0, 0 }
44};
45
46static const CGEN_ATTR_ENTRY MACH_attr[] ATTRIBUTE_UNUSED =
47{
48 { "base", MACH_BASE },
49 { "mep", MACH_MEP },
50 { "h1", MACH_H1 },
40493983 51 { "c5", MACH_C5 },
bd2f2e55
DB
52 { "max", MACH_MAX },
53 { 0, 0 }
54};
55
56static const CGEN_ATTR_ENTRY ISA_attr[] ATTRIBUTE_UNUSED =
57{
58 { "mep", ISA_MEP },
59 { "ext_core1", ISA_EXT_CORE1 },
3526b680
DD
60 { "ext_cop1_16", ISA_EXT_COP1_16 },
61 { "ext_cop1_32", ISA_EXT_COP1_32 },
62 { "ext_cop1_48", ISA_EXT_COP1_48 },
63 { "ext_cop1_64", ISA_EXT_COP1_64 },
bd2f2e55
DB
64 { "max", ISA_MAX },
65 { 0, 0 }
66};
67
68static const CGEN_ATTR_ENTRY CDATA_attr[] ATTRIBUTE_UNUSED =
69{
70 { "LABEL", CDATA_LABEL },
71 { "REGNUM", CDATA_REGNUM },
72 { "FMAX_FLOAT", CDATA_FMAX_FLOAT },
73 { "FMAX_INT", CDATA_FMAX_INT },
74 { "POINTER", CDATA_POINTER },
75 { "LONG", CDATA_LONG },
76 { "ULONG", CDATA_ULONG },
77 { "SHORT", CDATA_SHORT },
78 { "USHORT", CDATA_USHORT },
79 { "CHAR", CDATA_CHAR },
80 { "UCHAR", CDATA_UCHAR },
81 { "CP_DATA_BUS_INT", CDATA_CP_DATA_BUS_INT },
82 { 0, 0 }
83};
84
85static const CGEN_ATTR_ENTRY ALIGN_attr [] ATTRIBUTE_UNUSED =
86{
87 {"integer", 1},
88 { 0, 0 }
89};
90
91static const CGEN_ATTR_ENTRY LATENCY_attr [] ATTRIBUTE_UNUSED =
92{
93 {"integer", 0},
94 { 0, 0 }
95};
96
97static const CGEN_ATTR_ENTRY CONFIG_attr[] ATTRIBUTE_UNUSED =
98{
99 { "NONE", CONFIG_NONE },
c1a0a41f 100 { "default", CONFIG_DEFAULT },
bd2f2e55
DB
101 { 0, 0 }
102};
103
3526b680
DD
104static const CGEN_ATTR_ENTRY SLOTS_attr[] ATTRIBUTE_UNUSED =
105{
106 { "core", SLOTS_CORE },
107 { "c3", SLOTS_C3 },
108 { "p0s", SLOTS_P0S },
109 { "p0", SLOTS_P0 },
110 { "p1", SLOTS_P1 },
111 { 0, 0 }
112};
113
bd2f2e55
DB
114const CGEN_ATTR_TABLE mep_cgen_ifield_attr_table[] =
115{
116 { "MACH", & MACH_attr[0], & MACH_attr[0] },
117 { "ISA", & ISA_attr[0], & ISA_attr[0] },
118 { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
119 { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
120 { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
121 { "RESERVED", &bool_attr[0], &bool_attr[0] },
122 { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
123 { "SIGNED", &bool_attr[0], &bool_attr[0] },
124 { 0, 0, 0 }
125};
126
127const CGEN_ATTR_TABLE mep_cgen_hardware_attr_table[] =
128{
129 { "MACH", & MACH_attr[0], & MACH_attr[0] },
130 { "ISA", & ISA_attr[0], & ISA_attr[0] },
131 { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
132 { "CACHE-ADDR", &bool_attr[0], &bool_attr[0] },
133 { "PC", &bool_attr[0], &bool_attr[0] },
134 { "PROFILE", &bool_attr[0], &bool_attr[0] },
135 { "IS_FLOAT", &bool_attr[0], &bool_attr[0] },
136 { 0, 0, 0 }
137};
138
139const CGEN_ATTR_TABLE mep_cgen_operand_attr_table[] =
140{
141 { "MACH", & MACH_attr[0], & MACH_attr[0] },
142 { "ISA", & ISA_attr[0], & ISA_attr[0] },
143 { "CDATA", & CDATA_attr[0], & CDATA_attr[0] },
144 { "ALIGN", & ALIGN_attr[0], & ALIGN_attr[0] },
145 { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
146 { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
147 { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
148 { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
149 { "SIGNED", &bool_attr[0], &bool_attr[0] },
150 { "NEGATIVE", &bool_attr[0], &bool_attr[0] },
151 { "RELAX", &bool_attr[0], &bool_attr[0] },
152 { "SEM-ONLY", &bool_attr[0], &bool_attr[0] },
153 { "RELOC_IMPLIES_OVERFLOW", &bool_attr[0], &bool_attr[0] },
154 { 0, 0, 0 }
155};
156
157const CGEN_ATTR_TABLE mep_cgen_insn_attr_table[] =
158{
159 { "MACH", & MACH_attr[0], & MACH_attr[0] },
160 { "ISA", & ISA_attr[0], & ISA_attr[0] },
161 { "LATENCY", & LATENCY_attr[0], & LATENCY_attr[0] },
162 { "CONFIG", & CONFIG_attr[0], & CONFIG_attr[0] },
3526b680 163 { "SLOTS", & SLOTS_attr[0], & SLOTS_attr[0] },
bd2f2e55
DB
164 { "ALIAS", &bool_attr[0], &bool_attr[0] },
165 { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
166 { "UNCOND-CTI", &bool_attr[0], &bool_attr[0] },
167 { "COND-CTI", &bool_attr[0], &bool_attr[0] },
168 { "SKIP-CTI", &bool_attr[0], &bool_attr[0] },
169 { "DELAY-SLOT", &bool_attr[0], &bool_attr[0] },
170 { "RELAXABLE", &bool_attr[0], &bool_attr[0] },
171 { "RELAXED", &bool_attr[0], &bool_attr[0] },
172 { "NO-DIS", &bool_attr[0], &bool_attr[0] },
173 { "PBB", &bool_attr[0], &bool_attr[0] },
174 { "OPTIONAL_BIT_INSN", &bool_attr[0], &bool_attr[0] },
175 { "OPTIONAL_MUL_INSN", &bool_attr[0], &bool_attr[0] },
176 { "OPTIONAL_DIV_INSN", &bool_attr[0], &bool_attr[0] },
177 { "OPTIONAL_DEBUG_INSN", &bool_attr[0], &bool_attr[0] },
178 { "OPTIONAL_LDZ_INSN", &bool_attr[0], &bool_attr[0] },
179 { "OPTIONAL_ABS_INSN", &bool_attr[0], &bool_attr[0] },
180 { "OPTIONAL_AVE_INSN", &bool_attr[0], &bool_attr[0] },
181 { "OPTIONAL_MINMAX_INSN", &bool_attr[0], &bool_attr[0] },
182 { "OPTIONAL_CLIP_INSN", &bool_attr[0], &bool_attr[0] },
183 { "OPTIONAL_SAT_INSN", &bool_attr[0], &bool_attr[0] },
184 { "OPTIONAL_UCI_INSN", &bool_attr[0], &bool_attr[0] },
185 { "OPTIONAL_DSP_INSN", &bool_attr[0], &bool_attr[0] },
186 { "OPTIONAL_CP_INSN", &bool_attr[0], &bool_attr[0] },
187 { "OPTIONAL_CP64_INSN", &bool_attr[0], &bool_attr[0] },
188 { "OPTIONAL_VLIW64", &bool_attr[0], &bool_attr[0] },
189 { "MAY_TRAP", &bool_attr[0], &bool_attr[0] },
190 { "VLIW_ALONE", &bool_attr[0], &bool_attr[0] },
191 { "VLIW_NO_CORE_NOP", &bool_attr[0], &bool_attr[0] },
192 { "VLIW_NO_COP_NOP", &bool_attr[0], &bool_attr[0] },
193 { "VLIW64_NO_MATCHING_NOP", &bool_attr[0], &bool_attr[0] },
194 { "VLIW32_NO_MATCHING_NOP", &bool_attr[0], &bool_attr[0] },
195 { "VOLATILE", &bool_attr[0], &bool_attr[0] },
196 { 0, 0, 0 }
197};
198
199/* Instruction set variants. */
200
201static const CGEN_ISA mep_cgen_isa_table[] = {
202 { "mep", 32, 32, 16, 32 },
203 { "ext_core1", 32, 32, 16, 32 },
3526b680
DD
204 { "ext_cop1_16", 32, 32, 32, 32 },
205 { "ext_cop1_32", 32, 32, 32, 32 },
206 { "ext_cop1_48", 32, 32, 32, 32 },
207 { "ext_cop1_64", 32, 32, 32, 32 },
bd2f2e55
DB
208 { 0, 0, 0, 0, 0 }
209};
210
211/* Machine variants. */
212
213static const CGEN_MACH mep_cgen_mach_table[] = {
214 { "mep", "mep", MACH_MEP, 16 },
215 { "h1", "h1", MACH_H1, 16 },
40493983 216 { "c5", "c5", MACH_C5, 16 },
bd2f2e55
DB
217 { 0, 0, 0, 0 }
218};
219
220static CGEN_KEYWORD_ENTRY mep_cgen_opval_h_gpr_entries[] =
221{
222 { "$0", 0, {0, {{{0, 0}}}}, 0, 0 },
223 { "$1", 1, {0, {{{0, 0}}}}, 0, 0 },
224 { "$2", 2, {0, {{{0, 0}}}}, 0, 0 },
225 { "$3", 3, {0, {{{0, 0}}}}, 0, 0 },
226 { "$4", 4, {0, {{{0, 0}}}}, 0, 0 },
227 { "$5", 5, {0, {{{0, 0}}}}, 0, 0 },
228 { "$6", 6, {0, {{{0, 0}}}}, 0, 0 },
229 { "$7", 7, {0, {{{0, 0}}}}, 0, 0 },
230 { "$8", 8, {0, {{{0, 0}}}}, 0, 0 },
231 { "$9", 9, {0, {{{0, 0}}}}, 0, 0 },
232 { "$10", 10, {0, {{{0, 0}}}}, 0, 0 },
233 { "$11", 11, {0, {{{0, 0}}}}, 0, 0 },
234 { "$fp", 8, {0, {{{0, 0}}}}, 0, 0 },
235 { "$tp", 13, {0, {{{0, 0}}}}, 0, 0 },
236 { "$gp", 14, {0, {{{0, 0}}}}, 0, 0 },
237 { "$sp", 15, {0, {{{0, 0}}}}, 0, 0 },
238 { "$12", 12, {0, {{{0, 0}}}}, 0, 0 },
239 { "$13", 13, {0, {{{0, 0}}}}, 0, 0 },
240 { "$14", 14, {0, {{{0, 0}}}}, 0, 0 },
241 { "$15", 15, {0, {{{0, 0}}}}, 0, 0 }
242};
243
244CGEN_KEYWORD mep_cgen_opval_h_gpr =
245{
246 & mep_cgen_opval_h_gpr_entries[0],
247 20,
248 0, 0, 0, 0, ""
249};
250
251static CGEN_KEYWORD_ENTRY mep_cgen_opval_h_csr_entries[] =
252{
253 { "$pc", 0, {0, {{{0, 0}}}}, 0, 0 },
254 { "$lp", 1, {0, {{{0, 0}}}}, 0, 0 },
255 { "$sar", 2, {0, {{{0, 0}}}}, 0, 0 },
256 { "$rpb", 4, {0, {{{0, 0}}}}, 0, 0 },
257 { "$rpe", 5, {0, {{{0, 0}}}}, 0, 0 },
258 { "$rpc", 6, {0, {{{0, 0}}}}, 0, 0 },
259 { "$hi", 7, {0, {{{0, 0}}}}, 0, 0 },
260 { "$lo", 8, {0, {{{0, 0}}}}, 0, 0 },
261 { "$mb0", 12, {0, {{{0, 0}}}}, 0, 0 },
262 { "$me0", 13, {0, {{{0, 0}}}}, 0, 0 },
263 { "$mb1", 14, {0, {{{0, 0}}}}, 0, 0 },
264 { "$me1", 15, {0, {{{0, 0}}}}, 0, 0 },
265 { "$psw", 16, {0, {{{0, 0}}}}, 0, 0 },
266 { "$id", 17, {0, {{{0, 0}}}}, 0, 0 },
267 { "$tmp", 18, {0, {{{0, 0}}}}, 0, 0 },
268 { "$epc", 19, {0, {{{0, 0}}}}, 0, 0 },
269 { "$exc", 20, {0, {{{0, 0}}}}, 0, 0 },
270 { "$cfg", 21, {0, {{{0, 0}}}}, 0, 0 },
271 { "$npc", 23, {0, {{{0, 0}}}}, 0, 0 },
272 { "$dbg", 24, {0, {{{0, 0}}}}, 0, 0 },
273 { "$depc", 25, {0, {{{0, 0}}}}, 0, 0 },
274 { "$opt", 26, {0, {{{0, 0}}}}, 0, 0 },
275 { "$rcfg", 27, {0, {{{0, 0}}}}, 0, 0 },
c1a0a41f
DD
276 { "$ccfg", 28, {0, {{{0, 0}}}}, 0, 0 },
277 { "$vid", 22, {0, {{{0, 0}}}}, 0, 0 }
bd2f2e55
DB
278};
279
280CGEN_KEYWORD mep_cgen_opval_h_csr =
281{
282 & mep_cgen_opval_h_csr_entries[0],
c1a0a41f 283 25,
bd2f2e55
DB
284 0, 0, 0, 0, ""
285};
286
287static CGEN_KEYWORD_ENTRY mep_cgen_opval_h_cr64_entries[] =
288{
289 { "$c0", 0, {0, {{{0, 0}}}}, 0, 0 },
290 { "$c1", 1, {0, {{{0, 0}}}}, 0, 0 },
291 { "$c2", 2, {0, {{{0, 0}}}}, 0, 0 },
292 { "$c3", 3, {0, {{{0, 0}}}}, 0, 0 },
293 { "$c4", 4, {0, {{{0, 0}}}}, 0, 0 },
294 { "$c5", 5, {0, {{{0, 0}}}}, 0, 0 },
295 { "$c6", 6, {0, {{{0, 0}}}}, 0, 0 },
296 { "$c7", 7, {0, {{{0, 0}}}}, 0, 0 },
297 { "$c8", 8, {0, {{{0, 0}}}}, 0, 0 },
298 { "$c9", 9, {0, {{{0, 0}}}}, 0, 0 },
299 { "$c10", 10, {0, {{{0, 0}}}}, 0, 0 },
300 { "$c11", 11, {0, {{{0, 0}}}}, 0, 0 },
301 { "$c12", 12, {0, {{{0, 0}}}}, 0, 0 },
302 { "$c13", 13, {0, {{{0, 0}}}}, 0, 0 },
303 { "$c14", 14, {0, {{{0, 0}}}}, 0, 0 },
304 { "$c15", 15, {0, {{{0, 0}}}}, 0, 0 },
305 { "$c16", 16, {0, {{{0, 0}}}}, 0, 0 },
306 { "$c17", 17, {0, {{{0, 0}}}}, 0, 0 },
307 { "$c18", 18, {0, {{{0, 0}}}}, 0, 0 },
308 { "$c19", 19, {0, {{{0, 0}}}}, 0, 0 },
309 { "$c20", 20, {0, {{{0, 0}}}}, 0, 0 },
310 { "$c21", 21, {0, {{{0, 0}}}}, 0, 0 },
311 { "$c22", 22, {0, {{{0, 0}}}}, 0, 0 },
312 { "$c23", 23, {0, {{{0, 0}}}}, 0, 0 },
313 { "$c24", 24, {0, {{{0, 0}}}}, 0, 0 },
314 { "$c25", 25, {0, {{{0, 0}}}}, 0, 0 },
315 { "$c26", 26, {0, {{{0, 0}}}}, 0, 0 },
316 { "$c27", 27, {0, {{{0, 0}}}}, 0, 0 },
317 { "$c28", 28, {0, {{{0, 0}}}}, 0, 0 },
318 { "$c29", 29, {0, {{{0, 0}}}}, 0, 0 },
319 { "$c30", 30, {0, {{{0, 0}}}}, 0, 0 },
320 { "$c31", 31, {0, {{{0, 0}}}}, 0, 0 }
321};
322
323CGEN_KEYWORD mep_cgen_opval_h_cr64 =
324{
325 & mep_cgen_opval_h_cr64_entries[0],
326 32,
327 0, 0, 0, 0, ""
328};
329
330static CGEN_KEYWORD_ENTRY mep_cgen_opval_h_cr_entries[] =
331{
332 { "$c0", 0, {0, {{{0, 0}}}}, 0, 0 },
333 { "$c1", 1, {0, {{{0, 0}}}}, 0, 0 },
334 { "$c2", 2, {0, {{{0, 0}}}}, 0, 0 },
335 { "$c3", 3, {0, {{{0, 0}}}}, 0, 0 },
336 { "$c4", 4, {0, {{{0, 0}}}}, 0, 0 },
337 { "$c5", 5, {0, {{{0, 0}}}}, 0, 0 },
338 { "$c6", 6, {0, {{{0, 0}}}}, 0, 0 },
339 { "$c7", 7, {0, {{{0, 0}}}}, 0, 0 },
340 { "$c8", 8, {0, {{{0, 0}}}}, 0, 0 },
341 { "$c9", 9, {0, {{{0, 0}}}}, 0, 0 },
342 { "$c10", 10, {0, {{{0, 0}}}}, 0, 0 },
343 { "$c11", 11, {0, {{{0, 0}}}}, 0, 0 },
344 { "$c12", 12, {0, {{{0, 0}}}}, 0, 0 },
345 { "$c13", 13, {0, {{{0, 0}}}}, 0, 0 },
346 { "$c14", 14, {0, {{{0, 0}}}}, 0, 0 },
347 { "$c15", 15, {0, {{{0, 0}}}}, 0, 0 },
348 { "$c16", 16, {0, {{{0, 0}}}}, 0, 0 },
349 { "$c17", 17, {0, {{{0, 0}}}}, 0, 0 },
350 { "$c18", 18, {0, {{{0, 0}}}}, 0, 0 },
351 { "$c19", 19, {0, {{{0, 0}}}}, 0, 0 },
352 { "$c20", 20, {0, {{{0, 0}}}}, 0, 0 },
353 { "$c21", 21, {0, {{{0, 0}}}}, 0, 0 },
354 { "$c22", 22, {0, {{{0, 0}}}}, 0, 0 },
355 { "$c23", 23, {0, {{{0, 0}}}}, 0, 0 },
356 { "$c24", 24, {0, {{{0, 0}}}}, 0, 0 },
357 { "$c25", 25, {0, {{{0, 0}}}}, 0, 0 },
358 { "$c26", 26, {0, {{{0, 0}}}}, 0, 0 },
359 { "$c27", 27, {0, {{{0, 0}}}}, 0, 0 },
360 { "$c28", 28, {0, {{{0, 0}}}}, 0, 0 },
361 { "$c29", 29, {0, {{{0, 0}}}}, 0, 0 },
362 { "$c30", 30, {0, {{{0, 0}}}}, 0, 0 },
363 { "$c31", 31, {0, {{{0, 0}}}}, 0, 0 }
364};
365
366CGEN_KEYWORD mep_cgen_opval_h_cr =
367{
368 & mep_cgen_opval_h_cr_entries[0],
369 32,
370 0, 0, 0, 0, ""
371};
372
373static CGEN_KEYWORD_ENTRY mep_cgen_opval_h_ccr_entries[] =
374{
375 { "$ccr0", 0, {0, {{{0, 0}}}}, 0, 0 },
376 { "$ccr1", 1, {0, {{{0, 0}}}}, 0, 0 },
377 { "$ccr2", 2, {0, {{{0, 0}}}}, 0, 0 },
378 { "$ccr3", 3, {0, {{{0, 0}}}}, 0, 0 },
379 { "$ccr4", 4, {0, {{{0, 0}}}}, 0, 0 },
380 { "$ccr5", 5, {0, {{{0, 0}}}}, 0, 0 },
381 { "$ccr6", 6, {0, {{{0, 0}}}}, 0, 0 },
382 { "$ccr7", 7, {0, {{{0, 0}}}}, 0, 0 },
383 { "$ccr8", 8, {0, {{{0, 0}}}}, 0, 0 },
384 { "$ccr9", 9, {0, {{{0, 0}}}}, 0, 0 },
385 { "$ccr10", 10, {0, {{{0, 0}}}}, 0, 0 },
386 { "$ccr11", 11, {0, {{{0, 0}}}}, 0, 0 },
387 { "$ccr12", 12, {0, {{{0, 0}}}}, 0, 0 },
388 { "$ccr13", 13, {0, {{{0, 0}}}}, 0, 0 },
389 { "$ccr14", 14, {0, {{{0, 0}}}}, 0, 0 },
390 { "$ccr15", 15, {0, {{{0, 0}}}}, 0, 0 },
391 { "$ccr16", 16, {0, {{{0, 0}}}}, 0, 0 },
392 { "$ccr17", 17, {0, {{{0, 0}}}}, 0, 0 },
393 { "$ccr18", 18, {0, {{{0, 0}}}}, 0, 0 },
394 { "$ccr19", 19, {0, {{{0, 0}}}}, 0, 0 },
395 { "$ccr20", 20, {0, {{{0, 0}}}}, 0, 0 },
396 { "$ccr21", 21, {0, {{{0, 0}}}}, 0, 0 },
397 { "$ccr22", 22, {0, {{{0, 0}}}}, 0, 0 },
398 { "$ccr23", 23, {0, {{{0, 0}}}}, 0, 0 },
399 { "$ccr24", 24, {0, {{{0, 0}}}}, 0, 0 },
400 { "$ccr25", 25, {0, {{{0, 0}}}}, 0, 0 },
401 { "$ccr26", 26, {0, {{{0, 0}}}}, 0, 0 },
402 { "$ccr27", 27, {0, {{{0, 0}}}}, 0, 0 },
403 { "$ccr28", 28, {0, {{{0, 0}}}}, 0, 0 },
404 { "$ccr29", 29, {0, {{{0, 0}}}}, 0, 0 },
405 { "$ccr30", 30, {0, {{{0, 0}}}}, 0, 0 },
406 { "$ccr31", 31, {0, {{{0, 0}}}}, 0, 0 },
407 { "$ccr32", 32, {0, {{{0, 0}}}}, 0, 0 },
408 { "$ccr33", 33, {0, {{{0, 0}}}}, 0, 0 },
409 { "$ccr34", 34, {0, {{{0, 0}}}}, 0, 0 },
410 { "$ccr35", 35, {0, {{{0, 0}}}}, 0, 0 },
411 { "$ccr36", 36, {0, {{{0, 0}}}}, 0, 0 },
412 { "$ccr37", 37, {0, {{{0, 0}}}}, 0, 0 },
413 { "$ccr38", 38, {0, {{{0, 0}}}}, 0, 0 },
414 { "$ccr39", 39, {0, {{{0, 0}}}}, 0, 0 },
415 { "$ccr40", 40, {0, {{{0, 0}}}}, 0, 0 },
416 { "$ccr41", 41, {0, {{{0, 0}}}}, 0, 0 },
417 { "$ccr42", 42, {0, {{{0, 0}}}}, 0, 0 },
418 { "$ccr43", 43, {0, {{{0, 0}}}}, 0, 0 },
419 { "$ccr44", 44, {0, {{{0, 0}}}}, 0, 0 },
420 { "$ccr45", 45, {0, {{{0, 0}}}}, 0, 0 },
421 { "$ccr46", 46, {0, {{{0, 0}}}}, 0, 0 },
422 { "$ccr47", 47, {0, {{{0, 0}}}}, 0, 0 },
423 { "$ccr48", 48, {0, {{{0, 0}}}}, 0, 0 },
424 { "$ccr49", 49, {0, {{{0, 0}}}}, 0, 0 },
425 { "$ccr50", 50, {0, {{{0, 0}}}}, 0, 0 },
426 { "$ccr51", 51, {0, {{{0, 0}}}}, 0, 0 },
427 { "$ccr52", 52, {0, {{{0, 0}}}}, 0, 0 },
428 { "$ccr53", 53, {0, {{{0, 0}}}}, 0, 0 },
429 { "$ccr54", 54, {0, {{{0, 0}}}}, 0, 0 },
430 { "$ccr55", 55, {0, {{{0, 0}}}}, 0, 0 },
431 { "$ccr56", 56, {0, {{{0, 0}}}}, 0, 0 },
432 { "$ccr57", 57, {0, {{{0, 0}}}}, 0, 0 },
433 { "$ccr58", 58, {0, {{{0, 0}}}}, 0, 0 },
434 { "$ccr59", 59, {0, {{{0, 0}}}}, 0, 0 },
435 { "$ccr60", 60, {0, {{{0, 0}}}}, 0, 0 },
436 { "$ccr61", 61, {0, {{{0, 0}}}}, 0, 0 },
437 { "$ccr62", 62, {0, {{{0, 0}}}}, 0, 0 },
438 { "$ccr63", 63, {0, {{{0, 0}}}}, 0, 0 }
439};
440
441CGEN_KEYWORD mep_cgen_opval_h_ccr =
442{
443 & mep_cgen_opval_h_ccr_entries[0],
444 64,
445 0, 0, 0, 0, ""
446};
447
3526b680
DD
448static CGEN_KEYWORD_ENTRY mep_cgen_opval_h_cr_ivc2_entries[] =
449{
450 { "$c0", 0, {0, {{{0, 0}}}}, 0, 0 },
451 { "$c1", 1, {0, {{{0, 0}}}}, 0, 0 },
452 { "$c2", 2, {0, {{{0, 0}}}}, 0, 0 },
453 { "$c3", 3, {0, {{{0, 0}}}}, 0, 0 },
454 { "$c4", 4, {0, {{{0, 0}}}}, 0, 0 },
455 { "$c5", 5, {0, {{{0, 0}}}}, 0, 0 },
456 { "$c6", 6, {0, {{{0, 0}}}}, 0, 0 },
457 { "$c7", 7, {0, {{{0, 0}}}}, 0, 0 }
458};
459
460CGEN_KEYWORD mep_cgen_opval_h_cr_ivc2 =
461{
462 & mep_cgen_opval_h_cr_ivc2_entries[0],
463 8,
464 0, 0, 0, 0, ""
465};
466
467static CGEN_KEYWORD_ENTRY mep_cgen_opval_h_ccr_ivc2_entries[] =
468{
1d74713b
DD
469 { "$csar0", 0, {0, {{{0, 0}}}}, 0, 0 },
470 { "$cc", 1, {0, {{{0, 0}}}}, 0, 0 },
471 { "$cofr0", 4, {0, {{{0, 0}}}}, 0, 0 },
472 { "$cofr1", 5, {0, {{{0, 0}}}}, 0, 0 },
473 { "$cofa0", 6, {0, {{{0, 0}}}}, 0, 0 },
474 { "$cofa1", 7, {0, {{{0, 0}}}}, 0, 0 },
475 { "$csar1", 15, {0, {{{0, 0}}}}, 0, 0 },
2f3565a3
DD
476 { "$acc0_0", 16, {0, {{{0, 0}}}}, 0, 0 },
477 { "$acc0_1", 17, {0, {{{0, 0}}}}, 0, 0 },
478 { "$acc0_2", 18, {0, {{{0, 0}}}}, 0, 0 },
479 { "$acc0_3", 19, {0, {{{0, 0}}}}, 0, 0 },
480 { "$acc0_4", 20, {0, {{{0, 0}}}}, 0, 0 },
481 { "$acc0_5", 21, {0, {{{0, 0}}}}, 0, 0 },
482 { "$acc0_6", 22, {0, {{{0, 0}}}}, 0, 0 },
483 { "$acc0_7", 23, {0, {{{0, 0}}}}, 0, 0 },
484 { "$acc1_0", 24, {0, {{{0, 0}}}}, 0, 0 },
485 { "$acc1_1", 25, {0, {{{0, 0}}}}, 0, 0 },
486 { "$acc1_2", 26, {0, {{{0, 0}}}}, 0, 0 },
487 { "$acc1_3", 27, {0, {{{0, 0}}}}, 0, 0 },
488 { "$acc1_4", 28, {0, {{{0, 0}}}}, 0, 0 },
489 { "$acc1_5", 29, {0, {{{0, 0}}}}, 0, 0 },
490 { "$acc1_6", 30, {0, {{{0, 0}}}}, 0, 0 },
491 { "$acc1_7", 31, {0, {{{0, 0}}}}, 0, 0 },
1d74713b
DD
492 { "$ccr0", 0, {0, {{{0, 0}}}}, 0, 0 },
493 { "$ccr1", 1, {0, {{{0, 0}}}}, 0, 0 },
494 { "$ccr2", 2, {0, {{{0, 0}}}}, 0, 0 },
495 { "$ccr3", 3, {0, {{{0, 0}}}}, 0, 0 },
496 { "$ccr4", 4, {0, {{{0, 0}}}}, 0, 0 },
497 { "$ccr5", 5, {0, {{{0, 0}}}}, 0, 0 },
498 { "$ccr6", 6, {0, {{{0, 0}}}}, 0, 0 },
499 { "$ccr7", 7, {0, {{{0, 0}}}}, 0, 0 },
500 { "$ccr8", 8, {0, {{{0, 0}}}}, 0, 0 },
501 { "$ccr9", 9, {0, {{{0, 0}}}}, 0, 0 },
502 { "$ccr10", 10, {0, {{{0, 0}}}}, 0, 0 },
503 { "$ccr11", 11, {0, {{{0, 0}}}}, 0, 0 },
504 { "$ccr12", 12, {0, {{{0, 0}}}}, 0, 0 },
505 { "$ccr13", 13, {0, {{{0, 0}}}}, 0, 0 },
506 { "$ccr14", 14, {0, {{{0, 0}}}}, 0, 0 },
507 { "$ccr15", 15, {0, {{{0, 0}}}}, 0, 0 },
508 { "$ccr16", 16, {0, {{{0, 0}}}}, 0, 0 },
509 { "$ccr17", 17, {0, {{{0, 0}}}}, 0, 0 },
510 { "$ccr18", 18, {0, {{{0, 0}}}}, 0, 0 },
511 { "$ccr19", 19, {0, {{{0, 0}}}}, 0, 0 },
512 { "$ccr20", 20, {0, {{{0, 0}}}}, 0, 0 },
513 { "$ccr21", 21, {0, {{{0, 0}}}}, 0, 0 },
514 { "$ccr22", 22, {0, {{{0, 0}}}}, 0, 0 },
515 { "$ccr23", 23, {0, {{{0, 0}}}}, 0, 0 },
516 { "$ccr24", 24, {0, {{{0, 0}}}}, 0, 0 },
517 { "$ccr25", 25, {0, {{{0, 0}}}}, 0, 0 },
518 { "$ccr26", 26, {0, {{{0, 0}}}}, 0, 0 },
519 { "$ccr27", 27, {0, {{{0, 0}}}}, 0, 0 },
520 { "$ccr28", 28, {0, {{{0, 0}}}}, 0, 0 },
521 { "$ccr29", 29, {0, {{{0, 0}}}}, 0, 0 },
522 { "$ccr30", 30, {0, {{{0, 0}}}}, 0, 0 },
523 { "$ccr31", 31, {0, {{{0, 0}}}}, 0, 0 }
3526b680
DD
524};
525
526CGEN_KEYWORD mep_cgen_opval_h_ccr_ivc2 =
527{
528 & mep_cgen_opval_h_ccr_ivc2_entries[0],
1d74713b 529 55,
3526b680
DD
530 0, 0, 0, 0, ""
531};
532
bd2f2e55
DB
533
534/* The hardware table. */
535
536#if defined (__STDC__) || defined (ALMOST_STDC) || defined (HAVE_STRINGIZE)
537#define A(a) (1 << CGEN_HW_##a)
538#else
539#define A(a) (1 << CGEN_HW_/**/a)
540#endif
541
542const CGEN_HW_ENTRY mep_cgen_hw_table[] =
543{
3526b680
DD
544 { "h-memory", HW_H_MEMORY, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
545 { "h-sint", HW_H_SINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
546 { "h-uint", HW_H_UINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
547 { "h-addr", HW_H_ADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
548 { "h-iaddr", HW_H_IADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
549 { "h-pc", HW_H_PC, CGEN_ASM_NONE, 0, { 0|A(PROFILE)|A(PC), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
550 { "h-gpr", HW_H_GPR, CGEN_ASM_KEYWORD, (PTR) & mep_cgen_opval_h_gpr, { 0|A(PROFILE)|A(CACHE_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
551 { "h-csr", HW_H_CSR, CGEN_ASM_KEYWORD, (PTR) & mep_cgen_opval_h_csr, { 0|A(PROFILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
552 { "h-cr64", HW_H_CR64, CGEN_ASM_KEYWORD, (PTR) & mep_cgen_opval_h_cr64, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
553 { "h-cr64-w", HW_H_CR64_W, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
554 { "h-cr", HW_H_CR, CGEN_ASM_KEYWORD, (PTR) & mep_cgen_opval_h_cr, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
555 { "h-ccr", HW_H_CCR, CGEN_ASM_KEYWORD, (PTR) & mep_cgen_opval_h_ccr, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
556 { "h-ccr-w", HW_H_CCR_W, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
557 { "h-cr-ivc2", HW_H_CR_IVC2, CGEN_ASM_KEYWORD, (PTR) & mep_cgen_opval_h_cr_ivc2, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
2f3565a3 558 { "h-ccr-ivc2", HW_H_CCR_IVC2, CGEN_ASM_KEYWORD, (PTR) & mep_cgen_opval_h_ccr_ivc2, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
bd2f2e55
DB
559 { 0, 0, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } }
560};
561
562#undef A
563
564
565/* The instruction field table. */
566
567#if defined (__STDC__) || defined (ALMOST_STDC) || defined (HAVE_STRINGIZE)
568#define A(a) (1 << CGEN_IFLD_##a)
569#else
570#define A(a) (1 << CGEN_IFLD_/**/a)
571#endif
572
573const CGEN_IFLD mep_cgen_ifld_table[] =
574{
575 { MEP_F_NIL, "f-nil", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
576 { MEP_F_ANYOF, "f-anyof", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
3526b680
DD
577 { MEP_F_MAJOR, "f-major", 0, 32, 0, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
578 { MEP_F_RN, "f-rn", 0, 32, 4, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
579 { MEP_F_RN3, "f-rn3", 0, 32, 5, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
580 { MEP_F_RM, "f-rm", 0, 32, 8, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
581 { MEP_F_RL, "f-rl", 0, 32, 12, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
582 { MEP_F_SUB2, "f-sub2", 0, 32, 14, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
583 { MEP_F_SUB3, "f-sub3", 0, 32, 13, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
584 { MEP_F_SUB4, "f-sub4", 0, 32, 12, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
585 { MEP_F_EXT, "f-ext", 0, 32, 16, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
586 { MEP_F_EXT4, "f-ext4", 0, 32, 16, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
587 { MEP_F_EXT62, "f-ext62", 0, 32, 20, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
588 { MEP_F_CRN, "f-crn", 0, 32, 4, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
589 { MEP_F_CSRN_HI, "f-csrn-hi", 0, 32, 15, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
590 { MEP_F_CSRN_LO, "f-csrn-lo", 0, 32, 8, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
591 { MEP_F_CSRN, "f-csrn", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
592 { MEP_F_CRNX_HI, "f-crnx-hi", 0, 32, 28, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
593 { MEP_F_CRNX_LO, "f-crnx-lo", 0, 32, 4, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
594 { MEP_F_CRNX, "f-crnx", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
595 { MEP_F_0, "f-0", 0, 32, 0, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
596 { MEP_F_1, "f-1", 0, 32, 1, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
597 { MEP_F_2, "f-2", 0, 32, 2, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
598 { MEP_F_3, "f-3", 0, 32, 3, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
599 { MEP_F_4, "f-4", 0, 32, 4, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
600 { MEP_F_5, "f-5", 0, 32, 5, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
601 { MEP_F_6, "f-6", 0, 32, 6, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
602 { MEP_F_7, "f-7", 0, 32, 7, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
603 { MEP_F_8, "f-8", 0, 32, 8, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
604 { MEP_F_9, "f-9", 0, 32, 9, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
605 { MEP_F_10, "f-10", 0, 32, 10, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
606 { MEP_F_11, "f-11", 0, 32, 11, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
607 { MEP_F_12, "f-12", 0, 32, 12, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
608 { MEP_F_13, "f-13", 0, 32, 13, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
609 { MEP_F_14, "f-14", 0, 32, 14, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
610 { MEP_F_15, "f-15", 0, 32, 15, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
611 { MEP_F_16, "f-16", 0, 32, 16, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
612 { MEP_F_17, "f-17", 0, 32, 17, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
613 { MEP_F_18, "f-18", 0, 32, 18, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
614 { MEP_F_19, "f-19", 0, 32, 19, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
615 { MEP_F_20, "f-20", 0, 32, 20, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
616 { MEP_F_21, "f-21", 0, 32, 21, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
617 { MEP_F_22, "f-22", 0, 32, 22, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
618 { MEP_F_23, "f-23", 0, 32, 23, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
619 { MEP_F_24, "f-24", 0, 32, 24, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
620 { MEP_F_25, "f-25", 0, 32, 25, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
621 { MEP_F_26, "f-26", 0, 32, 26, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
622 { MEP_F_27, "f-27", 0, 32, 27, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
623 { MEP_F_28, "f-28", 0, 32, 28, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
624 { MEP_F_29, "f-29", 0, 32, 29, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
625 { MEP_F_30, "f-30", 0, 32, 30, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
626 { MEP_F_31, "f-31", 0, 32, 31, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
627 { MEP_F_8S8A2, "f-8s8a2", 0, 32, 8, 7, { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
628 { MEP_F_12S4A2, "f-12s4a2", 0, 32, 4, 11, { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
629 { MEP_F_17S16A2, "f-17s16a2", 0, 32, 16, 16, { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
630 { MEP_F_24S5A2N_HI, "f-24s5a2n-hi", 0, 32, 16, 16, { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
631 { MEP_F_24S5A2N_LO, "f-24s5a2n-lo", 0, 32, 5, 7, { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
632 { MEP_F_24S5A2N, "f-24s5a2n", 0, 0, 0, 0,{ 0|A(PCREL_ADDR)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
633 { MEP_F_24U5A2N_HI, "f-24u5a2n-hi", 0, 32, 16, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
634 { MEP_F_24U5A2N_LO, "f-24u5a2n-lo", 0, 32, 5, 7, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
635 { MEP_F_24U5A2N, "f-24u5a2n", 0, 0, 0, 0,{ 0|A(ABS_ADDR)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
636 { MEP_F_2U6, "f-2u6", 0, 32, 6, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
637 { MEP_F_7U9, "f-7u9", 0, 32, 9, 7, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
638 { MEP_F_7U9A2, "f-7u9a2", 0, 32, 9, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
639 { MEP_F_7U9A4, "f-7u9a4", 0, 32, 9, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
640 { MEP_F_16S16, "f-16s16", 0, 32, 16, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
641 { MEP_F_2U10, "f-2u10", 0, 32, 10, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
642 { MEP_F_3U5, "f-3u5", 0, 32, 5, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
643 { MEP_F_4U8, "f-4u8", 0, 32, 8, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
644 { MEP_F_5U8, "f-5u8", 0, 32, 8, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
645 { MEP_F_5U24, "f-5u24", 0, 32, 24, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
646 { MEP_F_6S8, "f-6s8", 0, 32, 8, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
647 { MEP_F_8S8, "f-8s8", 0, 32, 8, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
648 { MEP_F_16U16, "f-16u16", 0, 32, 16, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
649 { MEP_F_12U16, "f-12u16", 0, 32, 16, 12, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
650 { MEP_F_3U29, "f-3u29", 0, 32, 29, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
651 { MEP_F_CDISP10, "f-cdisp10", 0, 32, 22, 10, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
652 { MEP_F_24U8A4N_HI, "f-24u8a4n-hi", 0, 32, 16, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
653 { MEP_F_24U8A4N_LO, "f-24u8a4n-lo", 0, 32, 8, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
654 { MEP_F_24U8A4N, "f-24u8a4n", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
655 { MEP_F_24U8N_HI, "f-24u8n-hi", 0, 32, 16, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
656 { MEP_F_24U8N_LO, "f-24u8n-lo", 0, 32, 8, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
657 { MEP_F_24U8N, "f-24u8n", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
658 { MEP_F_24U4N_HI, "f-24u4n-hi", 0, 32, 4, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
659 { MEP_F_24U4N_LO, "f-24u4n-lo", 0, 32, 16, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
660 { MEP_F_24U4N, "f-24u4n", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
661 { MEP_F_CALLNUM, "f-callnum", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
662 { MEP_F_CCRN_HI, "f-ccrn-hi", 0, 32, 28, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
663 { MEP_F_CCRN_LO, "f-ccrn-lo", 0, 32, 4, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
664 { MEP_F_CCRN, "f-ccrn", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
665 { MEP_F_C5N4, "f-c5n4", 0, 32, 16, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
666 { MEP_F_C5N5, "f-c5n5", 0, 32, 20, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
667 { MEP_F_C5N6, "f-c5n6", 0, 32, 24, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
668 { MEP_F_C5N7, "f-c5n7", 0, 32, 28, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
669 { MEP_F_RL5, "f-rl5", 0, 32, 20, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
670 { MEP_F_12S20, "f-12s20", 0, 32, 20, 12, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } } } } },
671 { MEP_F_C5_RNM, "f-c5-rnm", 0, 32, 4, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
672 { MEP_F_C5_RM, "f-c5-rm", 0, 32, 8, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
673 { MEP_F_C5_16U16, "f-c5-16u16", 0, 32, 16, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
674 { MEP_F_C5_RMUIMM20, "f-c5-rmuimm20", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
675 { MEP_F_C5_RNMUIMM24, "f-c5-rnmuimm24", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
676 { MEP_F_IVC2_2U4, "f-ivc2-2u4", 0, 32, 4, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
677 { MEP_F_IVC2_3U4, "f-ivc2-3u4", 0, 32, 4, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
678 { MEP_F_IVC2_8U4, "f-ivc2-8u4", 0, 32, 4, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
679 { MEP_F_IVC2_8S4, "f-ivc2-8s4", 0, 32, 4, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
680 { MEP_F_IVC2_1U6, "f-ivc2-1u6", 0, 32, 6, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
681 { MEP_F_IVC2_2U6, "f-ivc2-2u6", 0, 32, 6, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
682 { MEP_F_IVC2_3U6, "f-ivc2-3u6", 0, 32, 6, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
683 { MEP_F_IVC2_6U6, "f-ivc2-6u6", 0, 32, 6, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
684 { MEP_F_IVC2_5U7, "f-ivc2-5u7", 0, 32, 7, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
685 { MEP_F_IVC2_4U8, "f-ivc2-4u8", 0, 32, 8, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
686 { MEP_F_IVC2_3U9, "f-ivc2-3u9", 0, 32, 9, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
687 { MEP_F_IVC2_5U16, "f-ivc2-5u16", 0, 32, 16, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
688 { MEP_F_IVC2_5U21, "f-ivc2-5u21", 0, 32, 21, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
689 { MEP_F_IVC2_5U26, "f-ivc2-5u26", 0, 32, 26, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
690 { MEP_F_IVC2_1U31, "f-ivc2-1u31", 0, 32, 31, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
691 { MEP_F_IVC2_4U16, "f-ivc2-4u16", 0, 32, 16, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
692 { MEP_F_IVC2_4U20, "f-ivc2-4u20", 0, 32, 20, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
693 { MEP_F_IVC2_4U24, "f-ivc2-4u24", 0, 32, 24, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
694 { MEP_F_IVC2_4U28, "f-ivc2-4u28", 0, 32, 28, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
695 { MEP_F_IVC2_2U0, "f-ivc2-2u0", 0, 32, 0, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
696 { MEP_F_IVC2_3U0, "f-ivc2-3u0", 0, 32, 0, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
697 { MEP_F_IVC2_4U0, "f-ivc2-4u0", 0, 32, 0, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
698 { MEP_F_IVC2_5U0, "f-ivc2-5u0", 0, 32, 0, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
699 { MEP_F_IVC2_8U0, "f-ivc2-8u0", 0, 32, 0, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
700 { MEP_F_IVC2_8S0, "f-ivc2-8s0", 0, 32, 0, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
701 { MEP_F_IVC2_6U2, "f-ivc2-6u2", 0, 32, 2, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
702 { MEP_F_IVC2_5U3, "f-ivc2-5u3", 0, 32, 3, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
703 { MEP_F_IVC2_4U4, "f-ivc2-4u4", 0, 32, 4, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
704 { MEP_F_IVC2_3U5, "f-ivc2-3u5", 0, 32, 5, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
705 { MEP_F_IVC2_5U8, "f-ivc2-5u8", 0, 32, 8, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
706 { MEP_F_IVC2_4U10, "f-ivc2-4u10", 0, 32, 10, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
707 { MEP_F_IVC2_3U12, "f-ivc2-3u12", 0, 32, 12, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
708 { MEP_F_IVC2_5U13, "f-ivc2-5u13", 0, 32, 13, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
709 { MEP_F_IVC2_2U18, "f-ivc2-2u18", 0, 32, 18, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
710 { MEP_F_IVC2_5U18, "f-ivc2-5u18", 0, 32, 18, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
711 { MEP_F_IVC2_8U20, "f-ivc2-8u20", 0, 32, 20, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
712 { MEP_F_IVC2_8S20, "f-ivc2-8s20", 0, 32, 20, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
713 { MEP_F_IVC2_5U23, "f-ivc2-5u23", 0, 32, 23, 5, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
714 { MEP_F_IVC2_2U23, "f-ivc2-2u23", 0, 32, 23, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
715 { MEP_F_IVC2_3U25, "f-ivc2-3u25", 0, 32, 25, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
716 { MEP_F_IVC2_IMM16P0, "f-ivc2-imm16p0", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
717 { MEP_F_IVC2_SIMM16P0, "f-ivc2-simm16p0", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
2f3565a3
DD
718 { MEP_F_IVC2_CCRN_C3HI, "f-ivc2-ccrn-c3hi", 0, 32, 28, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
719 { MEP_F_IVC2_CCRN_C3LO, "f-ivc2-ccrn-c3lo", 0, 32, 4, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
3526b680
DD
720 { MEP_F_IVC2_CRN, "f-ivc2-crn", 0, 32, 0, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
721 { MEP_F_IVC2_CRM, "f-ivc2-crm", 0, 32, 4, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
722 { MEP_F_IVC2_CCRN_H1, "f-ivc2-ccrn-h1", 0, 32, 20, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
723 { MEP_F_IVC2_CCRN_H2, "f-ivc2-ccrn-h2", 0, 32, 20, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
724 { MEP_F_IVC2_CCRN_LO, "f-ivc2-ccrn-lo", 0, 32, 0, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
725 { MEP_F_IVC2_CMOV1, "f-ivc2-cmov1", 0, 32, 8, 12, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
726 { MEP_F_IVC2_CMOV2, "f-ivc2-cmov2", 0, 32, 22, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
727 { MEP_F_IVC2_CMOV3, "f-ivc2-cmov3", 0, 32, 28, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
2f3565a3 728 { MEP_F_IVC2_CCRN_C3, "f-ivc2-ccrn-c3", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
3526b680
DD
729 { MEP_F_IVC2_CCRN, "f-ivc2-ccrn", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
730 { MEP_F_IVC2_CRNX, "f-ivc2-crnx", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } } } } },
bd2f2e55
DB
731 { 0, 0, 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } }
732};
733
734#undef A
735
736
737
738/* multi ifield declarations */
739
740const CGEN_MAYBE_MULTI_IFLD MEP_F_CSRN_MULTI_IFIELD [];
741const CGEN_MAYBE_MULTI_IFLD MEP_F_CRNX_MULTI_IFIELD [];
742const CGEN_MAYBE_MULTI_IFLD MEP_F_24S5A2N_MULTI_IFIELD [];
743const CGEN_MAYBE_MULTI_IFLD MEP_F_24U5A2N_MULTI_IFIELD [];
744const CGEN_MAYBE_MULTI_IFLD MEP_F_24U8A4N_MULTI_IFIELD [];
745const CGEN_MAYBE_MULTI_IFLD MEP_F_24U8N_MULTI_IFIELD [];
746const CGEN_MAYBE_MULTI_IFLD MEP_F_24U4N_MULTI_IFIELD [];
747const CGEN_MAYBE_MULTI_IFLD MEP_F_CALLNUM_MULTI_IFIELD [];
748const CGEN_MAYBE_MULTI_IFLD MEP_F_CCRN_MULTI_IFIELD [];
40493983
DD
749const CGEN_MAYBE_MULTI_IFLD MEP_F_C5_RMUIMM20_MULTI_IFIELD [];
750const CGEN_MAYBE_MULTI_IFLD MEP_F_C5_RNMUIMM24_MULTI_IFIELD [];
3526b680
DD
751const CGEN_MAYBE_MULTI_IFLD MEP_F_IVC2_IMM16P0_MULTI_IFIELD [];
752const CGEN_MAYBE_MULTI_IFLD MEP_F_IVC2_SIMM16P0_MULTI_IFIELD [];
2f3565a3 753const CGEN_MAYBE_MULTI_IFLD MEP_F_IVC2_CCRN_C3_MULTI_IFIELD [];
3526b680
DD
754const CGEN_MAYBE_MULTI_IFLD MEP_F_IVC2_CCRN_MULTI_IFIELD [];
755const CGEN_MAYBE_MULTI_IFLD MEP_F_IVC2_CRNX_MULTI_IFIELD [];
bd2f2e55
DB
756
757
758/* multi ifield definitions */
759
760const CGEN_MAYBE_MULTI_IFLD MEP_F_CSRN_MULTI_IFIELD [] =
761{
762 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CSRN_HI] } },
763 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CSRN_LO] } },
764 { 0, { (const PTR) 0 } }
765};
766const CGEN_MAYBE_MULTI_IFLD MEP_F_CRNX_MULTI_IFIELD [] =
767{
768 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CRNX_HI] } },
769 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CRNX_LO] } },
770 { 0, { (const PTR) 0 } }
771};
772const CGEN_MAYBE_MULTI_IFLD MEP_F_24S5A2N_MULTI_IFIELD [] =
773{
774 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_24S5A2N_HI] } },
775 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_24S5A2N_LO] } },
776 { 0, { (const PTR) 0 } }
777};
778const CGEN_MAYBE_MULTI_IFLD MEP_F_24U5A2N_MULTI_IFIELD [] =
779{
780 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_24U5A2N_HI] } },
781 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_24U5A2N_LO] } },
782 { 0, { (const PTR) 0 } }
783};
784const CGEN_MAYBE_MULTI_IFLD MEP_F_24U8A4N_MULTI_IFIELD [] =
785{
786 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_24U8A4N_HI] } },
787 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_24U8A4N_LO] } },
788 { 0, { (const PTR) 0 } }
789};
790const CGEN_MAYBE_MULTI_IFLD MEP_F_24U8N_MULTI_IFIELD [] =
791{
792 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_24U8N_HI] } },
793 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_24U8N_LO] } },
794 { 0, { (const PTR) 0 } }
795};
796const CGEN_MAYBE_MULTI_IFLD MEP_F_24U4N_MULTI_IFIELD [] =
797{
798 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_24U4N_HI] } },
799 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_24U4N_LO] } },
800 { 0, { (const PTR) 0 } }
801};
802const CGEN_MAYBE_MULTI_IFLD MEP_F_CALLNUM_MULTI_IFIELD [] =
803{
804 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_5] } },
805 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_6] } },
806 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_7] } },
807 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_11] } },
808 { 0, { (const PTR) 0 } }
809};
810const CGEN_MAYBE_MULTI_IFLD MEP_F_CCRN_MULTI_IFIELD [] =
811{
812 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CCRN_HI] } },
813 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CCRN_LO] } },
814 { 0, { (const PTR) 0 } }
815};
40493983
DD
816const CGEN_MAYBE_MULTI_IFLD MEP_F_C5_RMUIMM20_MULTI_IFIELD [] =
817{
818 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_C5_RM] } },
819 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_C5_16U16] } },
820 { 0, { (const PTR) 0 } }
821};
822const CGEN_MAYBE_MULTI_IFLD MEP_F_C5_RNMUIMM24_MULTI_IFIELD [] =
823{
824 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_C5_RNM] } },
825 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_C5_16U16] } },
826 { 0, { (const PTR) 0 } }
827};
3526b680
DD
828const CGEN_MAYBE_MULTI_IFLD MEP_F_IVC2_IMM16P0_MULTI_IFIELD [] =
829{
830 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_8U0] } },
831 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_8U20] } },
832 { 0, { (const PTR) 0 } }
833};
834const CGEN_MAYBE_MULTI_IFLD MEP_F_IVC2_SIMM16P0_MULTI_IFIELD [] =
835{
836 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_8U0] } },
837 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_8U20] } },
838 { 0, { (const PTR) 0 } }
839};
2f3565a3
DD
840const CGEN_MAYBE_MULTI_IFLD MEP_F_IVC2_CCRN_C3_MULTI_IFIELD [] =
841{
842 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_CCRN_C3HI] } },
843 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_CCRN_C3LO] } },
844 { 0, { (const PTR) 0 } }
845};
3526b680
DD
846const CGEN_MAYBE_MULTI_IFLD MEP_F_IVC2_CCRN_MULTI_IFIELD [] =
847{
848 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_CCRN_H2] } },
849 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_CCRN_LO] } },
850 { 0, { (const PTR) 0 } }
851};
852const CGEN_MAYBE_MULTI_IFLD MEP_F_IVC2_CRNX_MULTI_IFIELD [] =
853{
854 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_CCRN_H1] } },
855 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_CCRN_LO] } },
856 { 0, { (const PTR) 0 } }
857};
bd2f2e55
DB
858
859/* The operand table. */
860
861#if defined (__STDC__) || defined (ALMOST_STDC) || defined (HAVE_STRINGIZE)
862#define A(a) (1 << CGEN_OPERAND_##a)
863#else
864#define A(a) (1 << CGEN_OPERAND_/**/a)
865#endif
866#if defined (__STDC__) || defined (ALMOST_STDC) || defined (HAVE_STRINGIZE)
867#define OPERAND(op) MEP_OPERAND_##op
868#else
869#define OPERAND(op) MEP_OPERAND_/**/op
870#endif
871
872const CGEN_OPERAND mep_cgen_operand_table[] =
873{
874/* pc: program counter */
875 { "pc", MEP_OPERAND_PC, HW_H_PC, 0, 0,
876 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_NIL] } },
877 { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
878/* r0: register 0 */
879 { "r0", MEP_OPERAND_R0, HW_H_GPR, 0, 0,
880 { 0, { (const PTR) 0 } },
3526b680 881 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
882/* rn: register Rn */
883 { "rn", MEP_OPERAND_RN, HW_H_GPR, 4, 4,
884 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN] } },
3526b680 885 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
886/* rm: register Rm */
887 { "rm", MEP_OPERAND_RM, HW_H_GPR, 8, 4,
888 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RM] } },
3526b680 889 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
890/* rl: register Rl */
891 { "rl", MEP_OPERAND_RL, HW_H_GPR, 12, 4,
892 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RL] } },
3526b680 893 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
894/* rn3: register 0-7 */
895 { "rn3", MEP_OPERAND_RN3, HW_H_GPR, 5, 3,
896 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN3] } },
3526b680 897 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
898/* rma: register Rm holding pointer */
899 { "rma", MEP_OPERAND_RMA, HW_H_GPR, 8, 4,
900 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RM] } },
3526b680 901 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_POINTER, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
902/* rnc: register Rn holding char */
903 { "rnc", MEP_OPERAND_RNC, HW_H_GPR, 4, 4,
904 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN] } },
3526b680 905 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
906/* rnuc: register Rn holding unsigned char */
907 { "rnuc", MEP_OPERAND_RNUC, HW_H_GPR, 4, 4,
908 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN] } },
3526b680 909 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
910/* rns: register Rn holding short */
911 { "rns", MEP_OPERAND_RNS, HW_H_GPR, 4, 4,
912 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN] } },
3526b680 913 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
914/* rnus: register Rn holding unsigned short */
915 { "rnus", MEP_OPERAND_RNUS, HW_H_GPR, 4, 4,
916 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN] } },
3526b680 917 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
918/* rnl: register Rn holding long */
919 { "rnl", MEP_OPERAND_RNL, HW_H_GPR, 4, 4,
920 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN] } },
3526b680 921 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
922/* rnul: register Rn holding unsigned long */
923 { "rnul", MEP_OPERAND_RNUL, HW_H_GPR, 4, 4,
924 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN] } },
3526b680 925 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_ULONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
926/* rn3c: register 0-7 holding unsigned char */
927 { "rn3c", MEP_OPERAND_RN3C, HW_H_GPR, 5, 3,
928 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN3] } },
3526b680 929 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
930/* rn3uc: register 0-7 holding byte */
931 { "rn3uc", MEP_OPERAND_RN3UC, HW_H_GPR, 5, 3,
932 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN3] } },
3526b680 933 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
934/* rn3s: register 0-7 holding unsigned short */
935 { "rn3s", MEP_OPERAND_RN3S, HW_H_GPR, 5, 3,
936 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN3] } },
3526b680 937 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
938/* rn3us: register 0-7 holding short */
939 { "rn3us", MEP_OPERAND_RN3US, HW_H_GPR, 5, 3,
940 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN3] } },
3526b680 941 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
942/* rn3l: register 0-7 holding unsigned long */
943 { "rn3l", MEP_OPERAND_RN3L, HW_H_GPR, 5, 3,
944 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN3] } },
3526b680 945 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
946/* rn3ul: register 0-7 holding long */
947 { "rn3ul", MEP_OPERAND_RN3UL, HW_H_GPR, 5, 3,
948 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN3] } },
3526b680 949 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_ULONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
950/* lp: link pointer */
951 { "lp", MEP_OPERAND_LP, HW_H_CSR, 0, 0,
952 { 0, { (const PTR) 0 } },
3526b680 953 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
954/* sar: shift amount register */
955 { "sar", MEP_OPERAND_SAR, HW_H_CSR, 0, 0,
956 { 0, { (const PTR) 0 } },
3526b680 957 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
958/* hi: high result */
959 { "hi", MEP_OPERAND_HI, HW_H_CSR, 0, 0,
960 { 0, { (const PTR) 0 } },
3526b680 961 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
962/* lo: low result */
963 { "lo", MEP_OPERAND_LO, HW_H_CSR, 0, 0,
964 { 0, { (const PTR) 0 } },
3526b680 965 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
966/* mb0: modulo begin register 0 */
967 { "mb0", MEP_OPERAND_MB0, HW_H_CSR, 0, 0,
968 { 0, { (const PTR) 0 } },
3526b680 969 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
970/* me0: modulo end register 0 */
971 { "me0", MEP_OPERAND_ME0, HW_H_CSR, 0, 0,
972 { 0, { (const PTR) 0 } },
3526b680 973 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
974/* mb1: modulo begin register 1 */
975 { "mb1", MEP_OPERAND_MB1, HW_H_CSR, 0, 0,
976 { 0, { (const PTR) 0 } },
3526b680 977 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
978/* me1: modulo end register 1 */
979 { "me1", MEP_OPERAND_ME1, HW_H_CSR, 0, 0,
980 { 0, { (const PTR) 0 } },
3526b680 981 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
982/* psw: program status word */
983 { "psw", MEP_OPERAND_PSW, HW_H_CSR, 0, 0,
984 { 0, { (const PTR) 0 } },
3526b680 985 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
986/* epc: exception prog counter */
987 { "epc", MEP_OPERAND_EPC, HW_H_CSR, 0, 0,
988 { 0, { (const PTR) 0 } },
3526b680 989 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
990/* exc: exception cause */
991 { "exc", MEP_OPERAND_EXC, HW_H_CSR, 0, 0,
992 { 0, { (const PTR) 0 } },
3526b680 993 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
994/* npc: nmi program counter */
995 { "npc", MEP_OPERAND_NPC, HW_H_CSR, 0, 0,
996 { 0, { (const PTR) 0 } },
3526b680 997 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
998/* dbg: debug register */
999 { "dbg", MEP_OPERAND_DBG, HW_H_CSR, 0, 0,
1000 { 0, { (const PTR) 0 } },
3526b680 1001 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1002/* depc: debug exception pc */
1003 { "depc", MEP_OPERAND_DEPC, HW_H_CSR, 0, 0,
1004 { 0, { (const PTR) 0 } },
3526b680 1005 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1006/* opt: option register */
1007 { "opt", MEP_OPERAND_OPT, HW_H_CSR, 0, 0,
1008 { 0, { (const PTR) 0 } },
3526b680 1009 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1010/* r1: register 1 */
1011 { "r1", MEP_OPERAND_R1, HW_H_GPR, 0, 0,
1012 { 0, { (const PTR) 0 } },
3526b680 1013 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1014/* tp: tiny data area pointer */
1015 { "tp", MEP_OPERAND_TP, HW_H_GPR, 0, 0,
1016 { 0, { (const PTR) 0 } },
3526b680 1017 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1018/* sp: stack pointer */
1019 { "sp", MEP_OPERAND_SP, HW_H_GPR, 0, 0,
1020 { 0, { (const PTR) 0 } },
3526b680 1021 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1022/* tpr: comment */
1023 { "tpr", MEP_OPERAND_TPR, HW_H_GPR, 0, 0,
1024 { 0, { (const PTR) 0 } },
3526b680 1025 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1026/* spr: comment */
1027 { "spr", MEP_OPERAND_SPR, HW_H_GPR, 0, 0,
1028 { 0, { (const PTR) 0 } },
3526b680 1029 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1030/* csrn: control/special register */
1031 { "csrn", MEP_OPERAND_CSRN, HW_H_CSR, 8, 5,
1032 { 2, { (const PTR) &MEP_F_CSRN_MULTI_IFIELD[0] } },
3526b680 1033 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_REGNUM, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1034/* csrn-idx: control/special reg idx */
1035 { "csrn-idx", MEP_OPERAND_CSRN_IDX, HW_H_UINT, 8, 5,
1036 { 2, { (const PTR) &MEP_F_CSRN_MULTI_IFIELD[0] } },
3526b680 1037 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1038/* crn64: copro Rn (64-bit) */
1039 { "crn64", MEP_OPERAND_CRN64, HW_H_CR64, 4, 4,
1040 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CRN] } },
3526b680 1041 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_CP_DATA_BUS_INT, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1042/* crn: copro Rn (32-bit) */
1043 { "crn", MEP_OPERAND_CRN, HW_H_CR, 4, 4,
1044 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CRN] } },
3526b680 1045 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_CP_DATA_BUS_INT, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1046/* crnx64: copro Rn (0-31, 64-bit) */
1047 { "crnx64", MEP_OPERAND_CRNX64, HW_H_CR64, 4, 5,
1048 { 2, { (const PTR) &MEP_F_CRNX_MULTI_IFIELD[0] } },
3526b680 1049 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_CP_DATA_BUS_INT, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1050/* crnx: copro Rn (0-31, 32-bit) */
1051 { "crnx", MEP_OPERAND_CRNX, HW_H_CR, 4, 5,
1052 { 2, { (const PTR) &MEP_F_CRNX_MULTI_IFIELD[0] } },
3526b680 1053 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_CP_DATA_BUS_INT, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1054/* ccrn: copro control reg CCRn */
1055 { "ccrn", MEP_OPERAND_CCRN, HW_H_CCR, 4, 6,
1056 { 2, { (const PTR) &MEP_F_CCRN_MULTI_IFIELD[0] } },
3526b680 1057 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_REGNUM, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1058/* cccc: copro flags */
1059 { "cccc", MEP_OPERAND_CCCC, HW_H_UINT, 8, 4,
1060 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RM] } },
3526b680 1061 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1062/* pcrel8a2: comment */
1063 { "pcrel8a2", MEP_OPERAND_PCREL8A2, HW_H_SINT, 8, 7,
1064 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_8S8A2] } },
3526b680 1065 { 0|A(RELAX)|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LABEL, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1066/* pcrel12a2: comment */
1067 { "pcrel12a2", MEP_OPERAND_PCREL12A2, HW_H_SINT, 4, 11,
1068 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_12S4A2] } },
3526b680 1069 { 0|A(RELAX)|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LABEL, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1070/* pcrel17a2: comment */
1071 { "pcrel17a2", MEP_OPERAND_PCREL17A2, HW_H_SINT, 16, 16,
1072 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_17S16A2] } },
3526b680 1073 { 0|A(RELAX)|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LABEL, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1074/* pcrel24a2: comment */
1075 { "pcrel24a2", MEP_OPERAND_PCREL24A2, HW_H_SINT, 5, 23,
1076 { 2, { (const PTR) &MEP_F_24S5A2N_MULTI_IFIELD[0] } },
3526b680 1077 { 0|A(PCREL_ADDR)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LABEL, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1078/* pcabs24a2: comment */
1079 { "pcabs24a2", MEP_OPERAND_PCABS24A2, HW_H_UINT, 5, 23,
1080 { 2, { (const PTR) &MEP_F_24U5A2N_MULTI_IFIELD[0] } },
3526b680 1081 { 0|A(ABS_ADDR)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LABEL, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1082/* sdisp16: comment */
1083 { "sdisp16", MEP_OPERAND_SDISP16, HW_H_SINT, 16, 16,
1084 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_16S16] } },
3526b680 1085 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1086/* simm16: comment */
1087 { "simm16", MEP_OPERAND_SIMM16, HW_H_SINT, 16, 16,
1088 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_16S16] } },
3526b680 1089 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1090/* uimm16: comment */
1091 { "uimm16", MEP_OPERAND_UIMM16, HW_H_UINT, 16, 16,
1092 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_16U16] } },
3526b680 1093 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1094/* code16: uci/dsp code (16 bits) */
1095 { "code16", MEP_OPERAND_CODE16, HW_H_UINT, 16, 16,
1096 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_16U16] } },
3526b680 1097 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1098/* udisp2: SSARB addend (2 bits) */
1099 { "udisp2", MEP_OPERAND_UDISP2, HW_H_SINT, 6, 2,
1100 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_2U6] } },
3526b680 1101 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1102/* uimm2: interrupt (2 bits) */
1103 { "uimm2", MEP_OPERAND_UIMM2, HW_H_UINT, 10, 2,
1104 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_2U10] } },
3526b680 1105 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1106/* simm6: add const (6 bits) */
1107 { "simm6", MEP_OPERAND_SIMM6, HW_H_SINT, 8, 6,
1108 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_6S8] } },
3526b680 1109 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1110/* simm8: mov const (8 bits) */
1111 { "simm8", MEP_OPERAND_SIMM8, HW_H_SINT, 8, 8,
1112 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_8S8] } },
3526b680 1113 { 0|A(RELOC_IMPLIES_OVERFLOW), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1114/* addr24a4: comment */
1115 { "addr24a4", MEP_OPERAND_ADDR24A4, HW_H_UINT, 8, 22,
1116 { 2, { (const PTR) &MEP_F_24U8A4N_MULTI_IFIELD[0] } },
3526b680 1117 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 4, 0 } } } } },
bd2f2e55
DB
1118/* code24: coprocessor code */
1119 { "code24", MEP_OPERAND_CODE24, HW_H_UINT, 4, 24,
1120 { 2, { (const PTR) &MEP_F_24U4N_MULTI_IFIELD[0] } },
3526b680 1121 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1122/* callnum: system call number */
1123 { "callnum", MEP_OPERAND_CALLNUM, HW_H_UINT, 5, 4,
1124 { 4, { (const PTR) &MEP_F_CALLNUM_MULTI_IFIELD[0] } },
3526b680 1125 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1126/* uimm3: bit immediate (3 bits) */
1127 { "uimm3", MEP_OPERAND_UIMM3, HW_H_UINT, 5, 3,
1128 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_3U5] } },
3526b680 1129 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1130/* uimm4: bCC const (4 bits) */
1131 { "uimm4", MEP_OPERAND_UIMM4, HW_H_UINT, 8, 4,
1132 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_4U8] } },
3526b680 1133 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1134/* uimm5: bit/shift val (5 bits) */
1135 { "uimm5", MEP_OPERAND_UIMM5, HW_H_UINT, 8, 5,
1136 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_5U8] } },
3526b680 1137 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1138/* udisp7: comment */
1139 { "udisp7", MEP_OPERAND_UDISP7, HW_H_UINT, 9, 7,
1140 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_7U9] } },
3526b680 1141 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1142/* udisp7a2: comment */
1143 { "udisp7a2", MEP_OPERAND_UDISP7A2, HW_H_UINT, 9, 6,
1144 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_7U9A2] } },
3526b680 1145 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 2, 0 } } } } },
bd2f2e55
DB
1146/* udisp7a4: comment */
1147 { "udisp7a4", MEP_OPERAND_UDISP7A4, HW_H_UINT, 9, 5,
1148 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_7U9A4] } },
3526b680 1149 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 4, 0 } } } } },
bd2f2e55
DB
1150/* uimm7a4: comment */
1151 { "uimm7a4", MEP_OPERAND_UIMM7A4, HW_H_UINT, 9, 5,
1152 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_7U9A4] } },
3526b680 1153 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 4, 0 } } } } },
bd2f2e55
DB
1154/* uimm24: immediate (24 bits) */
1155 { "uimm24", MEP_OPERAND_UIMM24, HW_H_UINT, 8, 24,
1156 { 2, { (const PTR) &MEP_F_24U8N_MULTI_IFIELD[0] } },
3526b680 1157 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1158/* cimm4: cache immed'te (4 bits) */
1159 { "cimm4", MEP_OPERAND_CIMM4, HW_H_UINT, 4, 4,
1160 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RN] } },
3526b680 1161 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1162/* cimm5: clip immediate (5 bits) */
1163 { "cimm5", MEP_OPERAND_CIMM5, HW_H_UINT, 24, 5,
1164 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_5U24] } },
3526b680 1165 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
40493983
DD
1166/* cdisp10: comment */
1167 { "cdisp10", MEP_OPERAND_CDISP10, HW_H_SINT, 22, 10,
1168 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CDISP10] } },
3526b680 1169 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
40493983
DD
1170/* cdisp10a2: comment */
1171 { "cdisp10a2", MEP_OPERAND_CDISP10A2, HW_H_SINT, 22, 10,
1172 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CDISP10] } },
3526b680 1173 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
40493983
DD
1174/* cdisp10a4: comment */
1175 { "cdisp10a4", MEP_OPERAND_CDISP10A4, HW_H_SINT, 22, 10,
1176 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CDISP10] } },
3526b680 1177 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
40493983
DD
1178/* cdisp10a8: comment */
1179 { "cdisp10a8", MEP_OPERAND_CDISP10A8, HW_H_SINT, 22, 10,
1180 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_CDISP10] } },
3526b680 1181 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1182/* zero: Zero operand */
1183 { "zero", MEP_OPERAND_ZERO, HW_H_SINT, 0, 0,
1184 { 0, { (const PTR) 0 } },
3526b680 1185 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
40493983
DD
1186/* rl5: register Rl c5 */
1187 { "rl5", MEP_OPERAND_RL5, HW_H_GPR, 20, 4,
1188 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_RL5] } },
3526b680 1189 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
40493983
DD
1190/* cdisp12: copro addend (12 bits) */
1191 { "cdisp12", MEP_OPERAND_CDISP12, HW_H_SINT, 20, 12,
1192 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_12S20] } },
3526b680 1193 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
40493983
DD
1194/* c5rmuimm20: 20-bit immediate in rm and imm16 */
1195 { "c5rmuimm20", MEP_OPERAND_C5RMUIMM20, HW_H_UINT, 8, 20,
1196 { 2, { (const PTR) &MEP_F_C5_RMUIMM20_MULTI_IFIELD[0] } },
3526b680 1197 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
40493983
DD
1198/* c5rnmuimm24: 24-bit immediate in rn, rm, and imm16 */
1199 { "c5rnmuimm24", MEP_OPERAND_C5RNMUIMM24, HW_H_UINT, 4, 24,
1200 { 2, { (const PTR) &MEP_F_C5_RNMUIMM24_MULTI_IFIELD[0] } },
3526b680 1201 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xd0" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1202/* cp_flag: branch condition register */
1203 { "cp_flag", MEP_OPERAND_CP_FLAG, HW_H_CCR, 0, 0,
1204 { 0, { (const PTR) 0 } },
3526b680
DD
1205 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1206/* croc: $CRo C3 */
1207 { "croc", MEP_OPERAND_CROC, HW_H_CR64, 7, 5,
1208 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_5U7] } },
1209 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1210/* crqc: $CRq C3 */
1211 { "crqc", MEP_OPERAND_CRQC, HW_H_CR64, 21, 5,
1212 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_5U21] } },
1213 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1214/* crpc: $CRp C3 */
1215 { "crpc", MEP_OPERAND_CRPC, HW_H_CR64, 26, 5,
1216 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_5U26] } },
1217 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1218/* ivc-x-6-1: filler */
1219 { "ivc-x-6-1", MEP_OPERAND_IVC_X_6_1, HW_H_UINT, 6, 1,
1220 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_1U6] } },
1221 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1222/* ivc-x-6-2: filler */
1223 { "ivc-x-6-2", MEP_OPERAND_IVC_X_6_2, HW_H_UINT, 6, 2,
1224 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_2U6] } },
1225 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1226/* ivc-x-6-3: filler */
1227 { "ivc-x-6-3", MEP_OPERAND_IVC_X_6_3, HW_H_UINT, 6, 3,
1228 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_3U6] } },
1229 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1230/* imm3p4: Imm3p4 */
1231 { "imm3p4", MEP_OPERAND_IMM3P4, HW_H_UINT, 4, 3,
1232 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_3U4] } },
1233 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1234/* imm3p9: Imm3p9 */
1235 { "imm3p9", MEP_OPERAND_IMM3P9, HW_H_UINT, 9, 3,
1236 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_3U9] } },
1237 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1238/* imm4p8: Imm4p8 */
1239 { "imm4p8", MEP_OPERAND_IMM4P8, HW_H_UINT, 8, 4,
1240 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_4U8] } },
1241 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1242/* imm5p7: Imm5p7 */
1243 { "imm5p7", MEP_OPERAND_IMM5P7, HW_H_UINT, 7, 5,
1244 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_5U7] } },
1245 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1246/* imm6p6: Imm6p6 */
1247 { "imm6p6", MEP_OPERAND_IMM6P6, HW_H_UINT, 6, 6,
1248 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_6U6] } },
1249 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1250/* imm8p4: Imm8p4 */
1251 { "imm8p4", MEP_OPERAND_IMM8P4, HW_H_UINT, 4, 8,
1252 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_8U4] } },
1253 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1254/* simm8p4: sImm8p4 */
1255 { "simm8p4", MEP_OPERAND_SIMM8P4, HW_H_SINT, 4, 8,
1256 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_8S4] } },
1257 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1258/* imm3p5: Imm3p5 */
1259 { "imm3p5", MEP_OPERAND_IMM3P5, HW_H_UINT, 5, 3,
1260 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_3U5] } },
1261 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1262/* imm3p12: Imm3p12 */
1263 { "imm3p12", MEP_OPERAND_IMM3P12, HW_H_UINT, 12, 3,
1264 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_3U12] } },
1265 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1266/* imm4p4: Imm4p4 */
1267 { "imm4p4", MEP_OPERAND_IMM4P4, HW_H_UINT, 4, 4,
1268 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_4U4] } },
1269 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1270/* imm4p10: Imm4p10 */
1271 { "imm4p10", MEP_OPERAND_IMM4P10, HW_H_UINT, 10, 4,
1272 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_4U10] } },
1273 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1274/* imm5p8: Imm5p8 */
1275 { "imm5p8", MEP_OPERAND_IMM5P8, HW_H_UINT, 8, 5,
1276 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_5U8] } },
1277 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1278/* imm5p3: Imm5p3 */
1279 { "imm5p3", MEP_OPERAND_IMM5P3, HW_H_UINT, 3, 5,
1280 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_5U3] } },
1281 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1282/* imm6p2: Imm6p2 */
1283 { "imm6p2", MEP_OPERAND_IMM6P2, HW_H_UINT, 2, 6,
1284 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_6U2] } },
1285 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1286/* imm5p23: Imm5p23 */
1287 { "imm5p23", MEP_OPERAND_IMM5P23, HW_H_UINT, 23, 5,
1288 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_5U23] } },
1289 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1290/* imm3p25: Imm3p25 */
1291 { "imm3p25", MEP_OPERAND_IMM3P25, HW_H_UINT, 25, 3,
1292 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_3U25] } },
1293 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1294/* imm8p0: Imm8p0 */
1295 { "imm8p0", MEP_OPERAND_IMM8P0, HW_H_UINT, 0, 8,
1296 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_8U0] } },
1297 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1298/* simm8p0: sImm8p0 */
1299 { "simm8p0", MEP_OPERAND_SIMM8P0, HW_H_SINT, 0, 8,
1300 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_8S0] } },
1301 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1d74713b
DD
1302/* simm8p20: sImm8p20 */
1303 { "simm8p20", MEP_OPERAND_SIMM8P20, HW_H_SINT, 20, 8,
1304 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_8S20] } },
1305 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
3526b680
DD
1306/* imm8p20: Imm8p20 */
1307 { "imm8p20", MEP_OPERAND_IMM8P20, HW_H_UINT, 20, 8,
1308 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_8U20] } },
1309 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1310/* crop: $CRo Pn */
1311 { "crop", MEP_OPERAND_CROP, HW_H_CR64, 23, 5,
1312 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_5U23] } },
1313 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1314/* crqp: $CRq Pn */
1315 { "crqp", MEP_OPERAND_CRQP, HW_H_CR64, 13, 5,
1316 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_5U13] } },
1317 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1318/* crpp: $CRp Pn */
1319 { "crpp", MEP_OPERAND_CRPP, HW_H_CR64, 18, 5,
1320 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_5U18] } },
1321 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1322/* ivc-x-0-2: filler */
1323 { "ivc-x-0-2", MEP_OPERAND_IVC_X_0_2, HW_H_UINT, 0, 2,
1324 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_2U0] } },
1325 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1326/* ivc-x-0-3: filler */
1327 { "ivc-x-0-3", MEP_OPERAND_IVC_X_0_3, HW_H_UINT, 0, 3,
1328 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_3U0] } },
1329 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1330/* ivc-x-0-4: filler */
1331 { "ivc-x-0-4", MEP_OPERAND_IVC_X_0_4, HW_H_UINT, 0, 4,
1332 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_4U0] } },
1333 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1334/* ivc-x-0-5: filler */
1335 { "ivc-x-0-5", MEP_OPERAND_IVC_X_0_5, HW_H_UINT, 0, 5,
1336 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_5U0] } },
1337 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1338/* imm16p0: Imm16p0 */
1339 { "imm16p0", MEP_OPERAND_IMM16P0, HW_H_UINT, 0, 16,
1340 { 2, { (const PTR) &MEP_F_IVC2_IMM16P0_MULTI_IFIELD[0] } },
1341 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1342/* simm16p0: sImm16p0 */
1343 { "simm16p0", MEP_OPERAND_SIMM16P0, HW_H_SINT, 0, 16,
1344 { 2, { (const PTR) &MEP_F_IVC2_SIMM16P0_MULTI_IFIELD[0] } },
1345 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } },
1346/* ivc2rm: reg Rm */
1347 { "ivc2rm", MEP_OPERAND_IVC2RM, HW_H_GPR, 4, 4,
1348 { 0, { (const PTR) &mep_cgen_ifld_table[MEP_F_IVC2_CRM] } },
1349 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_REGNUM, 0 } }, { { 1, 0 } } } } },
1350/* ivc2crn: copro Rn (0-31, 64-bit */
1351 { "ivc2crn", MEP_OPERAND_IVC2CRN, HW_H_CR64, 0, 5,
1352 { 2, { (const PTR) &MEP_F_IVC2_CRNX_MULTI_IFIELD[0] } },
1353 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_REGNUM, 0 } }, { { 1, 0 } } } } },
1354/* ivc2ccrn: copro control reg CCRn */
1d74713b 1355 { "ivc2ccrn", MEP_OPERAND_IVC2CCRN, HW_H_CCR_IVC2, 0, 6,
3526b680
DD
1356 { 2, { (const PTR) &MEP_F_IVC2_CCRN_MULTI_IFIELD[0] } },
1357 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_REGNUM, 0 } }, { { 1, 0 } } } } },
1d74713b
DD
1358/* ivc2c3ccrn: copro control reg CCRn */
1359 { "ivc2c3ccrn", MEP_OPERAND_IVC2C3CCRN, HW_H_CCR_IVC2, 4, 6,
2f3565a3 1360 { 2, { (const PTR) &MEP_F_IVC2_CCRN_C3_MULTI_IFIELD[0] } },
1d74713b 1361 { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xfc" } }, { { CDATA_REGNUM, 0 } }, { { 1, 0 } } } } },
bd2f2e55
DB
1362/* sentinel */
1363 { 0, 0, 0, 0, 0,
1364 { 0, { (const PTR) 0 } },
1365 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { CDATA_LONG, 0 } }, { { 1, 0 } } } } }
1366};
1367
1368#undef A
1369
1370
1371/* The instruction table. */
1372
1373#define OP(field) CGEN_SYNTAX_MAKE_FIELD (OPERAND (field))
1374#if defined (__STDC__) || defined (ALMOST_STDC) || defined (HAVE_STRINGIZE)
1375#define A(a) (1 << CGEN_INSN_##a)
1376#else
1377#define A(a) (1 << CGEN_INSN_/**/a)
1378#endif
1379
1380static const CGEN_IBASE mep_cgen_insn_table[MAX_INSNS] =
1381{
1382 /* Special null first entry.
1383 A `num' value of zero is thus invalid.
1384 Also, the special `invalid' insn resides here. */
3526b680 1385 { 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } } },
40493983
DD
1386/* stcb $rn,($rma) */
1387 {
1388 MEP_INSN_STCB_R, "stcb_r", "stcb", 16,
3526b680 1389 { 0|A(VOLATILE), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1390 },
1391/* ldcb $rn,($rma) */
1392 {
1393 MEP_INSN_LDCB_R, "ldcb_r", "ldcb", 16,
3526b680 1394 { 0|A(VOLATILE), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 3, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1395 },
1396/* pref $cimm4,($rma) */
1397 {
1398 MEP_INSN_PREF, "pref", "pref", 16,
3526b680 1399 { 0|A(VOLATILE), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1400 },
1401/* pref $cimm4,$sdisp16($rma) */
1402 {
1403 MEP_INSN_PREFD, "prefd", "pref", 32,
3526b680 1404 { 0|A(VOLATILE), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1405 },
1406/* casb3 $rl5,$rn,($rm) */
1407 {
1408 MEP_INSN_CASB3, "casb3", "casb3", 32,
3526b680 1409 { 0|A(OPTIONAL_BIT_INSN)|A(VOLATILE), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1410 },
1411/* cash3 $rl5,$rn,($rm) */
1412 {
1413 MEP_INSN_CASH3, "cash3", "cash3", 32,
3526b680 1414 { 0|A(OPTIONAL_BIT_INSN)|A(VOLATILE), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1415 },
1416/* casw3 $rl5,$rn,($rm) */
1417 {
1418 MEP_INSN_CASW3, "casw3", "casw3", 32,
3526b680 1419 { 0|A(OPTIONAL_BIT_INSN)|A(VOLATILE), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1420 },
1421/* sbcp $crn,$cdisp12($rma) */
1422 {
1423 MEP_INSN_SBCP, "sbcp", "sbcp", 32,
3526b680 1424 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1425 },
1426/* lbcp $crn,$cdisp12($rma) */
1427 {
1428 MEP_INSN_LBCP, "lbcp", "lbcp", 32,
3526b680 1429 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1430 },
1431/* lbucp $crn,$cdisp12($rma) */
1432 {
1433 MEP_INSN_LBUCP, "lbucp", "lbucp", 32,
3526b680 1434 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1435 },
1436/* shcp $crn,$cdisp12($rma) */
1437 {
1438 MEP_INSN_SHCP, "shcp", "shcp", 32,
3526b680 1439 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1440 },
1441/* lhcp $crn,$cdisp12($rma) */
1442 {
1443 MEP_INSN_LHCP, "lhcp", "lhcp", 32,
3526b680 1444 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1445 },
1446/* lhucp $crn,$cdisp12($rma) */
1447 {
1448 MEP_INSN_LHUCP, "lhucp", "lhucp", 32,
3526b680 1449 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1450 },
1451/* lbucpa $crn,($rma+),$cdisp10 */
1452 {
1453 MEP_INSN_LBUCPA, "lbucpa", "lbucpa", 32,
3526b680 1454 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1455 },
1456/* lhucpa $crn,($rma+),$cdisp10a2 */
1457 {
1458 MEP_INSN_LHUCPA, "lhucpa", "lhucpa", 32,
3526b680 1459 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1460 },
1461/* lbucpm0 $crn,($rma+),$cdisp10 */
1462 {
1463 MEP_INSN_LBUCPM0, "lbucpm0", "lbucpm0", 32,
3526b680 1464 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1465 },
1466/* lhucpm0 $crn,($rma+),$cdisp10a2 */
1467 {
1468 MEP_INSN_LHUCPM0, "lhucpm0", "lhucpm0", 32,
3526b680 1469 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1470 },
1471/* lbucpm1 $crn,($rma+),$cdisp10 */
1472 {
1473 MEP_INSN_LBUCPM1, "lbucpm1", "lbucpm1", 32,
3526b680 1474 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1475 },
1476/* lhucpm1 $crn,($rma+),$cdisp10a2 */
1477 {
1478 MEP_INSN_LHUCPM1, "lhucpm1", "lhucpm1", 32,
3526b680 1479 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1480 },
1481/* uci $rn,$rm,$uimm16 */
1482 {
1483 MEP_INSN_UCI, "uci", "uci", 32,
3526b680 1484 { 0|A(VOLATILE), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983
DD
1485 },
1486/* dsp $rn,$rm,$uimm16 */
1487 {
1488 MEP_INSN_DSP, "dsp", "dsp", 32,
3526b680 1489 { 0|A(VOLATILE), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
45be3704
DD
1490 },
1491/* dsp0 $c5rnmuimm24 */
1492 {
1493 -1, "dsp0", "dsp0", 32,
3526b680 1494 { 0|A(ALIAS)|A(NO_DIS)|A(VOLATILE), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
45be3704
DD
1495 },
1496/* dsp1 $rn,$c5rmuimm20 */
1497 {
1498 -1, "dsp1", "dsp1", 32,
3526b680 1499 { 0|A(ALIAS)|A(NO_DIS)|A(VOLATILE), { { { (1<<MACH_C5), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
40493983 1500 },
bd2f2e55
DB
1501/* sb $rnc,($rma) */
1502 {
1503 MEP_INSN_SB, "sb", "sb", 16,
3526b680 1504 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1505 },
1506/* sh $rns,($rma) */
1507 {
1508 MEP_INSN_SH, "sh", "sh", 16,
3526b680 1509 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1510 },
1511/* sw $rnl,($rma) */
1512 {
1513 MEP_INSN_SW, "sw", "sw", 16,
3526b680 1514 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1515 },
1516/* lb $rnc,($rma) */
1517 {
1518 MEP_INSN_LB, "lb", "lb", 16,
3526b680 1519 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1520 },
1521/* lh $rns,($rma) */
1522 {
1523 MEP_INSN_LH, "lh", "lh", 16,
3526b680 1524 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1525 },
1526/* lw $rnl,($rma) */
1527 {
1528 MEP_INSN_LW, "lw", "lw", 16,
3526b680 1529 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1530 },
1531/* lbu $rnuc,($rma) */
1532 {
1533 MEP_INSN_LBU, "lbu", "lbu", 16,
3526b680 1534 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1535 },
1536/* lhu $rnus,($rma) */
1537 {
1538 MEP_INSN_LHU, "lhu", "lhu", 16,
3526b680 1539 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1540 },
1541/* sw $rnl,$udisp7a4($spr) */
1542 {
1543 MEP_INSN_SW_SP, "sw-sp", "sw", 16,
3526b680 1544 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1545 },
1546/* lw $rnl,$udisp7a4($spr) */
1547 {
1548 MEP_INSN_LW_SP, "lw-sp", "lw", 16,
3526b680 1549 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1550 },
1551/* sb $rn3c,$udisp7($tpr) */
1552 {
1553 MEP_INSN_SB_TP, "sb-tp", "sb", 16,
3526b680 1554 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1555 },
1556/* sh $rn3s,$udisp7a2($tpr) */
1557 {
1558 MEP_INSN_SH_TP, "sh-tp", "sh", 16,
3526b680 1559 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1560 },
1561/* sw $rn3l,$udisp7a4($tpr) */
1562 {
1563 MEP_INSN_SW_TP, "sw-tp", "sw", 16,
3526b680 1564 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1565 },
1566/* lb $rn3c,$udisp7($tpr) */
1567 {
1568 MEP_INSN_LB_TP, "lb-tp", "lb", 16,
3526b680 1569 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1570 },
1571/* lh $rn3s,$udisp7a2($tpr) */
1572 {
1573 MEP_INSN_LH_TP, "lh-tp", "lh", 16,
3526b680 1574 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1575 },
1576/* lw $rn3l,$udisp7a4($tpr) */
1577 {
1578 MEP_INSN_LW_TP, "lw-tp", "lw", 16,
3526b680 1579 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1580 },
1581/* lbu $rn3uc,$udisp7($tpr) */
1582 {
1583 MEP_INSN_LBU_TP, "lbu-tp", "lbu", 16,
3526b680 1584 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1585 },
1586/* lhu $rn3us,$udisp7a2($tpr) */
1587 {
1588 MEP_INSN_LHU_TP, "lhu-tp", "lhu", 16,
3526b680 1589 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1590 },
1591/* sb $rnc,$sdisp16($rma) */
1592 {
1593 MEP_INSN_SB16, "sb16", "sb", 32,
3526b680 1594 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1595 },
1596/* sh $rns,$sdisp16($rma) */
1597 {
1598 MEP_INSN_SH16, "sh16", "sh", 32,
3526b680 1599 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1600 },
1601/* sw $rnl,$sdisp16($rma) */
1602 {
1603 MEP_INSN_SW16, "sw16", "sw", 32,
3526b680 1604 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1605 },
1606/* lb $rnc,$sdisp16($rma) */
1607 {
1608 MEP_INSN_LB16, "lb16", "lb", 32,
3526b680 1609 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1610 },
1611/* lh $rns,$sdisp16($rma) */
1612 {
1613 MEP_INSN_LH16, "lh16", "lh", 32,
3526b680 1614 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1615 },
1616/* lw $rnl,$sdisp16($rma) */
1617 {
1618 MEP_INSN_LW16, "lw16", "lw", 32,
3526b680 1619 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1620 },
1621/* lbu $rnuc,$sdisp16($rma) */
1622 {
1623 MEP_INSN_LBU16, "lbu16", "lbu", 32,
3526b680 1624 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1625 },
1626/* lhu $rnus,$sdisp16($rma) */
1627 {
1628 MEP_INSN_LHU16, "lhu16", "lhu", 32,
3526b680 1629 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1630 },
1631/* sw $rnl,($addr24a4) */
1632 {
1633 MEP_INSN_SW24, "sw24", "sw", 32,
3526b680 1634 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1635 },
1636/* lw $rnl,($addr24a4) */
1637 {
1638 MEP_INSN_LW24, "lw24", "lw", 32,
3526b680 1639 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1640 },
1641/* extb $rn */
1642 {
1643 MEP_INSN_EXTB, "extb", "extb", 16,
3526b680 1644 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1645 },
1646/* exth $rn */
1647 {
1648 MEP_INSN_EXTH, "exth", "exth", 16,
3526b680 1649 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1650 },
1651/* extub $rn */
1652 {
1653 MEP_INSN_EXTUB, "extub", "extub", 16,
3526b680 1654 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1655 },
1656/* extuh $rn */
1657 {
1658 MEP_INSN_EXTUH, "extuh", "extuh", 16,
3526b680 1659 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1660 },
1661/* ssarb $udisp2($rm) */
1662 {
1663 MEP_INSN_SSARB, "ssarb", "ssarb", 16,
3526b680 1664 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1665 },
1666/* mov $rn,$rm */
1667 {
1668 MEP_INSN_MOV, "mov", "mov", 16,
3526b680 1669 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1670 },
1671/* mov $rn,$simm8 */
1672 {
1673 MEP_INSN_MOVI8, "movi8", "mov", 16,
3526b680 1674 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1675 },
1676/* mov $rn,$simm16 */
1677 {
1678 MEP_INSN_MOVI16, "movi16", "mov", 32,
3526b680 1679 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1680 },
1681/* movu $rn3,$uimm24 */
1682 {
1683 MEP_INSN_MOVU24, "movu24", "movu", 32,
3526b680 1684 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1685 },
1686/* movu $rn,$uimm16 */
1687 {
1688 MEP_INSN_MOVU16, "movu16", "movu", 32,
3526b680 1689 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1690 },
1691/* movh $rn,$uimm16 */
1692 {
1693 MEP_INSN_MOVH, "movh", "movh", 32,
3526b680 1694 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1695 },
1696/* add3 $rl,$rn,$rm */
1697 {
1698 MEP_INSN_ADD3, "add3", "add3", 16,
3526b680 1699 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1700 },
1701/* add $rn,$simm6 */
1702 {
1703 MEP_INSN_ADD, "add", "add", 16,
3526b680 1704 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1705 },
1706/* add3 $rn,$spr,$uimm7a4 */
1707 {
1708 MEP_INSN_ADD3I, "add3i", "add3", 16,
3526b680 1709 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1710 },
1711/* advck3 \$0,$rn,$rm */
1712 {
1713 MEP_INSN_ADVCK3, "advck3", "advck3", 16,
3526b680 1714 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1715 },
1716/* sub $rn,$rm */
1717 {
1718 MEP_INSN_SUB, "sub", "sub", 16,
3526b680 1719 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1720 },
1721/* sbvck3 \$0,$rn,$rm */
1722 {
1723 MEP_INSN_SBVCK3, "sbvck3", "sbvck3", 16,
3526b680 1724 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1725 },
1726/* neg $rn,$rm */
1727 {
1728 MEP_INSN_NEG, "neg", "neg", 16,
3526b680 1729 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1730 },
1731/* slt3 \$0,$rn,$rm */
1732 {
1733 MEP_INSN_SLT3, "slt3", "slt3", 16,
3526b680 1734 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1735 },
1736/* sltu3 \$0,$rn,$rm */
1737 {
1738 MEP_INSN_SLTU3, "sltu3", "sltu3", 16,
3526b680 1739 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1740 },
1741/* slt3 \$0,$rn,$uimm5 */
1742 {
1743 MEP_INSN_SLT3I, "slt3i", "slt3", 16,
3526b680 1744 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1745 },
1746/* sltu3 \$0,$rn,$uimm5 */
1747 {
1748 MEP_INSN_SLTU3I, "sltu3i", "sltu3", 16,
3526b680 1749 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1750 },
1751/* sl1ad3 \$0,$rn,$rm */
1752 {
1753 MEP_INSN_SL1AD3, "sl1ad3", "sl1ad3", 16,
3526b680 1754 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1755 },
1756/* sl2ad3 \$0,$rn,$rm */
1757 {
1758 MEP_INSN_SL2AD3, "sl2ad3", "sl2ad3", 16,
3526b680 1759 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1760 },
1761/* add3 $rn,$rm,$simm16 */
1762 {
1763 MEP_INSN_ADD3X, "add3x", "add3", 32,
3526b680 1764 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1765 },
1766/* slt3 $rn,$rm,$simm16 */
1767 {
1768 MEP_INSN_SLT3X, "slt3x", "slt3", 32,
3526b680 1769 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1770 },
1771/* sltu3 $rn,$rm,$uimm16 */
1772 {
1773 MEP_INSN_SLTU3X, "sltu3x", "sltu3", 32,
3526b680 1774 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1775 },
1776/* or $rn,$rm */
1777 {
1778 MEP_INSN_OR, "or", "or", 16,
3526b680 1779 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1780 },
1781/* and $rn,$rm */
1782 {
1783 MEP_INSN_AND, "and", "and", 16,
3526b680 1784 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1785 },
1786/* xor $rn,$rm */
1787 {
1788 MEP_INSN_XOR, "xor", "xor", 16,
3526b680 1789 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1790 },
1791/* nor $rn,$rm */
1792 {
1793 MEP_INSN_NOR, "nor", "nor", 16,
3526b680 1794 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1795 },
1796/* or3 $rn,$rm,$uimm16 */
1797 {
1798 MEP_INSN_OR3, "or3", "or3", 32,
3526b680 1799 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1800 },
1801/* and3 $rn,$rm,$uimm16 */
1802 {
1803 MEP_INSN_AND3, "and3", "and3", 32,
3526b680 1804 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1805 },
1806/* xor3 $rn,$rm,$uimm16 */
1807 {
1808 MEP_INSN_XOR3, "xor3", "xor3", 32,
3526b680 1809 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1810 },
1811/* sra $rn,$rm */
1812 {
1813 MEP_INSN_SRA, "sra", "sra", 16,
3526b680 1814 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1815 },
1816/* srl $rn,$rm */
1817 {
1818 MEP_INSN_SRL, "srl", "srl", 16,
3526b680 1819 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1820 },
1821/* sll $rn,$rm */
1822 {
1823 MEP_INSN_SLL, "sll", "sll", 16,
3526b680 1824 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1825 },
1826/* sra $rn,$uimm5 */
1827 {
1828 MEP_INSN_SRAI, "srai", "sra", 16,
3526b680 1829 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1830 },
1831/* srl $rn,$uimm5 */
1832 {
1833 MEP_INSN_SRLI, "srli", "srl", 16,
3526b680 1834 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1835 },
1836/* sll $rn,$uimm5 */
1837 {
1838 MEP_INSN_SLLI, "slli", "sll", 16,
3526b680 1839 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1840 },
1841/* sll3 \$0,$rn,$uimm5 */
1842 {
1843 MEP_INSN_SLL3, "sll3", "sll3", 16,
3526b680 1844 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1845 },
1846/* fsft $rn,$rm */
1847 {
1848 MEP_INSN_FSFT, "fsft", "fsft", 16,
3526b680 1849 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1850 },
1851/* bra $pcrel12a2 */
1852 {
1853 MEP_INSN_BRA, "bra", "bra", 16,
3526b680 1854 { 0|A(RELAXABLE)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1855 },
1856/* beqz $rn,$pcrel8a2 */
1857 {
1858 MEP_INSN_BEQZ, "beqz", "beqz", 16,
3526b680 1859 { 0|A(RELAXABLE)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1860 },
1861/* bnez $rn,$pcrel8a2 */
1862 {
1863 MEP_INSN_BNEZ, "bnez", "bnez", 16,
3526b680 1864 { 0|A(RELAXABLE)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1865 },
1866/* beqi $rn,$uimm4,$pcrel17a2 */
1867 {
1868 MEP_INSN_BEQI, "beqi", "beqi", 32,
3526b680 1869 { 0|A(RELAXABLE)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1870 },
1871/* bnei $rn,$uimm4,$pcrel17a2 */
1872 {
1873 MEP_INSN_BNEI, "bnei", "bnei", 32,
3526b680 1874 { 0|A(RELAXABLE)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1875 },
1876/* blti $rn,$uimm4,$pcrel17a2 */
1877 {
1878 MEP_INSN_BLTI, "blti", "blti", 32,
3526b680 1879 { 0|A(RELAXABLE)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1880 },
1881/* bgei $rn,$uimm4,$pcrel17a2 */
1882 {
1883 MEP_INSN_BGEI, "bgei", "bgei", 32,
3526b680 1884 { 0|A(RELAXABLE)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1885 },
1886/* beq $rn,$rm,$pcrel17a2 */
1887 {
1888 MEP_INSN_BEQ, "beq", "beq", 32,
3526b680 1889 { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1890 },
1891/* bne $rn,$rm,$pcrel17a2 */
1892 {
1893 MEP_INSN_BNE, "bne", "bne", 32,
3526b680 1894 { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1895 },
1896/* bsr $pcrel12a2 */
1897 {
1898 MEP_INSN_BSR12, "bsr12", "bsr", 16,
3526b680 1899 { 0|A(RELAXABLE)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1900 },
1901/* bsr $pcrel24a2 */
1902 {
1903 MEP_INSN_BSR24, "bsr24", "bsr", 32,
3526b680 1904 { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1905 },
1906/* jmp $rm */
1907 {
1908 MEP_INSN_JMP, "jmp", "jmp", 16,
3526b680 1909 { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1910 },
1911/* jmp $pcabs24a2 */
1912 {
1913 MEP_INSN_JMP24, "jmp24", "jmp", 32,
3526b680 1914 { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1915 },
1916/* jsr $rm */
1917 {
1918 MEP_INSN_JSR, "jsr", "jsr", 16,
3526b680 1919 { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1920 },
1921/* ret */
1922 {
1923 MEP_INSN_RET, "ret", "ret", 16,
3526b680 1924 { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1925 },
1926/* repeat $rn,$pcrel17a2 */
1927 {
1928 MEP_INSN_REPEAT, "repeat", "repeat", 32,
3526b680 1929 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1930 },
1931/* erepeat $pcrel17a2 */
1932 {
1933 MEP_INSN_EREPEAT, "erepeat", "erepeat", 32,
3526b680 1934 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1935 },
1936/* stc $rn,\$lp */
1937 {
1938 MEP_INSN_STC_LP, "stc_lp", "stc", 16,
3526b680 1939 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1940 },
1941/* stc $rn,\$hi */
1942 {
1943 MEP_INSN_STC_HI, "stc_hi", "stc", 16,
3526b680 1944 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1945 },
1946/* stc $rn,\$lo */
1947 {
1948 MEP_INSN_STC_LO, "stc_lo", "stc", 16,
3526b680 1949 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1950 },
1951/* stc $rn,$csrn */
1952 {
1953 MEP_INSN_STC, "stc", "stc", 16,
3526b680 1954 { 0|A(VOLATILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1955 },
1956/* ldc $rn,\$lp */
1957 {
1958 MEP_INSN_LDC_LP, "ldc_lp", "ldc", 16,
3526b680 1959 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1960 },
1961/* ldc $rn,\$hi */
1962 {
1963 MEP_INSN_LDC_HI, "ldc_hi", "ldc", 16,
3526b680 1964 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1965 },
1966/* ldc $rn,\$lo */
1967 {
1968 MEP_INSN_LDC_LO, "ldc_lo", "ldc", 16,
3526b680 1969 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1970 },
1971/* ldc $rn,$csrn */
1972 {
1973 MEP_INSN_LDC, "ldc", "ldc", 16,
3526b680 1974 { 0|A(VOLATILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 2, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1975 },
1976/* di */
1977 {
1978 MEP_INSN_DI, "di", "di", 16,
3526b680 1979 { 0|A(VOLATILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1980 },
1981/* ei */
1982 {
1983 MEP_INSN_EI, "ei", "ei", 16,
3526b680 1984 { 0|A(VOLATILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1985 },
1986/* reti */
1987 {
1988 MEP_INSN_RETI, "reti", "reti", 16,
3526b680 1989 { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1990 },
1991/* halt */
1992 {
1993 MEP_INSN_HALT, "halt", "halt", 16,
3526b680 1994 { 0|A(VOLATILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
1995 },
1996/* sleep */
1997 {
1998 MEP_INSN_SLEEP, "sleep", "sleep", 16,
3526b680 1999 { 0|A(VOLATILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2000 },
2001/* swi $uimm2 */
2002 {
2003 MEP_INSN_SWI, "swi", "swi", 16,
3526b680 2004 { 0|A(VOLATILE)|A(MAY_TRAP), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2005 },
2006/* break */
2007 {
2008 MEP_INSN_BREAK, "break", "break", 16,
3526b680 2009 { 0|A(VOLATILE)|A(MAY_TRAP)|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2010 },
2011/* syncm */
2012 {
2013 MEP_INSN_SYNCM, "syncm", "syncm", 16,
3526b680 2014 { 0|A(VOLATILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2015 },
2016/* stcb $rn,$uimm16 */
2017 {
2018 MEP_INSN_STCB, "stcb", "stcb", 32,
3526b680 2019 { 0|A(VOLATILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2020 },
2021/* ldcb $rn,$uimm16 */
2022 {
2023 MEP_INSN_LDCB, "ldcb", "ldcb", 32,
3526b680 2024 { 0|A(VOLATILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 3, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2025 },
2026/* bsetm ($rma),$uimm3 */
2027 {
2028 MEP_INSN_BSETM, "bsetm", "bsetm", 16,
3526b680 2029 { 0|A(OPTIONAL_BIT_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2030 },
2031/* bclrm ($rma),$uimm3 */
2032 {
2033 MEP_INSN_BCLRM, "bclrm", "bclrm", 16,
3526b680 2034 { 0|A(OPTIONAL_BIT_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2035 },
2036/* bnotm ($rma),$uimm3 */
2037 {
2038 MEP_INSN_BNOTM, "bnotm", "bnotm", 16,
3526b680 2039 { 0|A(OPTIONAL_BIT_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2040 },
2041/* btstm \$0,($rma),$uimm3 */
2042 {
2043 MEP_INSN_BTSTM, "btstm", "btstm", 16,
3526b680 2044 { 0|A(OPTIONAL_BIT_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2045 },
2046/* tas $rn,($rma) */
2047 {
2048 MEP_INSN_TAS, "tas", "tas", 16,
3526b680 2049 { 0|A(OPTIONAL_BIT_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2050 },
2051/* cache $cimm4,($rma) */
2052 {
2053 MEP_INSN_CACHE, "cache", "cache", 16,
3526b680 2054 { 0|A(VOLATILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2055 },
2056/* mul $rn,$rm */
2057 {
2058 MEP_INSN_MUL, "mul", "mul", 16,
3526b680 2059 { 0|A(OPTIONAL_MUL_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2060 },
2061/* mulu $rn,$rm */
2062 {
2063 MEP_INSN_MULU, "mulu", "mulu", 16,
3526b680 2064 { 0|A(OPTIONAL_MUL_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2065 },
2066/* mulr $rn,$rm */
2067 {
2068 MEP_INSN_MULR, "mulr", "mulr", 16,
3526b680 2069 { 0|A(OPTIONAL_MUL_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 3, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2070 },
2071/* mulru $rn,$rm */
2072 {
2073 MEP_INSN_MULRU, "mulru", "mulru", 16,
3526b680 2074 { 0|A(OPTIONAL_MUL_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 3, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2075 },
2076/* madd $rn,$rm */
2077 {
2078 MEP_INSN_MADD, "madd", "madd", 32,
3526b680 2079 { 0|A(OPTIONAL_MUL_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2080 },
2081/* maddu $rn,$rm */
2082 {
2083 MEP_INSN_MADDU, "maddu", "maddu", 32,
3526b680 2084 { 0|A(OPTIONAL_MUL_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2085 },
2086/* maddr $rn,$rm */
2087 {
2088 MEP_INSN_MADDR, "maddr", "maddr", 32,
3526b680 2089 { 0|A(OPTIONAL_MUL_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 3, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2090 },
2091/* maddru $rn,$rm */
2092 {
2093 MEP_INSN_MADDRU, "maddru", "maddru", 32,
3526b680 2094 { 0|A(OPTIONAL_MUL_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 3, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2095 },
2096/* div $rn,$rm */
2097 {
2098 MEP_INSN_DIV, "div", "div", 16,
3526b680 2099 { 0|A(MAY_TRAP)|A(OPTIONAL_DIV_INSN)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 34, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2100 },
2101/* divu $rn,$rm */
2102 {
2103 MEP_INSN_DIVU, "divu", "divu", 16,
3526b680 2104 { 0|A(MAY_TRAP)|A(OPTIONAL_DIV_INSN)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 34, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2105 },
2106/* dret */
2107 {
2108 MEP_INSN_DRET, "dret", "dret", 16,
3526b680 2109 { 0|A(OPTIONAL_DEBUG_INSN)|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2110 },
2111/* dbreak */
2112 {
2113 MEP_INSN_DBREAK, "dbreak", "dbreak", 16,
3526b680 2114 { 0|A(VOLATILE)|A(MAY_TRAP)|A(OPTIONAL_DEBUG_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2115 },
2116/* ldz $rn,$rm */
2117 {
2118 MEP_INSN_LDZ, "ldz", "ldz", 32,
3526b680 2119 { 0|A(OPTIONAL_LDZ_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2120 },
2121/* abs $rn,$rm */
2122 {
2123 MEP_INSN_ABS, "abs", "abs", 32,
3526b680 2124 { 0|A(OPTIONAL_ABS_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2125 },
2126/* ave $rn,$rm */
2127 {
2128 MEP_INSN_AVE, "ave", "ave", 32,
3526b680 2129 { 0|A(OPTIONAL_AVE_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2130 },
2131/* min $rn,$rm */
2132 {
2133 MEP_INSN_MIN, "min", "min", 32,
3526b680 2134 { 0|A(OPTIONAL_MINMAX_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2135 },
2136/* max $rn,$rm */
2137 {
2138 MEP_INSN_MAX, "max", "max", 32,
3526b680 2139 { 0|A(OPTIONAL_MINMAX_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2140 },
2141/* minu $rn,$rm */
2142 {
2143 MEP_INSN_MINU, "minu", "minu", 32,
3526b680 2144 { 0|A(OPTIONAL_MINMAX_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2145 },
2146/* maxu $rn,$rm */
2147 {
2148 MEP_INSN_MAXU, "maxu", "maxu", 32,
3526b680 2149 { 0|A(OPTIONAL_MINMAX_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2150 },
2151/* clip $rn,$cimm5 */
2152 {
2153 MEP_INSN_CLIP, "clip", "clip", 32,
3526b680 2154 { 0|A(OPTIONAL_CLIP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2155 },
2156/* clipu $rn,$cimm5 */
2157 {
2158 MEP_INSN_CLIPU, "clipu", "clipu", 32,
3526b680 2159 { 0|A(OPTIONAL_CLIP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2160 },
2161/* sadd $rn,$rm */
2162 {
2163 MEP_INSN_SADD, "sadd", "sadd", 32,
3526b680 2164 { 0|A(OPTIONAL_SAT_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2165 },
2166/* ssub $rn,$rm */
2167 {
2168 MEP_INSN_SSUB, "ssub", "ssub", 32,
3526b680 2169 { 0|A(OPTIONAL_SAT_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2170 },
2171/* saddu $rn,$rm */
2172 {
2173 MEP_INSN_SADDU, "saddu", "saddu", 32,
3526b680 2174 { 0|A(OPTIONAL_SAT_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2175 },
2176/* ssubu $rn,$rm */
2177 {
2178 MEP_INSN_SSUBU, "ssubu", "ssubu", 32,
3526b680 2179 { 0|A(OPTIONAL_SAT_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2180 },
2181/* swcp $crn,($rma) */
2182 {
2183 MEP_INSN_SWCP, "swcp", "swcp", 16,
3526b680 2184 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2185 },
2186/* lwcp $crn,($rma) */
2187 {
2188 MEP_INSN_LWCP, "lwcp", "lwcp", 16,
3526b680 2189 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2190 },
2191/* smcp $crn64,($rma) */
2192 {
2193 MEP_INSN_SMCP, "smcp", "smcp", 16,
3526b680 2194 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2195 },
2196/* lmcp $crn64,($rma) */
2197 {
2198 MEP_INSN_LMCP, "lmcp", "lmcp", 16,
3526b680 2199 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2200 },
2201/* swcpi $crn,($rma+) */
2202 {
2203 MEP_INSN_SWCPI, "swcpi", "swcpi", 16,
3526b680 2204 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2205 },
2206/* lwcpi $crn,($rma+) */
2207 {
2208 MEP_INSN_LWCPI, "lwcpi", "lwcpi", 16,
3526b680 2209 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2210 },
2211/* smcpi $crn64,($rma+) */
2212 {
2213 MEP_INSN_SMCPI, "smcpi", "smcpi", 16,
3526b680 2214 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2215 },
2216/* lmcpi $crn64,($rma+) */
2217 {
2218 MEP_INSN_LMCPI, "lmcpi", "lmcpi", 16,
3526b680 2219 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2220 },
2221/* swcp $crn,$sdisp16($rma) */
2222 {
2223 MEP_INSN_SWCP16, "swcp16", "swcp", 32,
3526b680 2224 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2225 },
2226/* lwcp $crn,$sdisp16($rma) */
2227 {
2228 MEP_INSN_LWCP16, "lwcp16", "lwcp", 32,
3526b680 2229 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2230 },
2231/* smcp $crn64,$sdisp16($rma) */
2232 {
2233 MEP_INSN_SMCP16, "smcp16", "smcp", 32,
3526b680 2234 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2235 },
2236/* lmcp $crn64,$sdisp16($rma) */
2237 {
2238 MEP_INSN_LMCP16, "lmcp16", "lmcp", 32,
3526b680 2239 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2240 },
40493983 2241/* sbcpa $crn,($rma+),$cdisp10 */
bd2f2e55
DB
2242 {
2243 MEP_INSN_SBCPA, "sbcpa", "sbcpa", 32,
3526b680 2244 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2245 },
40493983 2246/* lbcpa $crn,($rma+),$cdisp10 */
bd2f2e55
DB
2247 {
2248 MEP_INSN_LBCPA, "lbcpa", "lbcpa", 32,
3526b680 2249 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2250 },
40493983 2251/* shcpa $crn,($rma+),$cdisp10a2 */
bd2f2e55
DB
2252 {
2253 MEP_INSN_SHCPA, "shcpa", "shcpa", 32,
3526b680 2254 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2255 },
40493983 2256/* lhcpa $crn,($rma+),$cdisp10a2 */
bd2f2e55
DB
2257 {
2258 MEP_INSN_LHCPA, "lhcpa", "lhcpa", 32,
3526b680 2259 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2260 },
40493983 2261/* swcpa $crn,($rma+),$cdisp10a4 */
bd2f2e55
DB
2262 {
2263 MEP_INSN_SWCPA, "swcpa", "swcpa", 32,
3526b680 2264 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2265 },
40493983 2266/* lwcpa $crn,($rma+),$cdisp10a4 */
bd2f2e55
DB
2267 {
2268 MEP_INSN_LWCPA, "lwcpa", "lwcpa", 32,
3526b680 2269 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2270 },
40493983 2271/* smcpa $crn64,($rma+),$cdisp10a8 */
bd2f2e55
DB
2272 {
2273 MEP_INSN_SMCPA, "smcpa", "smcpa", 32,
3526b680 2274 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2275 },
40493983 2276/* lmcpa $crn64,($rma+),$cdisp10a8 */
bd2f2e55
DB
2277 {
2278 MEP_INSN_LMCPA, "lmcpa", "lmcpa", 32,
3526b680 2279 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2280 },
40493983 2281/* sbcpm0 $crn,($rma+),$cdisp10 */
bd2f2e55
DB
2282 {
2283 MEP_INSN_SBCPM0, "sbcpm0", "sbcpm0", 32,
3526b680 2284 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2285 },
40493983 2286/* lbcpm0 $crn,($rma+),$cdisp10 */
bd2f2e55
DB
2287 {
2288 MEP_INSN_LBCPM0, "lbcpm0", "lbcpm0", 32,
3526b680 2289 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2290 },
40493983 2291/* shcpm0 $crn,($rma+),$cdisp10a2 */
bd2f2e55
DB
2292 {
2293 MEP_INSN_SHCPM0, "shcpm0", "shcpm0", 32,
3526b680 2294 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2295 },
40493983 2296/* lhcpm0 $crn,($rma+),$cdisp10a2 */
bd2f2e55
DB
2297 {
2298 MEP_INSN_LHCPM0, "lhcpm0", "lhcpm0", 32,
3526b680 2299 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2300 },
40493983 2301/* swcpm0 $crn,($rma+),$cdisp10a4 */
bd2f2e55
DB
2302 {
2303 MEP_INSN_SWCPM0, "swcpm0", "swcpm0", 32,
3526b680 2304 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2305 },
40493983 2306/* lwcpm0 $crn,($rma+),$cdisp10a4 */
bd2f2e55
DB
2307 {
2308 MEP_INSN_LWCPM0, "lwcpm0", "lwcpm0", 32,
3526b680 2309 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2310 },
40493983 2311/* smcpm0 $crn64,($rma+),$cdisp10a8 */
bd2f2e55
DB
2312 {
2313 MEP_INSN_SMCPM0, "smcpm0", "smcpm0", 32,
3526b680 2314 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2315 },
40493983 2316/* lmcpm0 $crn64,($rma+),$cdisp10a8 */
bd2f2e55
DB
2317 {
2318 MEP_INSN_LMCPM0, "lmcpm0", "lmcpm0", 32,
3526b680 2319 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2320 },
40493983 2321/* sbcpm1 $crn,($rma+),$cdisp10 */
bd2f2e55
DB
2322 {
2323 MEP_INSN_SBCPM1, "sbcpm1", "sbcpm1", 32,
3526b680 2324 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2325 },
40493983 2326/* lbcpm1 $crn,($rma+),$cdisp10 */
bd2f2e55
DB
2327 {
2328 MEP_INSN_LBCPM1, "lbcpm1", "lbcpm1", 32,
3526b680 2329 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2330 },
40493983 2331/* shcpm1 $crn,($rma+),$cdisp10a2 */
bd2f2e55
DB
2332 {
2333 MEP_INSN_SHCPM1, "shcpm1", "shcpm1", 32,
3526b680 2334 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2335 },
40493983 2336/* lhcpm1 $crn,($rma+),$cdisp10a2 */
bd2f2e55
DB
2337 {
2338 MEP_INSN_LHCPM1, "lhcpm1", "lhcpm1", 32,
3526b680 2339 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2340 },
40493983 2341/* swcpm1 $crn,($rma+),$cdisp10a4 */
bd2f2e55
DB
2342 {
2343 MEP_INSN_SWCPM1, "swcpm1", "swcpm1", 32,
3526b680 2344 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2345 },
40493983 2346/* lwcpm1 $crn,($rma+),$cdisp10a4 */
bd2f2e55
DB
2347 {
2348 MEP_INSN_LWCPM1, "lwcpm1", "lwcpm1", 32,
3526b680 2349 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2350 },
40493983 2351/* smcpm1 $crn64,($rma+),$cdisp10a8 */
bd2f2e55
DB
2352 {
2353 MEP_INSN_SMCPM1, "smcpm1", "smcpm1", 32,
3526b680 2354 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2355 },
40493983 2356/* lmcpm1 $crn64,($rma+),$cdisp10a8 */
bd2f2e55
DB
2357 {
2358 MEP_INSN_LMCPM1, "lmcpm1", "lmcpm1", 32,
3526b680 2359 { 0|A(OPTIONAL_CP64_INSN)|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2360 },
2361/* bcpeq $cccc,$pcrel17a2 */
2362 {
2363 MEP_INSN_BCPEQ, "bcpeq", "bcpeq", 32,
3526b680 2364 { 0|A(RELAXABLE)|A(OPTIONAL_CP_INSN)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2365 },
2366/* bcpne $cccc,$pcrel17a2 */
2367 {
2368 MEP_INSN_BCPNE, "bcpne", "bcpne", 32,
3526b680 2369 { 0|A(RELAXABLE)|A(OPTIONAL_CP_INSN)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2370 },
2371/* bcpat $cccc,$pcrel17a2 */
2372 {
2373 MEP_INSN_BCPAT, "bcpat", "bcpat", 32,
3526b680 2374 { 0|A(RELAXABLE)|A(OPTIONAL_CP_INSN)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2375 },
2376/* bcpaf $cccc,$pcrel17a2 */
2377 {
2378 MEP_INSN_BCPAF, "bcpaf", "bcpaf", 32,
3526b680 2379 { 0|A(RELAXABLE)|A(OPTIONAL_CP_INSN)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2380 },
2381/* synccp */
2382 {
2383 MEP_INSN_SYNCCP, "synccp", "synccp", 16,
3526b680 2384 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2385 },
2386/* jsrv $rm */
2387 {
2388 MEP_INSN_JSRV, "jsrv", "jsrv", 16,
3526b680 2389 { 0|A(OPTIONAL_CP_INSN)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2390 },
2391/* bsrv $pcrel24a2 */
2392 {
2393 MEP_INSN_BSRV, "bsrv", "bsrv", 32,
3526b680 2394 { 0|A(OPTIONAL_CP_INSN)|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2395 },
3526b680 2396/* --syscall-- */
bd2f2e55 2397 {
3526b680
DD
2398 MEP_INSN_SIM_SYSCALL, "sim-syscall", "--syscall--", 16,
2399 { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2400 },
2401/* --reserved-- */
2402 {
2403 MEP_INSN_RI_0, "ri-0", "--reserved--", 16,
3526b680 2404 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2405 },
2406/* --reserved-- */
2407 {
2408 MEP_INSN_RI_1, "ri-1", "--reserved--", 16,
3526b680 2409 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2410 },
2411/* --reserved-- */
2412 {
2413 MEP_INSN_RI_2, "ri-2", "--reserved--", 16,
3526b680 2414 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2415 },
2416/* --reserved-- */
2417 {
2418 MEP_INSN_RI_3, "ri-3", "--reserved--", 16,
3526b680 2419 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2420 },
2421/* --reserved-- */
2422 {
2423 MEP_INSN_RI_4, "ri-4", "--reserved--", 16,
3526b680 2424 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2425 },
2426/* --reserved-- */
2427 {
2428 MEP_INSN_RI_5, "ri-5", "--reserved--", 16,
3526b680 2429 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2430 },
2431/* --reserved-- */
2432 {
2433 MEP_INSN_RI_6, "ri-6", "--reserved--", 16,
3526b680 2434 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2435 },
2436/* --reserved-- */
2437 {
2438 MEP_INSN_RI_7, "ri-7", "--reserved--", 16,
3526b680 2439 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2440 },
2441/* --reserved-- */
2442 {
2443 MEP_INSN_RI_8, "ri-8", "--reserved--", 16,
3526b680 2444 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2445 },
2446/* --reserved-- */
2447 {
2448 MEP_INSN_RI_9, "ri-9", "--reserved--", 16,
3526b680 2449 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2450 },
2451/* --reserved-- */
2452 {
2453 MEP_INSN_RI_10, "ri-10", "--reserved--", 16,
3526b680 2454 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2455 },
2456/* --reserved-- */
2457 {
2458 MEP_INSN_RI_11, "ri-11", "--reserved--", 16,
3526b680 2459 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2460 },
2461/* --reserved-- */
2462 {
2463 MEP_INSN_RI_12, "ri-12", "--reserved--", 16,
3526b680 2464 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2465 },
2466/* --reserved-- */
2467 {
2468 MEP_INSN_RI_13, "ri-13", "--reserved--", 16,
3526b680 2469 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2470 },
2471/* --reserved-- */
2472 {
2473 MEP_INSN_RI_14, "ri-14", "--reserved--", 16,
3526b680 2474 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2475 },
2476/* --reserved-- */
2477 {
2478 MEP_INSN_RI_15, "ri-15", "--reserved--", 16,
3526b680 2479 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2480 },
2481/* --reserved-- */
2482 {
2483 MEP_INSN_RI_17, "ri-17", "--reserved--", 16,
3526b680 2484 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2485 },
2486/* --reserved-- */
2487 {
2488 MEP_INSN_RI_20, "ri-20", "--reserved--", 16,
3526b680 2489 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2490 },
2491/* --reserved-- */
2492 {
2493 MEP_INSN_RI_21, "ri-21", "--reserved--", 16,
3526b680 2494 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2495 },
2496/* --reserved-- */
2497 {
2498 MEP_INSN_RI_22, "ri-22", "--reserved--", 16,
3526b680 2499 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55
DB
2500 },
2501/* --reserved-- */
2502 {
2503 MEP_INSN_RI_23, "ri-23", "--reserved--", 16,
3526b680 2504 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
bd2f2e55 2505 },
bd2f2e55
DB
2506/* --reserved-- */
2507 {
2508 MEP_INSN_RI_26, "ri-26", "--reserved--", 16,
3526b680
DD
2509 { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_CORE), 0 } } } }
2510 },
2511/* cmov $crnx64,$rm */
2512 {
2513 MEP_INSN_CMOV_CRN_RM, "cmov-crn-rm", "cmov", 32,
2514 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2515 },
2516/* cmov $rm,$crnx64 */
2517 {
2518 MEP_INSN_CMOV_RN_CRM, "cmov-rn-crm", "cmov", 32,
2519 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2520 },
1d74713b 2521/* cmovc $ivc2c3ccrn,$rm */
3526b680
DD
2522 {
2523 MEP_INSN_CMOVC_CCRN_RM, "cmovc-ccrn-rm", "cmovc", 32,
2524 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2525 },
1d74713b 2526/* cmovc $rm,$ivc2c3ccrn */
3526b680
DD
2527 {
2528 MEP_INSN_CMOVC_RN_CCRM, "cmovc-rn-ccrm", "cmovc", 32,
2529 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2530 },
2531/* cmovh $crnx64,$rm */
2532 {
2533 MEP_INSN_CMOVH_CRN_RM, "cmovh-crn-rm", "cmovh", 32,
2534 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2535 },
2536/* cmovh $rm,$crnx64 */
2537 {
2538 MEP_INSN_CMOVH_RN_CRM, "cmovh-rn-crm", "cmovh", 32,
2539 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2540 },
2541/* cmov $ivc2crn,$ivc2rm */
2542 {
2543 MEP_INSN_CMOV_CRN_RM_P0, "cmov-crn-rm-p0", "cmov", 32,
2544 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x8" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0), 0 } } } }
2545 },
2546/* cmov $ivc2rm,$ivc2crn */
2547 {
2548 MEP_INSN_CMOV_RN_CRM_P0, "cmov-rn-crm-p0", "cmov", 32,
2549 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x8" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0), 0 } } } }
2550 },
2551/* cmovc $ivc2ccrn,$ivc2rm */
2552 {
2553 MEP_INSN_CMOVC_CCRN_RM_P0, "cmovc-ccrn-rm-p0", "cmovc", 32,
2554 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x8" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0), 0 } } } }
2555 },
2556/* cmovc $ivc2rm,$ivc2ccrn */
2557 {
2558 MEP_INSN_CMOVC_RN_CCRM_P0, "cmovc-rn-ccrm-p0", "cmovc", 32,
2559 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x8" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0), 0 } } } }
2560 },
2561/* cmovh $ivc2crn,$ivc2rm */
2562 {
2563 MEP_INSN_CMOVH_CRN_RM_P0, "cmovh-crn-rm-p0", "cmovh", 32,
2564 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x8" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0), 0 } } } }
2565 },
2566/* cmovh $ivc2rm,$ivc2crn */
2567 {
2568 MEP_INSN_CMOVH_RN_CRM_P0, "cmovh-rn-crm-p0", "cmovh", 32,
2569 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x8" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0), 0 } } } }
2570 },
2571/* cpadd3.b $croc,$crqc,$crpc */
2572 {
2573 MEP_INSN_CPADD3_B_C3, "cpadd3_b_C3", "cpadd3.b", 32,
2574 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2575 },
2576/* cpadd3.h $croc,$crqc,$crpc */
2577 {
2578 MEP_INSN_CPADD3_H_C3, "cpadd3_h_C3", "cpadd3.h", 32,
2579 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2580 },
2581/* cpadd3.w $croc,$crqc,$crpc */
2582 {
2583 MEP_INSN_CPADD3_W_C3, "cpadd3_w_C3", "cpadd3.w", 32,
2584 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2585 },
2586/* cdadd3 $croc,$crqc,$crpc */
2587 {
2588 MEP_INSN_CDADD3_C3, "cdadd3_C3", "cdadd3", 32,
2589 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2590 },
2591/* cpsub3.b $croc,$crqc,$crpc */
2592 {
2593 MEP_INSN_CPSUB3_B_C3, "cpsub3_b_C3", "cpsub3.b", 32,
2594 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2595 },
2596/* cpsub3.h $croc,$crqc,$crpc */
2597 {
2598 MEP_INSN_CPSUB3_H_C3, "cpsub3_h_C3", "cpsub3.h", 32,
2599 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2600 },
2601/* cpsub3.w $croc,$crqc,$crpc */
2602 {
2603 MEP_INSN_CPSUB3_W_C3, "cpsub3_w_C3", "cpsub3.w", 32,
2604 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2605 },
2606/* cdsub3 $croc,$crqc,$crpc */
2607 {
2608 MEP_INSN_CDSUB3_C3, "cdsub3_C3", "cdsub3", 32,
2609 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2610 },
2611/* cpand3 $croc,$crqc,$crpc */
2612 {
2613 MEP_INSN_CPAND3_C3, "cpand3_C3", "cpand3", 32,
2614 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2615 },
2616/* cpor3 $croc,$crqc,$crpc */
2617 {
2618 MEP_INSN_CPOR3_C3, "cpor3_C3", "cpor3", 32,
2619 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2620 },
2621/* cpnor3 $croc,$crqc,$crpc */
2622 {
2623 MEP_INSN_CPNOR3_C3, "cpnor3_C3", "cpnor3", 32,
2624 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2625 },
2626/* cpxor3 $croc,$crqc,$crpc */
2627 {
2628 MEP_INSN_CPXOR3_C3, "cpxor3_C3", "cpxor3", 32,
2629 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2630 },
2631/* cpsel $croc,$crqc,$crpc */
2632 {
2633 MEP_INSN_CPSEL_C3, "cpsel_C3", "cpsel", 32,
2634 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2635 },
2636/* cpfsftbi $croc,$crqc,$crpc,$imm3p4 */
2637 {
2638 MEP_INSN_CPFSFTBI_C3, "cpfsftbi_C3", "cpfsftbi", 32,
2639 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2640 },
2641/* cpfsftbs0 $croc,$crqc,$crpc */
2642 {
2643 MEP_INSN_CPFSFTBS0_C3, "cpfsftbs0_C3", "cpfsftbs0", 32,
2644 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2645 },
2646/* cpfsftbs1 $croc,$crqc,$crpc */
2647 {
2648 MEP_INSN_CPFSFTBS1_C3, "cpfsftbs1_C3", "cpfsftbs1", 32,
2649 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2650 },
2651/* cpunpacku.b $croc,$crqc,$crpc */
2652 {
2653 MEP_INSN_CPUNPACKU_B_C3, "cpunpacku_b_C3", "cpunpacku.b", 32,
2654 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2655 },
2656/* cpunpacku.h $croc,$crqc,$crpc */
2657 {
2658 MEP_INSN_CPUNPACKU_H_C3, "cpunpacku_h_C3", "cpunpacku.h", 32,
2659 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2660 },
2661/* cpunpacku.w $croc,$crqc,$crpc */
2662 {
2663 MEP_INSN_CPUNPACKU_W_C3, "cpunpacku_w_C3", "cpunpacku.w", 32,
2664 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2665 },
2666/* cpunpackl.b $croc,$crqc,$crpc */
2667 {
2668 MEP_INSN_CPUNPACKL_B_C3, "cpunpackl_b_C3", "cpunpackl.b", 32,
2669 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2670 },
2671/* cpunpackl.h $croc,$crqc,$crpc */
2672 {
2673 MEP_INSN_CPUNPACKL_H_C3, "cpunpackl_h_C3", "cpunpackl.h", 32,
2674 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2675 },
2676/* cpunpackl.w $croc,$crqc,$crpc */
2677 {
2678 MEP_INSN_CPUNPACKL_W_C3, "cpunpackl_w_C3", "cpunpackl.w", 32,
2679 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2680 },
2681/* cppacku.b $croc,$crqc,$crpc */
2682 {
2683 MEP_INSN_CPPACKU_B_C3, "cppacku_b_C3", "cppacku.b", 32,
2684 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2685 },
2686/* cppack.b $croc,$crqc,$crpc */
2687 {
2688 MEP_INSN_CPPACK_B_C3, "cppack_b_C3", "cppack.b", 32,
2689 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2690 },
2691/* cppack.h $croc,$crqc,$crpc */
2692 {
2693 MEP_INSN_CPPACK_H_C3, "cppack_h_C3", "cppack.h", 32,
2694 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2695 },
2696/* cpsrl3.b $croc,$crqc,$crpc */
2697 {
2698 MEP_INSN_CPSRL3_B_C3, "cpsrl3_b_C3", "cpsrl3.b", 32,
2699 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2700 },
2701/* cpssrl3.b $croc,$crqc,$crpc */
2702 {
2703 MEP_INSN_CPSSRL3_B_C3, "cpssrl3_b_C3", "cpssrl3.b", 32,
2704 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2705 },
2706/* cpsrl3.h $croc,$crqc,$crpc */
2707 {
2708 MEP_INSN_CPSRL3_H_C3, "cpsrl3_h_C3", "cpsrl3.h", 32,
2709 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2710 },
2711/* cpssrl3.h $croc,$crqc,$crpc */
2712 {
2713 MEP_INSN_CPSSRL3_H_C3, "cpssrl3_h_C3", "cpssrl3.h", 32,
2714 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2715 },
2716/* cpsrl3.w $croc,$crqc,$crpc */
2717 {
2718 MEP_INSN_CPSRL3_W_C3, "cpsrl3_w_C3", "cpsrl3.w", 32,
2719 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2720 },
2721/* cpssrl3.w $croc,$crqc,$crpc */
2722 {
2723 MEP_INSN_CPSSRL3_W_C3, "cpssrl3_w_C3", "cpssrl3.w", 32,
2724 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2725 },
2726/* cdsrl3 $croc,$crqc,$crpc */
2727 {
2728 MEP_INSN_CDSRL3_C3, "cdsrl3_C3", "cdsrl3", 32,
2729 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2730 },
2731/* cpsra3.b $croc,$crqc,$crpc */
2732 {
2733 MEP_INSN_CPSRA3_B_C3, "cpsra3_b_C3", "cpsra3.b", 32,
2734 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2735 },
2736/* cpssra3.b $croc,$crqc,$crpc */
2737 {
2738 MEP_INSN_CPSSRA3_B_C3, "cpssra3_b_C3", "cpssra3.b", 32,
2739 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2740 },
2741/* cpsra3.h $croc,$crqc,$crpc */
2742 {
2743 MEP_INSN_CPSRA3_H_C3, "cpsra3_h_C3", "cpsra3.h", 32,
2744 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2745 },
2746/* cpssra3.h $croc,$crqc,$crpc */
2747 {
2748 MEP_INSN_CPSSRA3_H_C3, "cpssra3_h_C3", "cpssra3.h", 32,
2749 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2750 },
2751/* cpsra3.w $croc,$crqc,$crpc */
2752 {
2753 MEP_INSN_CPSRA3_W_C3, "cpsra3_w_C3", "cpsra3.w", 32,
2754 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2755 },
2756/* cpssra3.w $croc,$crqc,$crpc */
2757 {
2758 MEP_INSN_CPSSRA3_W_C3, "cpssra3_w_C3", "cpssra3.w", 32,
2759 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2760 },
2761/* cdsra3 $croc,$crqc,$crpc */
2762 {
2763 MEP_INSN_CDSRA3_C3, "cdsra3_C3", "cdsra3", 32,
2764 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2765 },
2766/* cpsll3.b $croc,$crqc,$crpc */
2767 {
2768 MEP_INSN_CPSLL3_B_C3, "cpsll3_b_C3", "cpsll3.b", 32,
2769 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2770 },
2771/* cpssll3.b $croc,$crqc,$crpc */
2772 {
2773 MEP_INSN_CPSSLL3_B_C3, "cpssll3_b_C3", "cpssll3.b", 32,
2774 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2775 },
2776/* cpsll3.h $croc,$crqc,$crpc */
2777 {
2778 MEP_INSN_CPSLL3_H_C3, "cpsll3_h_C3", "cpsll3.h", 32,
2779 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2780 },
2781/* cpssll3.h $croc,$crqc,$crpc */
2782 {
2783 MEP_INSN_CPSSLL3_H_C3, "cpssll3_h_C3", "cpssll3.h", 32,
2784 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2785 },
2786/* cpsll3.w $croc,$crqc,$crpc */
2787 {
2788 MEP_INSN_CPSLL3_W_C3, "cpsll3_w_C3", "cpsll3.w", 32,
2789 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2790 },
2791/* cpssll3.w $croc,$crqc,$crpc */
2792 {
2793 MEP_INSN_CPSSLL3_W_C3, "cpssll3_w_C3", "cpssll3.w", 32,
2794 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2795 },
2796/* cdsll3 $croc,$crqc,$crpc */
2797 {
2798 MEP_INSN_CDSLL3_C3, "cdsll3_C3", "cdsll3", 32,
2799 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2800 },
2801/* cpsla3.h $croc,$crqc,$crpc */
2802 {
2803 MEP_INSN_CPSLA3_H_C3, "cpsla3_h_C3", "cpsla3.h", 32,
2804 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2805 },
2806/* cpsla3.w $croc,$crqc,$crpc */
2807 {
2808 MEP_INSN_CPSLA3_W_C3, "cpsla3_w_C3", "cpsla3.w", 32,
2809 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2810 },
2811/* cpsadd3.h $croc,$crqc,$crpc */
2812 {
2813 MEP_INSN_CPSADD3_H_C3, "cpsadd3_h_C3", "cpsadd3.h", 32,
2814 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2815 },
2816/* cpsadd3.w $croc,$crqc,$crpc */
2817 {
2818 MEP_INSN_CPSADD3_W_C3, "cpsadd3_w_C3", "cpsadd3.w", 32,
2819 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2820 },
2821/* cpssub3.h $croc,$crqc,$crpc */
2822 {
2823 MEP_INSN_CPSSUB3_H_C3, "cpssub3_h_C3", "cpssub3.h", 32,
2824 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2825 },
2826/* cpssub3.w $croc,$crqc,$crpc */
2827 {
2828 MEP_INSN_CPSSUB3_W_C3, "cpssub3_w_C3", "cpssub3.w", 32,
2829 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2830 },
2831/* cpextuaddu3.b $croc,$crqc,$crpc */
2832 {
2833 MEP_INSN_CPEXTUADDU3_B_C3, "cpextuaddu3_b_C3", "cpextuaddu3.b", 32,
2834 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2835 },
2836/* cpextuadd3.b $croc,$crqc,$crpc */
2837 {
2838 MEP_INSN_CPEXTUADD3_B_C3, "cpextuadd3_b_C3", "cpextuadd3.b", 32,
2839 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2840 },
2841/* cpextladdu3.b $croc,$crqc,$crpc */
2842 {
2843 MEP_INSN_CPEXTLADDU3_B_C3, "cpextladdu3_b_C3", "cpextladdu3.b", 32,
2844 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2845 },
2846/* cpextladd3.b $croc,$crqc,$crpc */
2847 {
2848 MEP_INSN_CPEXTLADD3_B_C3, "cpextladd3_b_C3", "cpextladd3.b", 32,
2849 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2850 },
2851/* cpextusubu3.b $croc,$crqc,$crpc */
2852 {
2853 MEP_INSN_CPEXTUSUBU3_B_C3, "cpextusubu3_b_C3", "cpextusubu3.b", 32,
2854 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2855 },
2856/* cpextusub3.b $croc,$crqc,$crpc */
2857 {
2858 MEP_INSN_CPEXTUSUB3_B_C3, "cpextusub3_b_C3", "cpextusub3.b", 32,
2859 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2860 },
2861/* cpextlsubu3.b $croc,$crqc,$crpc */
2862 {
2863 MEP_INSN_CPEXTLSUBU3_B_C3, "cpextlsubu3_b_C3", "cpextlsubu3.b", 32,
2864 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2865 },
2866/* cpextlsub3.b $croc,$crqc,$crpc */
2867 {
2868 MEP_INSN_CPEXTLSUB3_B_C3, "cpextlsub3_b_C3", "cpextlsub3.b", 32,
2869 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2870 },
2871/* cpaveu3.b $croc,$crqc,$crpc */
2872 {
2873 MEP_INSN_CPAVEU3_B_C3, "cpaveu3_b_C3", "cpaveu3.b", 32,
2874 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2875 },
2876/* cpave3.b $croc,$crqc,$crpc */
2877 {
2878 MEP_INSN_CPAVE3_B_C3, "cpave3_b_C3", "cpave3.b", 32,
2879 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2880 },
2881/* cpave3.h $croc,$crqc,$crpc */
2882 {
2883 MEP_INSN_CPAVE3_H_C3, "cpave3_h_C3", "cpave3.h", 32,
2884 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2885 },
2886/* cpave3.w $croc,$crqc,$crpc */
2887 {
2888 MEP_INSN_CPAVE3_W_C3, "cpave3_w_C3", "cpave3.w", 32,
2889 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2890 },
2891/* cpaddsru3.b $croc,$crqc,$crpc */
2892 {
2893 MEP_INSN_CPADDSRU3_B_C3, "cpaddsru3_b_C3", "cpaddsru3.b", 32,
2894 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2895 },
2896/* cpaddsr3.b $croc,$crqc,$crpc */
2897 {
2898 MEP_INSN_CPADDSR3_B_C3, "cpaddsr3_b_C3", "cpaddsr3.b", 32,
2899 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2900 },
2901/* cpaddsr3.h $croc,$crqc,$crpc */
2902 {
2903 MEP_INSN_CPADDSR3_H_C3, "cpaddsr3_h_C3", "cpaddsr3.h", 32,
2904 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2905 },
2906/* cpaddsr3.w $croc,$crqc,$crpc */
2907 {
2908 MEP_INSN_CPADDSR3_W_C3, "cpaddsr3_w_C3", "cpaddsr3.w", 32,
2909 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2910 },
2911/* cpabsu3.b $croc,$crqc,$crpc */
2912 {
2913 MEP_INSN_CPABSU3_B_C3, "cpabsu3_b_C3", "cpabsu3.b", 32,
2914 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2915 },
2916/* cpabs3.b $croc,$crqc,$crpc */
2917 {
2918 MEP_INSN_CPABS3_B_C3, "cpabs3_b_C3", "cpabs3.b", 32,
2919 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2920 },
2921/* cpabs3.h $croc,$crqc,$crpc */
2922 {
2923 MEP_INSN_CPABS3_H_C3, "cpabs3_h_C3", "cpabs3.h", 32,
2924 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2925 },
2926/* cpmaxu3.b $croc,$crqc,$crpc */
2927 {
2928 MEP_INSN_CPMAXU3_B_C3, "cpmaxu3_b_C3", "cpmaxu3.b", 32,
2929 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2930 },
2931/* cpmax3.b $croc,$crqc,$crpc */
2932 {
2933 MEP_INSN_CPMAX3_B_C3, "cpmax3_b_C3", "cpmax3.b", 32,
2934 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2935 },
2936/* cpmax3.h $croc,$crqc,$crpc */
2937 {
2938 MEP_INSN_CPMAX3_H_C3, "cpmax3_h_C3", "cpmax3.h", 32,
2939 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2940 },
2941/* cpmaxu3.w $croc,$crqc,$crpc */
2942 {
2943 MEP_INSN_CPMAXU3_W_C3, "cpmaxu3_w_C3", "cpmaxu3.w", 32,
2944 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2945 },
2946/* cpmax3.w $croc,$crqc,$crpc */
2947 {
2948 MEP_INSN_CPMAX3_W_C3, "cpmax3_w_C3", "cpmax3.w", 32,
2949 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2950 },
2951/* cpminu3.b $croc,$crqc,$crpc */
2952 {
2953 MEP_INSN_CPMINU3_B_C3, "cpminu3_b_C3", "cpminu3.b", 32,
2954 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2955 },
2956/* cpmin3.b $croc,$crqc,$crpc */
2957 {
2958 MEP_INSN_CPMIN3_B_C3, "cpmin3_b_C3", "cpmin3.b", 32,
2959 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2960 },
2961/* cpmin3.h $croc,$crqc,$crpc */
2962 {
2963 MEP_INSN_CPMIN3_H_C3, "cpmin3_h_C3", "cpmin3.h", 32,
2964 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2965 },
2966/* cpminu3.w $croc,$crqc,$crpc */
2967 {
2968 MEP_INSN_CPMINU3_W_C3, "cpminu3_w_C3", "cpminu3.w", 32,
2969 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2970 },
2971/* cpmin3.w $croc,$crqc,$crpc */
2972 {
2973 MEP_INSN_CPMIN3_W_C3, "cpmin3_w_C3", "cpmin3.w", 32,
2974 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2975 },
2976/* cpmovfrcsar0 $croc */
2977 {
2978 MEP_INSN_CPMOVFRCSAR0_C3, "cpmovfrcsar0_C3", "cpmovfrcsar0", 32,
2979 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2980 },
2981/* cpmovfrcsar1 $croc */
2982 {
2983 MEP_INSN_CPMOVFRCSAR1_C3, "cpmovfrcsar1_C3", "cpmovfrcsar1", 32,
2984 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2985 },
2986/* cpmovfrcc $croc */
2987 {
2988 MEP_INSN_CPMOVFRCC_C3, "cpmovfrcc_C3", "cpmovfrcc", 32,
2989 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2990 },
2991/* cpmovtocsar0 $crqc */
2992 {
2993 MEP_INSN_CPMOVTOCSAR0_C3, "cpmovtocsar0_C3", "cpmovtocsar0", 32,
2994 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
2995 },
2996/* cpmovtocsar1 $crqc */
2997 {
2998 MEP_INSN_CPMOVTOCSAR1_C3, "cpmovtocsar1_C3", "cpmovtocsar1", 32,
2999 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3000 },
3001/* cpmovtocc $crqc */
3002 {
3003 MEP_INSN_CPMOVTOCC_C3, "cpmovtocc_C3", "cpmovtocc", 32,
3004 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3005 },
3006/* cpmov $croc,$crqc */
3007 {
3008 MEP_INSN_CPMOV_C3, "cpmov_C3", "cpmov", 32,
3009 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3010 },
3011/* cpabsz.b $croc,$crqc */
3012 {
3013 MEP_INSN_CPABSZ_B_C3, "cpabsz_b_C3", "cpabsz.b", 32,
3014 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3015 },
3016/* cpabsz.h $croc,$crqc */
3017 {
3018 MEP_INSN_CPABSZ_H_C3, "cpabsz_h_C3", "cpabsz.h", 32,
3019 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3020 },
3021/* cpabsz.w $croc,$crqc */
3022 {
3023 MEP_INSN_CPABSZ_W_C3, "cpabsz_w_C3", "cpabsz.w", 32,
3024 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3025 },
3026/* cpldz.h $croc,$crqc */
3027 {
3028 MEP_INSN_CPLDZ_H_C3, "cpldz_h_C3", "cpldz.h", 32,
3029 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3030 },
3031/* cpldz.w $croc,$crqc */
3032 {
3033 MEP_INSN_CPLDZ_W_C3, "cpldz_w_C3", "cpldz.w", 32,
3034 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3035 },
3036/* cpnorm.h $croc,$crqc */
3037 {
3038 MEP_INSN_CPNORM_H_C3, "cpnorm_h_C3", "cpnorm.h", 32,
3039 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3040 },
3041/* cpnorm.w $croc,$crqc */
3042 {
3043 MEP_INSN_CPNORM_W_C3, "cpnorm_w_C3", "cpnorm.w", 32,
3044 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3045 },
3046/* cphaddu.b $croc,$crqc */
3047 {
3048 MEP_INSN_CPHADDU_B_C3, "cphaddu_b_C3", "cphaddu.b", 32,
3049 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3050 },
3051/* cphadd.b $croc,$crqc */
3052 {
3053 MEP_INSN_CPHADD_B_C3, "cphadd_b_C3", "cphadd.b", 32,
3054 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3055 },
3056/* cphadd.h $croc,$crqc */
3057 {
3058 MEP_INSN_CPHADD_H_C3, "cphadd_h_C3", "cphadd.h", 32,
3059 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3060 },
3061/* cphadd.w $croc,$crqc */
3062 {
3063 MEP_INSN_CPHADD_W_C3, "cphadd_w_C3", "cphadd.w", 32,
3064 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3065 },
3066/* cpccadd.b $crqc */
3067 {
3068 MEP_INSN_CPCCADD_B_C3, "cpccadd_b_C3", "cpccadd.b", 32,
3069 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3070 },
3071/* cpbcast.b $croc,$crqc */
3072 {
3073 MEP_INSN_CPBCAST_B_C3, "cpbcast_b_C3", "cpbcast.b", 32,
3074 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3075 },
3076/* cpbcast.h $croc,$crqc */
3077 {
3078 MEP_INSN_CPBCAST_H_C3, "cpbcast_h_C3", "cpbcast.h", 32,
3079 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3080 },
3081/* cpbcast.w $croc,$crqc */
3082 {
3083 MEP_INSN_CPBCAST_W_C3, "cpbcast_w_C3", "cpbcast.w", 32,
3084 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3085 },
3086/* cpextuu.b $croc,$crqc */
3087 {
3088 MEP_INSN_CPEXTUU_B_C3, "cpextuu_b_C3", "cpextuu.b", 32,
3089 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3090 },
3091/* cpextu.b $croc,$crqc */
3092 {
3093 MEP_INSN_CPEXTU_B_C3, "cpextu_b_C3", "cpextu.b", 32,
3094 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3095 },
3096/* cpextuu.h $croc,$crqc */
3097 {
3098 MEP_INSN_CPEXTUU_H_C3, "cpextuu_h_C3", "cpextuu.h", 32,
3099 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3100 },
3101/* cpextu.h $croc,$crqc */
3102 {
3103 MEP_INSN_CPEXTU_H_C3, "cpextu_h_C3", "cpextu.h", 32,
3104 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3105 },
3106/* cpextlu.b $croc,$crqc */
3107 {
3108 MEP_INSN_CPEXTLU_B_C3, "cpextlu_b_C3", "cpextlu.b", 32,
3109 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3110 },
3111/* cpextl.b $croc,$crqc */
3112 {
3113 MEP_INSN_CPEXTL_B_C3, "cpextl_b_C3", "cpextl.b", 32,
3114 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3115 },
3116/* cpextlu.h $croc,$crqc */
3117 {
3118 MEP_INSN_CPEXTLU_H_C3, "cpextlu_h_C3", "cpextlu.h", 32,
3119 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3120 },
3121/* cpextl.h $croc,$crqc */
3122 {
3123 MEP_INSN_CPEXTL_H_C3, "cpextl_h_C3", "cpextl.h", 32,
3124 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3125 },
3126/* cpcastub.h $croc,$crqc */
3127 {
3128 MEP_INSN_CPCASTUB_H_C3, "cpcastub_h_C3", "cpcastub.h", 32,
3129 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3130 },
3131/* cpcastb.h $croc,$crqc */
3132 {
3133 MEP_INSN_CPCASTB_H_C3, "cpcastb_h_C3", "cpcastb.h", 32,
3134 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3135 },
3136/* cpcastub.w $croc,$crqc */
3137 {
3138 MEP_INSN_CPCASTUB_W_C3, "cpcastub_w_C3", "cpcastub.w", 32,
3139 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3140 },
3141/* cpcastb.w $croc,$crqc */
3142 {
3143 MEP_INSN_CPCASTB_W_C3, "cpcastb_w_C3", "cpcastb.w", 32,
3144 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3145 },
3146/* cpcastuh.w $croc,$crqc */
3147 {
3148 MEP_INSN_CPCASTUH_W_C3, "cpcastuh_w_C3", "cpcastuh.w", 32,
3149 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3150 },
3151/* cpcasth.w $croc,$crqc */
3152 {
3153 MEP_INSN_CPCASTH_W_C3, "cpcasth_w_C3", "cpcasth.w", 32,
3154 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3155 },
3156/* cdcastuw $croc,$crqc */
3157 {
3158 MEP_INSN_CDCASTUW_C3, "cdcastuw_C3", "cdcastuw", 32,
3159 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3160 },
3161/* cdcastw $croc,$crqc */
3162 {
3163 MEP_INSN_CDCASTW_C3, "cdcastw_C3", "cdcastw", 32,
3164 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3165 },
3166/* cpcmpeqz.b $crqc,$crpc */
3167 {
3168 MEP_INSN_CPCMPEQZ_B_C3, "cpcmpeqz_b_C3", "cpcmpeqz.b", 32,
3169 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3170 },
3171/* cpcmpeq.b $crqc,$crpc */
3172 {
3173 MEP_INSN_CPCMPEQ_B_C3, "cpcmpeq_b_C3", "cpcmpeq.b", 32,
3174 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3175 },
3176/* cpcmpeq.h $crqc,$crpc */
3177 {
3178 MEP_INSN_CPCMPEQ_H_C3, "cpcmpeq_h_C3", "cpcmpeq.h", 32,
3179 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3180 },
3181/* cpcmpeq.w $crqc,$crpc */
3182 {
3183 MEP_INSN_CPCMPEQ_W_C3, "cpcmpeq_w_C3", "cpcmpeq.w", 32,
3184 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3185 },
3186/* cpcmpne.b $crqc,$crpc */
3187 {
3188 MEP_INSN_CPCMPNE_B_C3, "cpcmpne_b_C3", "cpcmpne.b", 32,
3189 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3190 },
3191/* cpcmpne.h $crqc,$crpc */
3192 {
3193 MEP_INSN_CPCMPNE_H_C3, "cpcmpne_h_C3", "cpcmpne.h", 32,
3194 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3195 },
3196/* cpcmpne.w $crqc,$crpc */
3197 {
3198 MEP_INSN_CPCMPNE_W_C3, "cpcmpne_w_C3", "cpcmpne.w", 32,
3199 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3200 },
3201/* cpcmpgtu.b $crqc,$crpc */
3202 {
3203 MEP_INSN_CPCMPGTU_B_C3, "cpcmpgtu_b_C3", "cpcmpgtu.b", 32,
3204 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3205 },
3206/* cpcmpgt.b $crqc,$crpc */
3207 {
3208 MEP_INSN_CPCMPGT_B_C3, "cpcmpgt_b_C3", "cpcmpgt.b", 32,
3209 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3210 },
3211/* cpcmpgt.h $crqc,$crpc */
3212 {
3213 MEP_INSN_CPCMPGT_H_C3, "cpcmpgt_h_C3", "cpcmpgt.h", 32,
3214 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3215 },
3216/* cpcmpgtu.w $crqc,$crpc */
3217 {
3218 MEP_INSN_CPCMPGTU_W_C3, "cpcmpgtu_w_C3", "cpcmpgtu.w", 32,
3219 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3220 },
3221/* cpcmpgt.w $crqc,$crpc */
3222 {
3223 MEP_INSN_CPCMPGT_W_C3, "cpcmpgt_w_C3", "cpcmpgt.w", 32,
3224 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3225 },
3226/* cpcmpgeu.b $crqc,$crpc */
3227 {
3228 MEP_INSN_CPCMPGEU_B_C3, "cpcmpgeu_b_C3", "cpcmpgeu.b", 32,
3229 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3230 },
3231/* cpcmpge.b $crqc,$crpc */
3232 {
3233 MEP_INSN_CPCMPGE_B_C3, "cpcmpge_b_C3", "cpcmpge.b", 32,
3234 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3235 },
3236/* cpcmpge.h $crqc,$crpc */
3237 {
3238 MEP_INSN_CPCMPGE_H_C3, "cpcmpge_h_C3", "cpcmpge.h", 32,
3239 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3240 },
3241/* cpcmpgeu.w $crqc,$crpc */
3242 {
3243 MEP_INSN_CPCMPGEU_W_C3, "cpcmpgeu_w_C3", "cpcmpgeu.w", 32,
3244 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3245 },
3246/* cpcmpge.w $crqc,$crpc */
3247 {
3248 MEP_INSN_CPCMPGE_W_C3, "cpcmpge_w_C3", "cpcmpge.w", 32,
3249 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3250 },
3251/* cpacmpeq.b $crqc,$crpc */
3252 {
3253 MEP_INSN_CPACMPEQ_B_C3, "cpacmpeq_b_C3", "cpacmpeq.b", 32,
3254 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3255 },
3256/* cpacmpeq.h $crqc,$crpc */
3257 {
3258 MEP_INSN_CPACMPEQ_H_C3, "cpacmpeq_h_C3", "cpacmpeq.h", 32,
3259 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3260 },
3261/* cpacmpeq.w $crqc,$crpc */
3262 {
3263 MEP_INSN_CPACMPEQ_W_C3, "cpacmpeq_w_C3", "cpacmpeq.w", 32,
3264 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3265 },
3266/* cpacmpne.b $crqc,$crpc */
3267 {
3268 MEP_INSN_CPACMPNE_B_C3, "cpacmpne_b_C3", "cpacmpne.b", 32,
3269 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3270 },
3271/* cpacmpne.h $crqc,$crpc */
3272 {
3273 MEP_INSN_CPACMPNE_H_C3, "cpacmpne_h_C3", "cpacmpne.h", 32,
3274 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3275 },
3276/* cpacmpne.w $crqc,$crpc */
3277 {
3278 MEP_INSN_CPACMPNE_W_C3, "cpacmpne_w_C3", "cpacmpne.w", 32,
3279 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3280 },
3281/* cpacmpgtu.b $crqc,$crpc */
3282 {
3283 MEP_INSN_CPACMPGTU_B_C3, "cpacmpgtu_b_C3", "cpacmpgtu.b", 32,
3284 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3285 },
3286/* cpacmpgt.b $crqc,$crpc */
3287 {
3288 MEP_INSN_CPACMPGT_B_C3, "cpacmpgt_b_C3", "cpacmpgt.b", 32,
3289 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3290 },
3291/* cpacmpgt.h $crqc,$crpc */
3292 {
3293 MEP_INSN_CPACMPGT_H_C3, "cpacmpgt_h_C3", "cpacmpgt.h", 32,
3294 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3295 },
3296/* cpacmpgtu.w $crqc,$crpc */
3297 {
3298 MEP_INSN_CPACMPGTU_W_C3, "cpacmpgtu_w_C3", "cpacmpgtu.w", 32,
3299 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3300 },
3301/* cpacmpgt.w $crqc,$crpc */
3302 {
3303 MEP_INSN_CPACMPGT_W_C3, "cpacmpgt_w_C3", "cpacmpgt.w", 32,
3304 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3305 },
3306/* cpacmpgeu.b $crqc,$crpc */
3307 {
3308 MEP_INSN_CPACMPGEU_B_C3, "cpacmpgeu_b_C3", "cpacmpgeu.b", 32,
3309 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3310 },
3311/* cpacmpge.b $crqc,$crpc */
3312 {
3313 MEP_INSN_CPACMPGE_B_C3, "cpacmpge_b_C3", "cpacmpge.b", 32,
3314 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3315 },
3316/* cpacmpge.h $crqc,$crpc */
3317 {
3318 MEP_INSN_CPACMPGE_H_C3, "cpacmpge_h_C3", "cpacmpge.h", 32,
3319 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3320 },
3321/* cpacmpgeu.w $crqc,$crpc */
3322 {
3323 MEP_INSN_CPACMPGEU_W_C3, "cpacmpgeu_w_C3", "cpacmpgeu.w", 32,
3324 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3325 },
3326/* cpacmpge.w $crqc,$crpc */
3327 {
3328 MEP_INSN_CPACMPGE_W_C3, "cpacmpge_w_C3", "cpacmpge.w", 32,
3329 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3330 },
3331/* cpocmpeq.b $crqc,$crpc */
3332 {
3333 MEP_INSN_CPOCMPEQ_B_C3, "cpocmpeq_b_C3", "cpocmpeq.b", 32,
3334 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3335 },
3336/* cpocmpeq.h $crqc,$crpc */
3337 {
3338 MEP_INSN_CPOCMPEQ_H_C3, "cpocmpeq_h_C3", "cpocmpeq.h", 32,
3339 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3340 },
3341/* cpocmpeq.w $crqc,$crpc */
3342 {
3343 MEP_INSN_CPOCMPEQ_W_C3, "cpocmpeq_w_C3", "cpocmpeq.w", 32,
3344 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3345 },
3346/* cpocmpne.b $crqc,$crpc */
3347 {
3348 MEP_INSN_CPOCMPNE_B_C3, "cpocmpne_b_C3", "cpocmpne.b", 32,
3349 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3350 },
3351/* cpocmpne.h $crqc,$crpc */
3352 {
3353 MEP_INSN_CPOCMPNE_H_C3, "cpocmpne_h_C3", "cpocmpne.h", 32,
3354 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3355 },
3356/* cpocmpne.w $crqc,$crpc */
3357 {
3358 MEP_INSN_CPOCMPNE_W_C3, "cpocmpne_w_C3", "cpocmpne.w", 32,
3359 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3360 },
3361/* cpocmpgtu.b $crqc,$crpc */
3362 {
3363 MEP_INSN_CPOCMPGTU_B_C3, "cpocmpgtu_b_C3", "cpocmpgtu.b", 32,
3364 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3365 },
3366/* cpocmpgt.b $crqc,$crpc */
3367 {
3368 MEP_INSN_CPOCMPGT_B_C3, "cpocmpgt_b_C3", "cpocmpgt.b", 32,
3369 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3370 },
3371/* cpocmpgt.h $crqc,$crpc */
3372 {
3373 MEP_INSN_CPOCMPGT_H_C3, "cpocmpgt_h_C3", "cpocmpgt.h", 32,
3374 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3375 },
3376/* cpocmpgtu.w $crqc,$crpc */
3377 {
3378 MEP_INSN_CPOCMPGTU_W_C3, "cpocmpgtu_w_C3", "cpocmpgtu.w", 32,
3379 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3380 },
3381/* cpocmpgt.w $crqc,$crpc */
3382 {
3383 MEP_INSN_CPOCMPGT_W_C3, "cpocmpgt_w_C3", "cpocmpgt.w", 32,
3384 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3385 },
3386/* cpocmpgeu.b $crqc,$crpc */
3387 {
3388 MEP_INSN_CPOCMPGEU_B_C3, "cpocmpgeu_b_C3", "cpocmpgeu.b", 32,
3389 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3390 },
3391/* cpocmpge.b $crqc,$crpc */
3392 {
3393 MEP_INSN_CPOCMPGE_B_C3, "cpocmpge_b_C3", "cpocmpge.b", 32,
3394 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3395 },
3396/* cpocmpge.h $crqc,$crpc */
3397 {
3398 MEP_INSN_CPOCMPGE_H_C3, "cpocmpge_h_C3", "cpocmpge.h", 32,
3399 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3400 },
3401/* cpocmpgeu.w $crqc,$crpc */
3402 {
3403 MEP_INSN_CPOCMPGEU_W_C3, "cpocmpgeu_w_C3", "cpocmpgeu.w", 32,
3404 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3405 },
3406/* cpocmpge.w $crqc,$crpc */
3407 {
3408 MEP_INSN_CPOCMPGE_W_C3, "cpocmpge_w_C3", "cpocmpge.w", 32,
3409 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3410 },
3411/* cpsrli3.b $crqc,$crpc,$imm3p9 */
3412 {
3413 MEP_INSN_CPSRLI3_B_C3, "cpsrli3_b_C3", "cpsrli3.b", 32,
3414 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3415 },
3416/* cpsrli3.h $crqc,$crpc,$imm4p8 */
3417 {
3418 MEP_INSN_CPSRLI3_H_C3, "cpsrli3_h_C3", "cpsrli3.h", 32,
3419 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3420 },
3421/* cpsrli3.w $crqc,$crpc,$imm5p7 */
3422 {
3423 MEP_INSN_CPSRLI3_W_C3, "cpsrli3_w_C3", "cpsrli3.w", 32,
3424 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3425 },
3426/* cdsrli3 $crqc,$crpc,$imm6p6 */
3427 {
3428 MEP_INSN_CDSRLI3_C3, "cdsrli3_C3", "cdsrli3", 32,
3429 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3430 },
3431/* cpsrai3.b $crqc,$crpc,$imm3p9 */
3432 {
3433 MEP_INSN_CPSRAI3_B_C3, "cpsrai3_b_C3", "cpsrai3.b", 32,
3434 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3435 },
3436/* cpsrai3.h $crqc,$crpc,$imm4p8 */
3437 {
3438 MEP_INSN_CPSRAI3_H_C3, "cpsrai3_h_C3", "cpsrai3.h", 32,
3439 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3440 },
3441/* cpsrai3.w $crqc,$crpc,$imm5p7 */
3442 {
3443 MEP_INSN_CPSRAI3_W_C3, "cpsrai3_w_C3", "cpsrai3.w", 32,
3444 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3445 },
3446/* cdsrai3 $crqc,$crpc,$imm6p6 */
3447 {
3448 MEP_INSN_CDSRAI3_C3, "cdsrai3_C3", "cdsrai3", 32,
3449 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3450 },
3451/* cpslli3.b $crqc,$crpc,$imm3p9 */
3452 {
3453 MEP_INSN_CPSLLI3_B_C3, "cpslli3_b_C3", "cpslli3.b", 32,
3454 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3455 },
3456/* cpslli3.h $crqc,$crpc,$imm4p8 */
3457 {
3458 MEP_INSN_CPSLLI3_H_C3, "cpslli3_h_C3", "cpslli3.h", 32,
3459 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3460 },
3461/* cpslli3.w $crqc,$crpc,$imm5p7 */
3462 {
3463 MEP_INSN_CPSLLI3_W_C3, "cpslli3_w_C3", "cpslli3.w", 32,
3464 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3465 },
3466/* cdslli3 $crqc,$crpc,$imm6p6 */
3467 {
3468 MEP_INSN_CDSLLI3_C3, "cdslli3_C3", "cdslli3", 32,
3469 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3470 },
3471/* cpslai3.h $crqc,$crpc,$imm4p8 */
3472 {
3473 MEP_INSN_CPSLAI3_H_C3, "cpslai3_h_C3", "cpslai3.h", 32,
3474 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3475 },
3476/* cpslai3.w $crqc,$crpc,$imm5p7 */
3477 {
3478 MEP_INSN_CPSLAI3_W_C3, "cpslai3_w_C3", "cpslai3.w", 32,
3479 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3480 },
3481/* cpclipiu3.w $crqc,$crpc,$imm5p7 */
3482 {
3483 MEP_INSN_CPCLIPIU3_W_C3, "cpclipiu3_w_C3", "cpclipiu3.w", 32,
3484 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3485 },
3486/* cpclipi3.w $crqc,$crpc,$imm5p7 */
3487 {
3488 MEP_INSN_CPCLIPI3_W_C3, "cpclipi3_w_C3", "cpclipi3.w", 32,
3489 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3490 },
3491/* cdclipiu3 $crqc,$crpc,$imm6p6 */
3492 {
3493 MEP_INSN_CDCLIPIU3_C3, "cdclipiu3_C3", "cdclipiu3", 32,
3494 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3495 },
3496/* cdclipi3 $crqc,$crpc,$imm6p6 */
3497 {
3498 MEP_INSN_CDCLIPI3_C3, "cdclipi3_C3", "cdclipi3", 32,
3499 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3500 },
3501/* cpmovi.b $crqc,$simm8p4 */
3502 {
3503 MEP_INSN_CPMOVI_B_C3, "cpmovi_b_C3", "cpmovi.b", 32,
3504 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3505 },
3506/* cpmoviu.h $crqc,$imm8p4 */
3507 {
3508 MEP_INSN_CPMOVIU_H_C3, "cpmoviu_h_C3", "cpmoviu.h", 32,
3509 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3510 },
3511/* cpmovi.h $crqc,$simm8p4 */
3512 {
3513 MEP_INSN_CPMOVI_H_C3, "cpmovi_h_C3", "cpmovi.h", 32,
3514 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3515 },
3516/* cpmoviu.w $crqc,$imm8p4 */
3517 {
3518 MEP_INSN_CPMOVIU_W_C3, "cpmoviu_w_C3", "cpmoviu.w", 32,
3519 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3520 },
3521/* cpmovi.w $crqc,$simm8p4 */
3522 {
3523 MEP_INSN_CPMOVI_W_C3, "cpmovi_w_C3", "cpmovi.w", 32,
3524 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3525 },
3526/* cdmoviu $crqc,$imm8p4 */
3527 {
3528 MEP_INSN_CDMOVIU_C3, "cdmoviu_C3", "cdmoviu", 32,
3529 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3530 },
3531/* cdmovi $crqc,$simm8p4 */
3532 {
3533 MEP_INSN_CDMOVI_C3, "cdmovi_C3", "cdmovi", 32,
3534 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3535 },
3536/* cpadda1u.b $crqc,$crpc */
3537 {
3538 MEP_INSN_CPADDA1U_B_C3, "cpadda1u_b_C3", "cpadda1u.b", 32,
3539 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3540 },
3541/* cpadda1.b $crqc,$crpc */
3542 {
3543 MEP_INSN_CPADDA1_B_C3, "cpadda1_b_C3", "cpadda1.b", 32,
3544 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3545 },
3546/* cpaddua1.h $crqc,$crpc */
3547 {
3548 MEP_INSN_CPADDUA1_H_C3, "cpaddua1_h_C3", "cpaddua1.h", 32,
3549 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3550 },
3551/* cpaddla1.h $crqc,$crpc */
3552 {
3553 MEP_INSN_CPADDLA1_H_C3, "cpaddla1_h_C3", "cpaddla1.h", 32,
3554 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3555 },
3556/* cpaddaca1u.b $crqc,$crpc */
3557 {
3558 MEP_INSN_CPADDACA1U_B_C3, "cpaddaca1u_b_C3", "cpaddaca1u.b", 32,
3559 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3560 },
3561/* cpaddaca1.b $crqc,$crpc */
3562 {
3563 MEP_INSN_CPADDACA1_B_C3, "cpaddaca1_b_C3", "cpaddaca1.b", 32,
3564 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3565 },
3566/* cpaddacua1.h $crqc,$crpc */
3567 {
3568 MEP_INSN_CPADDACUA1_H_C3, "cpaddacua1_h_C3", "cpaddacua1.h", 32,
3569 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3570 },
3571/* cpaddacla1.h $crqc,$crpc */
3572 {
3573 MEP_INSN_CPADDACLA1_H_C3, "cpaddacla1_h_C3", "cpaddacla1.h", 32,
3574 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3575 },
3576/* cpsuba1u.b $crqc,$crpc */
3577 {
3578 MEP_INSN_CPSUBA1U_B_C3, "cpsuba1u_b_C3", "cpsuba1u.b", 32,
3579 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3580 },
3581/* cpsuba1.b $crqc,$crpc */
3582 {
3583 MEP_INSN_CPSUBA1_B_C3, "cpsuba1_b_C3", "cpsuba1.b", 32,
3584 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3585 },
3586/* cpsubua1.h $crqc,$crpc */
3587 {
3588 MEP_INSN_CPSUBUA1_H_C3, "cpsubua1_h_C3", "cpsubua1.h", 32,
3589 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3590 },
3591/* cpsubla1.h $crqc,$crpc */
3592 {
3593 MEP_INSN_CPSUBLA1_H_C3, "cpsubla1_h_C3", "cpsubla1.h", 32,
3594 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3595 },
3596/* cpsubaca1u.b $crqc,$crpc */
3597 {
3598 MEP_INSN_CPSUBACA1U_B_C3, "cpsubaca1u_b_C3", "cpsubaca1u.b", 32,
3599 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3600 },
3601/* cpsubaca1.b $crqc,$crpc */
3602 {
3603 MEP_INSN_CPSUBACA1_B_C3, "cpsubaca1_b_C3", "cpsubaca1.b", 32,
3604 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3605 },
3606/* cpsubacua1.h $crqc,$crpc */
3607 {
3608 MEP_INSN_CPSUBACUA1_H_C3, "cpsubacua1_h_C3", "cpsubacua1.h", 32,
3609 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3610 },
3611/* cpsubacla1.h $crqc,$crpc */
3612 {
3613 MEP_INSN_CPSUBACLA1_H_C3, "cpsubacla1_h_C3", "cpsubacla1.h", 32,
3614 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3615 },
3616/* cpabsa1u.b $crqc,$crpc */
3617 {
3618 MEP_INSN_CPABSA1U_B_C3, "cpabsa1u_b_C3", "cpabsa1u.b", 32,
3619 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3620 },
3621/* cpabsa1.b $crqc,$crpc */
3622 {
3623 MEP_INSN_CPABSA1_B_C3, "cpabsa1_b_C3", "cpabsa1.b", 32,
3624 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3625 },
3626/* cpabsua1.h $crqc,$crpc */
3627 {
3628 MEP_INSN_CPABSUA1_H_C3, "cpabsua1_h_C3", "cpabsua1.h", 32,
3629 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3630 },
3631/* cpabsla1.h $crqc,$crpc */
3632 {
3633 MEP_INSN_CPABSLA1_H_C3, "cpabsla1_h_C3", "cpabsla1.h", 32,
3634 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3635 },
3636/* cpsada1u.b $crqc,$crpc */
3637 {
3638 MEP_INSN_CPSADA1U_B_C3, "cpsada1u_b_C3", "cpsada1u.b", 32,
3639 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3640 },
3641/* cpsada1.b $crqc,$crpc */
3642 {
3643 MEP_INSN_CPSADA1_B_C3, "cpsada1_b_C3", "cpsada1.b", 32,
3644 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3645 },
3646/* cpsadua1.h $crqc,$crpc */
3647 {
3648 MEP_INSN_CPSADUA1_H_C3, "cpsadua1_h_C3", "cpsadua1.h", 32,
3649 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3650 },
3651/* cpsadla1.h $crqc,$crpc */
3652 {
3653 MEP_INSN_CPSADLA1_H_C3, "cpsadla1_h_C3", "cpsadla1.h", 32,
3654 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3655 },
3656/* cpseta1.h $crqc,$crpc */
3657 {
3658 MEP_INSN_CPSETA1_H_C3, "cpseta1_h_C3", "cpseta1.h", 32,
3659 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3660 },
3661/* cpsetua1.w $crqc,$crpc */
3662 {
3663 MEP_INSN_CPSETUA1_W_C3, "cpsetua1_w_C3", "cpsetua1.w", 32,
3664 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3665 },
3666/* cpsetla1.w $crqc,$crpc */
3667 {
3668 MEP_INSN_CPSETLA1_W_C3, "cpsetla1_w_C3", "cpsetla1.w", 32,
3669 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3670 },
3671/* cpmova1.b $croc */
3672 {
3673 MEP_INSN_CPMOVA1_B_C3, "cpmova1_b_C3", "cpmova1.b", 32,
3674 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3675 },
3676/* cpmovua1.h $croc */
3677 {
3678 MEP_INSN_CPMOVUA1_H_C3, "cpmovua1_h_C3", "cpmovua1.h", 32,
3679 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3680 },
3681/* cpmovla1.h $croc */
3682 {
3683 MEP_INSN_CPMOVLA1_H_C3, "cpmovla1_h_C3", "cpmovla1.h", 32,
3684 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3685 },
3686/* cpmovuua1.w $croc */
3687 {
3688 MEP_INSN_CPMOVUUA1_W_C3, "cpmovuua1_w_C3", "cpmovuua1.w", 32,
3689 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3690 },
3691/* cpmovula1.w $croc */
3692 {
3693 MEP_INSN_CPMOVULA1_W_C3, "cpmovula1_w_C3", "cpmovula1.w", 32,
3694 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3695 },
3696/* cpmovlua1.w $croc */
3697 {
3698 MEP_INSN_CPMOVLUA1_W_C3, "cpmovlua1_w_C3", "cpmovlua1.w", 32,
3699 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3700 },
3701/* cpmovlla1.w $croc */
3702 {
3703 MEP_INSN_CPMOVLLA1_W_C3, "cpmovlla1_w_C3", "cpmovlla1.w", 32,
3704 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3705 },
3706/* cppacka1u.b $croc */
3707 {
3708 MEP_INSN_CPPACKA1U_B_C3, "cppacka1u_b_C3", "cppacka1u.b", 32,
3709 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3710 },
3711/* cppacka1.b $croc */
3712 {
3713 MEP_INSN_CPPACKA1_B_C3, "cppacka1_b_C3", "cppacka1.b", 32,
3714 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3715 },
3716/* cppackua1.h $croc */
3717 {
3718 MEP_INSN_CPPACKUA1_H_C3, "cppackua1_h_C3", "cppackua1.h", 32,
3719 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3720 },
3721/* cppackla1.h $croc */
3722 {
3723 MEP_INSN_CPPACKLA1_H_C3, "cppackla1_h_C3", "cppackla1.h", 32,
3724 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3725 },
3726/* cppackua1.w $croc */
3727 {
3728 MEP_INSN_CPPACKUA1_W_C3, "cppackua1_w_C3", "cppackua1.w", 32,
3729 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3730 },
3731/* cppackla1.w $croc */
3732 {
3733 MEP_INSN_CPPACKLA1_W_C3, "cppackla1_w_C3", "cppackla1.w", 32,
3734 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3735 },
3736/* cpmovhua1.w $croc */
3737 {
3738 MEP_INSN_CPMOVHUA1_W_C3, "cpmovhua1_w_C3", "cpmovhua1.w", 32,
3739 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3740 },
3741/* cpmovhla1.w $croc */
3742 {
3743 MEP_INSN_CPMOVHLA1_W_C3, "cpmovhla1_w_C3", "cpmovhla1.w", 32,
3744 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3745 },
3746/* cpsrla1 $crqc */
3747 {
3748 MEP_INSN_CPSRLA1_C3, "cpsrla1_C3", "cpsrla1", 32,
3749 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3750 },
3751/* cpsraa1 $crqc */
3752 {
3753 MEP_INSN_CPSRAA1_C3, "cpsraa1_C3", "cpsraa1", 32,
3754 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3755 },
3756/* cpslla1 $crqc */
3757 {
3758 MEP_INSN_CPSLLA1_C3, "cpslla1_C3", "cpslla1", 32,
3759 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3760 },
3761/* cpsrlia1 $imm5p7 */
3762 {
3763 MEP_INSN_CPSRLIA1_P1, "cpsrlia1_P1", "cpsrlia1", 32,
3764 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3765 },
3766/* cpsraia1 $imm5p7 */
3767 {
3768 MEP_INSN_CPSRAIA1_P1, "cpsraia1_P1", "cpsraia1", 32,
3769 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3770 },
3771/* cpsllia1 $imm5p7 */
3772 {
3773 MEP_INSN_CPSLLIA1_P1, "cpsllia1_P1", "cpsllia1", 32,
3774 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3775 },
3776/* cpssqa1u.b $crqc,$crpc */
3777 {
3778 MEP_INSN_CPSSQA1U_B_C3, "cpssqa1u_b_C3", "cpssqa1u.b", 32,
3779 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3780 },
3781/* cpssqa1.b $crqc,$crpc */
3782 {
3783 MEP_INSN_CPSSQA1_B_C3, "cpssqa1_b_C3", "cpssqa1.b", 32,
3784 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3785 },
3786/* cpssda1u.b $crqc,$crpc */
3787 {
3788 MEP_INSN_CPSSDA1U_B_C3, "cpssda1u_b_C3", "cpssda1u.b", 32,
3789 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3790 },
3791/* cpssda1.b $crqc,$crpc */
3792 {
3793 MEP_INSN_CPSSDA1_B_C3, "cpssda1_b_C3", "cpssda1.b", 32,
3794 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3795 },
3796/* cpmula1u.b $crqc,$crpc */
3797 {
3798 MEP_INSN_CPMULA1U_B_C3, "cpmula1u_b_C3", "cpmula1u.b", 32,
3799 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3800 },
3801/* cpmula1.b $crqc,$crpc */
3802 {
3803 MEP_INSN_CPMULA1_B_C3, "cpmula1_b_C3", "cpmula1.b", 32,
3804 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3805 },
3806/* cpmulua1.h $crqc,$crpc */
3807 {
3808 MEP_INSN_CPMULUA1_H_C3, "cpmulua1_h_C3", "cpmulua1.h", 32,
3809 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3810 },
3811/* cpmulla1.h $crqc,$crpc */
3812 {
3813 MEP_INSN_CPMULLA1_H_C3, "cpmulla1_h_C3", "cpmulla1.h", 32,
3814 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3815 },
3816/* cpmulua1u.w $crqc,$crpc */
3817 {
3818 MEP_INSN_CPMULUA1U_W_C3, "cpmulua1u_w_C3", "cpmulua1u.w", 32,
3819 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3820 },
3821/* cpmulla1u.w $crqc,$crpc */
3822 {
3823 MEP_INSN_CPMULLA1U_W_C3, "cpmulla1u_w_C3", "cpmulla1u.w", 32,
3824 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3825 },
3826/* cpmulua1.w $crqc,$crpc */
3827 {
3828 MEP_INSN_CPMULUA1_W_C3, "cpmulua1_w_C3", "cpmulua1.w", 32,
3829 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3830 },
3831/* cpmulla1.w $crqc,$crpc */
3832 {
3833 MEP_INSN_CPMULLA1_W_C3, "cpmulla1_w_C3", "cpmulla1.w", 32,
3834 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3835 },
3836/* cpmada1u.b $crqc,$crpc */
3837 {
3838 MEP_INSN_CPMADA1U_B_C3, "cpmada1u_b_C3", "cpmada1u.b", 32,
3839 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3840 },
3841/* cpmada1.b $crqc,$crpc */
3842 {
3843 MEP_INSN_CPMADA1_B_C3, "cpmada1_b_C3", "cpmada1.b", 32,
3844 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3845 },
3846/* cpmadua1.h $crqc,$crpc */
3847 {
3848 MEP_INSN_CPMADUA1_H_C3, "cpmadua1_h_C3", "cpmadua1.h", 32,
3849 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3850 },
3851/* cpmadla1.h $crqc,$crpc */
3852 {
3853 MEP_INSN_CPMADLA1_H_C3, "cpmadla1_h_C3", "cpmadla1.h", 32,
3854 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3855 },
3856/* cpmadua1u.w $crqc,$crpc */
3857 {
3858 MEP_INSN_CPMADUA1U_W_C3, "cpmadua1u_w_C3", "cpmadua1u.w", 32,
3859 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3860 },
3861/* cpmadla1u.w $crqc,$crpc */
3862 {
3863 MEP_INSN_CPMADLA1U_W_C3, "cpmadla1u_w_C3", "cpmadla1u.w", 32,
3864 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3865 },
3866/* cpmadua1.w $crqc,$crpc */
3867 {
3868 MEP_INSN_CPMADUA1_W_C3, "cpmadua1_w_C3", "cpmadua1.w", 32,
3869 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3870 },
3871/* cpmadla1.w $crqc,$crpc */
3872 {
3873 MEP_INSN_CPMADLA1_W_C3, "cpmadla1_w_C3", "cpmadla1.w", 32,
3874 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3875 },
3876/* cpmsbua1.h $crqc,$crpc */
3877 {
3878 MEP_INSN_CPMSBUA1_H_C3, "cpmsbua1_h_C3", "cpmsbua1.h", 32,
3879 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3880 },
3881/* cpmsbla1.h $crqc,$crpc */
3882 {
3883 MEP_INSN_CPMSBLA1_H_C3, "cpmsbla1_h_C3", "cpmsbla1.h", 32,
3884 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3885 },
3886/* cpmsbua1u.w $crqc,$crpc */
3887 {
3888 MEP_INSN_CPMSBUA1U_W_C3, "cpmsbua1u_w_C3", "cpmsbua1u.w", 32,
3889 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3890 },
3891/* cpmsbla1u.w $crqc,$crpc */
3892 {
3893 MEP_INSN_CPMSBLA1U_W_C3, "cpmsbla1u_w_C3", "cpmsbla1u.w", 32,
3894 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3895 },
3896/* cpmsbua1.w $crqc,$crpc */
3897 {
3898 MEP_INSN_CPMSBUA1_W_C3, "cpmsbua1_w_C3", "cpmsbua1.w", 32,
3899 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3900 },
3901/* cpmsbla1.w $crqc,$crpc */
3902 {
3903 MEP_INSN_CPMSBLA1_W_C3, "cpmsbla1_w_C3", "cpmsbla1.w", 32,
3904 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3905 },
3906/* cpsmadua1.h $crqc,$crpc */
3907 {
3908 MEP_INSN_CPSMADUA1_H_C3, "cpsmadua1_h_C3", "cpsmadua1.h", 32,
3909 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3910 },
3911/* cpsmadla1.h $crqc,$crpc */
3912 {
3913 MEP_INSN_CPSMADLA1_H_C3, "cpsmadla1_h_C3", "cpsmadla1.h", 32,
3914 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3915 },
3916/* cpsmadua1.w $crqc,$crpc */
3917 {
3918 MEP_INSN_CPSMADUA1_W_C3, "cpsmadua1_w_C3", "cpsmadua1.w", 32,
3919 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3920 },
3921/* cpsmadla1.w $crqc,$crpc */
3922 {
3923 MEP_INSN_CPSMADLA1_W_C3, "cpsmadla1_w_C3", "cpsmadla1.w", 32,
3924 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3925 },
3926/* cpsmsbua1.h $crqc,$crpc */
3927 {
3928 MEP_INSN_CPSMSBUA1_H_C3, "cpsmsbua1_h_C3", "cpsmsbua1.h", 32,
3929 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3930 },
3931/* cpsmsbla1.h $crqc,$crpc */
3932 {
3933 MEP_INSN_CPSMSBLA1_H_C3, "cpsmsbla1_h_C3", "cpsmsbla1.h", 32,
3934 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3935 },
3936/* cpsmsbua1.w $crqc,$crpc */
3937 {
3938 MEP_INSN_CPSMSBUA1_W_C3, "cpsmsbua1_w_C3", "cpsmsbua1.w", 32,
3939 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3940 },
3941/* cpsmsbla1.w $crqc,$crpc */
3942 {
3943 MEP_INSN_CPSMSBLA1_W_C3, "cpsmsbla1_w_C3", "cpsmsbla1.w", 32,
3944 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3945 },
3946/* cpmulslua1.h $crqc,$crpc */
3947 {
3948 MEP_INSN_CPMULSLUA1_H_C3, "cpmulslua1_h_C3", "cpmulslua1.h", 32,
3949 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3950 },
3951/* cpmulslla1.h $crqc,$crpc */
3952 {
3953 MEP_INSN_CPMULSLLA1_H_C3, "cpmulslla1_h_C3", "cpmulslla1.h", 32,
3954 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3955 },
3956/* cpmulslua1.w $crqc,$crpc */
3957 {
3958 MEP_INSN_CPMULSLUA1_W_C3, "cpmulslua1_w_C3", "cpmulslua1.w", 32,
3959 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3960 },
3961/* cpmulslla1.w $crqc,$crpc */
3962 {
3963 MEP_INSN_CPMULSLLA1_W_C3, "cpmulslla1_w_C3", "cpmulslla1.w", 32,
3964 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3965 },
3966/* cpsmadslua1.h $crqc,$crpc */
3967 {
3968 MEP_INSN_CPSMADSLUA1_H_C3, "cpsmadslua1_h_C3", "cpsmadslua1.h", 32,
3969 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3970 },
3971/* cpsmadslla1.h $crqc,$crpc */
3972 {
3973 MEP_INSN_CPSMADSLLA1_H_C3, "cpsmadslla1_h_C3", "cpsmadslla1.h", 32,
3974 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3975 },
3976/* cpsmadslua1.w $crqc,$crpc */
3977 {
3978 MEP_INSN_CPSMADSLUA1_W_C3, "cpsmadslua1_w_C3", "cpsmadslua1.w", 32,
3979 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3980 },
3981/* cpsmadslla1.w $crqc,$crpc */
3982 {
3983 MEP_INSN_CPSMADSLLA1_W_C3, "cpsmadslla1_w_C3", "cpsmadslla1.w", 32,
3984 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3985 },
3986/* cpsmsbslua1.h $crqc,$crpc */
3987 {
3988 MEP_INSN_CPSMSBSLUA1_H_C3, "cpsmsbslua1_h_C3", "cpsmsbslua1.h", 32,
3989 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3990 },
3991/* cpsmsbslla1.h $crqc,$crpc */
3992 {
3993 MEP_INSN_CPSMSBSLLA1_H_C3, "cpsmsbslla1_h_C3", "cpsmsbslla1.h", 32,
3994 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
3995 },
3996/* cpsmsbslua1.w $crqc,$crpc */
3997 {
3998 MEP_INSN_CPSMSBSLUA1_W_C3, "cpsmsbslua1_w_C3", "cpsmsbslua1.w", 32,
3999 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
4000 },
4001/* cpsmsbslla1.w $crqc,$crpc */
4002 {
4003 MEP_INSN_CPSMSBSLLA1_W_C3, "cpsmsbslla1_w_C3", "cpsmsbslla1.w", 32,
4004 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_C3), 0 } } } }
4005 },
4006/* c0nop */
4007 {
4008 MEP_INSN_C0NOP_P0_P0S, "c0nop_P0_P0S", "c0nop", 32,
4009 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x28" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P0S), 0 } } } }
4010 },
4011/* cpadd3.b $crop,$crqp,$crpp */
4012 {
4013 MEP_INSN_CPADD3_B_P0S_P1, "cpadd3_b_P0S_P1", "cpadd3.b", 32,
4014 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4015 },
4016/* cpadd3.h $crop,$crqp,$crpp */
4017 {
4018 MEP_INSN_CPADD3_H_P0S_P1, "cpadd3_h_P0S_P1", "cpadd3.h", 32,
4019 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4020 },
4021/* cpadd3.w $crop,$crqp,$crpp */
4022 {
4023 MEP_INSN_CPADD3_W_P0S_P1, "cpadd3_w_P0S_P1", "cpadd3.w", 32,
4024 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4025 },
4026/* cpunpacku.b $crop,$crqp,$crpp */
4027 {
4028 MEP_INSN_CPUNPACKU_B_P0S_P1, "cpunpacku_b_P0S_P1", "cpunpacku.b", 32,
4029 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4030 },
4031/* cpunpacku.h $crop,$crqp,$crpp */
4032 {
4033 MEP_INSN_CPUNPACKU_H_P0S_P1, "cpunpacku_h_P0S_P1", "cpunpacku.h", 32,
4034 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4035 },
4036/* cpunpacku.w $crop,$crqp,$crpp */
4037 {
4038 MEP_INSN_CPUNPACKU_W_P0S_P1, "cpunpacku_w_P0S_P1", "cpunpacku.w", 32,
4039 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4040 },
4041/* cpunpackl.b $crop,$crqp,$crpp */
4042 {
4043 MEP_INSN_CPUNPACKL_B_P0S_P1, "cpunpackl_b_P0S_P1", "cpunpackl.b", 32,
4044 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4045 },
4046/* cpunpackl.h $crop,$crqp,$crpp */
4047 {
4048 MEP_INSN_CPUNPACKL_H_P0S_P1, "cpunpackl_h_P0S_P1", "cpunpackl.h", 32,
4049 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4050 },
4051/* cpunpackl.w $crop,$crqp,$crpp */
4052 {
4053 MEP_INSN_CPUNPACKL_W_P0S_P1, "cpunpackl_w_P0S_P1", "cpunpackl.w", 32,
4054 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4055 },
4056/* cpsel $crop,$crqp,$crpp */
4057 {
4058 MEP_INSN_CPSEL_P0S_P1, "cpsel_P0S_P1", "cpsel", 32,
4059 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4060 },
4061/* cpfsftbs0 $crop,$crqp,$crpp */
4062 {
4063 MEP_INSN_CPFSFTBS0_P0S_P1, "cpfsftbs0_P0S_P1", "cpfsftbs0", 32,
4064 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4065 },
4066/* cpfsftbs1 $crop,$crqp,$crpp */
4067 {
4068 MEP_INSN_CPFSFTBS1_P0S_P1, "cpfsftbs1_P0S_P1", "cpfsftbs1", 32,
4069 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4070 },
4071/* cpmov $crop,$crqp */
4072 {
4073 MEP_INSN_CPMOV_P0S_P1, "cpmov_P0S_P1", "cpmov", 32,
4074 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4075 },
4076/* cpabsz.b $crop,$crqp */
4077 {
4078 MEP_INSN_CPABSZ_B_P0S_P1, "cpabsz_b_P0S_P1", "cpabsz.b", 32,
4079 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4080 },
4081/* cpabsz.h $crop,$crqp */
4082 {
4083 MEP_INSN_CPABSZ_H_P0S_P1, "cpabsz_h_P0S_P1", "cpabsz.h", 32,
4084 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4085 },
4086/* cpabsz.w $crop,$crqp */
4087 {
4088 MEP_INSN_CPABSZ_W_P0S_P1, "cpabsz_w_P0S_P1", "cpabsz.w", 32,
4089 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4090 },
4091/* cpldz.h $crop,$crqp */
4092 {
4093 MEP_INSN_CPLDZ_H_P0S_P1, "cpldz_h_P0S_P1", "cpldz.h", 32,
4094 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4095 },
4096/* cpldz.w $crop,$crqp */
4097 {
4098 MEP_INSN_CPLDZ_W_P0S_P1, "cpldz_w_P0S_P1", "cpldz.w", 32,
4099 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4100 },
4101/* cpnorm.h $crop,$crqp */
4102 {
4103 MEP_INSN_CPNORM_H_P0S_P1, "cpnorm_h_P0S_P1", "cpnorm.h", 32,
4104 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4105 },
4106/* cpnorm.w $crop,$crqp */
4107 {
4108 MEP_INSN_CPNORM_W_P0S_P1, "cpnorm_w_P0S_P1", "cpnorm.w", 32,
4109 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4110 },
4111/* cphaddu.b $crop,$crqp */
4112 {
4113 MEP_INSN_CPHADDU_B_P0S_P1, "cphaddu_b_P0S_P1", "cphaddu.b", 32,
4114 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4115 },
4116/* cphadd.b $crop,$crqp */
4117 {
4118 MEP_INSN_CPHADD_B_P0S_P1, "cphadd_b_P0S_P1", "cphadd.b", 32,
4119 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4120 },
4121/* cphadd.h $crop,$crqp */
4122 {
4123 MEP_INSN_CPHADD_H_P0S_P1, "cphadd_h_P0S_P1", "cphadd.h", 32,
4124 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4125 },
4126/* cphadd.w $crop,$crqp */
4127 {
4128 MEP_INSN_CPHADD_W_P0S_P1, "cphadd_w_P0S_P1", "cphadd.w", 32,
4129 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4130 },
4131/* cpccadd.b $crqp */
4132 {
4133 MEP_INSN_CPCCADD_B_P0S_P1, "cpccadd_b_P0S_P1", "cpccadd.b", 32,
4134 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4135 },
4136/* cpbcast.b $crop,$crqp */
4137 {
4138 MEP_INSN_CPBCAST_B_P0S_P1, "cpbcast_b_P0S_P1", "cpbcast.b", 32,
4139 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4140 },
4141/* cpbcast.h $crop,$crqp */
4142 {
4143 MEP_INSN_CPBCAST_H_P0S_P1, "cpbcast_h_P0S_P1", "cpbcast.h", 32,
4144 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4145 },
4146/* cpbcast.w $crop,$crqp */
4147 {
4148 MEP_INSN_CPBCAST_W_P0S_P1, "cpbcast_w_P0S_P1", "cpbcast.w", 32,
4149 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4150 },
4151/* cpextuu.b $crop,$crqp */
4152 {
4153 MEP_INSN_CPEXTUU_B_P0S_P1, "cpextuu_b_P0S_P1", "cpextuu.b", 32,
4154 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4155 },
4156/* cpextu.b $crop,$crqp */
4157 {
4158 MEP_INSN_CPEXTU_B_P0S_P1, "cpextu_b_P0S_P1", "cpextu.b", 32,
4159 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4160 },
4161/* cpextuu.h $crop,$crqp */
4162 {
4163 MEP_INSN_CPEXTUU_H_P0S_P1, "cpextuu_h_P0S_P1", "cpextuu.h", 32,
4164 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4165 },
4166/* cpextu.h $crop,$crqp */
4167 {
4168 MEP_INSN_CPEXTU_H_P0S_P1, "cpextu_h_P0S_P1", "cpextu.h", 32,
4169 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4170 },
4171/* cpextlu.b $crop,$crqp */
4172 {
4173 MEP_INSN_CPEXTLU_B_P0S_P1, "cpextlu_b_P0S_P1", "cpextlu.b", 32,
4174 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4175 },
4176/* cpextl.b $crop,$crqp */
4177 {
4178 MEP_INSN_CPEXTL_B_P0S_P1, "cpextl_b_P0S_P1", "cpextl.b", 32,
4179 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4180 },
4181/* cpextlu.h $crop,$crqp */
4182 {
4183 MEP_INSN_CPEXTLU_H_P0S_P1, "cpextlu_h_P0S_P1", "cpextlu.h", 32,
4184 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4185 },
4186/* cpextl.h $crop,$crqp */
4187 {
4188 MEP_INSN_CPEXTL_H_P0S_P1, "cpextl_h_P0S_P1", "cpextl.h", 32,
4189 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4190 },
4191/* cpcastub.h $crop,$crqp */
4192 {
4193 MEP_INSN_CPCASTUB_H_P0S_P1, "cpcastub_h_P0S_P1", "cpcastub.h", 32,
4194 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4195 },
4196/* cpcastb.h $crop,$crqp */
4197 {
4198 MEP_INSN_CPCASTB_H_P0S_P1, "cpcastb_h_P0S_P1", "cpcastb.h", 32,
4199 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4200 },
4201/* cpcastub.w $crop,$crqp */
4202 {
4203 MEP_INSN_CPCASTUB_W_P0S_P1, "cpcastub_w_P0S_P1", "cpcastub.w", 32,
4204 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4205 },
4206/* cpcastb.w $crop,$crqp */
4207 {
4208 MEP_INSN_CPCASTB_W_P0S_P1, "cpcastb_w_P0S_P1", "cpcastb.w", 32,
4209 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4210 },
4211/* cpcastuh.w $crop,$crqp */
4212 {
4213 MEP_INSN_CPCASTUH_W_P0S_P1, "cpcastuh_w_P0S_P1", "cpcastuh.w", 32,
4214 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4215 },
4216/* cpcasth.w $crop,$crqp */
4217 {
4218 MEP_INSN_CPCASTH_W_P0S_P1, "cpcasth_w_P0S_P1", "cpcasth.w", 32,
4219 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4220 },
4221/* cdcastuw $crop,$crqp */
4222 {
4223 MEP_INSN_CDCASTUW_P0S_P1, "cdcastuw_P0S_P1", "cdcastuw", 32,
4224 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4225 },
4226/* cdcastw $crop,$crqp */
4227 {
4228 MEP_INSN_CDCASTW_P0S_P1, "cdcastw_P0S_P1", "cdcastw", 32,
4229 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4230 },
4231/* cpmovfrcsar0 $crop */
4232 {
4233 MEP_INSN_CPMOVFRCSAR0_P0S_P1, "cpmovfrcsar0_P0S_P1", "cpmovfrcsar0", 32,
4234 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4235 },
4236/* cpmovfrcsar1 $crop */
4237 {
4238 MEP_INSN_CPMOVFRCSAR1_P0S_P1, "cpmovfrcsar1_P0S_P1", "cpmovfrcsar1", 32,
4239 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4240 },
4241/* cpmovfrcc $crop */
4242 {
4243 MEP_INSN_CPMOVFRCC_P0S_P1, "cpmovfrcc_P0S_P1", "cpmovfrcc", 32,
4244 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4245 },
4246/* cpmovtocsar0 $crqp */
4247 {
4248 MEP_INSN_CPMOVTOCSAR0_P0S_P1, "cpmovtocsar0_P0S_P1", "cpmovtocsar0", 32,
4249 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4250 },
4251/* cpmovtocsar1 $crqp */
4252 {
4253 MEP_INSN_CPMOVTOCSAR1_P0S_P1, "cpmovtocsar1_P0S_P1", "cpmovtocsar1", 32,
4254 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4255 },
4256/* cpmovtocc $crqp */
4257 {
4258 MEP_INSN_CPMOVTOCC_P0S_P1, "cpmovtocc_P0S_P1", "cpmovtocc", 32,
4259 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4260 },
4261/* cpcmpeqz.b $crqp,$crpp */
4262 {
4263 MEP_INSN_CPCMPEQZ_B_P0S_P1, "cpcmpeqz_b_P0S_P1", "cpcmpeqz.b", 32,
4264 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4265 },
4266/* cpcmpeq.b $crqp,$crpp */
4267 {
4268 MEP_INSN_CPCMPEQ_B_P0S_P1, "cpcmpeq_b_P0S_P1", "cpcmpeq.b", 32,
4269 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4270 },
4271/* cpcmpeq.h $crqp,$crpp */
4272 {
4273 MEP_INSN_CPCMPEQ_H_P0S_P1, "cpcmpeq_h_P0S_P1", "cpcmpeq.h", 32,
4274 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4275 },
4276/* cpcmpeq.w $crqp,$crpp */
4277 {
4278 MEP_INSN_CPCMPEQ_W_P0S_P1, "cpcmpeq_w_P0S_P1", "cpcmpeq.w", 32,
4279 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4280 },
4281/* cpcmpne.b $crqp,$crpp */
4282 {
4283 MEP_INSN_CPCMPNE_B_P0S_P1, "cpcmpne_b_P0S_P1", "cpcmpne.b", 32,
4284 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4285 },
4286/* cpcmpne.h $crqp,$crpp */
4287 {
4288 MEP_INSN_CPCMPNE_H_P0S_P1, "cpcmpne_h_P0S_P1", "cpcmpne.h", 32,
4289 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4290 },
4291/* cpcmpne.w $crqp,$crpp */
4292 {
4293 MEP_INSN_CPCMPNE_W_P0S_P1, "cpcmpne_w_P0S_P1", "cpcmpne.w", 32,
4294 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4295 },
4296/* cpcmpgtu.b $crqp,$crpp */
4297 {
4298 MEP_INSN_CPCMPGTU_B_P0S_P1, "cpcmpgtu_b_P0S_P1", "cpcmpgtu.b", 32,
4299 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4300 },
4301/* cpcmpgt.b $crqp,$crpp */
4302 {
4303 MEP_INSN_CPCMPGT_B_P0S_P1, "cpcmpgt_b_P0S_P1", "cpcmpgt.b", 32,
4304 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4305 },
4306/* cpcmpgt.h $crqp,$crpp */
4307 {
4308 MEP_INSN_CPCMPGT_H_P0S_P1, "cpcmpgt_h_P0S_P1", "cpcmpgt.h", 32,
4309 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4310 },
4311/* cpcmpgtu.w $crqp,$crpp */
4312 {
4313 MEP_INSN_CPCMPGTU_W_P0S_P1, "cpcmpgtu_w_P0S_P1", "cpcmpgtu.w", 32,
4314 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4315 },
4316/* cpcmpgt.w $crqp,$crpp */
4317 {
4318 MEP_INSN_CPCMPGT_W_P0S_P1, "cpcmpgt_w_P0S_P1", "cpcmpgt.w", 32,
4319 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4320 },
4321/* cpcmpgeu.b $crqp,$crpp */
4322 {
4323 MEP_INSN_CPCMPGEU_B_P0S_P1, "cpcmpgeu_b_P0S_P1", "cpcmpgeu.b", 32,
4324 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4325 },
4326/* cpcmpge.b $crqp,$crpp */
4327 {
4328 MEP_INSN_CPCMPGE_B_P0S_P1, "cpcmpge_b_P0S_P1", "cpcmpge.b", 32,
4329 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4330 },
4331/* cpcmpge.h $crqp,$crpp */
4332 {
4333 MEP_INSN_CPCMPGE_H_P0S_P1, "cpcmpge_h_P0S_P1", "cpcmpge.h", 32,
4334 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4335 },
4336/* cpcmpgeu.w $crqp,$crpp */
4337 {
4338 MEP_INSN_CPCMPGEU_W_P0S_P1, "cpcmpgeu_w_P0S_P1", "cpcmpgeu.w", 32,
4339 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4340 },
4341/* cpcmpge.w $crqp,$crpp */
4342 {
4343 MEP_INSN_CPCMPGE_W_P0S_P1, "cpcmpge_w_P0S_P1", "cpcmpge.w", 32,
4344 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
4345 },
4346/* cpadda0u.b $crqp,$crpp */
4347 {
4348 MEP_INSN_CPADDA0U_B_P0S, "cpadda0u_b_P0S", "cpadda0u.b", 32,
4349 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4350 },
4351/* cpadda0.b $crqp,$crpp */
4352 {
4353 MEP_INSN_CPADDA0_B_P0S, "cpadda0_b_P0S", "cpadda0.b", 32,
4354 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4355 },
4356/* cpaddua0.h $crqp,$crpp */
4357 {
4358 MEP_INSN_CPADDUA0_H_P0S, "cpaddua0_h_P0S", "cpaddua0.h", 32,
4359 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4360 },
4361/* cpaddla0.h $crqp,$crpp */
4362 {
4363 MEP_INSN_CPADDLA0_H_P0S, "cpaddla0_h_P0S", "cpaddla0.h", 32,
4364 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4365 },
4366/* cpaddaca0u.b $crqp,$crpp */
4367 {
4368 MEP_INSN_CPADDACA0U_B_P0S, "cpaddaca0u_b_P0S", "cpaddaca0u.b", 32,
4369 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4370 },
4371/* cpaddaca0.b $crqp,$crpp */
4372 {
4373 MEP_INSN_CPADDACA0_B_P0S, "cpaddaca0_b_P0S", "cpaddaca0.b", 32,
4374 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4375 },
4376/* cpaddacua0.h $crqp,$crpp */
4377 {
4378 MEP_INSN_CPADDACUA0_H_P0S, "cpaddacua0_h_P0S", "cpaddacua0.h", 32,
4379 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4380 },
4381/* cpaddacla0.h $crqp,$crpp */
4382 {
4383 MEP_INSN_CPADDACLA0_H_P0S, "cpaddacla0_h_P0S", "cpaddacla0.h", 32,
4384 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4385 },
4386/* cpsuba0u.b $crqp,$crpp */
4387 {
4388 MEP_INSN_CPSUBA0U_B_P0S, "cpsuba0u_b_P0S", "cpsuba0u.b", 32,
4389 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4390 },
4391/* cpsuba0.b $crqp,$crpp */
4392 {
4393 MEP_INSN_CPSUBA0_B_P0S, "cpsuba0_b_P0S", "cpsuba0.b", 32,
4394 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4395 },
4396/* cpsubua0.h $crqp,$crpp */
4397 {
4398 MEP_INSN_CPSUBUA0_H_P0S, "cpsubua0_h_P0S", "cpsubua0.h", 32,
4399 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4400 },
4401/* cpsubla0.h $crqp,$crpp */
4402 {
4403 MEP_INSN_CPSUBLA0_H_P0S, "cpsubla0_h_P0S", "cpsubla0.h", 32,
4404 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4405 },
4406/* cpsubaca0u.b $crqp,$crpp */
4407 {
4408 MEP_INSN_CPSUBACA0U_B_P0S, "cpsubaca0u_b_P0S", "cpsubaca0u.b", 32,
4409 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4410 },
4411/* cpsubaca0.b $crqp,$crpp */
4412 {
4413 MEP_INSN_CPSUBACA0_B_P0S, "cpsubaca0_b_P0S", "cpsubaca0.b", 32,
4414 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4415 },
4416/* cpsubacua0.h $crqp,$crpp */
4417 {
4418 MEP_INSN_CPSUBACUA0_H_P0S, "cpsubacua0_h_P0S", "cpsubacua0.h", 32,
4419 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4420 },
4421/* cpsubacla0.h $crqp,$crpp */
4422 {
4423 MEP_INSN_CPSUBACLA0_H_P0S, "cpsubacla0_h_P0S", "cpsubacla0.h", 32,
4424 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4425 },
4426/* cpabsa0u.b $crqp,$crpp */
4427 {
4428 MEP_INSN_CPABSA0U_B_P0S, "cpabsa0u_b_P0S", "cpabsa0u.b", 32,
4429 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4430 },
4431/* cpabsa0.b $crqp,$crpp */
4432 {
4433 MEP_INSN_CPABSA0_B_P0S, "cpabsa0_b_P0S", "cpabsa0.b", 32,
4434 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4435 },
4436/* cpabsua0.h $crqp,$crpp */
4437 {
4438 MEP_INSN_CPABSUA0_H_P0S, "cpabsua0_h_P0S", "cpabsua0.h", 32,
4439 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4440 },
4441/* cpabsla0.h $crqp,$crpp */
4442 {
4443 MEP_INSN_CPABSLA0_H_P0S, "cpabsla0_h_P0S", "cpabsla0.h", 32,
4444 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4445 },
4446/* cpsada0u.b $crqp,$crpp */
4447 {
4448 MEP_INSN_CPSADA0U_B_P0S, "cpsada0u_b_P0S", "cpsada0u.b", 32,
4449 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4450 },
4451/* cpsada0.b $crqp,$crpp */
4452 {
4453 MEP_INSN_CPSADA0_B_P0S, "cpsada0_b_P0S", "cpsada0.b", 32,
4454 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4455 },
4456/* cpsadua0.h $crqp,$crpp */
4457 {
4458 MEP_INSN_CPSADUA0_H_P0S, "cpsadua0_h_P0S", "cpsadua0.h", 32,
4459 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4460 },
4461/* cpsadla0.h $crqp,$crpp */
4462 {
4463 MEP_INSN_CPSADLA0_H_P0S, "cpsadla0_h_P0S", "cpsadla0.h", 32,
4464 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4465 },
4466/* cpseta0.h $crqp,$crpp */
4467 {
4468 MEP_INSN_CPSETA0_H_P0S, "cpseta0_h_P0S", "cpseta0.h", 32,
4469 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4470 },
4471/* cpsetua0.w $crqp,$crpp */
4472 {
4473 MEP_INSN_CPSETUA0_W_P0S, "cpsetua0_w_P0S", "cpsetua0.w", 32,
4474 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4475 },
4476/* cpsetla0.w $crqp,$crpp */
4477 {
4478 MEP_INSN_CPSETLA0_W_P0S, "cpsetla0_w_P0S", "cpsetla0.w", 32,
4479 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4480 },
4481/* cpmova0.b $crop */
4482 {
4483 MEP_INSN_CPMOVA0_B_P0S, "cpmova0_b_P0S", "cpmova0.b", 32,
4484 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4485 },
4486/* cpmovua0.h $crop */
4487 {
4488 MEP_INSN_CPMOVUA0_H_P0S, "cpmovua0_h_P0S", "cpmovua0.h", 32,
4489 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4490 },
4491/* cpmovla0.h $crop */
4492 {
4493 MEP_INSN_CPMOVLA0_H_P0S, "cpmovla0_h_P0S", "cpmovla0.h", 32,
4494 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4495 },
4496/* cpmovuua0.w $crop */
4497 {
4498 MEP_INSN_CPMOVUUA0_W_P0S, "cpmovuua0_w_P0S", "cpmovuua0.w", 32,
4499 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4500 },
4501/* cpmovula0.w $crop */
4502 {
4503 MEP_INSN_CPMOVULA0_W_P0S, "cpmovula0_w_P0S", "cpmovula0.w", 32,
4504 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4505 },
4506/* cpmovlua0.w $crop */
4507 {
4508 MEP_INSN_CPMOVLUA0_W_P0S, "cpmovlua0_w_P0S", "cpmovlua0.w", 32,
4509 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4510 },
4511/* cpmovlla0.w $crop */
4512 {
4513 MEP_INSN_CPMOVLLA0_W_P0S, "cpmovlla0_w_P0S", "cpmovlla0.w", 32,
4514 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4515 },
4516/* cppacka0u.b $crop */
4517 {
4518 MEP_INSN_CPPACKA0U_B_P0S, "cppacka0u_b_P0S", "cppacka0u.b", 32,
4519 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4520 },
4521/* cppacka0.b $crop */
4522 {
4523 MEP_INSN_CPPACKA0_B_P0S, "cppacka0_b_P0S", "cppacka0.b", 32,
4524 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4525 },
4526/* cppackua0.h $crop */
4527 {
4528 MEP_INSN_CPPACKUA0_H_P0S, "cppackua0_h_P0S", "cppackua0.h", 32,
4529 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4530 },
4531/* cppackla0.h $crop */
4532 {
4533 MEP_INSN_CPPACKLA0_H_P0S, "cppackla0_h_P0S", "cppackla0.h", 32,
4534 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4535 },
4536/* cppackua0.w $crop */
4537 {
4538 MEP_INSN_CPPACKUA0_W_P0S, "cppackua0_w_P0S", "cppackua0.w", 32,
4539 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4540 },
4541/* cppackla0.w $crop */
4542 {
4543 MEP_INSN_CPPACKLA0_W_P0S, "cppackla0_w_P0S", "cppackla0.w", 32,
4544 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4545 },
4546/* cpmovhua0.w $crop */
4547 {
4548 MEP_INSN_CPMOVHUA0_W_P0S, "cpmovhua0_w_P0S", "cpmovhua0.w", 32,
4549 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4550 },
4551/* cpmovhla0.w $crop */
4552 {
4553 MEP_INSN_CPMOVHLA0_W_P0S, "cpmovhla0_w_P0S", "cpmovhla0.w", 32,
4554 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4555 },
4556/* cpacsuma0 */
4557 {
4558 MEP_INSN_CPACSUMA0_P0S, "cpacsuma0_P0S", "cpacsuma0", 32,
4559 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4560 },
4561/* cpaccpa0 */
4562 {
4563 MEP_INSN_CPACCPA0_P0S, "cpaccpa0_P0S", "cpaccpa0", 32,
4564 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4565 },
4566/* cpsrla0 $crqp */
4567 {
4568 MEP_INSN_CPSRLA0_P0S, "cpsrla0_P0S", "cpsrla0", 32,
4569 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4570 },
4571/* cpsraa0 $crqp */
4572 {
4573 MEP_INSN_CPSRAA0_P0S, "cpsraa0_P0S", "cpsraa0", 32,
4574 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4575 },
4576/* cpslla0 $crqp */
4577 {
4578 MEP_INSN_CPSLLA0_P0S, "cpslla0_P0S", "cpslla0", 32,
4579 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4580 },
4581/* cpsrlia0 $imm5p23 */
4582 {
4583 MEP_INSN_CPSRLIA0_P0S, "cpsrlia0_P0S", "cpsrlia0", 32,
4584 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4585 },
4586/* cpsraia0 $imm5p23 */
4587 {
4588 MEP_INSN_CPSRAIA0_P0S, "cpsraia0_P0S", "cpsraia0", 32,
4589 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4590 },
4591/* cpsllia0 $imm5p23 */
4592 {
4593 MEP_INSN_CPSLLIA0_P0S, "cpsllia0_P0S", "cpsllia0", 32,
4594 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4595 },
4596/* cpfsftba0s0u.b $crqp,$crpp */
4597 {
4598 MEP_INSN_CPFSFTBA0S0U_B_P0S, "cpfsftba0s0u_b_P0S", "cpfsftba0s0u.b", 32,
4599 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4600 },
4601/* cpfsftba0s0.b $crqp,$crpp */
4602 {
4603 MEP_INSN_CPFSFTBA0S0_B_P0S, "cpfsftba0s0_b_P0S", "cpfsftba0s0.b", 32,
4604 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4605 },
4606/* cpfsftbua0s0.h $crqp,$crpp */
4607 {
4608 MEP_INSN_CPFSFTBUA0S0_H_P0S, "cpfsftbua0s0_h_P0S", "cpfsftbua0s0.h", 32,
4609 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4610 },
4611/* cpfsftbla0s0.h $crqp,$crpp */
4612 {
4613 MEP_INSN_CPFSFTBLA0S0_H_P0S, "cpfsftbla0s0_h_P0S", "cpfsftbla0s0.h", 32,
4614 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4615 },
4616/* cpfaca0s0u.b $crqp,$crpp */
4617 {
4618 MEP_INSN_CPFACA0S0U_B_P0S, "cpfaca0s0u_b_P0S", "cpfaca0s0u.b", 32,
4619 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4620 },
4621/* cpfaca0s0.b $crqp,$crpp */
4622 {
4623 MEP_INSN_CPFACA0S0_B_P0S, "cpfaca0s0_b_P0S", "cpfaca0s0.b", 32,
4624 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4625 },
4626/* cpfacua0s0.h $crqp,$crpp */
4627 {
4628 MEP_INSN_CPFACUA0S0_H_P0S, "cpfacua0s0_h_P0S", "cpfacua0s0.h", 32,
4629 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4630 },
4631/* cpfacla0s0.h $crqp,$crpp */
4632 {
4633 MEP_INSN_CPFACLA0S0_H_P0S, "cpfacla0s0_h_P0S", "cpfacla0s0.h", 32,
4634 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4635 },
4636/* cpfsftba0s1u.b $crqp,$crpp */
4637 {
4638 MEP_INSN_CPFSFTBA0S1U_B_P0S, "cpfsftba0s1u_b_P0S", "cpfsftba0s1u.b", 32,
4639 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4640 },
4641/* cpfsftba0s1.b $crqp,$crpp */
4642 {
4643 MEP_INSN_CPFSFTBA0S1_B_P0S, "cpfsftba0s1_b_P0S", "cpfsftba0s1.b", 32,
4644 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4645 },
4646/* cpfsftbua0s1.h $crqp,$crpp */
4647 {
4648 MEP_INSN_CPFSFTBUA0S1_H_P0S, "cpfsftbua0s1_h_P0S", "cpfsftbua0s1.h", 32,
4649 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4650 },
4651/* cpfsftbla0s1.h $crqp,$crpp */
4652 {
4653 MEP_INSN_CPFSFTBLA0S1_H_P0S, "cpfsftbla0s1_h_P0S", "cpfsftbla0s1.h", 32,
4654 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4655 },
4656/* cpfaca0s1u.b $crqp,$crpp */
4657 {
4658 MEP_INSN_CPFACA0S1U_B_P0S, "cpfaca0s1u_b_P0S", "cpfaca0s1u.b", 32,
4659 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4660 },
4661/* cpfaca0s1.b $crqp,$crpp */
4662 {
4663 MEP_INSN_CPFACA0S1_B_P0S, "cpfaca0s1_b_P0S", "cpfaca0s1.b", 32,
4664 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4665 },
4666/* cpfacua0s1.h $crqp,$crpp */
4667 {
4668 MEP_INSN_CPFACUA0S1_H_P0S, "cpfacua0s1_h_P0S", "cpfacua0s1.h", 32,
4669 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4670 },
4671/* cpfacla0s1.h $crqp,$crpp */
4672 {
4673 MEP_INSN_CPFACLA0S1_H_P0S, "cpfacla0s1_h_P0S", "cpfacla0s1.h", 32,
4674 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S), 0 } } } }
4675 },
4676/* cpfsftbi $crop,$crqp,$crpp,$imm3p5 */
4677 {
4678 MEP_INSN_CPFSFTBI_P0_P1, "cpfsftbi_P0_P1", "cpfsftbi", 32,
4679 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4680 },
4681/* cpacmpeq.b $crqp,$crpp */
4682 {
4683 MEP_INSN_CPACMPEQ_B_P0_P1, "cpacmpeq_b_P0_P1", "cpacmpeq.b", 32,
4684 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4685 },
4686/* cpacmpeq.h $crqp,$crpp */
4687 {
4688 MEP_INSN_CPACMPEQ_H_P0_P1, "cpacmpeq_h_P0_P1", "cpacmpeq.h", 32,
4689 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4690 },
4691/* cpacmpeq.w $crqp,$crpp */
4692 {
4693 MEP_INSN_CPACMPEQ_W_P0_P1, "cpacmpeq_w_P0_P1", "cpacmpeq.w", 32,
4694 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4695 },
4696/* cpacmpne.b $crqp,$crpp */
4697 {
4698 MEP_INSN_CPACMPNE_B_P0_P1, "cpacmpne_b_P0_P1", "cpacmpne.b", 32,
4699 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4700 },
4701/* cpacmpne.h $crqp,$crpp */
4702 {
4703 MEP_INSN_CPACMPNE_H_P0_P1, "cpacmpne_h_P0_P1", "cpacmpne.h", 32,
4704 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4705 },
4706/* cpacmpne.w $crqp,$crpp */
4707 {
4708 MEP_INSN_CPACMPNE_W_P0_P1, "cpacmpne_w_P0_P1", "cpacmpne.w", 32,
4709 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4710 },
4711/* cpacmpgtu.b $crqp,$crpp */
4712 {
4713 MEP_INSN_CPACMPGTU_B_P0_P1, "cpacmpgtu_b_P0_P1", "cpacmpgtu.b", 32,
4714 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4715 },
4716/* cpacmpgt.b $crqp,$crpp */
4717 {
4718 MEP_INSN_CPACMPGT_B_P0_P1, "cpacmpgt_b_P0_P1", "cpacmpgt.b", 32,
4719 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4720 },
4721/* cpacmpgt.h $crqp,$crpp */
4722 {
4723 MEP_INSN_CPACMPGT_H_P0_P1, "cpacmpgt_h_P0_P1", "cpacmpgt.h", 32,
4724 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4725 },
4726/* cpacmpgtu.w $crqp,$crpp */
4727 {
4728 MEP_INSN_CPACMPGTU_W_P0_P1, "cpacmpgtu_w_P0_P1", "cpacmpgtu.w", 32,
4729 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4730 },
4731/* cpacmpgt.w $crqp,$crpp */
4732 {
4733 MEP_INSN_CPACMPGT_W_P0_P1, "cpacmpgt_w_P0_P1", "cpacmpgt.w", 32,
4734 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4735 },
4736/* cpacmpgeu.b $crqp,$crpp */
4737 {
4738 MEP_INSN_CPACMPGEU_B_P0_P1, "cpacmpgeu_b_P0_P1", "cpacmpgeu.b", 32,
4739 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4740 },
4741/* cpacmpge.b $crqp,$crpp */
4742 {
4743 MEP_INSN_CPACMPGE_B_P0_P1, "cpacmpge_b_P0_P1", "cpacmpge.b", 32,
4744 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4745 },
4746/* cpacmpge.h $crqp,$crpp */
4747 {
4748 MEP_INSN_CPACMPGE_H_P0_P1, "cpacmpge_h_P0_P1", "cpacmpge.h", 32,
4749 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4750 },
4751/* cpacmpgeu.w $crqp,$crpp */
4752 {
4753 MEP_INSN_CPACMPGEU_W_P0_P1, "cpacmpgeu_w_P0_P1", "cpacmpgeu.w", 32,
4754 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4755 },
4756/* cpacmpge.w $crqp,$crpp */
4757 {
4758 MEP_INSN_CPACMPGE_W_P0_P1, "cpacmpge_w_P0_P1", "cpacmpge.w", 32,
4759 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4760 },
4761/* cpocmpeq.b $crqp,$crpp */
4762 {
4763 MEP_INSN_CPOCMPEQ_B_P0_P1, "cpocmpeq_b_P0_P1", "cpocmpeq.b", 32,
4764 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4765 },
4766/* cpocmpeq.h $crqp,$crpp */
4767 {
4768 MEP_INSN_CPOCMPEQ_H_P0_P1, "cpocmpeq_h_P0_P1", "cpocmpeq.h", 32,
4769 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4770 },
4771/* cpocmpeq.w $crqp,$crpp */
4772 {
4773 MEP_INSN_CPOCMPEQ_W_P0_P1, "cpocmpeq_w_P0_P1", "cpocmpeq.w", 32,
4774 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4775 },
4776/* cpocmpne.b $crqp,$crpp */
4777 {
4778 MEP_INSN_CPOCMPNE_B_P0_P1, "cpocmpne_b_P0_P1", "cpocmpne.b", 32,
4779 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4780 },
4781/* cpocmpne.h $crqp,$crpp */
4782 {
4783 MEP_INSN_CPOCMPNE_H_P0_P1, "cpocmpne_h_P0_P1", "cpocmpne.h", 32,
4784 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4785 },
4786/* cpocmpne.w $crqp,$crpp */
4787 {
4788 MEP_INSN_CPOCMPNE_W_P0_P1, "cpocmpne_w_P0_P1", "cpocmpne.w", 32,
4789 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4790 },
4791/* cpocmpgtu.b $crqp,$crpp */
4792 {
4793 MEP_INSN_CPOCMPGTU_B_P0_P1, "cpocmpgtu_b_P0_P1", "cpocmpgtu.b", 32,
4794 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4795 },
4796/* cpocmpgt.b $crqp,$crpp */
4797 {
4798 MEP_INSN_CPOCMPGT_B_P0_P1, "cpocmpgt_b_P0_P1", "cpocmpgt.b", 32,
4799 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4800 },
4801/* cpocmpgt.h $crqp,$crpp */
4802 {
4803 MEP_INSN_CPOCMPGT_H_P0_P1, "cpocmpgt_h_P0_P1", "cpocmpgt.h", 32,
4804 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4805 },
4806/* cpocmpgtu.w $crqp,$crpp */
4807 {
4808 MEP_INSN_CPOCMPGTU_W_P0_P1, "cpocmpgtu_w_P0_P1", "cpocmpgtu.w", 32,
4809 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4810 },
4811/* cpocmpgt.w $crqp,$crpp */
4812 {
4813 MEP_INSN_CPOCMPGT_W_P0_P1, "cpocmpgt_w_P0_P1", "cpocmpgt.w", 32,
4814 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4815 },
4816/* cpocmpgeu.b $crqp,$crpp */
4817 {
4818 MEP_INSN_CPOCMPGEU_B_P0_P1, "cpocmpgeu_b_P0_P1", "cpocmpgeu.b", 32,
4819 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4820 },
4821/* cpocmpge.b $crqp,$crpp */
4822 {
4823 MEP_INSN_CPOCMPGE_B_P0_P1, "cpocmpge_b_P0_P1", "cpocmpge.b", 32,
4824 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4825 },
4826/* cpocmpge.h $crqp,$crpp */
4827 {
4828 MEP_INSN_CPOCMPGE_H_P0_P1, "cpocmpge_h_P0_P1", "cpocmpge.h", 32,
4829 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4830 },
4831/* cpocmpgeu.w $crqp,$crpp */
4832 {
4833 MEP_INSN_CPOCMPGEU_W_P0_P1, "cpocmpgeu_w_P0_P1", "cpocmpgeu.w", 32,
4834 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4835 },
4836/* cpocmpge.w $crqp,$crpp */
4837 {
4838 MEP_INSN_CPOCMPGE_W_P0_P1, "cpocmpge_w_P0_P1", "cpocmpge.w", 32,
4839 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4840 },
4841/* cdadd3 $crop,$crqp,$crpp */
4842 {
4843 MEP_INSN_CDADD3_P0_P1, "cdadd3_P0_P1", "cdadd3", 32,
4844 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4845 },
4846/* cpsub3.b $crop,$crqp,$crpp */
4847 {
4848 MEP_INSN_CPSUB3_B_P0_P1, "cpsub3_b_P0_P1", "cpsub3.b", 32,
4849 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4850 },
4851/* cpsub3.h $crop,$crqp,$crpp */
4852 {
4853 MEP_INSN_CPSUB3_H_P0_P1, "cpsub3_h_P0_P1", "cpsub3.h", 32,
4854 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4855 },
4856/* cpsub3.w $crop,$crqp,$crpp */
4857 {
4858 MEP_INSN_CPSUB3_W_P0_P1, "cpsub3_w_P0_P1", "cpsub3.w", 32,
4859 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4860 },
4861/* cdsub3 $crop,$crqp,$crpp */
4862 {
4863 MEP_INSN_CDSUB3_P0_P1, "cdsub3_P0_P1", "cdsub3", 32,
4864 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4865 },
4866/* cpsadd3.h $crop,$crqp,$crpp */
4867 {
4868 MEP_INSN_CPSADD3_H_P0_P1, "cpsadd3_h_P0_P1", "cpsadd3.h", 32,
4869 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4870 },
4871/* cpsadd3.w $crop,$crqp,$crpp */
4872 {
4873 MEP_INSN_CPSADD3_W_P0_P1, "cpsadd3_w_P0_P1", "cpsadd3.w", 32,
4874 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4875 },
4876/* cpssub3.h $crop,$crqp,$crpp */
4877 {
4878 MEP_INSN_CPSSUB3_H_P0_P1, "cpssub3_h_P0_P1", "cpssub3.h", 32,
4879 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4880 },
4881/* cpssub3.w $crop,$crqp,$crpp */
4882 {
4883 MEP_INSN_CPSSUB3_W_P0_P1, "cpssub3_w_P0_P1", "cpssub3.w", 32,
4884 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4885 },
4886/* cpextuaddu3.b $crop,$crqp,$crpp */
4887 {
4888 MEP_INSN_CPEXTUADDU3_B_P0_P1, "cpextuaddu3_b_P0_P1", "cpextuaddu3.b", 32,
4889 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4890 },
4891/* cpextuadd3.b $crop,$crqp,$crpp */
4892 {
4893 MEP_INSN_CPEXTUADD3_B_P0_P1, "cpextuadd3_b_P0_P1", "cpextuadd3.b", 32,
4894 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4895 },
4896/* cpextladdu3.b $crop,$crqp,$crpp */
4897 {
4898 MEP_INSN_CPEXTLADDU3_B_P0_P1, "cpextladdu3_b_P0_P1", "cpextladdu3.b", 32,
4899 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4900 },
4901/* cpextladd3.b $crop,$crqp,$crpp */
4902 {
4903 MEP_INSN_CPEXTLADD3_B_P0_P1, "cpextladd3_b_P0_P1", "cpextladd3.b", 32,
4904 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4905 },
4906/* cpextusubu3.b $crop,$crqp,$crpp */
4907 {
4908 MEP_INSN_CPEXTUSUBU3_B_P0_P1, "cpextusubu3_b_P0_P1", "cpextusubu3.b", 32,
4909 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4910 },
4911/* cpextusub3.b $crop,$crqp,$crpp */
4912 {
4913 MEP_INSN_CPEXTUSUB3_B_P0_P1, "cpextusub3_b_P0_P1", "cpextusub3.b", 32,
4914 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4915 },
4916/* cpextlsubu3.b $crop,$crqp,$crpp */
4917 {
4918 MEP_INSN_CPEXTLSUBU3_B_P0_P1, "cpextlsubu3_b_P0_P1", "cpextlsubu3.b", 32,
4919 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4920 },
4921/* cpextlsub3.b $crop,$crqp,$crpp */
4922 {
4923 MEP_INSN_CPEXTLSUB3_B_P0_P1, "cpextlsub3_b_P0_P1", "cpextlsub3.b", 32,
4924 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4925 },
4926/* cpaveu3.b $crop,$crqp,$crpp */
4927 {
4928 MEP_INSN_CPAVEU3_B_P0_P1, "cpaveu3_b_P0_P1", "cpaveu3.b", 32,
4929 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4930 },
4931/* cpave3.b $crop,$crqp,$crpp */
4932 {
4933 MEP_INSN_CPAVE3_B_P0_P1, "cpave3_b_P0_P1", "cpave3.b", 32,
4934 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4935 },
4936/* cpave3.h $crop,$crqp,$crpp */
4937 {
4938 MEP_INSN_CPAVE3_H_P0_P1, "cpave3_h_P0_P1", "cpave3.h", 32,
4939 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4940 },
4941/* cpave3.w $crop,$crqp,$crpp */
4942 {
4943 MEP_INSN_CPAVE3_W_P0_P1, "cpave3_w_P0_P1", "cpave3.w", 32,
4944 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4945 },
4946/* cpaddsru3.b $crop,$crqp,$crpp */
4947 {
4948 MEP_INSN_CPADDSRU3_B_P0_P1, "cpaddsru3_b_P0_P1", "cpaddsru3.b", 32,
4949 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4950 },
4951/* cpaddsr3.b $crop,$crqp,$crpp */
4952 {
4953 MEP_INSN_CPADDSR3_B_P0_P1, "cpaddsr3_b_P0_P1", "cpaddsr3.b", 32,
4954 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4955 },
4956/* cpaddsr3.h $crop,$crqp,$crpp */
4957 {
4958 MEP_INSN_CPADDSR3_H_P0_P1, "cpaddsr3_h_P0_P1", "cpaddsr3.h", 32,
4959 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4960 },
4961/* cpaddsr3.w $crop,$crqp,$crpp */
4962 {
4963 MEP_INSN_CPADDSR3_W_P0_P1, "cpaddsr3_w_P0_P1", "cpaddsr3.w", 32,
4964 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4965 },
4966/* cpabsu3.b $crop,$crqp,$crpp */
4967 {
4968 MEP_INSN_CPABSU3_B_P0_P1, "cpabsu3_b_P0_P1", "cpabsu3.b", 32,
4969 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4970 },
4971/* cpabs3.b $crop,$crqp,$crpp */
4972 {
4973 MEP_INSN_CPABS3_B_P0_P1, "cpabs3_b_P0_P1", "cpabs3.b", 32,
4974 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4975 },
4976/* cpabs3.h $crop,$crqp,$crpp */
4977 {
4978 MEP_INSN_CPABS3_H_P0_P1, "cpabs3_h_P0_P1", "cpabs3.h", 32,
4979 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4980 },
4981/* cpand3 $crop,$crqp,$crpp */
4982 {
4983 MEP_INSN_CPAND3_P0_P1, "cpand3_P0_P1", "cpand3", 32,
4984 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4985 },
4986/* cpor3 $crop,$crqp,$crpp */
4987 {
4988 MEP_INSN_CPOR3_P0_P1, "cpor3_P0_P1", "cpor3", 32,
4989 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4990 },
4991/* cpnor3 $crop,$crqp,$crpp */
4992 {
4993 MEP_INSN_CPNOR3_P0_P1, "cpnor3_P0_P1", "cpnor3", 32,
4994 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
4995 },
4996/* cpxor3 $crop,$crqp,$crpp */
4997 {
4998 MEP_INSN_CPXOR3_P0_P1, "cpxor3_P0_P1", "cpxor3", 32,
4999 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5000 },
5001/* cppacku.b $crop,$crqp,$crpp */
5002 {
5003 MEP_INSN_CPPACKU_B_P0_P1, "cppacku_b_P0_P1", "cppacku.b", 32,
5004 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5005 },
5006/* cppack.b $crop,$crqp,$crpp */
5007 {
5008 MEP_INSN_CPPACK_B_P0_P1, "cppack_b_P0_P1", "cppack.b", 32,
5009 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5010 },
5011/* cppack.h $crop,$crqp,$crpp */
5012 {
5013 MEP_INSN_CPPACK_H_P0_P1, "cppack_h_P0_P1", "cppack.h", 32,
5014 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5015 },
5016/* cpmaxu3.b $crop,$crqp,$crpp */
5017 {
5018 MEP_INSN_CPMAXU3_B_P0_P1, "cpmaxu3_b_P0_P1", "cpmaxu3.b", 32,
5019 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5020 },
5021/* cpmax3.b $crop,$crqp,$crpp */
5022 {
5023 MEP_INSN_CPMAX3_B_P0_P1, "cpmax3_b_P0_P1", "cpmax3.b", 32,
5024 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5025 },
5026/* cpmax3.h $crop,$crqp,$crpp */
5027 {
5028 MEP_INSN_CPMAX3_H_P0_P1, "cpmax3_h_P0_P1", "cpmax3.h", 32,
5029 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5030 },
5031/* cpmaxu3.w $crop,$crqp,$crpp */
5032 {
5033 MEP_INSN_CPMAXU3_W_P0_P1, "cpmaxu3_w_P0_P1", "cpmaxu3.w", 32,
5034 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5035 },
5036/* cpmax3.w $crop,$crqp,$crpp */
5037 {
5038 MEP_INSN_CPMAX3_W_P0_P1, "cpmax3_w_P0_P1", "cpmax3.w", 32,
5039 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5040 },
5041/* cpminu3.b $crop,$crqp,$crpp */
5042 {
5043 MEP_INSN_CPMINU3_B_P0_P1, "cpminu3_b_P0_P1", "cpminu3.b", 32,
5044 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5045 },
5046/* cpmin3.b $crop,$crqp,$crpp */
5047 {
5048 MEP_INSN_CPMIN3_B_P0_P1, "cpmin3_b_P0_P1", "cpmin3.b", 32,
5049 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5050 },
5051/* cpmin3.h $crop,$crqp,$crpp */
5052 {
5053 MEP_INSN_CPMIN3_H_P0_P1, "cpmin3_h_P0_P1", "cpmin3.h", 32,
5054 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5055 },
5056/* cpminu3.w $crop,$crqp,$crpp */
5057 {
5058 MEP_INSN_CPMINU3_W_P0_P1, "cpminu3_w_P0_P1", "cpminu3.w", 32,
5059 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5060 },
5061/* cpmin3.w $crop,$crqp,$crpp */
5062 {
5063 MEP_INSN_CPMIN3_W_P0_P1, "cpmin3_w_P0_P1", "cpmin3.w", 32,
5064 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5065 },
5066/* cpsrl3.b $crop,$crqp,$crpp */
5067 {
5068 MEP_INSN_CPSRL3_B_P0_P1, "cpsrl3_b_P0_P1", "cpsrl3.b", 32,
5069 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5070 },
5071/* cpssrl3.b $crop,$crqp,$crpp */
5072 {
5073 MEP_INSN_CPSSRL3_B_P0_P1, "cpssrl3_b_P0_P1", "cpssrl3.b", 32,
5074 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5075 },
5076/* cpsrl3.h $crop,$crqp,$crpp */
5077 {
5078 MEP_INSN_CPSRL3_H_P0_P1, "cpsrl3_h_P0_P1", "cpsrl3.h", 32,
5079 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5080 },
5081/* cpssrl3.h $crop,$crqp,$crpp */
5082 {
5083 MEP_INSN_CPSSRL3_H_P0_P1, "cpssrl3_h_P0_P1", "cpssrl3.h", 32,
5084 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5085 },
5086/* cpsrl3.w $crop,$crqp,$crpp */
5087 {
5088 MEP_INSN_CPSRL3_W_P0_P1, "cpsrl3_w_P0_P1", "cpsrl3.w", 32,
5089 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5090 },
5091/* cpssrl3.w $crop,$crqp,$crpp */
5092 {
5093 MEP_INSN_CPSSRL3_W_P0_P1, "cpssrl3_w_P0_P1", "cpssrl3.w", 32,
5094 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5095 },
5096/* cdsrl3 $crop,$crqp,$crpp */
5097 {
5098 MEP_INSN_CDSRL3_P0_P1, "cdsrl3_P0_P1", "cdsrl3", 32,
5099 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5100 },
5101/* cpsra3.b $crop,$crqp,$crpp */
5102 {
5103 MEP_INSN_CPSRA3_B_P0_P1, "cpsra3_b_P0_P1", "cpsra3.b", 32,
5104 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5105 },
5106/* cpssra3.b $crop,$crqp,$crpp */
5107 {
5108 MEP_INSN_CPSSRA3_B_P0_P1, "cpssra3_b_P0_P1", "cpssra3.b", 32,
5109 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5110 },
5111/* cpsra3.h $crop,$crqp,$crpp */
5112 {
5113 MEP_INSN_CPSRA3_H_P0_P1, "cpsra3_h_P0_P1", "cpsra3.h", 32,
5114 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5115 },
5116/* cpssra3.h $crop,$crqp,$crpp */
5117 {
5118 MEP_INSN_CPSSRA3_H_P0_P1, "cpssra3_h_P0_P1", "cpssra3.h", 32,
5119 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5120 },
5121/* cpsra3.w $crop,$crqp,$crpp */
5122 {
5123 MEP_INSN_CPSRA3_W_P0_P1, "cpsra3_w_P0_P1", "cpsra3.w", 32,
5124 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5125 },
5126/* cpssra3.w $crop,$crqp,$crpp */
5127 {
5128 MEP_INSN_CPSSRA3_W_P0_P1, "cpssra3_w_P0_P1", "cpssra3.w", 32,
5129 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5130 },
5131/* cdsra3 $crop,$crqp,$crpp */
5132 {
5133 MEP_INSN_CDSRA3_P0_P1, "cdsra3_P0_P1", "cdsra3", 32,
5134 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5135 },
5136/* cpsll3.b $crop,$crqp,$crpp */
5137 {
5138 MEP_INSN_CPSLL3_B_P0_P1, "cpsll3_b_P0_P1", "cpsll3.b", 32,
5139 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5140 },
5141/* cpssll3.b $crop,$crqp,$crpp */
5142 {
5143 MEP_INSN_CPSSLL3_B_P0_P1, "cpssll3_b_P0_P1", "cpssll3.b", 32,
5144 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5145 },
5146/* cpsll3.h $crop,$crqp,$crpp */
5147 {
5148 MEP_INSN_CPSLL3_H_P0_P1, "cpsll3_h_P0_P1", "cpsll3.h", 32,
5149 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5150 },
5151/* cpssll3.h $crop,$crqp,$crpp */
5152 {
5153 MEP_INSN_CPSSLL3_H_P0_P1, "cpssll3_h_P0_P1", "cpssll3.h", 32,
5154 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5155 },
5156/* cpsll3.w $crop,$crqp,$crpp */
5157 {
5158 MEP_INSN_CPSLL3_W_P0_P1, "cpsll3_w_P0_P1", "cpsll3.w", 32,
5159 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5160 },
5161/* cpssll3.w $crop,$crqp,$crpp */
5162 {
5163 MEP_INSN_CPSSLL3_W_P0_P1, "cpssll3_w_P0_P1", "cpssll3.w", 32,
5164 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5165 },
5166/* cdsll3 $crop,$crqp,$crpp */
5167 {
5168 MEP_INSN_CDSLL3_P0_P1, "cdsll3_P0_P1", "cdsll3", 32,
5169 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5170 },
5171/* cpsla3.h $crop,$crqp,$crpp */
5172 {
5173 MEP_INSN_CPSLA3_H_P0_P1, "cpsla3_h_P0_P1", "cpsla3.h", 32,
5174 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5175 },
5176/* cpsla3.w $crop,$crqp,$crpp */
5177 {
5178 MEP_INSN_CPSLA3_W_P0_P1, "cpsla3_w_P0_P1", "cpsla3.w", 32,
5179 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5180 },
5181/* cpsrli3.b $crop,$crqp,$imm3p5 */
5182 {
5183 MEP_INSN_CPSRLI3_B_P0_P1, "cpsrli3_b_P0_P1", "cpsrli3.b", 32,
5184 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5185 },
5186/* cpsrli3.h $crop,$crqp,$imm4p4 */
5187 {
5188 MEP_INSN_CPSRLI3_H_P0_P1, "cpsrli3_h_P0_P1", "cpsrli3.h", 32,
5189 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5190 },
5191/* cpsrli3.w $crop,$crqp,$imm5p3 */
5192 {
5193 MEP_INSN_CPSRLI3_W_P0_P1, "cpsrli3_w_P0_P1", "cpsrli3.w", 32,
5194 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5195 },
5196/* cdsrli3 $crop,$crqp,$imm6p2 */
5197 {
5198 MEP_INSN_CDSRLI3_P0_P1, "cdsrli3_P0_P1", "cdsrli3", 32,
5199 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5200 },
5201/* cpsrai3.b $crop,$crqp,$imm3p5 */
5202 {
5203 MEP_INSN_CPSRAI3_B_P0_P1, "cpsrai3_b_P0_P1", "cpsrai3.b", 32,
5204 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5205 },
5206/* cpsrai3.h $crop,$crqp,$imm4p4 */
5207 {
5208 MEP_INSN_CPSRAI3_H_P0_P1, "cpsrai3_h_P0_P1", "cpsrai3.h", 32,
5209 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5210 },
5211/* cpsrai3.w $crop,$crqp,$imm5p3 */
5212 {
5213 MEP_INSN_CPSRAI3_W_P0_P1, "cpsrai3_w_P0_P1", "cpsrai3.w", 32,
5214 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5215 },
5216/* cdsrai3 $crop,$crqp,$imm6p2 */
5217 {
5218 MEP_INSN_CDSRAI3_P0_P1, "cdsrai3_P0_P1", "cdsrai3", 32,
5219 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5220 },
5221/* cpslli3.b $crop,$crqp,$imm3p5 */
5222 {
5223 MEP_INSN_CPSLLI3_B_P0_P1, "cpslli3_b_P0_P1", "cpslli3.b", 32,
5224 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5225 },
5226/* cpslli3.h $crop,$crqp,$imm4p4 */
5227 {
5228 MEP_INSN_CPSLLI3_H_P0_P1, "cpslli3_h_P0_P1", "cpslli3.h", 32,
5229 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5230 },
5231/* cpslli3.w $crop,$crqp,$imm5p3 */
5232 {
5233 MEP_INSN_CPSLLI3_W_P0_P1, "cpslli3_w_P0_P1", "cpslli3.w", 32,
5234 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5235 },
5236/* cdslli3 $crop,$crqp,$imm6p2 */
5237 {
5238 MEP_INSN_CDSLLI3_P0_P1, "cdslli3_P0_P1", "cdslli3", 32,
5239 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5240 },
5241/* cpslai3.h $crop,$crqp,$imm4p4 */
5242 {
5243 MEP_INSN_CPSLAI3_H_P0_P1, "cpslai3_h_P0_P1", "cpslai3.h", 32,
5244 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5245 },
5246/* cpslai3.w $crop,$crqp,$imm5p3 */
5247 {
5248 MEP_INSN_CPSLAI3_W_P0_P1, "cpslai3_w_P0_P1", "cpslai3.w", 32,
5249 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5250 },
5251/* cpclipiu3.w $crop,$crqp,$imm5p3 */
5252 {
5253 MEP_INSN_CPCLIPIU3_W_P0_P1, "cpclipiu3_w_P0_P1", "cpclipiu3.w", 32,
5254 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5255 },
5256/* cpclipi3.w $crop,$crqp,$imm5p3 */
5257 {
5258 MEP_INSN_CPCLIPI3_W_P0_P1, "cpclipi3_w_P0_P1", "cpclipi3.w", 32,
5259 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5260 },
5261/* cdclipiu3 $crop,$crqp,$imm6p2 */
5262 {
5263 MEP_INSN_CDCLIPIU3_P0_P1, "cdclipiu3_P0_P1", "cdclipiu3", 32,
5264 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5265 },
5266/* cdclipi3 $crop,$crqp,$imm6p2 */
5267 {
5268 MEP_INSN_CDCLIPI3_P0_P1, "cdclipi3_P0_P1", "cdclipi3", 32,
5269 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5270 },
5271/* cpmovi.h $crqp,$simm16p0 */
5272 {
5273 MEP_INSN_CPMOVI_H_P0_P1, "cpmovi_h_P0_P1", "cpmovi.h", 32,
5274 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5275 },
5276/* cpmoviu.w $crqp,$imm16p0 */
5277 {
5278 MEP_INSN_CPMOVIU_W_P0_P1, "cpmoviu_w_P0_P1", "cpmoviu.w", 32,
5279 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5280 },
5281/* cpmovi.w $crqp,$simm16p0 */
5282 {
5283 MEP_INSN_CPMOVI_W_P0_P1, "cpmovi_w_P0_P1", "cpmovi.w", 32,
5284 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5285 },
5286/* cdmoviu $crqp,$imm16p0 */
5287 {
5288 MEP_INSN_CDMOVIU_P0_P1, "cdmoviu_P0_P1", "cdmoviu", 32,
5289 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5290 },
5291/* cdmovi $crqp,$simm16p0 */
5292 {
5293 MEP_INSN_CDMOVI_P0_P1, "cdmovi_P0_P1", "cdmovi", 32,
5294 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0)|(1<<SLOTS_P1), 0 } } } }
5295 },
5296/* c1nop */
5297 {
5298 MEP_INSN_C1NOP_P1, "c1nop_P1", "c1nop", 32,
5299 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5300 },
1d74713b
DD
5301/* cpmovi.b $crqp,$simm8p20 */
5302 {
5303 MEP_INSN_CPMOVI_B_P0S_P1, "cpmovi_b_P0S_P1", "cpmovi.b", 32,
5304 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x24" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P0S)|(1<<SLOTS_P1), 0 } } } }
5305 },
3526b680
DD
5306/* cpadda1u.b $crqp,$crpp */
5307 {
5308 MEP_INSN_CPADDA1U_B_P1, "cpadda1u_b_P1", "cpadda1u.b", 32,
5309 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5310 },
5311/* cpadda1.b $crqp,$crpp */
5312 {
5313 MEP_INSN_CPADDA1_B_P1, "cpadda1_b_P1", "cpadda1.b", 32,
5314 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5315 },
5316/* cpaddua1.h $crqp,$crpp */
5317 {
5318 MEP_INSN_CPADDUA1_H_P1, "cpaddua1_h_P1", "cpaddua1.h", 32,
5319 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5320 },
5321/* cpaddla1.h $crqp,$crpp */
5322 {
5323 MEP_INSN_CPADDLA1_H_P1, "cpaddla1_h_P1", "cpaddla1.h", 32,
5324 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5325 },
5326/* cpaddaca1u.b $crqp,$crpp */
5327 {
5328 MEP_INSN_CPADDACA1U_B_P1, "cpaddaca1u_b_P1", "cpaddaca1u.b", 32,
5329 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5330 },
5331/* cpaddaca1.b $crqp,$crpp */
5332 {
5333 MEP_INSN_CPADDACA1_B_P1, "cpaddaca1_b_P1", "cpaddaca1.b", 32,
5334 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5335 },
5336/* cpaddacua1.h $crqp,$crpp */
5337 {
5338 MEP_INSN_CPADDACUA1_H_P1, "cpaddacua1_h_P1", "cpaddacua1.h", 32,
5339 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5340 },
5341/* cpaddacla1.h $crqp,$crpp */
5342 {
5343 MEP_INSN_CPADDACLA1_H_P1, "cpaddacla1_h_P1", "cpaddacla1.h", 32,
5344 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5345 },
5346/* cpsuba1u.b $crqp,$crpp */
5347 {
5348 MEP_INSN_CPSUBA1U_B_P1, "cpsuba1u_b_P1", "cpsuba1u.b", 32,
5349 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5350 },
5351/* cpsuba1.b $crqp,$crpp */
5352 {
5353 MEP_INSN_CPSUBA1_B_P1, "cpsuba1_b_P1", "cpsuba1.b", 32,
5354 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5355 },
5356/* cpsubua1.h $crqp,$crpp */
5357 {
5358 MEP_INSN_CPSUBUA1_H_P1, "cpsubua1_h_P1", "cpsubua1.h", 32,
5359 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5360 },
5361/* cpsubla1.h $crqp,$crpp */
5362 {
5363 MEP_INSN_CPSUBLA1_H_P1, "cpsubla1_h_P1", "cpsubla1.h", 32,
5364 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5365 },
5366/* cpsubaca1u.b $crqp,$crpp */
5367 {
5368 MEP_INSN_CPSUBACA1U_B_P1, "cpsubaca1u_b_P1", "cpsubaca1u.b", 32,
5369 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5370 },
5371/* cpsubaca1.b $crqp,$crpp */
5372 {
5373 MEP_INSN_CPSUBACA1_B_P1, "cpsubaca1_b_P1", "cpsubaca1.b", 32,
5374 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5375 },
5376/* cpsubacua1.h $crqp,$crpp */
5377 {
5378 MEP_INSN_CPSUBACUA1_H_P1, "cpsubacua1_h_P1", "cpsubacua1.h", 32,
5379 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5380 },
5381/* cpsubacla1.h $crqp,$crpp */
5382 {
5383 MEP_INSN_CPSUBACLA1_H_P1, "cpsubacla1_h_P1", "cpsubacla1.h", 32,
5384 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5385 },
5386/* cpabsa1u.b $crqp,$crpp */
5387 {
5388 MEP_INSN_CPABSA1U_B_P1, "cpabsa1u_b_P1", "cpabsa1u.b", 32,
5389 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5390 },
5391/* cpabsa1.b $crqp,$crpp */
5392 {
5393 MEP_INSN_CPABSA1_B_P1, "cpabsa1_b_P1", "cpabsa1.b", 32,
5394 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5395 },
5396/* cpabsua1.h $crqp,$crpp */
5397 {
5398 MEP_INSN_CPABSUA1_H_P1, "cpabsua1_h_P1", "cpabsua1.h", 32,
5399 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5400 },
5401/* cpabsla1.h $crqp,$crpp */
5402 {
5403 MEP_INSN_CPABSLA1_H_P1, "cpabsla1_h_P1", "cpabsla1.h", 32,
5404 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5405 },
5406/* cpsada1u.b $crqp,$crpp */
5407 {
5408 MEP_INSN_CPSADA1U_B_P1, "cpsada1u_b_P1", "cpsada1u.b", 32,
5409 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5410 },
5411/* cpsada1.b $crqp,$crpp */
5412 {
5413 MEP_INSN_CPSADA1_B_P1, "cpsada1_b_P1", "cpsada1.b", 32,
5414 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5415 },
5416/* cpsadua1.h $crqp,$crpp */
5417 {
5418 MEP_INSN_CPSADUA1_H_P1, "cpsadua1_h_P1", "cpsadua1.h", 32,
5419 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5420 },
5421/* cpsadla1.h $crqp,$crpp */
5422 {
5423 MEP_INSN_CPSADLA1_H_P1, "cpsadla1_h_P1", "cpsadla1.h", 32,
5424 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5425 },
5426/* cpseta1.h $crqp,$crpp */
5427 {
5428 MEP_INSN_CPSETA1_H_P1, "cpseta1_h_P1", "cpseta1.h", 32,
5429 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5430 },
5431/* cpsetua1.w $crqp,$crpp */
5432 {
5433 MEP_INSN_CPSETUA1_W_P1, "cpsetua1_w_P1", "cpsetua1.w", 32,
5434 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5435 },
5436/* cpsetla1.w $crqp,$crpp */
5437 {
5438 MEP_INSN_CPSETLA1_W_P1, "cpsetla1_w_P1", "cpsetla1.w", 32,
5439 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5440 },
5441/* cpmova1.b $crop */
5442 {
5443 MEP_INSN_CPMOVA1_B_P1, "cpmova1_b_P1", "cpmova1.b", 32,
5444 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5445 },
5446/* cpmovua1.h $crop */
5447 {
5448 MEP_INSN_CPMOVUA1_H_P1, "cpmovua1_h_P1", "cpmovua1.h", 32,
5449 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5450 },
5451/* cpmovla1.h $crop */
5452 {
5453 MEP_INSN_CPMOVLA1_H_P1, "cpmovla1_h_P1", "cpmovla1.h", 32,
5454 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5455 },
5456/* cpmovuua1.w $crop */
5457 {
5458 MEP_INSN_CPMOVUUA1_W_P1, "cpmovuua1_w_P1", "cpmovuua1.w", 32,
5459 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5460 },
5461/* cpmovula1.w $crop */
5462 {
5463 MEP_INSN_CPMOVULA1_W_P1, "cpmovula1_w_P1", "cpmovula1.w", 32,
5464 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5465 },
5466/* cpmovlua1.w $crop */
5467 {
5468 MEP_INSN_CPMOVLUA1_W_P1, "cpmovlua1_w_P1", "cpmovlua1.w", 32,
5469 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5470 },
5471/* cpmovlla1.w $crop */
5472 {
5473 MEP_INSN_CPMOVLLA1_W_P1, "cpmovlla1_w_P1", "cpmovlla1.w", 32,
5474 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5475 },
5476/* cppacka1u.b $crop */
5477 {
5478 MEP_INSN_CPPACKA1U_B_P1, "cppacka1u_b_P1", "cppacka1u.b", 32,
5479 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5480 },
5481/* cppacka1.b $crop */
5482 {
5483 MEP_INSN_CPPACKA1_B_P1, "cppacka1_b_P1", "cppacka1.b", 32,
5484 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5485 },
5486/* cppackua1.h $crop */
5487 {
5488 MEP_INSN_CPPACKUA1_H_P1, "cppackua1_h_P1", "cppackua1.h", 32,
5489 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5490 },
5491/* cppackla1.h $crop */
5492 {
5493 MEP_INSN_CPPACKLA1_H_P1, "cppackla1_h_P1", "cppackla1.h", 32,
5494 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5495 },
5496/* cppackua1.w $crop */
5497 {
5498 MEP_INSN_CPPACKUA1_W_P1, "cppackua1_w_P1", "cppackua1.w", 32,
5499 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5500 },
5501/* cppackla1.w $crop */
5502 {
5503 MEP_INSN_CPPACKLA1_W_P1, "cppackla1_w_P1", "cppackla1.w", 32,
5504 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5505 },
5506/* cpmovhua1.w $crop */
5507 {
5508 MEP_INSN_CPMOVHUA1_W_P1, "cpmovhua1_w_P1", "cpmovhua1.w", 32,
5509 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5510 },
5511/* cpmovhla1.w $crop */
5512 {
5513 MEP_INSN_CPMOVHLA1_W_P1, "cpmovhla1_w_P1", "cpmovhla1.w", 32,
5514 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5515 },
5516/* cpacsuma1 */
5517 {
5518 MEP_INSN_CPACSUMA1_P1, "cpacsuma1_P1", "cpacsuma1", 32,
5519 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5520 },
5521/* cpaccpa1 */
5522 {
5523 MEP_INSN_CPACCPA1_P1, "cpaccpa1_P1", "cpaccpa1", 32,
5524 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5525 },
5526/* cpacswp */
5527 {
5528 MEP_INSN_CPACSWP_P1, "cpacswp_P1", "cpacswp", 32,
5529 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5530 },
5531/* cpsrla1 $crqp */
5532 {
5533 MEP_INSN_CPSRLA1_P1, "cpsrla1_P1", "cpsrla1", 32,
5534 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5535 },
5536/* cpsraa1 $crqp */
5537 {
5538 MEP_INSN_CPSRAA1_P1, "cpsraa1_P1", "cpsraa1", 32,
5539 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5540 },
5541/* cpslla1 $crqp */
5542 {
5543 MEP_INSN_CPSLLA1_P1, "cpslla1_P1", "cpslla1", 32,
5544 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5545 },
5546/* cpsrlia1 $imm5p23 */
5547 {
5548 MEP_INSN_CPSRLIA1_1_P1, "cpsrlia1_1_p1", "cpsrlia1", 32,
5549 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5550 },
5551/* cpsraia1 $imm5p23 */
5552 {
5553 MEP_INSN_CPSRAIA1_1_P1, "cpsraia1_1_p1", "cpsraia1", 32,
5554 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5555 },
5556/* cpsllia1 $imm5p23 */
5557 {
5558 MEP_INSN_CPSLLIA1_1_P1, "cpsllia1_1_p1", "cpsllia1", 32,
5559 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5560 },
5561/* cpfmulia1s0u.b $crqp,$crpp,$simm8p0 */
5562 {
5563 MEP_INSN_CPFMULIA1S0U_B_P1, "cpfmulia1s0u_b_P1", "cpfmulia1s0u.b", 32,
5564 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5565 },
5566/* cpfmulia1s0.b $crqp,$crpp,$simm8p0 */
5567 {
5568 MEP_INSN_CPFMULIA1S0_B_P1, "cpfmulia1s0_b_P1", "cpfmulia1s0.b", 32,
5569 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5570 },
5571/* cpfmuliua1s0.h $crqp,$crpp,$simm8p0 */
5572 {
5573 MEP_INSN_CPFMULIUA1S0_H_P1, "cpfmuliua1s0_h_P1", "cpfmuliua1s0.h", 32,
5574 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5575 },
5576/* cpfmulila1s0.h $crqp,$crpp,$simm8p0 */
5577 {
5578 MEP_INSN_CPFMULILA1S0_H_P1, "cpfmulila1s0_h_P1", "cpfmulila1s0.h", 32,
5579 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5580 },
5581/* cpfmadia1s0u.b $crqp,$crpp,$simm8p0 */
5582 {
5583 MEP_INSN_CPFMADIA1S0U_B_P1, "cpfmadia1s0u_b_P1", "cpfmadia1s0u.b", 32,
5584 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5585 },
5586/* cpfmadia1s0.b $crqp,$crpp,$simm8p0 */
5587 {
5588 MEP_INSN_CPFMADIA1S0_B_P1, "cpfmadia1s0_b_P1", "cpfmadia1s0.b", 32,
5589 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5590 },
5591/* cpfmadiua1s0.h $crqp,$crpp,$simm8p0 */
5592 {
5593 MEP_INSN_CPFMADIUA1S0_H_P1, "cpfmadiua1s0_h_P1", "cpfmadiua1s0.h", 32,
5594 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5595 },
5596/* cpfmadila1s0.h $crqp,$crpp,$simm8p0 */
5597 {
5598 MEP_INSN_CPFMADILA1S0_H_P1, "cpfmadila1s0_h_P1", "cpfmadila1s0.h", 32,
5599 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5600 },
5601/* cpfmulia1s1u.b $crqp,$crpp,$simm8p0 */
5602 {
5603 MEP_INSN_CPFMULIA1S1U_B_P1, "cpfmulia1s1u_b_P1", "cpfmulia1s1u.b", 32,
5604 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5605 },
5606/* cpfmulia1s1.b $crqp,$crpp,$simm8p0 */
5607 {
5608 MEP_INSN_CPFMULIA1S1_B_P1, "cpfmulia1s1_b_P1", "cpfmulia1s1.b", 32,
5609 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5610 },
5611/* cpfmuliua1s1.h $crqp,$crpp,$simm8p0 */
5612 {
5613 MEP_INSN_CPFMULIUA1S1_H_P1, "cpfmuliua1s1_h_P1", "cpfmuliua1s1.h", 32,
5614 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5615 },
5616/* cpfmulila1s1.h $crqp,$crpp,$simm8p0 */
5617 {
5618 MEP_INSN_CPFMULILA1S1_H_P1, "cpfmulila1s1_h_P1", "cpfmulila1s1.h", 32,
5619 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5620 },
5621/* cpfmadia1s1u.b $crqp,$crpp,$simm8p0 */
5622 {
5623 MEP_INSN_CPFMADIA1S1U_B_P1, "cpfmadia1s1u_b_P1", "cpfmadia1s1u.b", 32,
5624 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5625 },
5626/* cpfmadia1s1.b $crqp,$crpp,$simm8p0 */
5627 {
5628 MEP_INSN_CPFMADIA1S1_B_P1, "cpfmadia1s1_b_P1", "cpfmadia1s1.b", 32,
5629 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5630 },
5631/* cpfmadiua1s1.h $crqp,$crpp,$simm8p0 */
5632 {
5633 MEP_INSN_CPFMADIUA1S1_H_P1, "cpfmadiua1s1_h_P1", "cpfmadiua1s1.h", 32,
5634 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5635 },
5636/* cpfmadila1s1.h $crqp,$crpp,$simm8p0 */
5637 {
5638 MEP_INSN_CPFMADILA1S1_H_P1, "cpfmadila1s1_h_P1", "cpfmadila1s1.h", 32,
5639 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5640 },
5641/* cpamulia1u.b $crqp,$crpp,$simm8p0 */
5642 {
5643 MEP_INSN_CPAMULIA1U_B_P1, "cpamulia1u_b_P1", "cpamulia1u.b", 32,
5644 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5645 },
5646/* cpamulia1.b $crqp,$crpp,$simm8p0 */
5647 {
5648 MEP_INSN_CPAMULIA1_B_P1, "cpamulia1_b_P1", "cpamulia1.b", 32,
5649 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5650 },
5651/* cpamuliua1.h $crqp,$crpp,$simm8p0 */
5652 {
5653 MEP_INSN_CPAMULIUA1_H_P1, "cpamuliua1_h_P1", "cpamuliua1.h", 32,
5654 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5655 },
5656/* cpamulila1.h $crqp,$crpp,$simm8p0 */
5657 {
5658 MEP_INSN_CPAMULILA1_H_P1, "cpamulila1_h_P1", "cpamulila1.h", 32,
5659 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5660 },
5661/* cpamadia1u.b $crqp,$crpp,$simm8p0 */
5662 {
5663 MEP_INSN_CPAMADIA1U_B_P1, "cpamadia1u_b_P1", "cpamadia1u.b", 32,
5664 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5665 },
5666/* cpamadia1.b $crqp,$crpp,$simm8p0 */
5667 {
5668 MEP_INSN_CPAMADIA1_B_P1, "cpamadia1_b_P1", "cpamadia1.b", 32,
5669 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5670 },
5671/* cpamadiua1.h $crqp,$crpp,$simm8p0 */
5672 {
5673 MEP_INSN_CPAMADIUA1_H_P1, "cpamadiua1_h_P1", "cpamadiua1.h", 32,
5674 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5675 },
5676/* cpamadila1.h $crqp,$crpp,$simm8p0 */
5677 {
5678 MEP_INSN_CPAMADILA1_H_P1, "cpamadila1_h_P1", "cpamadila1.h", 32,
5679 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5680 },
5681/* cpfmulia1u.b $crqp,$crpp,$imm3p25,$simm8p0 */
5682 {
5683 MEP_INSN_CPFMULIA1U_B_P1, "cpfmulia1u_b_P1", "cpfmulia1u.b", 32,
5684 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5685 },
5686/* cpfmulia1.b $crqp,$crpp,$imm3p25,$simm8p0 */
5687 {
5688 MEP_INSN_CPFMULIA1_B_P1, "cpfmulia1_b_P1", "cpfmulia1.b", 32,
5689 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5690 },
5691/* cpfmuliua1.h $crqp,$crpp,$imm3p25,$simm8p0 */
5692 {
5693 MEP_INSN_CPFMULIUA1_H_P1, "cpfmuliua1_h_P1", "cpfmuliua1.h", 32,
5694 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5695 },
5696/* cpfmulila1.h $crqp,$crpp,$imm3p25,$simm8p0 */
5697 {
5698 MEP_INSN_CPFMULILA1_H_P1, "cpfmulila1_h_P1", "cpfmulila1.h", 32,
5699 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5700 },
5701/* cpfmadia1u.b $crqp,$crpp,$imm3p25,$simm8p0 */
5702 {
5703 MEP_INSN_CPFMADIA1U_B_P1, "cpfmadia1u_b_P1", "cpfmadia1u.b", 32,
5704 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5705 },
5706/* cpfmadia1.b $crqp,$crpp,$imm3p25,$simm8p0 */
5707 {
5708 MEP_INSN_CPFMADIA1_B_P1, "cpfmadia1_b_P1", "cpfmadia1.b", 32,
5709 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5710 },
5711/* cpfmadiua1.h $crqp,$crpp,$imm3p25,$simm8p0 */
5712 {
5713 MEP_INSN_CPFMADIUA1_H_P1, "cpfmadiua1_h_P1", "cpfmadiua1.h", 32,
5714 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5715 },
5716/* cpfmadila1.h $crqp,$crpp,$imm3p25,$simm8p0 */
5717 {
5718 MEP_INSN_CPFMADILA1_H_P1, "cpfmadila1_h_P1", "cpfmadila1.h", 32,
5719 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5720 },
5721/* cpssqa1u.b $crqp,$crpp */
5722 {
5723 MEP_INSN_CPSSQA1U_B_P1, "cpssqa1u_b_P1", "cpssqa1u.b", 32,
5724 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5725 },
5726/* cpssqa1.b $crqp,$crpp */
5727 {
5728 MEP_INSN_CPSSQA1_B_P1, "cpssqa1_b_P1", "cpssqa1.b", 32,
5729 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5730 },
5731/* cpssda1u.b $crqp,$crpp */
5732 {
5733 MEP_INSN_CPSSDA1U_B_P1, "cpssda1u_b_P1", "cpssda1u.b", 32,
5734 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5735 },
5736/* cpssda1.b $crqp,$crpp */
5737 {
5738 MEP_INSN_CPSSDA1_B_P1, "cpssda1_b_P1", "cpssda1.b", 32,
5739 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5740 },
5741/* cpmula1u.b $crqp,$crpp */
5742 {
5743 MEP_INSN_CPMULA1U_B_P1, "cpmula1u_b_P1", "cpmula1u.b", 32,
5744 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5745 },
5746/* cpmula1.b $crqp,$crpp */
5747 {
5748 MEP_INSN_CPMULA1_B_P1, "cpmula1_b_P1", "cpmula1.b", 32,
5749 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5750 },
5751/* cpmulua1.h $crqp,$crpp */
5752 {
5753 MEP_INSN_CPMULUA1_H_P1, "cpmulua1_h_P1", "cpmulua1.h", 32,
5754 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5755 },
5756/* cpmulla1.h $crqp,$crpp */
5757 {
5758 MEP_INSN_CPMULLA1_H_P1, "cpmulla1_h_P1", "cpmulla1.h", 32,
5759 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5760 },
5761/* cpmulua1u.w $crqp,$crpp */
5762 {
5763 MEP_INSN_CPMULUA1U_W_P1, "cpmulua1u_w_P1", "cpmulua1u.w", 32,
5764 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5765 },
5766/* cpmulla1u.w $crqp,$crpp */
5767 {
5768 MEP_INSN_CPMULLA1U_W_P1, "cpmulla1u_w_P1", "cpmulla1u.w", 32,
5769 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5770 },
5771/* cpmulua1.w $crqp,$crpp */
5772 {
5773 MEP_INSN_CPMULUA1_W_P1, "cpmulua1_w_P1", "cpmulua1.w", 32,
5774 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5775 },
5776/* cpmulla1.w $crqp,$crpp */
5777 {
5778 MEP_INSN_CPMULLA1_W_P1, "cpmulla1_w_P1", "cpmulla1.w", 32,
5779 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5780 },
5781/* cpmada1u.b $crqp,$crpp */
5782 {
5783 MEP_INSN_CPMADA1U_B_P1, "cpmada1u_b_P1", "cpmada1u.b", 32,
5784 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5785 },
5786/* cpmada1.b $crqp,$crpp */
5787 {
5788 MEP_INSN_CPMADA1_B_P1, "cpmada1_b_P1", "cpmada1.b", 32,
5789 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5790 },
5791/* cpmadua1.h $crqp,$crpp */
5792 {
5793 MEP_INSN_CPMADUA1_H_P1, "cpmadua1_h_P1", "cpmadua1.h", 32,
5794 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5795 },
5796/* cpmadla1.h $crqp,$crpp */
5797 {
5798 MEP_INSN_CPMADLA1_H_P1, "cpmadla1_h_P1", "cpmadla1.h", 32,
5799 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5800 },
5801/* cpmadua1u.w $crqp,$crpp */
5802 {
5803 MEP_INSN_CPMADUA1U_W_P1, "cpmadua1u_w_P1", "cpmadua1u.w", 32,
5804 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5805 },
5806/* cpmadla1u.w $crqp,$crpp */
5807 {
5808 MEP_INSN_CPMADLA1U_W_P1, "cpmadla1u_w_P1", "cpmadla1u.w", 32,
5809 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5810 },
5811/* cpmadua1.w $crqp,$crpp */
5812 {
5813 MEP_INSN_CPMADUA1_W_P1, "cpmadua1_w_P1", "cpmadua1.w", 32,
5814 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5815 },
5816/* cpmadla1.w $crqp,$crpp */
5817 {
5818 MEP_INSN_CPMADLA1_W_P1, "cpmadla1_w_P1", "cpmadla1.w", 32,
5819 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5820 },
5821/* cpmsbua1.h $crqp,$crpp */
5822 {
5823 MEP_INSN_CPMSBUA1_H_P1, "cpmsbua1_h_P1", "cpmsbua1.h", 32,
5824 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5825 },
5826/* cpmsbla1.h $crqp,$crpp */
5827 {
5828 MEP_INSN_CPMSBLA1_H_P1, "cpmsbla1_h_P1", "cpmsbla1.h", 32,
5829 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5830 },
5831/* cpmsbua1u.w $crqp,$crpp */
5832 {
5833 MEP_INSN_CPMSBUA1U_W_P1, "cpmsbua1u_w_P1", "cpmsbua1u.w", 32,
5834 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5835 },
5836/* cpmsbla1u.w $crqp,$crpp */
5837 {
5838 MEP_INSN_CPMSBLA1U_W_P1, "cpmsbla1u_w_P1", "cpmsbla1u.w", 32,
5839 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5840 },
5841/* cpmsbua1.w $crqp,$crpp */
5842 {
5843 MEP_INSN_CPMSBUA1_W_P1, "cpmsbua1_w_P1", "cpmsbua1.w", 32,
5844 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5845 },
5846/* cpmsbla1.w $crqp,$crpp */
5847 {
5848 MEP_INSN_CPMSBLA1_W_P1, "cpmsbla1_w_P1", "cpmsbla1.w", 32,
5849 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5850 },
5851/* cpsmadua1.h $crqp,$crpp */
5852 {
5853 MEP_INSN_CPSMADUA1_H_P1, "cpsmadua1_h_P1", "cpsmadua1.h", 32,
5854 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5855 },
5856/* cpsmadla1.h $crqp,$crpp */
5857 {
5858 MEP_INSN_CPSMADLA1_H_P1, "cpsmadla1_h_P1", "cpsmadla1.h", 32,
5859 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5860 },
5861/* cpsmadua1.w $crqp,$crpp */
5862 {
5863 MEP_INSN_CPSMADUA1_W_P1, "cpsmadua1_w_P1", "cpsmadua1.w", 32,
5864 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5865 },
5866/* cpsmadla1.w $crqp,$crpp */
5867 {
5868 MEP_INSN_CPSMADLA1_W_P1, "cpsmadla1_w_P1", "cpsmadla1.w", 32,
5869 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5870 },
5871/* cpsmsbua1.h $crqp,$crpp */
5872 {
5873 MEP_INSN_CPSMSBUA1_H_P1, "cpsmsbua1_h_P1", "cpsmsbua1.h", 32,
5874 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5875 },
5876/* cpsmsbla1.h $crqp,$crpp */
5877 {
5878 MEP_INSN_CPSMSBLA1_H_P1, "cpsmsbla1_h_P1", "cpsmsbla1.h", 32,
5879 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5880 },
5881/* cpsmsbua1.w $crqp,$crpp */
5882 {
5883 MEP_INSN_CPSMSBUA1_W_P1, "cpsmsbua1_w_P1", "cpsmsbua1.w", 32,
5884 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5885 },
5886/* cpsmsbla1.w $crqp,$crpp */
5887 {
5888 MEP_INSN_CPSMSBLA1_W_P1, "cpsmsbla1_w_P1", "cpsmsbla1.w", 32,
5889 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5890 },
5891/* cpmulslua1.h $crqp,$crpp */
5892 {
5893 MEP_INSN_CPMULSLUA1_H_P1, "cpmulslua1_h_P1", "cpmulslua1.h", 32,
5894 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5895 },
5896/* cpmulslla1.h $crqp,$crpp */
5897 {
5898 MEP_INSN_CPMULSLLA1_H_P1, "cpmulslla1_h_P1", "cpmulslla1.h", 32,
5899 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5900 },
5901/* cpmulslua1.w $crqp,$crpp */
5902 {
5903 MEP_INSN_CPMULSLUA1_W_P1, "cpmulslua1_w_P1", "cpmulslua1.w", 32,
5904 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5905 },
5906/* cpmulslla1.w $crqp,$crpp */
5907 {
5908 MEP_INSN_CPMULSLLA1_W_P1, "cpmulslla1_w_P1", "cpmulslla1.w", 32,
5909 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5910 },
5911/* cpsmadslua1.h $crqp,$crpp */
5912 {
5913 MEP_INSN_CPSMADSLUA1_H_P1, "cpsmadslua1_h_P1", "cpsmadslua1.h", 32,
5914 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5915 },
5916/* cpsmadslla1.h $crqp,$crpp */
5917 {
5918 MEP_INSN_CPSMADSLLA1_H_P1, "cpsmadslla1_h_P1", "cpsmadslla1.h", 32,
5919 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5920 },
5921/* cpsmadslua1.w $crqp,$crpp */
5922 {
5923 MEP_INSN_CPSMADSLUA1_W_P1, "cpsmadslua1_w_P1", "cpsmadslua1.w", 32,
5924 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5925 },
5926/* cpsmadslla1.w $crqp,$crpp */
5927 {
5928 MEP_INSN_CPSMADSLLA1_W_P1, "cpsmadslla1_w_P1", "cpsmadslla1.w", 32,
5929 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5930 },
5931/* cpsmsbslua1.h $crqp,$crpp */
5932 {
5933 MEP_INSN_CPSMSBSLUA1_H_P1, "cpsmsbslua1_h_P1", "cpsmsbslua1.h", 32,
5934 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5935 },
5936/* cpsmsbslla1.h $crqp,$crpp */
5937 {
5938 MEP_INSN_CPSMSBSLLA1_H_P1, "cpsmsbslla1_h_P1", "cpsmsbslla1.h", 32,
5939 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5940 },
5941/* cpsmsbslua1.w $crqp,$crpp */
5942 {
5943 MEP_INSN_CPSMSBSLUA1_W_P1, "cpsmsbslua1_w_P1", "cpsmsbslua1.w", 32,
5944 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
5945 },
5946/* cpsmsbslla1.w $crqp,$crpp */
5947 {
5948 MEP_INSN_CPSMSBSLLA1_W_P1, "cpsmsbslla1_w_P1", "cpsmsbslla1.w", 32,
5949 { 0|A(OPTIONAL_CP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x4" } }, { { 0, 0 } }, { { CONFIG_NONE, 0 } }, { { (1<<SLOTS_P1), 0 } } } }
bd2f2e55 5950 },
bd2f2e55
DB
5951};
5952
5953#undef OP
5954#undef A
5955
5956/* Initialize anything needed to be done once, before any cpu_open call. */
5957
5958static void
5959init_tables (void)
5960{
5961}
5962
5963static const CGEN_MACH * lookup_mach_via_bfd_name (const CGEN_MACH *, const char *);
5964static void build_hw_table (CGEN_CPU_TABLE *);
5965static void build_ifield_table (CGEN_CPU_TABLE *);
5966static void build_operand_table (CGEN_CPU_TABLE *);
5967static void build_insn_table (CGEN_CPU_TABLE *);
5968static void mep_cgen_rebuild_tables (CGEN_CPU_TABLE *);
5969
5970/* Subroutine of mep_cgen_cpu_open to look up a mach via its bfd name. */
5971
5972static const CGEN_MACH *
5973lookup_mach_via_bfd_name (const CGEN_MACH *table, const char *name)
5974{
5975 while (table->name)
5976 {
5977 if (strcmp (name, table->bfd_name) == 0)
5978 return table;
5979 ++table;
5980 }
5981 abort ();
5982}
5983
5984/* Subroutine of mep_cgen_cpu_open to build the hardware table. */
5985
5986static void
5987build_hw_table (CGEN_CPU_TABLE *cd)
5988{
5989 int i;
5990 int machs = cd->machs;
5991 const CGEN_HW_ENTRY *init = & mep_cgen_hw_table[0];
5992 /* MAX_HW is only an upper bound on the number of selected entries.
5993 However each entry is indexed by it's enum so there can be holes in
5994 the table. */
5995 const CGEN_HW_ENTRY **selected =
5996 (const CGEN_HW_ENTRY **) xmalloc (MAX_HW * sizeof (CGEN_HW_ENTRY *));
5997
5998 cd->hw_table.init_entries = init;
5999 cd->hw_table.entry_size = sizeof (CGEN_HW_ENTRY);
6000 memset (selected, 0, MAX_HW * sizeof (CGEN_HW_ENTRY *));
6001 /* ??? For now we just use machs to determine which ones we want. */
6002 for (i = 0; init[i].name != NULL; ++i)
6003 if (CGEN_HW_ATTR_VALUE (&init[i], CGEN_HW_MACH)
6004 & machs)
6005 selected[init[i].type] = &init[i];
6006 cd->hw_table.entries = selected;
6007 cd->hw_table.num_entries = MAX_HW;
6008}
6009
6010/* Subroutine of mep_cgen_cpu_open to build the hardware table. */
6011
6012static void
6013build_ifield_table (CGEN_CPU_TABLE *cd)
6014{
6015 cd->ifld_table = & mep_cgen_ifld_table[0];
6016}
6017
6018/* Subroutine of mep_cgen_cpu_open to build the hardware table. */
6019
6020static void
6021build_operand_table (CGEN_CPU_TABLE *cd)
6022{
6023 int i;
6024 int machs = cd->machs;
6025 const CGEN_OPERAND *init = & mep_cgen_operand_table[0];
6026 /* MAX_OPERANDS is only an upper bound on the number of selected entries.
6027 However each entry is indexed by it's enum so there can be holes in
6028 the table. */
6029 const CGEN_OPERAND **selected = xmalloc (MAX_OPERANDS * sizeof (* selected));
6030
6031 cd->operand_table.init_entries = init;
6032 cd->operand_table.entry_size = sizeof (CGEN_OPERAND);
6033 memset (selected, 0, MAX_OPERANDS * sizeof (CGEN_OPERAND *));
6034 /* ??? For now we just use mach to determine which ones we want. */
6035 for (i = 0; init[i].name != NULL; ++i)
6036 if (CGEN_OPERAND_ATTR_VALUE (&init[i], CGEN_OPERAND_MACH)
6037 & machs)
6038 selected[init[i].type] = &init[i];
6039 cd->operand_table.entries = selected;
6040 cd->operand_table.num_entries = MAX_OPERANDS;
6041}
6042
6043/* Subroutine of mep_cgen_cpu_open to build the hardware table.
6044 ??? This could leave out insns not supported by the specified mach/isa,
6045 but that would cause errors like "foo only supported by bar" to become
6046 "unknown insn", so for now we include all insns and require the app to
6047 do the checking later.
6048 ??? On the other hand, parsing of such insns may require their hardware or
6049 operand elements to be in the table [which they mightn't be]. */
6050
6051static void
6052build_insn_table (CGEN_CPU_TABLE *cd)
6053{
6054 int i;
6055 const CGEN_IBASE *ib = & mep_cgen_insn_table[0];
6056 CGEN_INSN *insns = xmalloc (MAX_INSNS * sizeof (CGEN_INSN));
6057
6058 memset (insns, 0, MAX_INSNS * sizeof (CGEN_INSN));
6059 for (i = 0; i < MAX_INSNS; ++i)
6060 insns[i].base = &ib[i];
6061 cd->insn_table.init_entries = insns;
6062 cd->insn_table.entry_size = sizeof (CGEN_IBASE);
6063 cd->insn_table.num_init_entries = MAX_INSNS;
6064}
6065
6066/* Subroutine of mep_cgen_cpu_open to rebuild the tables. */
6067
6068static void
6069mep_cgen_rebuild_tables (CGEN_CPU_TABLE *cd)
6070{
6071 int i;
6072 CGEN_BITSET *isas = cd->isas;
6073 unsigned int machs = cd->machs;
6074
6075 cd->int_insn_p = CGEN_INT_INSN_P;
6076
6077 /* Data derived from the isa spec. */
6078#define UNSET (CGEN_SIZE_UNKNOWN + 1)
6079 cd->default_insn_bitsize = UNSET;
6080 cd->base_insn_bitsize = UNSET;
6081 cd->min_insn_bitsize = 65535; /* Some ridiculously big number. */
6082 cd->max_insn_bitsize = 0;
6083 for (i = 0; i < MAX_ISAS; ++i)
6084 if (cgen_bitset_contains (isas, i))
6085 {
6086 const CGEN_ISA *isa = & mep_cgen_isa_table[i];
6087
6088 /* Default insn sizes of all selected isas must be
6089 equal or we set the result to 0, meaning "unknown". */
6090 if (cd->default_insn_bitsize == UNSET)
6091 cd->default_insn_bitsize = isa->default_insn_bitsize;
6092 else if (isa->default_insn_bitsize == cd->default_insn_bitsize)
6093 ; /* This is ok. */
6094 else
6095 cd->default_insn_bitsize = CGEN_SIZE_UNKNOWN;
6096
6097 /* Base insn sizes of all selected isas must be equal
6098 or we set the result to 0, meaning "unknown". */
6099 if (cd->base_insn_bitsize == UNSET)
6100 cd->base_insn_bitsize = isa->base_insn_bitsize;
6101 else if (isa->base_insn_bitsize == cd->base_insn_bitsize)
6102 ; /* This is ok. */
6103 else
6104 cd->base_insn_bitsize = CGEN_SIZE_UNKNOWN;
6105
6106 /* Set min,max insn sizes. */
6107 if (isa->min_insn_bitsize < cd->min_insn_bitsize)
6108 cd->min_insn_bitsize = isa->min_insn_bitsize;
6109 if (isa->max_insn_bitsize > cd->max_insn_bitsize)
6110 cd->max_insn_bitsize = isa->max_insn_bitsize;
6111 }
6112
6113 /* Data derived from the mach spec. */
6114 for (i = 0; i < MAX_MACHS; ++i)
6115 if (((1 << i) & machs) != 0)
6116 {
6117 const CGEN_MACH *mach = & mep_cgen_mach_table[i];
6118
6119 if (mach->insn_chunk_bitsize != 0)
6120 {
6121 if (cd->insn_chunk_bitsize != 0 && cd->insn_chunk_bitsize != mach->insn_chunk_bitsize)
6122 {
6123 fprintf (stderr, "mep_cgen_rebuild_tables: conflicting insn-chunk-bitsize values: `%d' vs. `%d'\n",
6124 cd->insn_chunk_bitsize, mach->insn_chunk_bitsize);
6125 abort ();
6126 }
6127
6128 cd->insn_chunk_bitsize = mach->insn_chunk_bitsize;
6129 }
6130 }
6131
6132 /* Determine which hw elements are used by MACH. */
6133 build_hw_table (cd);
6134
6135 /* Build the ifield table. */
6136 build_ifield_table (cd);
6137
6138 /* Determine which operands are used by MACH/ISA. */
6139 build_operand_table (cd);
6140
6141 /* Build the instruction table. */
6142 build_insn_table (cd);
6143}
6144
6145/* Initialize a cpu table and return a descriptor.
6146 It's much like opening a file, and must be the first function called.
6147 The arguments are a set of (type/value) pairs, terminated with
6148 CGEN_CPU_OPEN_END.
6149
6150 Currently supported values:
6151 CGEN_CPU_OPEN_ISAS: bitmap of values in enum isa_attr
6152 CGEN_CPU_OPEN_MACHS: bitmap of values in enum mach_attr
6153 CGEN_CPU_OPEN_BFDMACH: specify 1 mach using bfd name
6154 CGEN_CPU_OPEN_ENDIAN: specify endian choice
6155 CGEN_CPU_OPEN_END: terminates arguments
6156
6157 ??? Simultaneous multiple isas might not make sense, but it's not (yet)
6158 precluded.
6159
6160 ??? We only support ISO C stdargs here, not K&R.
6161 Laziness, plus experiment to see if anything requires K&R - eventually
6162 K&R will no longer be supported - e.g. GDB is currently trying this. */
6163
6164CGEN_CPU_DESC
6165mep_cgen_cpu_open (enum cgen_cpu_open_arg arg_type, ...)
6166{
6167 CGEN_CPU_TABLE *cd = (CGEN_CPU_TABLE *) xmalloc (sizeof (CGEN_CPU_TABLE));
6168 static int init_p;
6169 CGEN_BITSET *isas = 0; /* 0 = "unspecified" */
6170 unsigned int machs = 0; /* 0 = "unspecified" */
6171 enum cgen_endian endian = CGEN_ENDIAN_UNKNOWN;
6172 va_list ap;
6173
6174 if (! init_p)
6175 {
6176 init_tables ();
6177 init_p = 1;
6178 }
6179
6180 memset (cd, 0, sizeof (*cd));
6181
6182 va_start (ap, arg_type);
6183 while (arg_type != CGEN_CPU_OPEN_END)
6184 {
6185 switch (arg_type)
6186 {
6187 case CGEN_CPU_OPEN_ISAS :
6188 isas = va_arg (ap, CGEN_BITSET *);
6189 break;
6190 case CGEN_CPU_OPEN_MACHS :
6191 machs = va_arg (ap, unsigned int);
6192 break;
6193 case CGEN_CPU_OPEN_BFDMACH :
6194 {
6195 const char *name = va_arg (ap, const char *);
6196 const CGEN_MACH *mach =
6197 lookup_mach_via_bfd_name (mep_cgen_mach_table, name);
6198
6199 machs |= 1 << mach->num;
6200 break;
6201 }
6202 case CGEN_CPU_OPEN_ENDIAN :
6203 endian = va_arg (ap, enum cgen_endian);
6204 break;
6205 default :
6206 fprintf (stderr, "mep_cgen_cpu_open: unsupported argument `%d'\n",
6207 arg_type);
6208 abort (); /* ??? return NULL? */
6209 }
6210 arg_type = va_arg (ap, enum cgen_cpu_open_arg);
6211 }
6212 va_end (ap);
6213
6214 /* Mach unspecified means "all". */
6215 if (machs == 0)
6216 machs = (1 << MAX_MACHS) - 1;
6217 /* Base mach is always selected. */
6218 machs |= 1;
6219 if (endian == CGEN_ENDIAN_UNKNOWN)
6220 {
6221 /* ??? If target has only one, could have a default. */
6222 fprintf (stderr, "mep_cgen_cpu_open: no endianness specified\n");
6223 abort ();
6224 }
6225
6226 cd->isas = cgen_bitset_copy (isas);
6227 cd->machs = machs;
6228 cd->endian = endian;
6229 /* FIXME: for the sparc case we can determine insn-endianness statically.
6230 The worry here is where both data and insn endian can be independently
6231 chosen, in which case this function will need another argument.
6232 Actually, will want to allow for more arguments in the future anyway. */
6233 cd->insn_endian = endian;
6234
6235 /* Table (re)builder. */
6236 cd->rebuild_tables = mep_cgen_rebuild_tables;
6237 mep_cgen_rebuild_tables (cd);
6238
6239 /* Default to not allowing signed overflow. */
6240 cd->signed_overflow_ok_p = 0;
6241
6242 return (CGEN_CPU_DESC) cd;
6243}
6244
6245/* Cover fn to mep_cgen_cpu_open to handle the simple case of 1 isa, 1 mach.
6246 MACH_NAME is the bfd name of the mach. */
6247
6248CGEN_CPU_DESC
6249mep_cgen_cpu_open_1 (const char *mach_name, enum cgen_endian endian)
6250{
6251 return mep_cgen_cpu_open (CGEN_CPU_OPEN_BFDMACH, mach_name,
6252 CGEN_CPU_OPEN_ENDIAN, endian,
6253 CGEN_CPU_OPEN_END);
6254}
6255
6256/* Close a cpu table.
6257 ??? This can live in a machine independent file, but there's currently
6258 no place to put this file (there's no libcgen). libopcodes is the wrong
6259 place as some simulator ports use this but they don't use libopcodes. */
6260
6261void
6262mep_cgen_cpu_close (CGEN_CPU_DESC cd)
6263{
6264 unsigned int i;
6265 const CGEN_INSN *insns;
6266
6267 if (cd->macro_insn_table.init_entries)
6268 {
6269 insns = cd->macro_insn_table.init_entries;
6270 for (i = 0; i < cd->macro_insn_table.num_init_entries; ++i, ++insns)
6271 if (CGEN_INSN_RX ((insns)))
6272 regfree (CGEN_INSN_RX (insns));
6273 }
6274
6275 if (cd->insn_table.init_entries)
6276 {
6277 insns = cd->insn_table.init_entries;
6278 for (i = 0; i < cd->insn_table.num_init_entries; ++i, ++insns)
6279 if (CGEN_INSN_RX (insns))
6280 regfree (CGEN_INSN_RX (insns));
6281 }
6282
6283 if (cd->macro_insn_table.init_entries)
6284 free ((CGEN_INSN *) cd->macro_insn_table.init_entries);
6285
6286 if (cd->insn_table.init_entries)
6287 free ((CGEN_INSN *) cd->insn_table.init_entries);
6288
6289 if (cd->hw_table.entries)
6290 free ((CGEN_HW_ENTRY *) cd->hw_table.entries);
6291
6292 if (cd->operand_table.entries)
6293 free ((CGEN_HW_ENTRY *) cd->operand_table.entries);
6294
6295 free (cd);
6296}
6297
This page took 0.436483 seconds and 4 git commands to generate.