gdb: add target_ops::supports_displaced_step
[deliverable/binutils-gdb.git] / sim / mcore / sim-main.h
CommitLineData
ea6b7543 1/* Simulator for Motorola's MCore processor
b811d2c2 2 Copyright (C) 2009-2020 Free Software Foundation, Inc.
ea6b7543
MF
3
4This file is part of GDB, the GNU debugger.
5
6This program is free software; you can redistribute it and/or modify
7it under the terms of the GNU General Public License as published by
8the Free Software Foundation; either version 3 of the License, or
9(at your option) any later version.
10
11This program is distributed in the hope that it will be useful,
12but WITHOUT ANY WARRANTY; without even the implied warranty of
13MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14GNU General Public License for more details.
15
16You should have received a copy of the GNU General Public License
17along with this program. If not, see <http://www.gnu.org/licenses/>. */
18
19#ifndef SIM_MAIN_H
20#define SIM_MAIN_H
21
22#include "sim-basics.h"
23
ea6b7543
MF
24typedef long int word;
25typedef unsigned long int uword;
26
ea6b7543
MF
27#include "sim-base.h"
28#include "bfd.h"
29
7eed1055
MF
30/* The machine state.
31 This state is maintained in host byte order. The
32 fetch/store register functions must translate between host
33 byte order and the target processor byte order.
34 Keeping this data in target byte order simplifies the register
35 read/write functions. Keeping this data in native order improves
36 the performance of the simulator. Simulation speed is deemed more
37 important. */
38
39/* The ordering of the mcore_regset structure is matched in the
40 gdb/config/mcore/tm-mcore.h file in the REGISTER_NAMES macro. */
41struct mcore_regset
42{
43 word gregs[16]; /* primary registers */
44 word alt_gregs[16]; /* alt register file */
45 word cregs[32]; /* control registers */
46 word pc;
47};
48#define LAST_VALID_CREG 32 /* only 0..12 implemented */
49#define NUM_MCORE_REGS (16 + 16 + LAST_VALID_CREG + 1)
50
ea6b7543
MF
51struct _sim_cpu {
52
7eed1055
MF
53 union
54 {
55 struct mcore_regset regs;
56 /* Used by the fetch/store reg helpers to access registers linearly. */
57 word asints[NUM_MCORE_REGS];
58 };
59
60 /* Used to switch between gregs/alt_gregs based on the control state. */
61 word *active_gregs;
62
63 int ticks;
64 int stalls;
65 int cycles;
66 int insts;
ea6b7543
MF
67
68 sim_cpu_base base;
69};
70
71struct sim_state {
72
73 sim_cpu *cpu[MAX_NR_PROCESSORS];
ea6b7543
MF
74
75 sim_state_base base;
76};
77
78#endif
79
This page took 0.317352 seconds and 4 git commands to generate.