e1ca65c62f6a5427663fa77e567aa1d8de585b82
[deliverable/linux.git] / arch / mips / include / asm / mipsregs.h
1 /*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
10 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
11 * Copyright (C) 2003, 2004 Maciej W. Rozycki
12 */
13 #ifndef _ASM_MIPSREGS_H
14 #define _ASM_MIPSREGS_H
15
16 #include <linux/linkage.h>
17 #include <linux/types.h>
18 #include <asm/hazards.h>
19 #include <asm/war.h>
20
21 /*
22 * The following macros are especially useful for __asm__
23 * inline assembler.
24 */
25 #ifndef __STR
26 #define __STR(x) #x
27 #endif
28 #ifndef STR
29 #define STR(x) __STR(x)
30 #endif
31
32 /*
33 * Configure language
34 */
35 #ifdef __ASSEMBLY__
36 #define _ULCAST_
37 #else
38 #define _ULCAST_ (unsigned long)
39 #endif
40
41 /*
42 * Coprocessor 0 register names
43 */
44 #define CP0_INDEX $0
45 #define CP0_RANDOM $1
46 #define CP0_ENTRYLO0 $2
47 #define CP0_ENTRYLO1 $3
48 #define CP0_CONF $3
49 #define CP0_CONTEXT $4
50 #define CP0_PAGEMASK $5
51 #define CP0_SEGCTL0 $5, 2
52 #define CP0_SEGCTL1 $5, 3
53 #define CP0_SEGCTL2 $5, 4
54 #define CP0_WIRED $6
55 #define CP0_INFO $7
56 #define CP0_HWRENA $7, 0
57 #define CP0_BADVADDR $8
58 #define CP0_BADINSTR $8, 1
59 #define CP0_COUNT $9
60 #define CP0_ENTRYHI $10
61 #define CP0_GUESTCTL1 $10, 4
62 #define CP0_GUESTCTL2 $10, 5
63 #define CP0_GUESTCTL3 $10, 6
64 #define CP0_COMPARE $11
65 #define CP0_GUESTCTL0EXT $11, 4
66 #define CP0_STATUS $12
67 #define CP0_GUESTCTL0 $12, 6
68 #define CP0_GTOFFSET $12, 7
69 #define CP0_CAUSE $13
70 #define CP0_EPC $14
71 #define CP0_PRID $15
72 #define CP0_EBASE $15, 1
73 #define CP0_CMGCRBASE $15, 3
74 #define CP0_CONFIG $16
75 #define CP0_CONFIG3 $16, 3
76 #define CP0_CONFIG5 $16, 5
77 #define CP0_LLADDR $17
78 #define CP0_WATCHLO $18
79 #define CP0_WATCHHI $19
80 #define CP0_XCONTEXT $20
81 #define CP0_FRAMEMASK $21
82 #define CP0_DIAGNOSTIC $22
83 #define CP0_DEBUG $23
84 #define CP0_DEPC $24
85 #define CP0_PERFORMANCE $25
86 #define CP0_ECC $26
87 #define CP0_CACHEERR $27
88 #define CP0_TAGLO $28
89 #define CP0_TAGHI $29
90 #define CP0_ERROREPC $30
91 #define CP0_DESAVE $31
92
93 /*
94 * R4640/R4650 cp0 register names. These registers are listed
95 * here only for completeness; without MMU these CPUs are not useable
96 * by Linux. A future ELKS port might take make Linux run on them
97 * though ...
98 */
99 #define CP0_IBASE $0
100 #define CP0_IBOUND $1
101 #define CP0_DBASE $2
102 #define CP0_DBOUND $3
103 #define CP0_CALG $17
104 #define CP0_IWATCH $18
105 #define CP0_DWATCH $19
106
107 /*
108 * Coprocessor 0 Set 1 register names
109 */
110 #define CP0_S1_DERRADDR0 $26
111 #define CP0_S1_DERRADDR1 $27
112 #define CP0_S1_INTCONTROL $20
113
114 /*
115 * Coprocessor 0 Set 2 register names
116 */
117 #define CP0_S2_SRSCTL $12 /* MIPSR2 */
118
119 /*
120 * Coprocessor 0 Set 3 register names
121 */
122 #define CP0_S3_SRSMAP $12 /* MIPSR2 */
123
124 /*
125 * TX39 Series
126 */
127 #define CP0_TX39_CACHE $7
128
129
130 /* Generic EntryLo bit definitions */
131 #define ENTRYLO_G (_ULCAST_(1) << 0)
132 #define ENTRYLO_V (_ULCAST_(1) << 1)
133 #define ENTRYLO_D (_ULCAST_(1) << 2)
134 #define ENTRYLO_C_SHIFT 3
135 #define ENTRYLO_C (_ULCAST_(7) << ENTRYLO_C_SHIFT)
136
137 /* R3000 EntryLo bit definitions */
138 #define R3K_ENTRYLO_G (_ULCAST_(1) << 8)
139 #define R3K_ENTRYLO_V (_ULCAST_(1) << 9)
140 #define R3K_ENTRYLO_D (_ULCAST_(1) << 10)
141 #define R3K_ENTRYLO_N (_ULCAST_(1) << 11)
142
143 /* MIPS32/64 EntryLo bit definitions */
144 #define MIPS_ENTRYLO_PFN_SHIFT 6
145 #define MIPS_ENTRYLO_XI (_ULCAST_(1) << (BITS_PER_LONG - 2))
146 #define MIPS_ENTRYLO_RI (_ULCAST_(1) << (BITS_PER_LONG - 1))
147
148 /*
149 * Values for PageMask register
150 */
151 #ifdef CONFIG_CPU_VR41XX
152
153 /* Why doesn't stupidity hurt ... */
154
155 #define PM_1K 0x00000000
156 #define PM_4K 0x00001800
157 #define PM_16K 0x00007800
158 #define PM_64K 0x0001f800
159 #define PM_256K 0x0007f800
160
161 #else
162
163 #define PM_4K 0x00000000
164 #define PM_8K 0x00002000
165 #define PM_16K 0x00006000
166 #define PM_32K 0x0000e000
167 #define PM_64K 0x0001e000
168 #define PM_128K 0x0003e000
169 #define PM_256K 0x0007e000
170 #define PM_512K 0x000fe000
171 #define PM_1M 0x001fe000
172 #define PM_2M 0x003fe000
173 #define PM_4M 0x007fe000
174 #define PM_8M 0x00ffe000
175 #define PM_16M 0x01ffe000
176 #define PM_32M 0x03ffe000
177 #define PM_64M 0x07ffe000
178 #define PM_256M 0x1fffe000
179 #define PM_1G 0x7fffe000
180
181 #endif
182
183 /*
184 * Default page size for a given kernel configuration
185 */
186 #ifdef CONFIG_PAGE_SIZE_4KB
187 #define PM_DEFAULT_MASK PM_4K
188 #elif defined(CONFIG_PAGE_SIZE_8KB)
189 #define PM_DEFAULT_MASK PM_8K
190 #elif defined(CONFIG_PAGE_SIZE_16KB)
191 #define PM_DEFAULT_MASK PM_16K
192 #elif defined(CONFIG_PAGE_SIZE_32KB)
193 #define PM_DEFAULT_MASK PM_32K
194 #elif defined(CONFIG_PAGE_SIZE_64KB)
195 #define PM_DEFAULT_MASK PM_64K
196 #else
197 #error Bad page size configuration!
198 #endif
199
200 /*
201 * Default huge tlb size for a given kernel configuration
202 */
203 #ifdef CONFIG_PAGE_SIZE_4KB
204 #define PM_HUGE_MASK PM_1M
205 #elif defined(CONFIG_PAGE_SIZE_8KB)
206 #define PM_HUGE_MASK PM_4M
207 #elif defined(CONFIG_PAGE_SIZE_16KB)
208 #define PM_HUGE_MASK PM_16M
209 #elif defined(CONFIG_PAGE_SIZE_32KB)
210 #define PM_HUGE_MASK PM_64M
211 #elif defined(CONFIG_PAGE_SIZE_64KB)
212 #define PM_HUGE_MASK PM_256M
213 #elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
214 #error Bad page size configuration for hugetlbfs!
215 #endif
216
217 /*
218 * Values used for computation of new tlb entries
219 */
220 #define PL_4K 12
221 #define PL_16K 14
222 #define PL_64K 16
223 #define PL_256K 18
224 #define PL_1M 20
225 #define PL_4M 22
226 #define PL_16M 24
227 #define PL_64M 26
228 #define PL_256M 28
229
230 /*
231 * PageGrain bits
232 */
233 #define PG_RIE (_ULCAST_(1) << 31)
234 #define PG_XIE (_ULCAST_(1) << 30)
235 #define PG_ELPA (_ULCAST_(1) << 29)
236 #define PG_ESP (_ULCAST_(1) << 28)
237 #define PG_IEC (_ULCAST_(1) << 27)
238
239 /* MIPS32/64 EntryHI bit definitions */
240 #define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
241 #define MIPS_ENTRYHI_ASIDX (_ULCAST_(0x3) << 8)
242 #define MIPS_ENTRYHI_ASID (_ULCAST_(0xff) << 0)
243
244 /*
245 * R4x00 interrupt enable / cause bits
246 */
247 #define IE_SW0 (_ULCAST_(1) << 8)
248 #define IE_SW1 (_ULCAST_(1) << 9)
249 #define IE_IRQ0 (_ULCAST_(1) << 10)
250 #define IE_IRQ1 (_ULCAST_(1) << 11)
251 #define IE_IRQ2 (_ULCAST_(1) << 12)
252 #define IE_IRQ3 (_ULCAST_(1) << 13)
253 #define IE_IRQ4 (_ULCAST_(1) << 14)
254 #define IE_IRQ5 (_ULCAST_(1) << 15)
255
256 /*
257 * R4x00 interrupt cause bits
258 */
259 #define C_SW0 (_ULCAST_(1) << 8)
260 #define C_SW1 (_ULCAST_(1) << 9)
261 #define C_IRQ0 (_ULCAST_(1) << 10)
262 #define C_IRQ1 (_ULCAST_(1) << 11)
263 #define C_IRQ2 (_ULCAST_(1) << 12)
264 #define C_IRQ3 (_ULCAST_(1) << 13)
265 #define C_IRQ4 (_ULCAST_(1) << 14)
266 #define C_IRQ5 (_ULCAST_(1) << 15)
267
268 /*
269 * Bitfields in the R4xx0 cp0 status register
270 */
271 #define ST0_IE 0x00000001
272 #define ST0_EXL 0x00000002
273 #define ST0_ERL 0x00000004
274 #define ST0_KSU 0x00000018
275 # define KSU_USER 0x00000010
276 # define KSU_SUPERVISOR 0x00000008
277 # define KSU_KERNEL 0x00000000
278 #define ST0_UX 0x00000020
279 #define ST0_SX 0x00000040
280 #define ST0_KX 0x00000080
281 #define ST0_DE 0x00010000
282 #define ST0_CE 0x00020000
283
284 /*
285 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
286 * cacheops in userspace. This bit exists only on RM7000 and RM9000
287 * processors.
288 */
289 #define ST0_CO 0x08000000
290
291 /*
292 * Bitfields in the R[23]000 cp0 status register.
293 */
294 #define ST0_IEC 0x00000001
295 #define ST0_KUC 0x00000002
296 #define ST0_IEP 0x00000004
297 #define ST0_KUP 0x00000008
298 #define ST0_IEO 0x00000010
299 #define ST0_KUO 0x00000020
300 /* bits 6 & 7 are reserved on R[23]000 */
301 #define ST0_ISC 0x00010000
302 #define ST0_SWC 0x00020000
303 #define ST0_CM 0x00080000
304
305 /*
306 * Bits specific to the R4640/R4650
307 */
308 #define ST0_UM (_ULCAST_(1) << 4)
309 #define ST0_IL (_ULCAST_(1) << 23)
310 #define ST0_DL (_ULCAST_(1) << 24)
311
312 /*
313 * Enable the MIPS MDMX and DSP ASEs
314 */
315 #define ST0_MX 0x01000000
316
317 /*
318 * Status register bits available in all MIPS CPUs.
319 */
320 #define ST0_IM 0x0000ff00
321 #define STATUSB_IP0 8
322 #define STATUSF_IP0 (_ULCAST_(1) << 8)
323 #define STATUSB_IP1 9
324 #define STATUSF_IP1 (_ULCAST_(1) << 9)
325 #define STATUSB_IP2 10
326 #define STATUSF_IP2 (_ULCAST_(1) << 10)
327 #define STATUSB_IP3 11
328 #define STATUSF_IP3 (_ULCAST_(1) << 11)
329 #define STATUSB_IP4 12
330 #define STATUSF_IP4 (_ULCAST_(1) << 12)
331 #define STATUSB_IP5 13
332 #define STATUSF_IP5 (_ULCAST_(1) << 13)
333 #define STATUSB_IP6 14
334 #define STATUSF_IP6 (_ULCAST_(1) << 14)
335 #define STATUSB_IP7 15
336 #define STATUSF_IP7 (_ULCAST_(1) << 15)
337 #define STATUSB_IP8 0
338 #define STATUSF_IP8 (_ULCAST_(1) << 0)
339 #define STATUSB_IP9 1
340 #define STATUSF_IP9 (_ULCAST_(1) << 1)
341 #define STATUSB_IP10 2
342 #define STATUSF_IP10 (_ULCAST_(1) << 2)
343 #define STATUSB_IP11 3
344 #define STATUSF_IP11 (_ULCAST_(1) << 3)
345 #define STATUSB_IP12 4
346 #define STATUSF_IP12 (_ULCAST_(1) << 4)
347 #define STATUSB_IP13 5
348 #define STATUSF_IP13 (_ULCAST_(1) << 5)
349 #define STATUSB_IP14 6
350 #define STATUSF_IP14 (_ULCAST_(1) << 6)
351 #define STATUSB_IP15 7
352 #define STATUSF_IP15 (_ULCAST_(1) << 7)
353 #define ST0_CH 0x00040000
354 #define ST0_NMI 0x00080000
355 #define ST0_SR 0x00100000
356 #define ST0_TS 0x00200000
357 #define ST0_BEV 0x00400000
358 #define ST0_RE 0x02000000
359 #define ST0_FR 0x04000000
360 #define ST0_CU 0xf0000000
361 #define ST0_CU0 0x10000000
362 #define ST0_CU1 0x20000000
363 #define ST0_CU2 0x40000000
364 #define ST0_CU3 0x80000000
365 #define ST0_XX 0x80000000 /* MIPS IV naming */
366
367 /*
368 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
369 */
370 #define INTCTLB_IPFDC 23
371 #define INTCTLF_IPFDC (_ULCAST_(7) << INTCTLB_IPFDC)
372 #define INTCTLB_IPPCI 26
373 #define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
374 #define INTCTLB_IPTI 29
375 #define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
376
377 /*
378 * Bitfields and bit numbers in the coprocessor 0 cause register.
379 *
380 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
381 */
382 #define CAUSEB_EXCCODE 2
383 #define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
384 #define CAUSEB_IP 8
385 #define CAUSEF_IP (_ULCAST_(255) << 8)
386 #define CAUSEB_IP0 8
387 #define CAUSEF_IP0 (_ULCAST_(1) << 8)
388 #define CAUSEB_IP1 9
389 #define CAUSEF_IP1 (_ULCAST_(1) << 9)
390 #define CAUSEB_IP2 10
391 #define CAUSEF_IP2 (_ULCAST_(1) << 10)
392 #define CAUSEB_IP3 11
393 #define CAUSEF_IP3 (_ULCAST_(1) << 11)
394 #define CAUSEB_IP4 12
395 #define CAUSEF_IP4 (_ULCAST_(1) << 12)
396 #define CAUSEB_IP5 13
397 #define CAUSEF_IP5 (_ULCAST_(1) << 13)
398 #define CAUSEB_IP6 14
399 #define CAUSEF_IP6 (_ULCAST_(1) << 14)
400 #define CAUSEB_IP7 15
401 #define CAUSEF_IP7 (_ULCAST_(1) << 15)
402 #define CAUSEB_FDCI 21
403 #define CAUSEF_FDCI (_ULCAST_(1) << 21)
404 #define CAUSEB_WP 22
405 #define CAUSEF_WP (_ULCAST_(1) << 22)
406 #define CAUSEB_IV 23
407 #define CAUSEF_IV (_ULCAST_(1) << 23)
408 #define CAUSEB_PCI 26
409 #define CAUSEF_PCI (_ULCAST_(1) << 26)
410 #define CAUSEB_DC 27
411 #define CAUSEF_DC (_ULCAST_(1) << 27)
412 #define CAUSEB_CE 28
413 #define CAUSEF_CE (_ULCAST_(3) << 28)
414 #define CAUSEB_TI 30
415 #define CAUSEF_TI (_ULCAST_(1) << 30)
416 #define CAUSEB_BD 31
417 #define CAUSEF_BD (_ULCAST_(1) << 31)
418
419 /*
420 * Cause.ExcCode trap codes.
421 */
422 #define EXCCODE_INT 0 /* Interrupt pending */
423 #define EXCCODE_MOD 1 /* TLB modified fault */
424 #define EXCCODE_TLBL 2 /* TLB miss on load or ifetch */
425 #define EXCCODE_TLBS 3 /* TLB miss on a store */
426 #define EXCCODE_ADEL 4 /* Address error on a load or ifetch */
427 #define EXCCODE_ADES 5 /* Address error on a store */
428 #define EXCCODE_IBE 6 /* Bus error on an ifetch */
429 #define EXCCODE_DBE 7 /* Bus error on a load or store */
430 #define EXCCODE_SYS 8 /* System call */
431 #define EXCCODE_BP 9 /* Breakpoint */
432 #define EXCCODE_RI 10 /* Reserved instruction exception */
433 #define EXCCODE_CPU 11 /* Coprocessor unusable */
434 #define EXCCODE_OV 12 /* Arithmetic overflow */
435 #define EXCCODE_TR 13 /* Trap instruction */
436 #define EXCCODE_MSAFPE 14 /* MSA floating point exception */
437 #define EXCCODE_FPE 15 /* Floating point exception */
438 #define EXCCODE_TLBRI 19 /* TLB Read-Inhibit exception */
439 #define EXCCODE_TLBXI 20 /* TLB Execution-Inhibit exception */
440 #define EXCCODE_MSADIS 21 /* MSA disabled exception */
441 #define EXCCODE_MDMX 22 /* MDMX unusable exception */
442 #define EXCCODE_WATCH 23 /* Watch address reference */
443 #define EXCCODE_MCHECK 24 /* Machine check */
444 #define EXCCODE_THREAD 25 /* Thread exceptions (MT) */
445 #define EXCCODE_DSPDIS 26 /* DSP disabled exception */
446 #define EXCCODE_GE 27 /* Virtualized guest exception (VZ) */
447
448 /* Implementation specific trap codes used by MIPS cores */
449 #define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */
450
451 /*
452 * Bits in the coprocessor 0 config register.
453 */
454 /* Generic bits. */
455 #define CONF_CM_CACHABLE_NO_WA 0
456 #define CONF_CM_CACHABLE_WA 1
457 #define CONF_CM_UNCACHED 2
458 #define CONF_CM_CACHABLE_NONCOHERENT 3
459 #define CONF_CM_CACHABLE_CE 4
460 #define CONF_CM_CACHABLE_COW 5
461 #define CONF_CM_CACHABLE_CUW 6
462 #define CONF_CM_CACHABLE_ACCELERATED 7
463 #define CONF_CM_CMASK 7
464 #define CONF_BE (_ULCAST_(1) << 15)
465
466 /* Bits common to various processors. */
467 #define CONF_CU (_ULCAST_(1) << 3)
468 #define CONF_DB (_ULCAST_(1) << 4)
469 #define CONF_IB (_ULCAST_(1) << 5)
470 #define CONF_DC (_ULCAST_(7) << 6)
471 #define CONF_IC (_ULCAST_(7) << 9)
472 #define CONF_EB (_ULCAST_(1) << 13)
473 #define CONF_EM (_ULCAST_(1) << 14)
474 #define CONF_SM (_ULCAST_(1) << 16)
475 #define CONF_SC (_ULCAST_(1) << 17)
476 #define CONF_EW (_ULCAST_(3) << 18)
477 #define CONF_EP (_ULCAST_(15)<< 24)
478 #define CONF_EC (_ULCAST_(7) << 28)
479 #define CONF_CM (_ULCAST_(1) << 31)
480
481 /* Bits specific to the R4xx0. */
482 #define R4K_CONF_SW (_ULCAST_(1) << 20)
483 #define R4K_CONF_SS (_ULCAST_(1) << 21)
484 #define R4K_CONF_SB (_ULCAST_(3) << 22)
485
486 /* Bits specific to the R5000. */
487 #define R5K_CONF_SE (_ULCAST_(1) << 12)
488 #define R5K_CONF_SS (_ULCAST_(3) << 20)
489
490 /* Bits specific to the RM7000. */
491 #define RM7K_CONF_SE (_ULCAST_(1) << 3)
492 #define RM7K_CONF_TE (_ULCAST_(1) << 12)
493 #define RM7K_CONF_CLK (_ULCAST_(1) << 16)
494 #define RM7K_CONF_TC (_ULCAST_(1) << 17)
495 #define RM7K_CONF_SI (_ULCAST_(3) << 20)
496 #define RM7K_CONF_SC (_ULCAST_(1) << 31)
497
498 /* Bits specific to the R10000. */
499 #define R10K_CONF_DN (_ULCAST_(3) << 3)
500 #define R10K_CONF_CT (_ULCAST_(1) << 5)
501 #define R10K_CONF_PE (_ULCAST_(1) << 6)
502 #define R10K_CONF_PM (_ULCAST_(3) << 7)
503 #define R10K_CONF_EC (_ULCAST_(15)<< 9)
504 #define R10K_CONF_SB (_ULCAST_(1) << 13)
505 #define R10K_CONF_SK (_ULCAST_(1) << 14)
506 #define R10K_CONF_SS (_ULCAST_(7) << 16)
507 #define R10K_CONF_SC (_ULCAST_(7) << 19)
508 #define R10K_CONF_DC (_ULCAST_(7) << 26)
509 #define R10K_CONF_IC (_ULCAST_(7) << 29)
510
511 /* Bits specific to the VR41xx. */
512 #define VR41_CONF_CS (_ULCAST_(1) << 12)
513 #define VR41_CONF_P4K (_ULCAST_(1) << 13)
514 #define VR41_CONF_BP (_ULCAST_(1) << 16)
515 #define VR41_CONF_M16 (_ULCAST_(1) << 20)
516 #define VR41_CONF_AD (_ULCAST_(1) << 23)
517
518 /* Bits specific to the R30xx. */
519 #define R30XX_CONF_FDM (_ULCAST_(1) << 19)
520 #define R30XX_CONF_REV (_ULCAST_(1) << 22)
521 #define R30XX_CONF_AC (_ULCAST_(1) << 23)
522 #define R30XX_CONF_RF (_ULCAST_(1) << 24)
523 #define R30XX_CONF_HALT (_ULCAST_(1) << 25)
524 #define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
525 #define R30XX_CONF_DBR (_ULCAST_(1) << 29)
526 #define R30XX_CONF_SB (_ULCAST_(1) << 30)
527 #define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
528
529 /* Bits specific to the TX49. */
530 #define TX49_CONF_DC (_ULCAST_(1) << 16)
531 #define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
532 #define TX49_CONF_HALT (_ULCAST_(1) << 18)
533 #define TX49_CONF_CWFON (_ULCAST_(1) << 27)
534
535 /* Bits specific to the MIPS32/64 PRA. */
536 #define MIPS_CONF_MT (_ULCAST_(7) << 7)
537 #define MIPS_CONF_MT_TLB (_ULCAST_(1) << 7)
538 #define MIPS_CONF_MT_FTLB (_ULCAST_(4) << 7)
539 #define MIPS_CONF_AR (_ULCAST_(7) << 10)
540 #define MIPS_CONF_AT (_ULCAST_(3) << 13)
541 #define MIPS_CONF_M (_ULCAST_(1) << 31)
542
543 /*
544 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
545 */
546 #define MIPS_CONF1_FP (_ULCAST_(1) << 0)
547 #define MIPS_CONF1_EP (_ULCAST_(1) << 1)
548 #define MIPS_CONF1_CA (_ULCAST_(1) << 2)
549 #define MIPS_CONF1_WR (_ULCAST_(1) << 3)
550 #define MIPS_CONF1_PC (_ULCAST_(1) << 4)
551 #define MIPS_CONF1_MD (_ULCAST_(1) << 5)
552 #define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
553 #define MIPS_CONF1_DA_SHF 7
554 #define MIPS_CONF1_DA_SZ 3
555 #define MIPS_CONF1_DA (_ULCAST_(7) << 7)
556 #define MIPS_CONF1_DL_SHF 10
557 #define MIPS_CONF1_DL_SZ 3
558 #define MIPS_CONF1_DL (_ULCAST_(7) << 10)
559 #define MIPS_CONF1_DS_SHF 13
560 #define MIPS_CONF1_DS_SZ 3
561 #define MIPS_CONF1_DS (_ULCAST_(7) << 13)
562 #define MIPS_CONF1_IA_SHF 16
563 #define MIPS_CONF1_IA_SZ 3
564 #define MIPS_CONF1_IA (_ULCAST_(7) << 16)
565 #define MIPS_CONF1_IL_SHF 19
566 #define MIPS_CONF1_IL_SZ 3
567 #define MIPS_CONF1_IL (_ULCAST_(7) << 19)
568 #define MIPS_CONF1_IS_SHF 22
569 #define MIPS_CONF1_IS_SZ 3
570 #define MIPS_CONF1_IS (_ULCAST_(7) << 22)
571 #define MIPS_CONF1_TLBS_SHIFT (25)
572 #define MIPS_CONF1_TLBS_SIZE (6)
573 #define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
574
575 #define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
576 #define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
577 #define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
578 #define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
579 #define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
580 #define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
581 #define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
582 #define MIPS_CONF2_TU (_ULCAST_(7) << 28)
583
584 #define MIPS_CONF3_TL (_ULCAST_(1) << 0)
585 #define MIPS_CONF3_SM (_ULCAST_(1) << 1)
586 #define MIPS_CONF3_MT (_ULCAST_(1) << 2)
587 #define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
588 #define MIPS_CONF3_SP (_ULCAST_(1) << 4)
589 #define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
590 #define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
591 #define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
592 #define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
593 #define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
594 #define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
595 #define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
596 #define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
597 #define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
598 #define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
599 #define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
600 #define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
601 #define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
602 #define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
603 #define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
604 #define MIPS_CONF3_PW (_ULCAST_(1) << 24)
605 #define MIPS_CONF3_SC (_ULCAST_(1) << 25)
606 #define MIPS_CONF3_BI (_ULCAST_(1) << 26)
607 #define MIPS_CONF3_BP (_ULCAST_(1) << 27)
608 #define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
609 #define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
610 #define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
611
612 #define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
613 #define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
614 #define MIPS_CONF4_FTLBSETS_SHIFT (0)
615 #define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
616 #define MIPS_CONF4_FTLBWAYS_SHIFT (4)
617 #define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
618 #define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
619 /* bits 10:8 in FTLB-only configurations */
620 #define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
621 /* bits 12:8 in VTLB-FTLB only configurations */
622 #define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
623 #define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
624 #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
625 #define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
626 #define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
627 #define MIPS_CONF4_KSCREXIST_SHIFT (16)
628 #define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT)
629 #define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
630 #define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
631 #define MIPS_CONF4_AE (_ULCAST_(1) << 28)
632 #define MIPS_CONF4_IE (_ULCAST_(3) << 29)
633 #define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
634
635 #define MIPS_CONF5_NF (_ULCAST_(1) << 0)
636 #define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
637 #define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
638 #define MIPS_CONF5_LLB (_ULCAST_(1) << 4)
639 #define MIPS_CONF5_MVH (_ULCAST_(1) << 5)
640 #define MIPS_CONF5_VP (_ULCAST_(1) << 7)
641 #define MIPS_CONF5_FRE (_ULCAST_(1) << 8)
642 #define MIPS_CONF5_UFE (_ULCAST_(1) << 9)
643 #define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
644 #define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
645 #define MIPS_CONF5_CV (_ULCAST_(1) << 29)
646 #define MIPS_CONF5_K (_ULCAST_(1) << 30)
647
648 #define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
649 /* proAptiv FTLB on/off bit */
650 #define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
651 /* Loongson-3 FTLB on/off bit */
652 #define MIPS_CONF6_FTLBDIS (_ULCAST_(1) << 22)
653 /* FTLB probability bits */
654 #define MIPS_CONF6_FTLBP_SHIFT (16)
655
656 #define MIPS_CONF7_WII (_ULCAST_(1) << 31)
657
658 #define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
659
660 #define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
661 #define MIPS_CONF7_AR (_ULCAST_(1) << 16)
662 /* FTLB probability bits for R6 */
663 #define MIPS_CONF7_FTLBP_SHIFT (18)
664
665 /* WatchLo* register definitions */
666 #define MIPS_WATCHLO_IRW (_ULCAST_(0x7) << 0)
667
668 /* WatchHi* register definitions */
669 #define MIPS_WATCHHI_M (_ULCAST_(1) << 31)
670 #define MIPS_WATCHHI_G (_ULCAST_(1) << 30)
671 #define MIPS_WATCHHI_WM (_ULCAST_(0x3) << 28)
672 #define MIPS_WATCHHI_WM_R_RVA (_ULCAST_(0) << 28)
673 #define MIPS_WATCHHI_WM_R_GPA (_ULCAST_(1) << 28)
674 #define MIPS_WATCHHI_WM_G_GVA (_ULCAST_(2) << 28)
675 #define MIPS_WATCHHI_EAS (_ULCAST_(0x3) << 24)
676 #define MIPS_WATCHHI_ASID (_ULCAST_(0xff) << 16)
677 #define MIPS_WATCHHI_MASK (_ULCAST_(0x1ff) << 3)
678 #define MIPS_WATCHHI_I (_ULCAST_(1) << 2)
679 #define MIPS_WATCHHI_R (_ULCAST_(1) << 1)
680 #define MIPS_WATCHHI_W (_ULCAST_(1) << 0)
681 #define MIPS_WATCHHI_IRW (_ULCAST_(0x7) << 0)
682
683 /* MAAR bit definitions */
684 #define MIPS_MAAR_ADDR ((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
685 #define MIPS_MAAR_ADDR_SHIFT 12
686 #define MIPS_MAAR_S (_ULCAST_(1) << 1)
687 #define MIPS_MAAR_V (_ULCAST_(1) << 0)
688
689 /* EBase bit definitions */
690 #define MIPS_EBASE_CPUNUM_SHIFT 0
691 #define MIPS_EBASE_CPUNUM (_ULCAST_(0x3ff) << 0)
692 #define MIPS_EBASE_WG_SHIFT 11
693 #define MIPS_EBASE_WG (_ULCAST_(1) << 11)
694 #define MIPS_EBASE_BASE_SHIFT 12
695 #define MIPS_EBASE_BASE (~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1))
696
697 /* CMGCRBase bit definitions */
698 #define MIPS_CMGCRB_BASE 11
699 #define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
700
701 /*
702 * Bits in the MIPS32 Memory Segmentation registers.
703 */
704 #define MIPS_SEGCFG_PA_SHIFT 9
705 #define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
706 #define MIPS_SEGCFG_AM_SHIFT 4
707 #define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
708 #define MIPS_SEGCFG_EU_SHIFT 3
709 #define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
710 #define MIPS_SEGCFG_C_SHIFT 0
711 #define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
712
713 #define MIPS_SEGCFG_UUSK _ULCAST_(7)
714 #define MIPS_SEGCFG_USK _ULCAST_(5)
715 #define MIPS_SEGCFG_MUSUK _ULCAST_(4)
716 #define MIPS_SEGCFG_MUSK _ULCAST_(3)
717 #define MIPS_SEGCFG_MSK _ULCAST_(2)
718 #define MIPS_SEGCFG_MK _ULCAST_(1)
719 #define MIPS_SEGCFG_UK _ULCAST_(0)
720
721 #define MIPS_PWFIELD_GDI_SHIFT 24
722 #define MIPS_PWFIELD_GDI_MASK 0x3f000000
723 #define MIPS_PWFIELD_UDI_SHIFT 18
724 #define MIPS_PWFIELD_UDI_MASK 0x00fc0000
725 #define MIPS_PWFIELD_MDI_SHIFT 12
726 #define MIPS_PWFIELD_MDI_MASK 0x0003f000
727 #define MIPS_PWFIELD_PTI_SHIFT 6
728 #define MIPS_PWFIELD_PTI_MASK 0x00000fc0
729 #define MIPS_PWFIELD_PTEI_SHIFT 0
730 #define MIPS_PWFIELD_PTEI_MASK 0x0000003f
731
732 #define MIPS_PWSIZE_PS_SHIFT 30
733 #define MIPS_PWSIZE_PS_MASK 0x40000000
734 #define MIPS_PWSIZE_GDW_SHIFT 24
735 #define MIPS_PWSIZE_GDW_MASK 0x3f000000
736 #define MIPS_PWSIZE_UDW_SHIFT 18
737 #define MIPS_PWSIZE_UDW_MASK 0x00fc0000
738 #define MIPS_PWSIZE_MDW_SHIFT 12
739 #define MIPS_PWSIZE_MDW_MASK 0x0003f000
740 #define MIPS_PWSIZE_PTW_SHIFT 6
741 #define MIPS_PWSIZE_PTW_MASK 0x00000fc0
742 #define MIPS_PWSIZE_PTEW_SHIFT 0
743 #define MIPS_PWSIZE_PTEW_MASK 0x0000003f
744
745 #define MIPS_PWCTL_PWEN_SHIFT 31
746 #define MIPS_PWCTL_PWEN_MASK 0x80000000
747 #define MIPS_PWCTL_XK_SHIFT 28
748 #define MIPS_PWCTL_XK_MASK 0x10000000
749 #define MIPS_PWCTL_XS_SHIFT 27
750 #define MIPS_PWCTL_XS_MASK 0x08000000
751 #define MIPS_PWCTL_XU_SHIFT 26
752 #define MIPS_PWCTL_XU_MASK 0x04000000
753 #define MIPS_PWCTL_DPH_SHIFT 7
754 #define MIPS_PWCTL_DPH_MASK 0x00000080
755 #define MIPS_PWCTL_HUGEPG_SHIFT 6
756 #define MIPS_PWCTL_HUGEPG_MASK 0x00000060
757 #define MIPS_PWCTL_PSN_SHIFT 0
758 #define MIPS_PWCTL_PSN_MASK 0x0000003f
759
760 /* GuestCtl0 fields */
761 #define MIPS_GCTL0_GM_SHIFT 31
762 #define MIPS_GCTL0_GM (_ULCAST_(1) << MIPS_GCTL0_GM_SHIFT)
763 #define MIPS_GCTL0_RI_SHIFT 30
764 #define MIPS_GCTL0_RI (_ULCAST_(1) << MIPS_GCTL0_RI_SHIFT)
765 #define MIPS_GCTL0_MC_SHIFT 29
766 #define MIPS_GCTL0_MC (_ULCAST_(1) << MIPS_GCTL0_MC_SHIFT)
767 #define MIPS_GCTL0_CP0_SHIFT 28
768 #define MIPS_GCTL0_CP0 (_ULCAST_(1) << MIPS_GCTL0_CP0_SHIFT)
769 #define MIPS_GCTL0_AT_SHIFT 26
770 #define MIPS_GCTL0_AT (_ULCAST_(0x3) << MIPS_GCTL0_AT_SHIFT)
771 #define MIPS_GCTL0_GT_SHIFT 25
772 #define MIPS_GCTL0_GT (_ULCAST_(1) << MIPS_GCTL0_GT_SHIFT)
773 #define MIPS_GCTL0_CG_SHIFT 24
774 #define MIPS_GCTL0_CG (_ULCAST_(1) << MIPS_GCTL0_CG_SHIFT)
775 #define MIPS_GCTL0_CF_SHIFT 23
776 #define MIPS_GCTL0_CF (_ULCAST_(1) << MIPS_GCTL0_CF_SHIFT)
777 #define MIPS_GCTL0_G1_SHIFT 22
778 #define MIPS_GCTL0_G1 (_ULCAST_(1) << MIPS_GCTL0_G1_SHIFT)
779 #define MIPS_GCTL0_G0E_SHIFT 19
780 #define MIPS_GCTL0_G0E (_ULCAST_(1) << MIPS_GCTL0_G0E_SHIFT)
781 #define MIPS_GCTL0_PT_SHIFT 18
782 #define MIPS_GCTL0_PT (_ULCAST_(1) << MIPS_GCTL0_PT_SHIFT)
783 #define MIPS_GCTL0_RAD_SHIFT 9
784 #define MIPS_GCTL0_RAD (_ULCAST_(1) << MIPS_GCTL0_RAD_SHIFT)
785 #define MIPS_GCTL0_DRG_SHIFT 8
786 #define MIPS_GCTL0_DRG (_ULCAST_(1) << MIPS_GCTL0_DRG_SHIFT)
787 #define MIPS_GCTL0_G2_SHIFT 7
788 #define MIPS_GCTL0_G2 (_ULCAST_(1) << MIPS_GCTL0_G2_SHIFT)
789 #define MIPS_GCTL0_GEXC_SHIFT 2
790 #define MIPS_GCTL0_GEXC (_ULCAST_(0x1f) << MIPS_GCTL0_GEXC_SHIFT)
791 #define MIPS_GCTL0_SFC2_SHIFT 1
792 #define MIPS_GCTL0_SFC2 (_ULCAST_(1) << MIPS_GCTL0_SFC2_SHIFT)
793 #define MIPS_GCTL0_SFC1_SHIFT 0
794 #define MIPS_GCTL0_SFC1 (_ULCAST_(1) << MIPS_GCTL0_SFC1_SHIFT)
795
796 /* GuestCtl0.AT Guest address translation control */
797 #define MIPS_GCTL0_AT_ROOT 1 /* Guest MMU under Root control */
798 #define MIPS_GCTL0_AT_GUEST 3 /* Guest MMU under Guest control */
799
800 /* GuestCtl0.GExcCode Hypervisor exception cause codes */
801 #define MIPS_GCTL0_GEXC_GPSI 0 /* Guest Privileged Sensitive Instruction */
802 #define MIPS_GCTL0_GEXC_GSFC 1 /* Guest Software Field Change */
803 #define MIPS_GCTL0_GEXC_HC 2 /* Hypercall */
804 #define MIPS_GCTL0_GEXC_GRR 3 /* Guest Reserved Instruction Redirect */
805 #define MIPS_GCTL0_GEXC_GVA 8 /* Guest Virtual Address available */
806 #define MIPS_GCTL0_GEXC_GHFC 9 /* Guest Hardware Field Change */
807 #define MIPS_GCTL0_GEXC_GPA 10 /* Guest Physical Address available */
808
809 /* GuestCtl0Ext fields */
810 #define MIPS_GCTL0EXT_RPW_SHIFT 8
811 #define MIPS_GCTL0EXT_RPW (_ULCAST_(0x3) << MIPS_GCTL0EXT_RPW_SHIFT)
812 #define MIPS_GCTL0EXT_NCC_SHIFT 6
813 #define MIPS_GCTL0EXT_NCC (_ULCAST_(0x3) << MIPS_GCTL0EXT_NCC_SHIFT)
814 #define MIPS_GCTL0EXT_CGI_SHIFT 4
815 #define MIPS_GCTL0EXT_CGI (_ULCAST_(1) << MIPS_GCTL0EXT_CGI_SHIFT)
816 #define MIPS_GCTL0EXT_FCD_SHIFT 3
817 #define MIPS_GCTL0EXT_FCD (_ULCAST_(1) << MIPS_GCTL0EXT_FCD_SHIFT)
818 #define MIPS_GCTL0EXT_OG_SHIFT 2
819 #define MIPS_GCTL0EXT_OG (_ULCAST_(1) << MIPS_GCTL0EXT_OG_SHIFT)
820 #define MIPS_GCTL0EXT_BG_SHIFT 1
821 #define MIPS_GCTL0EXT_BG (_ULCAST_(1) << MIPS_GCTL0EXT_BG_SHIFT)
822 #define MIPS_GCTL0EXT_MG_SHIFT 0
823 #define MIPS_GCTL0EXT_MG (_ULCAST_(1) << MIPS_GCTL0EXT_MG_SHIFT)
824
825 /* GuestCtl0Ext.RPW Root page walk configuration */
826 #define MIPS_GCTL0EXT_RPW_BOTH 0 /* Root PW for GPA->RPA and RVA->RPA */
827 #define MIPS_GCTL0EXT_RPW_GPA 2 /* Root PW for GPA->RPA */
828 #define MIPS_GCTL0EXT_RPW_RVA 3 /* Root PW for RVA->RPA */
829
830 /* GuestCtl0Ext.NCC Nested cache coherency attributes */
831 #define MIPS_GCTL0EXT_NCC_IND 0 /* Guest CCA independent of Root CCA */
832 #define MIPS_GCTL0EXT_NCC_MOD 1 /* Guest CCA modified by Root CCA */
833
834 /* GuestCtl1 fields */
835 #define MIPS_GCTL1_ID_SHIFT 0
836 #define MIPS_GCTL1_ID_WIDTH 8
837 #define MIPS_GCTL1_ID (_ULCAST_(0xff) << MIPS_GCTL1_ID_SHIFT)
838 #define MIPS_GCTL1_RID_SHIFT 16
839 #define MIPS_GCTL1_RID_WIDTH 8
840 #define MIPS_GCTL1_RID (_ULCAST_(0xff) << MIPS_GCTL1_RID_SHIFT)
841 #define MIPS_GCTL1_EID_SHIFT 24
842 #define MIPS_GCTL1_EID_WIDTH 8
843 #define MIPS_GCTL1_EID (_ULCAST_(0xff) << MIPS_GCTL1_EID_SHIFT)
844
845 /* GuestID reserved for root context */
846 #define MIPS_GCTL1_ROOT_GUESTID 0
847
848 /* CDMMBase register bit definitions */
849 #define MIPS_CDMMBASE_SIZE_SHIFT 0
850 #define MIPS_CDMMBASE_SIZE (_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
851 #define MIPS_CDMMBASE_CI (_ULCAST_(1) << 9)
852 #define MIPS_CDMMBASE_EN (_ULCAST_(1) << 10)
853 #define MIPS_CDMMBASE_ADDR_SHIFT 11
854 #define MIPS_CDMMBASE_ADDR_START 15
855
856 /*
857 * Bitfields in the TX39 family CP0 Configuration Register 3
858 */
859 #define TX39_CONF_ICS_SHIFT 19
860 #define TX39_CONF_ICS_MASK 0x00380000
861 #define TX39_CONF_ICS_1KB 0x00000000
862 #define TX39_CONF_ICS_2KB 0x00080000
863 #define TX39_CONF_ICS_4KB 0x00100000
864 #define TX39_CONF_ICS_8KB 0x00180000
865 #define TX39_CONF_ICS_16KB 0x00200000
866
867 #define TX39_CONF_DCS_SHIFT 16
868 #define TX39_CONF_DCS_MASK 0x00070000
869 #define TX39_CONF_DCS_1KB 0x00000000
870 #define TX39_CONF_DCS_2KB 0x00010000
871 #define TX39_CONF_DCS_4KB 0x00020000
872 #define TX39_CONF_DCS_8KB 0x00030000
873 #define TX39_CONF_DCS_16KB 0x00040000
874
875 #define TX39_CONF_CWFON 0x00004000
876 #define TX39_CONF_WBON 0x00002000
877 #define TX39_CONF_RF_SHIFT 10
878 #define TX39_CONF_RF_MASK 0x00000c00
879 #define TX39_CONF_DOZE 0x00000200
880 #define TX39_CONF_HALT 0x00000100
881 #define TX39_CONF_LOCK 0x00000080
882 #define TX39_CONF_ICE 0x00000020
883 #define TX39_CONF_DCE 0x00000010
884 #define TX39_CONF_IRSIZE_SHIFT 2
885 #define TX39_CONF_IRSIZE_MASK 0x0000000c
886 #define TX39_CONF_DRSIZE_SHIFT 0
887 #define TX39_CONF_DRSIZE_MASK 0x00000003
888
889 /*
890 * Interesting Bits in the R10K CP0 Branch Diagnostic Register
891 */
892 /* Disable Branch Target Address Cache */
893 #define R10K_DIAG_D_BTAC (_ULCAST_(1) << 27)
894 /* Enable Branch Prediction Global History */
895 #define R10K_DIAG_E_GHIST (_ULCAST_(1) << 26)
896 /* Disable Branch Return Cache */
897 #define R10K_DIAG_D_BRC (_ULCAST_(1) << 22)
898
899 /* Flush ITLB */
900 #define LOONGSON_DIAG_ITLB (_ULCAST_(1) << 2)
901 /* Flush DTLB */
902 #define LOONGSON_DIAG_DTLB (_ULCAST_(1) << 3)
903 /* Flush VTLB */
904 #define LOONGSON_DIAG_VTLB (_ULCAST_(1) << 12)
905 /* Flush FTLB */
906 #define LOONGSON_DIAG_FTLB (_ULCAST_(1) << 13)
907
908 /*
909 * Coprocessor 1 (FPU) register names
910 */
911 #define CP1_REVISION $0
912 #define CP1_UFR $1
913 #define CP1_UNFR $4
914 #define CP1_FCCR $25
915 #define CP1_FEXR $26
916 #define CP1_FENR $28
917 #define CP1_STATUS $31
918
919
920 /*
921 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
922 */
923 #define MIPS_FPIR_S (_ULCAST_(1) << 16)
924 #define MIPS_FPIR_D (_ULCAST_(1) << 17)
925 #define MIPS_FPIR_PS (_ULCAST_(1) << 18)
926 #define MIPS_FPIR_3D (_ULCAST_(1) << 19)
927 #define MIPS_FPIR_W (_ULCAST_(1) << 20)
928 #define MIPS_FPIR_L (_ULCAST_(1) << 21)
929 #define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
930 #define MIPS_FPIR_HAS2008 (_ULCAST_(1) << 23)
931 #define MIPS_FPIR_UFRP (_ULCAST_(1) << 28)
932 #define MIPS_FPIR_FREP (_ULCAST_(1) << 29)
933
934 /*
935 * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
936 */
937 #define MIPS_FCCR_CONDX_S 0
938 #define MIPS_FCCR_CONDX (_ULCAST_(255) << MIPS_FCCR_CONDX_S)
939 #define MIPS_FCCR_COND0_S 0
940 #define MIPS_FCCR_COND0 (_ULCAST_(1) << MIPS_FCCR_COND0_S)
941 #define MIPS_FCCR_COND1_S 1
942 #define MIPS_FCCR_COND1 (_ULCAST_(1) << MIPS_FCCR_COND1_S)
943 #define MIPS_FCCR_COND2_S 2
944 #define MIPS_FCCR_COND2 (_ULCAST_(1) << MIPS_FCCR_COND2_S)
945 #define MIPS_FCCR_COND3_S 3
946 #define MIPS_FCCR_COND3 (_ULCAST_(1) << MIPS_FCCR_COND3_S)
947 #define MIPS_FCCR_COND4_S 4
948 #define MIPS_FCCR_COND4 (_ULCAST_(1) << MIPS_FCCR_COND4_S)
949 #define MIPS_FCCR_COND5_S 5
950 #define MIPS_FCCR_COND5 (_ULCAST_(1) << MIPS_FCCR_COND5_S)
951 #define MIPS_FCCR_COND6_S 6
952 #define MIPS_FCCR_COND6 (_ULCAST_(1) << MIPS_FCCR_COND6_S)
953 #define MIPS_FCCR_COND7_S 7
954 #define MIPS_FCCR_COND7 (_ULCAST_(1) << MIPS_FCCR_COND7_S)
955
956 /*
957 * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
958 */
959 #define MIPS_FENR_FS_S 2
960 #define MIPS_FENR_FS (_ULCAST_(1) << MIPS_FENR_FS_S)
961
962 /*
963 * FPU Status Register Values
964 */
965 #define FPU_CSR_COND_S 23 /* $fcc0 */
966 #define FPU_CSR_COND (_ULCAST_(1) << FPU_CSR_COND_S)
967
968 #define FPU_CSR_FS_S 24 /* flush denormalised results to 0 */
969 #define FPU_CSR_FS (_ULCAST_(1) << FPU_CSR_FS_S)
970
971 #define FPU_CSR_CONDX_S 25 /* $fcc[7:1] */
972 #define FPU_CSR_CONDX (_ULCAST_(127) << FPU_CSR_CONDX_S)
973 #define FPU_CSR_COND1_S 25 /* $fcc1 */
974 #define FPU_CSR_COND1 (_ULCAST_(1) << FPU_CSR_COND1_S)
975 #define FPU_CSR_COND2_S 26 /* $fcc2 */
976 #define FPU_CSR_COND2 (_ULCAST_(1) << FPU_CSR_COND2_S)
977 #define FPU_CSR_COND3_S 27 /* $fcc3 */
978 #define FPU_CSR_COND3 (_ULCAST_(1) << FPU_CSR_COND3_S)
979 #define FPU_CSR_COND4_S 28 /* $fcc4 */
980 #define FPU_CSR_COND4 (_ULCAST_(1) << FPU_CSR_COND4_S)
981 #define FPU_CSR_COND5_S 29 /* $fcc5 */
982 #define FPU_CSR_COND5 (_ULCAST_(1) << FPU_CSR_COND5_S)
983 #define FPU_CSR_COND6_S 30 /* $fcc6 */
984 #define FPU_CSR_COND6 (_ULCAST_(1) << FPU_CSR_COND6_S)
985 #define FPU_CSR_COND7_S 31 /* $fcc7 */
986 #define FPU_CSR_COND7 (_ULCAST_(1) << FPU_CSR_COND7_S)
987
988 /*
989 * Bits 22:20 of the FPU Status Register will be read as 0,
990 * and should be written as zero.
991 */
992 #define FPU_CSR_RSVD (_ULCAST_(7) << 20)
993
994 #define FPU_CSR_ABS2008 (_ULCAST_(1) << 19)
995 #define FPU_CSR_NAN2008 (_ULCAST_(1) << 18)
996
997 /*
998 * X the exception cause indicator
999 * E the exception enable
1000 * S the sticky/flag bit
1001 */
1002 #define FPU_CSR_ALL_X 0x0003f000
1003 #define FPU_CSR_UNI_X 0x00020000
1004 #define FPU_CSR_INV_X 0x00010000
1005 #define FPU_CSR_DIV_X 0x00008000
1006 #define FPU_CSR_OVF_X 0x00004000
1007 #define FPU_CSR_UDF_X 0x00002000
1008 #define FPU_CSR_INE_X 0x00001000
1009
1010 #define FPU_CSR_ALL_E 0x00000f80
1011 #define FPU_CSR_INV_E 0x00000800
1012 #define FPU_CSR_DIV_E 0x00000400
1013 #define FPU_CSR_OVF_E 0x00000200
1014 #define FPU_CSR_UDF_E 0x00000100
1015 #define FPU_CSR_INE_E 0x00000080
1016
1017 #define FPU_CSR_ALL_S 0x0000007c
1018 #define FPU_CSR_INV_S 0x00000040
1019 #define FPU_CSR_DIV_S 0x00000020
1020 #define FPU_CSR_OVF_S 0x00000010
1021 #define FPU_CSR_UDF_S 0x00000008
1022 #define FPU_CSR_INE_S 0x00000004
1023
1024 /* Bits 0 and 1 of FPU Status Register specify the rounding mode */
1025 #define FPU_CSR_RM 0x00000003
1026 #define FPU_CSR_RN 0x0 /* nearest */
1027 #define FPU_CSR_RZ 0x1 /* towards zero */
1028 #define FPU_CSR_RU 0x2 /* towards +Infinity */
1029 #define FPU_CSR_RD 0x3 /* towards -Infinity */
1030
1031
1032 #ifndef __ASSEMBLY__
1033
1034 /*
1035 * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
1036 */
1037 #if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
1038 defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
1039 #define get_isa16_mode(x) ((x) & 0x1)
1040 #define msk_isa16_mode(x) ((x) & ~0x1)
1041 #define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
1042 #else
1043 #define get_isa16_mode(x) 0
1044 #define msk_isa16_mode(x) (x)
1045 #define set_isa16_mode(x) do { } while(0)
1046 #endif
1047
1048 /*
1049 * microMIPS instructions can be 16-bit or 32-bit in length. This
1050 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
1051 */
1052 static inline int mm_insn_16bit(u16 insn)
1053 {
1054 u16 opcode = (insn >> 10) & 0x7;
1055
1056 return (opcode >= 1 && opcode <= 3) ? 1 : 0;
1057 }
1058
1059 /*
1060 * Helper macros for generating raw instruction encodings in inline asm.
1061 */
1062 #ifdef CONFIG_CPU_MICROMIPS
1063 #define _ASM_INSN16_IF_MM(_enc) \
1064 ".insn\n\t" \
1065 ".hword (" #_enc ")\n\t"
1066 #define _ASM_INSN32_IF_MM(_enc) \
1067 ".insn\n\t" \
1068 ".hword ((" #_enc ") >> 16)\n\t" \
1069 ".hword ((" #_enc ") & 0xffff)\n\t"
1070 #else
1071 #define _ASM_INSN_IF_MIPS(_enc) \
1072 ".insn\n\t" \
1073 ".word (" #_enc ")\n\t"
1074 #endif
1075
1076 #ifndef _ASM_INSN16_IF_MM
1077 #define _ASM_INSN16_IF_MM(_enc)
1078 #endif
1079 #ifndef _ASM_INSN32_IF_MM
1080 #define _ASM_INSN32_IF_MM(_enc)
1081 #endif
1082 #ifndef _ASM_INSN_IF_MIPS
1083 #define _ASM_INSN_IF_MIPS(_enc)
1084 #endif
1085
1086 /*
1087 * TLB Invalidate Flush
1088 */
1089 static inline void tlbinvf(void)
1090 {
1091 __asm__ __volatile__(
1092 ".set push\n\t"
1093 ".set noreorder\n\t"
1094 "# tlbinvf\n\t"
1095 _ASM_INSN_IF_MIPS(0x42000004)
1096 _ASM_INSN32_IF_MM(0x0000537c)
1097 ".set pop");
1098 }
1099
1100
1101 /*
1102 * Functions to access the R10000 performance counters. These are basically
1103 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
1104 * performance counter number encoded into bits 1 ... 5 of the instruction.
1105 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
1106 * disassembler these will look like an access to sel 0 or 1.
1107 */
1108 #define read_r10k_perf_cntr(counter) \
1109 ({ \
1110 unsigned int __res; \
1111 __asm__ __volatile__( \
1112 "mfpc\t%0, %1" \
1113 : "=r" (__res) \
1114 : "i" (counter)); \
1115 \
1116 __res; \
1117 })
1118
1119 #define write_r10k_perf_cntr(counter,val) \
1120 do { \
1121 __asm__ __volatile__( \
1122 "mtpc\t%0, %1" \
1123 : \
1124 : "r" (val), "i" (counter)); \
1125 } while (0)
1126
1127 #define read_r10k_perf_event(counter) \
1128 ({ \
1129 unsigned int __res; \
1130 __asm__ __volatile__( \
1131 "mfps\t%0, %1" \
1132 : "=r" (__res) \
1133 : "i" (counter)); \
1134 \
1135 __res; \
1136 })
1137
1138 #define write_r10k_perf_cntl(counter,val) \
1139 do { \
1140 __asm__ __volatile__( \
1141 "mtps\t%0, %1" \
1142 : \
1143 : "r" (val), "i" (counter)); \
1144 } while (0)
1145
1146
1147 /*
1148 * Macros to access the system control coprocessor
1149 */
1150
1151 #define __read_32bit_c0_register(source, sel) \
1152 ({ unsigned int __res; \
1153 if (sel == 0) \
1154 __asm__ __volatile__( \
1155 "mfc0\t%0, " #source "\n\t" \
1156 : "=r" (__res)); \
1157 else \
1158 __asm__ __volatile__( \
1159 ".set\tmips32\n\t" \
1160 "mfc0\t%0, " #source ", " #sel "\n\t" \
1161 ".set\tmips0\n\t" \
1162 : "=r" (__res)); \
1163 __res; \
1164 })
1165
1166 #define __read_64bit_c0_register(source, sel) \
1167 ({ unsigned long long __res; \
1168 if (sizeof(unsigned long) == 4) \
1169 __res = __read_64bit_c0_split(source, sel); \
1170 else if (sel == 0) \
1171 __asm__ __volatile__( \
1172 ".set\tmips3\n\t" \
1173 "dmfc0\t%0, " #source "\n\t" \
1174 ".set\tmips0" \
1175 : "=r" (__res)); \
1176 else \
1177 __asm__ __volatile__( \
1178 ".set\tmips64\n\t" \
1179 "dmfc0\t%0, " #source ", " #sel "\n\t" \
1180 ".set\tmips0" \
1181 : "=r" (__res)); \
1182 __res; \
1183 })
1184
1185 #define __write_32bit_c0_register(register, sel, value) \
1186 do { \
1187 if (sel == 0) \
1188 __asm__ __volatile__( \
1189 "mtc0\t%z0, " #register "\n\t" \
1190 : : "Jr" ((unsigned int)(value))); \
1191 else \
1192 __asm__ __volatile__( \
1193 ".set\tmips32\n\t" \
1194 "mtc0\t%z0, " #register ", " #sel "\n\t" \
1195 ".set\tmips0" \
1196 : : "Jr" ((unsigned int)(value))); \
1197 } while (0)
1198
1199 #define __write_64bit_c0_register(register, sel, value) \
1200 do { \
1201 if (sizeof(unsigned long) == 4) \
1202 __write_64bit_c0_split(register, sel, value); \
1203 else if (sel == 0) \
1204 __asm__ __volatile__( \
1205 ".set\tmips3\n\t" \
1206 "dmtc0\t%z0, " #register "\n\t" \
1207 ".set\tmips0" \
1208 : : "Jr" (value)); \
1209 else \
1210 __asm__ __volatile__( \
1211 ".set\tmips64\n\t" \
1212 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
1213 ".set\tmips0" \
1214 : : "Jr" (value)); \
1215 } while (0)
1216
1217 #define __read_ulong_c0_register(reg, sel) \
1218 ((sizeof(unsigned long) == 4) ? \
1219 (unsigned long) __read_32bit_c0_register(reg, sel) : \
1220 (unsigned long) __read_64bit_c0_register(reg, sel))
1221
1222 #define __write_ulong_c0_register(reg, sel, val) \
1223 do { \
1224 if (sizeof(unsigned long) == 4) \
1225 __write_32bit_c0_register(reg, sel, val); \
1226 else \
1227 __write_64bit_c0_register(reg, sel, val); \
1228 } while (0)
1229
1230 /*
1231 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
1232 */
1233 #define __read_32bit_c0_ctrl_register(source) \
1234 ({ unsigned int __res; \
1235 __asm__ __volatile__( \
1236 "cfc0\t%0, " #source "\n\t" \
1237 : "=r" (__res)); \
1238 __res; \
1239 })
1240
1241 #define __write_32bit_c0_ctrl_register(register, value) \
1242 do { \
1243 __asm__ __volatile__( \
1244 "ctc0\t%z0, " #register "\n\t" \
1245 : : "Jr" ((unsigned int)(value))); \
1246 } while (0)
1247
1248 /*
1249 * These versions are only needed for systems with more than 38 bits of
1250 * physical address space running the 32-bit kernel. That's none atm :-)
1251 */
1252 #define __read_64bit_c0_split(source, sel) \
1253 ({ \
1254 unsigned long long __val; \
1255 unsigned long __flags; \
1256 \
1257 local_irq_save(__flags); \
1258 if (sel == 0) \
1259 __asm__ __volatile__( \
1260 ".set\tmips64\n\t" \
1261 "dmfc0\t%M0, " #source "\n\t" \
1262 "dsll\t%L0, %M0, 32\n\t" \
1263 "dsra\t%M0, %M0, 32\n\t" \
1264 "dsra\t%L0, %L0, 32\n\t" \
1265 ".set\tmips0" \
1266 : "=r" (__val)); \
1267 else \
1268 __asm__ __volatile__( \
1269 ".set\tmips64\n\t" \
1270 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
1271 "dsll\t%L0, %M0, 32\n\t" \
1272 "dsra\t%M0, %M0, 32\n\t" \
1273 "dsra\t%L0, %L0, 32\n\t" \
1274 ".set\tmips0" \
1275 : "=r" (__val)); \
1276 local_irq_restore(__flags); \
1277 \
1278 __val; \
1279 })
1280
1281 #define __write_64bit_c0_split(source, sel, val) \
1282 do { \
1283 unsigned long __flags; \
1284 \
1285 local_irq_save(__flags); \
1286 if (sel == 0) \
1287 __asm__ __volatile__( \
1288 ".set\tmips64\n\t" \
1289 "dsll\t%L0, %L0, 32\n\t" \
1290 "dsrl\t%L0, %L0, 32\n\t" \
1291 "dsll\t%M0, %M0, 32\n\t" \
1292 "or\t%L0, %L0, %M0\n\t" \
1293 "dmtc0\t%L0, " #source "\n\t" \
1294 ".set\tmips0" \
1295 : : "r" (val)); \
1296 else \
1297 __asm__ __volatile__( \
1298 ".set\tmips64\n\t" \
1299 "dsll\t%L0, %L0, 32\n\t" \
1300 "dsrl\t%L0, %L0, 32\n\t" \
1301 "dsll\t%M0, %M0, 32\n\t" \
1302 "or\t%L0, %L0, %M0\n\t" \
1303 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
1304 ".set\tmips0" \
1305 : : "r" (val)); \
1306 local_irq_restore(__flags); \
1307 } while (0)
1308
1309 #define __readx_32bit_c0_register(source) \
1310 ({ \
1311 unsigned int __res; \
1312 \
1313 __asm__ __volatile__( \
1314 " .set push \n" \
1315 " .set noat \n" \
1316 " .set mips32r2 \n" \
1317 " # mfhc0 $1, %1 \n" \
1318 _ASM_INSN_IF_MIPS(0x40410000 | ((%1 & 0x1f) << 11)) \
1319 _ASM_INSN32_IF_MM(0x002000f4 | ((%1 & 0x1f) << 16)) \
1320 " move %0, $1 \n" \
1321 " .set pop \n" \
1322 : "=r" (__res) \
1323 : "i" (source)); \
1324 __res; \
1325 })
1326
1327 #define __writex_32bit_c0_register(register, value) \
1328 do { \
1329 __asm__ __volatile__( \
1330 " .set push \n" \
1331 " .set noat \n" \
1332 " .set mips32r2 \n" \
1333 " move $1, %0 \n" \
1334 " # mthc0 $1, %1 \n" \
1335 _ASM_INSN_IF_MIPS(0x40c10000 | ((%1 & 0x1f) << 11)) \
1336 _ASM_INSN32_IF_MM(0x002002f4 | ((%1 & 0x1f) << 16)) \
1337 " .set pop \n" \
1338 : \
1339 : "r" (value), "i" (register)); \
1340 } while (0)
1341
1342 #define read_c0_index() __read_32bit_c0_register($0, 0)
1343 #define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
1344
1345 #define read_c0_random() __read_32bit_c0_register($1, 0)
1346 #define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
1347
1348 #define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
1349 #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
1350
1351 #define readx_c0_entrylo0() __readx_32bit_c0_register(2)
1352 #define writex_c0_entrylo0(val) __writex_32bit_c0_register(2, val)
1353
1354 #define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
1355 #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
1356
1357 #define readx_c0_entrylo1() __readx_32bit_c0_register(3)
1358 #define writex_c0_entrylo1(val) __writex_32bit_c0_register(3, val)
1359
1360 #define read_c0_conf() __read_32bit_c0_register($3, 0)
1361 #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
1362
1363 #define read_c0_context() __read_ulong_c0_register($4, 0)
1364 #define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
1365
1366 #define read_c0_contextconfig() __read_32bit_c0_register($4, 1)
1367 #define write_c0_contextconfig(val) __write_32bit_c0_register($4, 1, val)
1368
1369 #define read_c0_userlocal() __read_ulong_c0_register($4, 2)
1370 #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
1371
1372 #define read_c0_xcontextconfig() __read_ulong_c0_register($4, 3)
1373 #define write_c0_xcontextconfig(val) __write_ulong_c0_register($4, 3, val)
1374
1375 #define read_c0_pagemask() __read_32bit_c0_register($5, 0)
1376 #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
1377
1378 #define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
1379 #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
1380
1381 #define read_c0_wired() __read_32bit_c0_register($6, 0)
1382 #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
1383
1384 #define read_c0_info() __read_32bit_c0_register($7, 0)
1385
1386 #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
1387 #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
1388
1389 #define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
1390 #define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
1391
1392 #define read_c0_badinstr() __read_32bit_c0_register($8, 1)
1393 #define read_c0_badinstrp() __read_32bit_c0_register($8, 2)
1394
1395 #define read_c0_count() __read_32bit_c0_register($9, 0)
1396 #define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
1397
1398 #define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
1399 #define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
1400
1401 #define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
1402 #define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
1403
1404 #define read_c0_entryhi() __read_ulong_c0_register($10, 0)
1405 #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
1406
1407 #define read_c0_guestctl1() __read_32bit_c0_register($10, 4)
1408 #define write_c0_guestctl1(val) __write_32bit_c0_register($10, 4, val)
1409
1410 #define read_c0_guestctl2() __read_32bit_c0_register($10, 5)
1411 #define write_c0_guestctl2(val) __write_32bit_c0_register($10, 5, val)
1412
1413 #define read_c0_guestctl3() __read_32bit_c0_register($10, 6)
1414 #define write_c0_guestctl3(val) __write_32bit_c0_register($10, 6, val)
1415
1416 #define read_c0_compare() __read_32bit_c0_register($11, 0)
1417 #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
1418
1419 #define read_c0_guestctl0ext() __read_32bit_c0_register($11, 4)
1420 #define write_c0_guestctl0ext(val) __write_32bit_c0_register($11, 4, val)
1421
1422 #define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
1423 #define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
1424
1425 #define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
1426 #define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
1427
1428 #define read_c0_status() __read_32bit_c0_register($12, 0)
1429
1430 #define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
1431
1432 #define read_c0_guestctl0() __read_32bit_c0_register($12, 6)
1433 #define write_c0_guestctl0(val) __write_32bit_c0_register($12, 6, val)
1434
1435 #define read_c0_gtoffset() __read_32bit_c0_register($12, 7)
1436 #define write_c0_gtoffset(val) __write_32bit_c0_register($12, 7, val)
1437
1438 #define read_c0_cause() __read_32bit_c0_register($13, 0)
1439 #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
1440
1441 #define read_c0_epc() __read_ulong_c0_register($14, 0)
1442 #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
1443
1444 #define read_c0_prid() __read_32bit_c0_register($15, 0)
1445
1446 #define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
1447
1448 #define read_c0_config() __read_32bit_c0_register($16, 0)
1449 #define read_c0_config1() __read_32bit_c0_register($16, 1)
1450 #define read_c0_config2() __read_32bit_c0_register($16, 2)
1451 #define read_c0_config3() __read_32bit_c0_register($16, 3)
1452 #define read_c0_config4() __read_32bit_c0_register($16, 4)
1453 #define read_c0_config5() __read_32bit_c0_register($16, 5)
1454 #define read_c0_config6() __read_32bit_c0_register($16, 6)
1455 #define read_c0_config7() __read_32bit_c0_register($16, 7)
1456 #define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
1457 #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
1458 #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
1459 #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
1460 #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
1461 #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
1462 #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
1463 #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
1464
1465 #define read_c0_lladdr() __read_ulong_c0_register($17, 0)
1466 #define write_c0_lladdr(val) __write_ulong_c0_register($17, 0, val)
1467 #define read_c0_maar() __read_ulong_c0_register($17, 1)
1468 #define write_c0_maar(val) __write_ulong_c0_register($17, 1, val)
1469 #define read_c0_maari() __read_32bit_c0_register($17, 2)
1470 #define write_c0_maari(val) __write_32bit_c0_register($17, 2, val)
1471
1472 /*
1473 * The WatchLo register. There may be up to 8 of them.
1474 */
1475 #define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
1476 #define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
1477 #define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
1478 #define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
1479 #define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
1480 #define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
1481 #define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
1482 #define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
1483 #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
1484 #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
1485 #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
1486 #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
1487 #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
1488 #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
1489 #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
1490 #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
1491
1492 /*
1493 * The WatchHi register. There may be up to 8 of them.
1494 */
1495 #define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
1496 #define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
1497 #define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
1498 #define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
1499 #define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
1500 #define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
1501 #define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
1502 #define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
1503
1504 #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
1505 #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
1506 #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
1507 #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
1508 #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
1509 #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
1510 #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
1511 #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
1512
1513 #define read_c0_xcontext() __read_ulong_c0_register($20, 0)
1514 #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
1515
1516 #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
1517 #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1518
1519 #define read_c0_framemask() __read_32bit_c0_register($21, 0)
1520 #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
1521
1522 #define read_c0_diag() __read_32bit_c0_register($22, 0)
1523 #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1524
1525 /* R10K CP0 Branch Diagnostic register is 64bits wide */
1526 #define read_c0_r10k_diag() __read_64bit_c0_register($22, 0)
1527 #define write_c0_r10k_diag(val) __write_64bit_c0_register($22, 0, val)
1528
1529 #define read_c0_diag1() __read_32bit_c0_register($22, 1)
1530 #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1531
1532 #define read_c0_diag2() __read_32bit_c0_register($22, 2)
1533 #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1534
1535 #define read_c0_diag3() __read_32bit_c0_register($22, 3)
1536 #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1537
1538 #define read_c0_diag4() __read_32bit_c0_register($22, 4)
1539 #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1540
1541 #define read_c0_diag5() __read_32bit_c0_register($22, 5)
1542 #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1543
1544 #define read_c0_debug() __read_32bit_c0_register($23, 0)
1545 #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1546
1547 #define read_c0_depc() __read_ulong_c0_register($24, 0)
1548 #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1549
1550 /*
1551 * MIPS32 / MIPS64 performance counters
1552 */
1553 #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
1554 #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
1555 #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
1556 #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
1557 #define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1558 #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
1559 #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
1560 #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
1561 #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
1562 #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
1563 #define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1564 #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
1565 #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
1566 #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
1567 #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
1568 #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
1569 #define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1570 #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
1571 #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
1572 #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
1573 #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
1574 #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
1575 #define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1576 #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
1577
1578 #define read_c0_ecc() __read_32bit_c0_register($26, 0)
1579 #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1580
1581 #define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
1582 #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
1583
1584 #define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1585
1586 #define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
1587 #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
1588
1589 #define read_c0_taglo() __read_32bit_c0_register($28, 0)
1590 #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1591
1592 #define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1593 #define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1594
1595 #define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1596 #define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1597
1598 #define read_c0_staglo() __read_32bit_c0_register($28, 4)
1599 #define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1600
1601 #define read_c0_taghi() __read_32bit_c0_register($29, 0)
1602 #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1603
1604 #define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1605 #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1606
1607 /* MIPSR2 */
1608 #define read_c0_hwrena() __read_32bit_c0_register($7, 0)
1609 #define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1610
1611 #define read_c0_intctl() __read_32bit_c0_register($12, 1)
1612 #define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1613
1614 #define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1615 #define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1616
1617 #define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1618 #define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1619
1620 #define read_c0_ebase() __read_32bit_c0_register($15, 1)
1621 #define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1622
1623 #define read_c0_ebase_64() __read_64bit_c0_register($15, 1)
1624 #define write_c0_ebase_64(val) __write_64bit_c0_register($15, 1, val)
1625
1626 #define read_c0_cdmmbase() __read_ulong_c0_register($15, 2)
1627 #define write_c0_cdmmbase(val) __write_ulong_c0_register($15, 2, val)
1628
1629 /* MIPSR3 */
1630 #define read_c0_segctl0() __read_32bit_c0_register($5, 2)
1631 #define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
1632
1633 #define read_c0_segctl1() __read_32bit_c0_register($5, 3)
1634 #define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
1635
1636 #define read_c0_segctl2() __read_32bit_c0_register($5, 4)
1637 #define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
1638
1639 /* Hardware Page Table Walker */
1640 #define read_c0_pwbase() __read_ulong_c0_register($5, 5)
1641 #define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
1642
1643 #define read_c0_pwfield() __read_ulong_c0_register($5, 6)
1644 #define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
1645
1646 #define read_c0_pwsize() __read_ulong_c0_register($5, 7)
1647 #define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
1648
1649 #define read_c0_pwctl() __read_32bit_c0_register($6, 6)
1650 #define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
1651
1652 #define read_c0_pgd() __read_64bit_c0_register($9, 7)
1653 #define write_c0_pgd(val) __write_64bit_c0_register($9, 7, val)
1654
1655 #define read_c0_kpgd() __read_64bit_c0_register($31, 7)
1656 #define write_c0_kpgd(val) __write_64bit_c0_register($31, 7, val)
1657
1658 /* Cavium OCTEON (cnMIPS) */
1659 #define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1660 #define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1661
1662 #define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1663 #define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1664
1665 #define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
1666 #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
1667 /*
1668 * The cacheerr registers are not standardized. On OCTEON, they are
1669 * 64 bits wide.
1670 */
1671 #define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1672 #define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1673
1674 #define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1675 #define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1676
1677 /* BMIPS3300 */
1678 #define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1679 #define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1680
1681 #define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1682 #define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1683
1684 #define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1685 #define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1686
1687 /* BMIPS43xx */
1688 #define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1689 #define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1690
1691 #define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1692 #define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1693
1694 #define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1695 #define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1696
1697 #define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1698 #define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1699
1700 #define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1701 #define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1702
1703 /* BMIPS5000 */
1704 #define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1705 #define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1706
1707 #define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1708 #define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1709
1710 #define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1711 #define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1712
1713 #define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1714 #define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1715
1716 #define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1717 #define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1718
1719 #define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1720 #define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1721
1722 /*
1723 * Macros to access the guest system control coprocessor
1724 */
1725
1726 #ifdef TOOLCHAIN_SUPPORTS_VIRT
1727
1728 #define __read_32bit_gc0_register(source, sel) \
1729 ({ int __res; \
1730 __asm__ __volatile__( \
1731 ".set\tpush\n\t" \
1732 ".set\tmips32r2\n\t" \
1733 ".set\tvirt\n\t" \
1734 "mfgc0\t%0, $%1, %2\n\t" \
1735 ".set\tpop" \
1736 : "=r" (__res) \
1737 : "i" (source), "i" (sel)); \
1738 __res; \
1739 })
1740
1741 #define __read_64bit_gc0_register(source, sel) \
1742 ({ unsigned long long __res; \
1743 __asm__ __volatile__( \
1744 ".set\tpush\n\t" \
1745 ".set\tmips64r2\n\t" \
1746 ".set\tvirt\n\t" \
1747 "dmfgc0\t%0, $%1, %2\n\t" \
1748 ".set\tpop" \
1749 : "=r" (__res) \
1750 : "i" (source), "i" (sel)); \
1751 __res; \
1752 })
1753
1754 #define __write_32bit_gc0_register(register, sel, value) \
1755 do { \
1756 __asm__ __volatile__( \
1757 ".set\tpush\n\t" \
1758 ".set\tmips32r2\n\t" \
1759 ".set\tvirt\n\t" \
1760 "mtgc0\t%z0, $%1, %2\n\t" \
1761 ".set\tpop" \
1762 : : "Jr" ((unsigned int)(value)), \
1763 "i" (register), "i" (sel)); \
1764 } while (0)
1765
1766 #define __write_64bit_gc0_register(register, sel, value) \
1767 do { \
1768 __asm__ __volatile__( \
1769 ".set\tpush\n\t" \
1770 ".set\tmips64r2\n\t" \
1771 ".set\tvirt\n\t" \
1772 "dmtgc0\t%z0, $%1, %2\n\t" \
1773 ".set\tpop" \
1774 : : "Jr" (value), \
1775 "i" (register), "i" (sel)); \
1776 } while (0)
1777
1778 #else /* TOOLCHAIN_SUPPORTS_VIRT */
1779
1780 #define __read_32bit_gc0_register(source, sel) \
1781 ({ int __res; \
1782 __asm__ __volatile__( \
1783 ".set\tpush\n\t" \
1784 ".set\tnoat\n\t" \
1785 "# mfgc0\t$1, $%1, %2\n\t" \
1786 _ASM_INSN_IF_MIPS(0x40610000 | %1 << 11 | %2) \
1787 _ASM_INSN32_IF_MM(0x002004fc | %1 << 16 | %2 << 11) \
1788 "move\t%0, $1\n\t" \
1789 ".set\tpop" \
1790 : "=r" (__res) \
1791 : "i" (source), "i" (sel)); \
1792 __res; \
1793 })
1794
1795 #define __read_64bit_gc0_register(source, sel) \
1796 ({ unsigned long long __res; \
1797 __asm__ __volatile__( \
1798 ".set\tpush\n\t" \
1799 ".set\tnoat\n\t" \
1800 "# dmfgc0\t$1, $%1, %2\n\t" \
1801 _ASM_INSN_IF_MIPS(0x40610100 | %1 << 11 | %2) \
1802 _ASM_INSN32_IF_MM(0x582004fc | %1 << 16 | %2 << 11) \
1803 "move\t%0, $1\n\t" \
1804 ".set\tpop" \
1805 : "=r" (__res) \
1806 : "i" (source), "i" (sel)); \
1807 __res; \
1808 })
1809
1810 #define __write_32bit_gc0_register(register, sel, value) \
1811 do { \
1812 __asm__ __volatile__( \
1813 ".set\tpush\n\t" \
1814 ".set\tnoat\n\t" \
1815 "move\t$1, %z0\n\t" \
1816 "# mtgc0\t$1, $%1, %2\n\t" \
1817 _ASM_INSN_IF_MIPS(0x40610200 | %1 << 11 | %2) \
1818 _ASM_INSN32_IF_MM(0x002006fc | %1 << 16 | %2 << 11) \
1819 ".set\tpop" \
1820 : : "Jr" ((unsigned int)(value)), \
1821 "i" (register), "i" (sel)); \
1822 } while (0)
1823
1824 #define __write_64bit_gc0_register(register, sel, value) \
1825 do { \
1826 __asm__ __volatile__( \
1827 ".set\tpush\n\t" \
1828 ".set\tnoat\n\t" \
1829 "move\t$1, %z0\n\t" \
1830 "# dmtgc0\t$1, $%1, %2\n\t" \
1831 _ASM_INSN_IF_MIPS(0x40610300 | %1 << 11 | %2) \
1832 _ASM_INSN32_IF_MM(0x582006fc | %1 << 16 | %2 << 11) \
1833 ".set\tpop" \
1834 : : "Jr" (value), \
1835 "i" (register), "i" (sel)); \
1836 } while (0)
1837
1838 #endif /* !TOOLCHAIN_SUPPORTS_VIRT */
1839
1840 #define __read_ulong_gc0_register(reg, sel) \
1841 ((sizeof(unsigned long) == 4) ? \
1842 (unsigned long) __read_32bit_gc0_register(reg, sel) : \
1843 (unsigned long) __read_64bit_gc0_register(reg, sel))
1844
1845 #define __write_ulong_gc0_register(reg, sel, val) \
1846 do { \
1847 if (sizeof(unsigned long) == 4) \
1848 __write_32bit_gc0_register(reg, sel, val); \
1849 else \
1850 __write_64bit_gc0_register(reg, sel, val); \
1851 } while (0)
1852
1853 #define read_gc0_index() __read_32bit_gc0_register(0, 0)
1854 #define write_gc0_index(val) __write_32bit_gc0_register(0, 0, val)
1855
1856 #define read_gc0_entrylo0() __read_ulong_gc0_register(2, 0)
1857 #define write_gc0_entrylo0(val) __write_ulong_gc0_register(2, 0, val)
1858
1859 #define read_gc0_entrylo1() __read_ulong_gc0_register(3, 0)
1860 #define write_gc0_entrylo1(val) __write_ulong_gc0_register(3, 0, val)
1861
1862 #define read_gc0_context() __read_ulong_gc0_register(4, 0)
1863 #define write_gc0_context(val) __write_ulong_gc0_register(4, 0, val)
1864
1865 #define read_gc0_contextconfig() __read_32bit_gc0_register(4, 1)
1866 #define write_gc0_contextconfig(val) __write_32bit_gc0_register(4, 1, val)
1867
1868 #define read_gc0_userlocal() __read_ulong_gc0_register(4, 2)
1869 #define write_gc0_userlocal(val) __write_ulong_gc0_register(4, 2, val)
1870
1871 #define read_gc0_xcontextconfig() __read_ulong_gc0_register(4, 3)
1872 #define write_gc0_xcontextconfig(val) __write_ulong_gc0_register(4, 3, val)
1873
1874 #define read_gc0_pagemask() __read_32bit_gc0_register(5, 0)
1875 #define write_gc0_pagemask(val) __write_32bit_gc0_register(5, 0, val)
1876
1877 #define read_gc0_pagegrain() __read_32bit_gc0_register(5, 1)
1878 #define write_gc0_pagegrain(val) __write_32bit_gc0_register(5, 1, val)
1879
1880 #define read_gc0_segctl0() __read_ulong_gc0_register(5, 2)
1881 #define write_gc0_segctl0(val) __write_ulong_gc0_register(5, 2, val)
1882
1883 #define read_gc0_segctl1() __read_ulong_gc0_register(5, 3)
1884 #define write_gc0_segctl1(val) __write_ulong_gc0_register(5, 3, val)
1885
1886 #define read_gc0_segctl2() __read_ulong_gc0_register(5, 4)
1887 #define write_gc0_segctl2(val) __write_ulong_gc0_register(5, 4, val)
1888
1889 #define read_gc0_pwbase() __read_ulong_gc0_register(5, 5)
1890 #define write_gc0_pwbase(val) __write_ulong_gc0_register(5, 5, val)
1891
1892 #define read_gc0_pwfield() __read_ulong_gc0_register(5, 6)
1893 #define write_gc0_pwfield(val) __write_ulong_gc0_register(5, 6, val)
1894
1895 #define read_gc0_pwsize() __read_ulong_gc0_register(5, 7)
1896 #define write_gc0_pwsize(val) __write_ulong_gc0_register(5, 7, val)
1897
1898 #define read_gc0_wired() __read_32bit_gc0_register(6, 0)
1899 #define write_gc0_wired(val) __write_32bit_gc0_register(6, 0, val)
1900
1901 #define read_gc0_pwctl() __read_32bit_gc0_register(6, 6)
1902 #define write_gc0_pwctl(val) __write_32bit_gc0_register(6, 6, val)
1903
1904 #define read_gc0_hwrena() __read_32bit_gc0_register(7, 0)
1905 #define write_gc0_hwrena(val) __write_32bit_gc0_register(7, 0, val)
1906
1907 #define read_gc0_badvaddr() __read_ulong_gc0_register(8, 0)
1908 #define write_gc0_badvaddr(val) __write_ulong_gc0_register(8, 0, val)
1909
1910 #define read_gc0_badinstr() __read_32bit_gc0_register(8, 1)
1911 #define write_gc0_badinstr(val) __write_32bit_gc0_register(8, 1, val)
1912
1913 #define read_gc0_badinstrp() __read_32bit_gc0_register(8, 2)
1914 #define write_gc0_badinstrp(val) __write_32bit_gc0_register(8, 2, val)
1915
1916 #define read_gc0_count() __read_32bit_gc0_register(9, 0)
1917
1918 #define read_gc0_entryhi() __read_ulong_gc0_register(10, 0)
1919 #define write_gc0_entryhi(val) __write_ulong_gc0_register(10, 0, val)
1920
1921 #define read_gc0_compare() __read_32bit_gc0_register(11, 0)
1922 #define write_gc0_compare(val) __write_32bit_gc0_register(11, 0, val)
1923
1924 #define read_gc0_status() __read_32bit_gc0_register(12, 0)
1925 #define write_gc0_status(val) __write_32bit_gc0_register(12, 0, val)
1926
1927 #define read_gc0_intctl() __read_32bit_gc0_register(12, 1)
1928 #define write_gc0_intctl(val) __write_32bit_gc0_register(12, 1, val)
1929
1930 #define read_gc0_cause() __read_32bit_gc0_register(13, 0)
1931 #define write_gc0_cause(val) __write_32bit_gc0_register(13, 0, val)
1932
1933 #define read_gc0_epc() __read_ulong_gc0_register(14, 0)
1934 #define write_gc0_epc(val) __write_ulong_gc0_register(14, 0, val)
1935
1936 #define read_gc0_ebase() __read_32bit_gc0_register(15, 1)
1937 #define write_gc0_ebase(val) __write_32bit_gc0_register(15, 1, val)
1938
1939 #define read_gc0_ebase_64() __read_64bit_gc0_register(15, 1)
1940 #define write_gc0_ebase_64(val) __write_64bit_gc0_register(15, 1, val)
1941
1942 #define read_gc0_config() __read_32bit_gc0_register(16, 0)
1943 #define read_gc0_config1() __read_32bit_gc0_register(16, 1)
1944 #define read_gc0_config2() __read_32bit_gc0_register(16, 2)
1945 #define read_gc0_config3() __read_32bit_gc0_register(16, 3)
1946 #define read_gc0_config4() __read_32bit_gc0_register(16, 4)
1947 #define read_gc0_config5() __read_32bit_gc0_register(16, 5)
1948 #define read_gc0_config6() __read_32bit_gc0_register(16, 6)
1949 #define read_gc0_config7() __read_32bit_gc0_register(16, 7)
1950 #define write_gc0_config(val) __write_32bit_gc0_register(16, 0, val)
1951 #define write_gc0_config1(val) __write_32bit_gc0_register(16, 1, val)
1952 #define write_gc0_config2(val) __write_32bit_gc0_register(16, 2, val)
1953 #define write_gc0_config3(val) __write_32bit_gc0_register(16, 3, val)
1954 #define write_gc0_config4(val) __write_32bit_gc0_register(16, 4, val)
1955 #define write_gc0_config5(val) __write_32bit_gc0_register(16, 5, val)
1956 #define write_gc0_config6(val) __write_32bit_gc0_register(16, 6, val)
1957 #define write_gc0_config7(val) __write_32bit_gc0_register(16, 7, val)
1958
1959 #define read_gc0_watchlo0() __read_ulong_gc0_register(18, 0)
1960 #define read_gc0_watchlo1() __read_ulong_gc0_register(18, 1)
1961 #define read_gc0_watchlo2() __read_ulong_gc0_register(18, 2)
1962 #define read_gc0_watchlo3() __read_ulong_gc0_register(18, 3)
1963 #define read_gc0_watchlo4() __read_ulong_gc0_register(18, 4)
1964 #define read_gc0_watchlo5() __read_ulong_gc0_register(18, 5)
1965 #define read_gc0_watchlo6() __read_ulong_gc0_register(18, 6)
1966 #define read_gc0_watchlo7() __read_ulong_gc0_register(18, 7)
1967 #define write_gc0_watchlo0(val) __write_ulong_gc0_register(18, 0, val)
1968 #define write_gc0_watchlo1(val) __write_ulong_gc0_register(18, 1, val)
1969 #define write_gc0_watchlo2(val) __write_ulong_gc0_register(18, 2, val)
1970 #define write_gc0_watchlo3(val) __write_ulong_gc0_register(18, 3, val)
1971 #define write_gc0_watchlo4(val) __write_ulong_gc0_register(18, 4, val)
1972 #define write_gc0_watchlo5(val) __write_ulong_gc0_register(18, 5, val)
1973 #define write_gc0_watchlo6(val) __write_ulong_gc0_register(18, 6, val)
1974 #define write_gc0_watchlo7(val) __write_ulong_gc0_register(18, 7, val)
1975
1976 #define read_gc0_watchhi0() __read_32bit_gc0_register(19, 0)
1977 #define read_gc0_watchhi1() __read_32bit_gc0_register(19, 1)
1978 #define read_gc0_watchhi2() __read_32bit_gc0_register(19, 2)
1979 #define read_gc0_watchhi3() __read_32bit_gc0_register(19, 3)
1980 #define read_gc0_watchhi4() __read_32bit_gc0_register(19, 4)
1981 #define read_gc0_watchhi5() __read_32bit_gc0_register(19, 5)
1982 #define read_gc0_watchhi6() __read_32bit_gc0_register(19, 6)
1983 #define read_gc0_watchhi7() __read_32bit_gc0_register(19, 7)
1984 #define write_gc0_watchhi0(val) __write_32bit_gc0_register(19, 0, val)
1985 #define write_gc0_watchhi1(val) __write_32bit_gc0_register(19, 1, val)
1986 #define write_gc0_watchhi2(val) __write_32bit_gc0_register(19, 2, val)
1987 #define write_gc0_watchhi3(val) __write_32bit_gc0_register(19, 3, val)
1988 #define write_gc0_watchhi4(val) __write_32bit_gc0_register(19, 4, val)
1989 #define write_gc0_watchhi5(val) __write_32bit_gc0_register(19, 5, val)
1990 #define write_gc0_watchhi6(val) __write_32bit_gc0_register(19, 6, val)
1991 #define write_gc0_watchhi7(val) __write_32bit_gc0_register(19, 7, val)
1992
1993 #define read_gc0_xcontext() __read_ulong_gc0_register(20, 0)
1994 #define write_gc0_xcontext(val) __write_ulong_gc0_register(20, 0, val)
1995
1996 #define read_gc0_perfctrl0() __read_32bit_gc0_register(25, 0)
1997 #define write_gc0_perfctrl0(val) __write_32bit_gc0_register(25, 0, val)
1998 #define read_gc0_perfcntr0() __read_32bit_gc0_register(25, 1)
1999 #define write_gc0_perfcntr0(val) __write_32bit_gc0_register(25, 1, val)
2000 #define read_gc0_perfcntr0_64() __read_64bit_gc0_register(25, 1)
2001 #define write_gc0_perfcntr0_64(val) __write_64bit_gc0_register(25, 1, val)
2002 #define read_gc0_perfctrl1() __read_32bit_gc0_register(25, 2)
2003 #define write_gc0_perfctrl1(val) __write_32bit_gc0_register(25, 2, val)
2004 #define read_gc0_perfcntr1() __read_32bit_gc0_register(25, 3)
2005 #define write_gc0_perfcntr1(val) __write_32bit_gc0_register(25, 3, val)
2006 #define read_gc0_perfcntr1_64() __read_64bit_gc0_register(25, 3)
2007 #define write_gc0_perfcntr1_64(val) __write_64bit_gc0_register(25, 3, val)
2008 #define read_gc0_perfctrl2() __read_32bit_gc0_register(25, 4)
2009 #define write_gc0_perfctrl2(val) __write_32bit_gc0_register(25, 4, val)
2010 #define read_gc0_perfcntr2() __read_32bit_gc0_register(25, 5)
2011 #define write_gc0_perfcntr2(val) __write_32bit_gc0_register(25, 5, val)
2012 #define read_gc0_perfcntr2_64() __read_64bit_gc0_register(25, 5)
2013 #define write_gc0_perfcntr2_64(val) __write_64bit_gc0_register(25, 5, val)
2014 #define read_gc0_perfctrl3() __read_32bit_gc0_register(25, 6)
2015 #define write_gc0_perfctrl3(val) __write_32bit_gc0_register(25, 6, val)
2016 #define read_gc0_perfcntr3() __read_32bit_gc0_register(25, 7)
2017 #define write_gc0_perfcntr3(val) __write_32bit_gc0_register(25, 7, val)
2018 #define read_gc0_perfcntr3_64() __read_64bit_gc0_register(25, 7)
2019 #define write_gc0_perfcntr3_64(val) __write_64bit_gc0_register(25, 7, val)
2020
2021 #define read_gc0_errorepc() __read_ulong_gc0_register(30, 0)
2022 #define write_gc0_errorepc(val) __write_ulong_gc0_register(30, 0, val)
2023
2024 #define read_gc0_kscratch1() __read_ulong_gc0_register(31, 2)
2025 #define read_gc0_kscratch2() __read_ulong_gc0_register(31, 3)
2026 #define read_gc0_kscratch3() __read_ulong_gc0_register(31, 4)
2027 #define read_gc0_kscratch4() __read_ulong_gc0_register(31, 5)
2028 #define read_gc0_kscratch5() __read_ulong_gc0_register(31, 6)
2029 #define read_gc0_kscratch6() __read_ulong_gc0_register(31, 7)
2030 #define write_gc0_kscratch1(val) __write_ulong_gc0_register(31, 2, val)
2031 #define write_gc0_kscratch2(val) __write_ulong_gc0_register(31, 3, val)
2032 #define write_gc0_kscratch3(val) __write_ulong_gc0_register(31, 4, val)
2033 #define write_gc0_kscratch4(val) __write_ulong_gc0_register(31, 5, val)
2034 #define write_gc0_kscratch5(val) __write_ulong_gc0_register(31, 6, val)
2035 #define write_gc0_kscratch6(val) __write_ulong_gc0_register(31, 7, val)
2036
2037 /*
2038 * Macros to access the floating point coprocessor control registers
2039 */
2040 #define _read_32bit_cp1_register(source, gas_hardfloat) \
2041 ({ \
2042 unsigned int __res; \
2043 \
2044 __asm__ __volatile__( \
2045 " .set push \n" \
2046 " .set reorder \n" \
2047 " # gas fails to assemble cfc1 for some archs, \n" \
2048 " # like Octeon. \n" \
2049 " .set mips1 \n" \
2050 " "STR(gas_hardfloat)" \n" \
2051 " cfc1 %0,"STR(source)" \n" \
2052 " .set pop \n" \
2053 : "=r" (__res)); \
2054 __res; \
2055 })
2056
2057 #define _write_32bit_cp1_register(dest, val, gas_hardfloat) \
2058 do { \
2059 __asm__ __volatile__( \
2060 " .set push \n" \
2061 " .set reorder \n" \
2062 " "STR(gas_hardfloat)" \n" \
2063 " ctc1 %0,"STR(dest)" \n" \
2064 " .set pop \n" \
2065 : : "r" (val)); \
2066 } while (0)
2067
2068 #ifdef GAS_HAS_SET_HARDFLOAT
2069 #define read_32bit_cp1_register(source) \
2070 _read_32bit_cp1_register(source, .set hardfloat)
2071 #define write_32bit_cp1_register(dest, val) \
2072 _write_32bit_cp1_register(dest, val, .set hardfloat)
2073 #else
2074 #define read_32bit_cp1_register(source) \
2075 _read_32bit_cp1_register(source, )
2076 #define write_32bit_cp1_register(dest, val) \
2077 _write_32bit_cp1_register(dest, val, )
2078 #endif
2079
2080 #ifdef HAVE_AS_DSP
2081 #define rddsp(mask) \
2082 ({ \
2083 unsigned int __dspctl; \
2084 \
2085 __asm__ __volatile__( \
2086 " .set push \n" \
2087 " .set dsp \n" \
2088 " rddsp %0, %x1 \n" \
2089 " .set pop \n" \
2090 : "=r" (__dspctl) \
2091 : "i" (mask)); \
2092 __dspctl; \
2093 })
2094
2095 #define wrdsp(val, mask) \
2096 do { \
2097 __asm__ __volatile__( \
2098 " .set push \n" \
2099 " .set dsp \n" \
2100 " wrdsp %0, %x1 \n" \
2101 " .set pop \n" \
2102 : \
2103 : "r" (val), "i" (mask)); \
2104 } while (0)
2105
2106 #define mflo0() \
2107 ({ \
2108 long mflo0; \
2109 __asm__( \
2110 " .set push \n" \
2111 " .set dsp \n" \
2112 " mflo %0, $ac0 \n" \
2113 " .set pop \n" \
2114 : "=r" (mflo0)); \
2115 mflo0; \
2116 })
2117
2118 #define mflo1() \
2119 ({ \
2120 long mflo1; \
2121 __asm__( \
2122 " .set push \n" \
2123 " .set dsp \n" \
2124 " mflo %0, $ac1 \n" \
2125 " .set pop \n" \
2126 : "=r" (mflo1)); \
2127 mflo1; \
2128 })
2129
2130 #define mflo2() \
2131 ({ \
2132 long mflo2; \
2133 __asm__( \
2134 " .set push \n" \
2135 " .set dsp \n" \
2136 " mflo %0, $ac2 \n" \
2137 " .set pop \n" \
2138 : "=r" (mflo2)); \
2139 mflo2; \
2140 })
2141
2142 #define mflo3() \
2143 ({ \
2144 long mflo3; \
2145 __asm__( \
2146 " .set push \n" \
2147 " .set dsp \n" \
2148 " mflo %0, $ac3 \n" \
2149 " .set pop \n" \
2150 : "=r" (mflo3)); \
2151 mflo3; \
2152 })
2153
2154 #define mfhi0() \
2155 ({ \
2156 long mfhi0; \
2157 __asm__( \
2158 " .set push \n" \
2159 " .set dsp \n" \
2160 " mfhi %0, $ac0 \n" \
2161 " .set pop \n" \
2162 : "=r" (mfhi0)); \
2163 mfhi0; \
2164 })
2165
2166 #define mfhi1() \
2167 ({ \
2168 long mfhi1; \
2169 __asm__( \
2170 " .set push \n" \
2171 " .set dsp \n" \
2172 " mfhi %0, $ac1 \n" \
2173 " .set pop \n" \
2174 : "=r" (mfhi1)); \
2175 mfhi1; \
2176 })
2177
2178 #define mfhi2() \
2179 ({ \
2180 long mfhi2; \
2181 __asm__( \
2182 " .set push \n" \
2183 " .set dsp \n" \
2184 " mfhi %0, $ac2 \n" \
2185 " .set pop \n" \
2186 : "=r" (mfhi2)); \
2187 mfhi2; \
2188 })
2189
2190 #define mfhi3() \
2191 ({ \
2192 long mfhi3; \
2193 __asm__( \
2194 " .set push \n" \
2195 " .set dsp \n" \
2196 " mfhi %0, $ac3 \n" \
2197 " .set pop \n" \
2198 : "=r" (mfhi3)); \
2199 mfhi3; \
2200 })
2201
2202
2203 #define mtlo0(x) \
2204 ({ \
2205 __asm__( \
2206 " .set push \n" \
2207 " .set dsp \n" \
2208 " mtlo %0, $ac0 \n" \
2209 " .set pop \n" \
2210 : \
2211 : "r" (x)); \
2212 })
2213
2214 #define mtlo1(x) \
2215 ({ \
2216 __asm__( \
2217 " .set push \n" \
2218 " .set dsp \n" \
2219 " mtlo %0, $ac1 \n" \
2220 " .set pop \n" \
2221 : \
2222 : "r" (x)); \
2223 })
2224
2225 #define mtlo2(x) \
2226 ({ \
2227 __asm__( \
2228 " .set push \n" \
2229 " .set dsp \n" \
2230 " mtlo %0, $ac2 \n" \
2231 " .set pop \n" \
2232 : \
2233 : "r" (x)); \
2234 })
2235
2236 #define mtlo3(x) \
2237 ({ \
2238 __asm__( \
2239 " .set push \n" \
2240 " .set dsp \n" \
2241 " mtlo %0, $ac3 \n" \
2242 " .set pop \n" \
2243 : \
2244 : "r" (x)); \
2245 })
2246
2247 #define mthi0(x) \
2248 ({ \
2249 __asm__( \
2250 " .set push \n" \
2251 " .set dsp \n" \
2252 " mthi %0, $ac0 \n" \
2253 " .set pop \n" \
2254 : \
2255 : "r" (x)); \
2256 })
2257
2258 #define mthi1(x) \
2259 ({ \
2260 __asm__( \
2261 " .set push \n" \
2262 " .set dsp \n" \
2263 " mthi %0, $ac1 \n" \
2264 " .set pop \n" \
2265 : \
2266 : "r" (x)); \
2267 })
2268
2269 #define mthi2(x) \
2270 ({ \
2271 __asm__( \
2272 " .set push \n" \
2273 " .set dsp \n" \
2274 " mthi %0, $ac2 \n" \
2275 " .set pop \n" \
2276 : \
2277 : "r" (x)); \
2278 })
2279
2280 #define mthi3(x) \
2281 ({ \
2282 __asm__( \
2283 " .set push \n" \
2284 " .set dsp \n" \
2285 " mthi %0, $ac3 \n" \
2286 " .set pop \n" \
2287 : \
2288 : "r" (x)); \
2289 })
2290
2291 #else
2292
2293 #define rddsp(mask) \
2294 ({ \
2295 unsigned int __res; \
2296 \
2297 __asm__ __volatile__( \
2298 " .set push \n" \
2299 " .set noat \n" \
2300 " # rddsp $1, %x1 \n" \
2301 _ASM_INSN_IF_MIPS(0x7c000cb8 | (%x1 << 16)) \
2302 _ASM_INSN32_IF_MM(0x0020067c | (%x1 << 14)) \
2303 " move %0, $1 \n" \
2304 " .set pop \n" \
2305 : "=r" (__res) \
2306 : "i" (mask)); \
2307 __res; \
2308 })
2309
2310 #define wrdsp(val, mask) \
2311 do { \
2312 __asm__ __volatile__( \
2313 " .set push \n" \
2314 " .set noat \n" \
2315 " move $1, %0 \n" \
2316 " # wrdsp $1, %x1 \n" \
2317 _ASM_INSN_IF_MIPS(0x7c2004f8 | (%x1 << 11)) \
2318 _ASM_INSN32_IF_MM(0x0020167c | (%x1 << 14)) \
2319 " .set pop \n" \
2320 : \
2321 : "r" (val), "i" (mask)); \
2322 } while (0)
2323
2324 #define _dsp_mfxxx(ins) \
2325 ({ \
2326 unsigned long __treg; \
2327 \
2328 __asm__ __volatile__( \
2329 " .set push \n" \
2330 " .set noat \n" \
2331 _ASM_INSN_IF_MIPS(0x00000810 | %X1) \
2332 _ASM_INSN32_IF_MM(0x0001007c | %x1) \
2333 " move %0, $1 \n" \
2334 " .set pop \n" \
2335 : "=r" (__treg) \
2336 : "i" (ins)); \
2337 __treg; \
2338 })
2339
2340 #define _dsp_mtxxx(val, ins) \
2341 do { \
2342 __asm__ __volatile__( \
2343 " .set push \n" \
2344 " .set noat \n" \
2345 " move $1, %0 \n" \
2346 _ASM_INSN_IF_MIPS(0x00200011 | %X1) \
2347 _ASM_INSN32_IF_MM(0x0001207c | %x1) \
2348 " .set pop \n" \
2349 : \
2350 : "r" (val), "i" (ins)); \
2351 } while (0)
2352
2353 #ifdef CONFIG_CPU_MICROMIPS
2354
2355 #define _dsp_mflo(reg) _dsp_mfxxx((reg << 14) | 0x1000)
2356 #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 14) | 0x0000)
2357
2358 #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x1000))
2359 #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x0000))
2360
2361 #else /* !CONFIG_CPU_MICROMIPS */
2362
2363 #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
2364 #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
2365
2366 #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
2367 #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
2368
2369 #endif /* CONFIG_CPU_MICROMIPS */
2370
2371 #define mflo0() _dsp_mflo(0)
2372 #define mflo1() _dsp_mflo(1)
2373 #define mflo2() _dsp_mflo(2)
2374 #define mflo3() _dsp_mflo(3)
2375
2376 #define mfhi0() _dsp_mfhi(0)
2377 #define mfhi1() _dsp_mfhi(1)
2378 #define mfhi2() _dsp_mfhi(2)
2379 #define mfhi3() _dsp_mfhi(3)
2380
2381 #define mtlo0(x) _dsp_mtlo(x, 0)
2382 #define mtlo1(x) _dsp_mtlo(x, 1)
2383 #define mtlo2(x) _dsp_mtlo(x, 2)
2384 #define mtlo3(x) _dsp_mtlo(x, 3)
2385
2386 #define mthi0(x) _dsp_mthi(x, 0)
2387 #define mthi1(x) _dsp_mthi(x, 1)
2388 #define mthi2(x) _dsp_mthi(x, 2)
2389 #define mthi3(x) _dsp_mthi(x, 3)
2390
2391 #endif
2392
2393 /*
2394 * TLB operations.
2395 *
2396 * It is responsibility of the caller to take care of any TLB hazards.
2397 */
2398 static inline void tlb_probe(void)
2399 {
2400 __asm__ __volatile__(
2401 ".set noreorder\n\t"
2402 "tlbp\n\t"
2403 ".set reorder");
2404 }
2405
2406 static inline void tlb_read(void)
2407 {
2408 #if MIPS34K_MISSED_ITLB_WAR
2409 int res = 0;
2410
2411 __asm__ __volatile__(
2412 " .set push \n"
2413 " .set noreorder \n"
2414 " .set noat \n"
2415 " .set mips32r2 \n"
2416 " .word 0x41610001 # dvpe $1 \n"
2417 " move %0, $1 \n"
2418 " ehb \n"
2419 " .set pop \n"
2420 : "=r" (res));
2421
2422 instruction_hazard();
2423 #endif
2424
2425 __asm__ __volatile__(
2426 ".set noreorder\n\t"
2427 "tlbr\n\t"
2428 ".set reorder");
2429
2430 #if MIPS34K_MISSED_ITLB_WAR
2431 if ((res & _ULCAST_(1)))
2432 __asm__ __volatile__(
2433 " .set push \n"
2434 " .set noreorder \n"
2435 " .set noat \n"
2436 " .set mips32r2 \n"
2437 " .word 0x41600021 # evpe \n"
2438 " ehb \n"
2439 " .set pop \n");
2440 #endif
2441 }
2442
2443 static inline void tlb_write_indexed(void)
2444 {
2445 __asm__ __volatile__(
2446 ".set noreorder\n\t"
2447 "tlbwi\n\t"
2448 ".set reorder");
2449 }
2450
2451 static inline void tlb_write_random(void)
2452 {
2453 __asm__ __volatile__(
2454 ".set noreorder\n\t"
2455 "tlbwr\n\t"
2456 ".set reorder");
2457 }
2458
2459 #ifdef TOOLCHAIN_SUPPORTS_VIRT
2460
2461 /*
2462 * Guest TLB operations.
2463 *
2464 * It is responsibility of the caller to take care of any TLB hazards.
2465 */
2466 static inline void guest_tlb_probe(void)
2467 {
2468 __asm__ __volatile__(
2469 ".set push\n\t"
2470 ".set noreorder\n\t"
2471 ".set virt\n\t"
2472 "tlbgp\n\t"
2473 ".set pop");
2474 }
2475
2476 static inline void guest_tlb_read(void)
2477 {
2478 __asm__ __volatile__(
2479 ".set push\n\t"
2480 ".set noreorder\n\t"
2481 ".set virt\n\t"
2482 "tlbgr\n\t"
2483 ".set pop");
2484 }
2485
2486 static inline void guest_tlb_write_indexed(void)
2487 {
2488 __asm__ __volatile__(
2489 ".set push\n\t"
2490 ".set noreorder\n\t"
2491 ".set virt\n\t"
2492 "tlbgwi\n\t"
2493 ".set pop");
2494 }
2495
2496 static inline void guest_tlb_write_random(void)
2497 {
2498 __asm__ __volatile__(
2499 ".set push\n\t"
2500 ".set noreorder\n\t"
2501 ".set virt\n\t"
2502 "tlbgwr\n\t"
2503 ".set pop");
2504 }
2505
2506 /*
2507 * Guest TLB Invalidate Flush
2508 */
2509 static inline void guest_tlbinvf(void)
2510 {
2511 __asm__ __volatile__(
2512 ".set push\n\t"
2513 ".set noreorder\n\t"
2514 ".set virt\n\t"
2515 "tlbginvf\n\t"
2516 ".set pop");
2517 }
2518
2519 #else /* TOOLCHAIN_SUPPORTS_VIRT */
2520
2521 /*
2522 * Guest TLB operations.
2523 *
2524 * It is responsibility of the caller to take care of any TLB hazards.
2525 */
2526 static inline void guest_tlb_probe(void)
2527 {
2528 __asm__ __volatile__(
2529 "# tlbgp\n\t"
2530 _ASM_INSN_IF_MIPS(0x42000010)
2531 _ASM_INSN32_IF_MM(0x0000017c));
2532 }
2533
2534 static inline void guest_tlb_read(void)
2535 {
2536 __asm__ __volatile__(
2537 "# tlbgr\n\t"
2538 _ASM_INSN_IF_MIPS(0x42000009)
2539 _ASM_INSN32_IF_MM(0x0000117c));
2540 }
2541
2542 static inline void guest_tlb_write_indexed(void)
2543 {
2544 __asm__ __volatile__(
2545 "# tlbgwi\n\t"
2546 _ASM_INSN_IF_MIPS(0x4200000a)
2547 _ASM_INSN32_IF_MM(0x0000217c));
2548 }
2549
2550 static inline void guest_tlb_write_random(void)
2551 {
2552 __asm__ __volatile__(
2553 "# tlbgwr\n\t"
2554 _ASM_INSN_IF_MIPS(0x4200000e)
2555 _ASM_INSN32_IF_MM(0x0000317c));
2556 }
2557
2558 /*
2559 * Guest TLB Invalidate Flush
2560 */
2561 static inline void guest_tlbinvf(void)
2562 {
2563 __asm__ __volatile__(
2564 "# tlbginvf\n\t"
2565 _ASM_INSN_IF_MIPS(0x4200000c)
2566 _ASM_INSN32_IF_MM(0x0000517c));
2567 }
2568
2569 #endif /* !TOOLCHAIN_SUPPORTS_VIRT */
2570
2571 /*
2572 * Manipulate bits in a register.
2573 */
2574 #define __BUILD_SET_COMMON(name) \
2575 static inline unsigned int \
2576 set_##name(unsigned int set) \
2577 { \
2578 unsigned int res, new; \
2579 \
2580 res = read_##name(); \
2581 new = res | set; \
2582 write_##name(new); \
2583 \
2584 return res; \
2585 } \
2586 \
2587 static inline unsigned int \
2588 clear_##name(unsigned int clear) \
2589 { \
2590 unsigned int res, new; \
2591 \
2592 res = read_##name(); \
2593 new = res & ~clear; \
2594 write_##name(new); \
2595 \
2596 return res; \
2597 } \
2598 \
2599 static inline unsigned int \
2600 change_##name(unsigned int change, unsigned int val) \
2601 { \
2602 unsigned int res, new; \
2603 \
2604 res = read_##name(); \
2605 new = res & ~change; \
2606 new |= (val & change); \
2607 write_##name(new); \
2608 \
2609 return res; \
2610 }
2611
2612 /*
2613 * Manipulate bits in a c0 register.
2614 */
2615 #define __BUILD_SET_C0(name) __BUILD_SET_COMMON(c0_##name)
2616
2617 __BUILD_SET_C0(status)
2618 __BUILD_SET_C0(cause)
2619 __BUILD_SET_C0(config)
2620 __BUILD_SET_C0(config5)
2621 __BUILD_SET_C0(intcontrol)
2622 __BUILD_SET_C0(intctl)
2623 __BUILD_SET_C0(srsmap)
2624 __BUILD_SET_C0(pagegrain)
2625 __BUILD_SET_C0(guestctl0)
2626 __BUILD_SET_C0(guestctl0ext)
2627 __BUILD_SET_C0(guestctl1)
2628 __BUILD_SET_C0(guestctl2)
2629 __BUILD_SET_C0(guestctl3)
2630 __BUILD_SET_C0(brcm_config_0)
2631 __BUILD_SET_C0(brcm_bus_pll)
2632 __BUILD_SET_C0(brcm_reset)
2633 __BUILD_SET_C0(brcm_cmt_intr)
2634 __BUILD_SET_C0(brcm_cmt_ctrl)
2635 __BUILD_SET_C0(brcm_config)
2636 __BUILD_SET_C0(brcm_mode)
2637
2638 /*
2639 * Manipulate bits in a guest c0 register.
2640 */
2641 #define __BUILD_SET_GC0(name) __BUILD_SET_COMMON(gc0_##name)
2642
2643 __BUILD_SET_GC0(status)
2644 __BUILD_SET_GC0(cause)
2645 __BUILD_SET_GC0(ebase)
2646
2647 /*
2648 * Return low 10 bits of ebase.
2649 * Note that under KVM (MIPSVZ) this returns vcpu id.
2650 */
2651 static inline unsigned int get_ebase_cpunum(void)
2652 {
2653 return read_c0_ebase() & MIPS_EBASE_CPUNUM;
2654 }
2655
2656 #endif /* !__ASSEMBLY__ */
2657
2658 #endif /* _ASM_MIPSREGS_H */
This page took 0.153128 seconds and 4 git commands to generate.