Merge tag 'topic/i915-hda-componentized-2015-01-12' into drm-intel-next-queued
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include "intel_lrc.h"
39 #include "i915_gem_gtt.h"
40 #include "i915_gem_render_state.h"
41 #include <linux/io-mapping.h>
42 #include <linux/i2c.h>
43 #include <linux/i2c-algo-bit.h>
44 #include <drm/intel-gtt.h>
45 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
46 #include <drm/drm_gem.h>
47 #include <linux/backlight.h>
48 #include <linux/hashtable.h>
49 #include <linux/intel-iommu.h>
50 #include <linux/kref.h>
51 #include <linux/pm_qos.h>
52
53 /* General customization:
54 */
55
56 #define DRIVER_NAME "i915"
57 #define DRIVER_DESC "Intel Graphics"
58 #define DRIVER_DATE "20141219"
59
60 #undef WARN_ON
61 /* Many gcc seem to no see through this and fall over :( */
62 #if 0
63 #define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68 #else
69 #define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70 #endif
71
72 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
74
75 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
76 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
77 * which may not necessarily be a user visible problem. This will either
78 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
79 * enable distros and users to tailor their preferred amount of i915 abrt
80 * spam.
81 */
82 #define I915_STATE_WARN(condition, format...) ({ \
83 int __ret_warn_on = !!(condition); \
84 if (unlikely(__ret_warn_on)) { \
85 if (i915.verbose_state_checks) \
86 __WARN_printf(format); \
87 else \
88 DRM_ERROR(format); \
89 } \
90 unlikely(__ret_warn_on); \
91 })
92
93 #define I915_STATE_WARN_ON(condition) ({ \
94 int __ret_warn_on = !!(condition); \
95 if (unlikely(__ret_warn_on)) { \
96 if (i915.verbose_state_checks) \
97 __WARN_printf("WARN_ON(" #condition ")\n"); \
98 else \
99 DRM_ERROR("WARN_ON(" #condition ")\n"); \
100 } \
101 unlikely(__ret_warn_on); \
102 })
103
104 enum pipe {
105 INVALID_PIPE = -1,
106 PIPE_A = 0,
107 PIPE_B,
108 PIPE_C,
109 _PIPE_EDP,
110 I915_MAX_PIPES = _PIPE_EDP
111 };
112 #define pipe_name(p) ((p) + 'A')
113
114 enum transcoder {
115 TRANSCODER_A = 0,
116 TRANSCODER_B,
117 TRANSCODER_C,
118 TRANSCODER_EDP,
119 I915_MAX_TRANSCODERS
120 };
121 #define transcoder_name(t) ((t) + 'A')
122
123 /*
124 * This is the maximum (across all platforms) number of planes (primary +
125 * sprites) that can be active at the same time on one pipe.
126 *
127 * This value doesn't count the cursor plane.
128 */
129 #define I915_MAX_PLANES 3
130
131 enum plane {
132 PLANE_A = 0,
133 PLANE_B,
134 PLANE_C,
135 };
136 #define plane_name(p) ((p) + 'A')
137
138 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
139
140 enum port {
141 PORT_A = 0,
142 PORT_B,
143 PORT_C,
144 PORT_D,
145 PORT_E,
146 I915_MAX_PORTS
147 };
148 #define port_name(p) ((p) + 'A')
149
150 #define I915_NUM_PHYS_VLV 2
151
152 enum dpio_channel {
153 DPIO_CH0,
154 DPIO_CH1
155 };
156
157 enum dpio_phy {
158 DPIO_PHY0,
159 DPIO_PHY1
160 };
161
162 enum intel_display_power_domain {
163 POWER_DOMAIN_PIPE_A,
164 POWER_DOMAIN_PIPE_B,
165 POWER_DOMAIN_PIPE_C,
166 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
167 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
169 POWER_DOMAIN_TRANSCODER_A,
170 POWER_DOMAIN_TRANSCODER_B,
171 POWER_DOMAIN_TRANSCODER_C,
172 POWER_DOMAIN_TRANSCODER_EDP,
173 POWER_DOMAIN_PORT_DDI_A_2_LANES,
174 POWER_DOMAIN_PORT_DDI_A_4_LANES,
175 POWER_DOMAIN_PORT_DDI_B_2_LANES,
176 POWER_DOMAIN_PORT_DDI_B_4_LANES,
177 POWER_DOMAIN_PORT_DDI_C_2_LANES,
178 POWER_DOMAIN_PORT_DDI_C_4_LANES,
179 POWER_DOMAIN_PORT_DDI_D_2_LANES,
180 POWER_DOMAIN_PORT_DDI_D_4_LANES,
181 POWER_DOMAIN_PORT_DSI,
182 POWER_DOMAIN_PORT_CRT,
183 POWER_DOMAIN_PORT_OTHER,
184 POWER_DOMAIN_VGA,
185 POWER_DOMAIN_AUDIO,
186 POWER_DOMAIN_PLLS,
187 POWER_DOMAIN_INIT,
188
189 POWER_DOMAIN_NUM,
190 };
191
192 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
193 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
194 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
195 #define POWER_DOMAIN_TRANSCODER(tran) \
196 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
197 (tran) + POWER_DOMAIN_TRANSCODER_A)
198
199 enum hpd_pin {
200 HPD_NONE = 0,
201 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
202 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
203 HPD_CRT,
204 HPD_SDVO_B,
205 HPD_SDVO_C,
206 HPD_PORT_B,
207 HPD_PORT_C,
208 HPD_PORT_D,
209 HPD_NUM_PINS
210 };
211
212 #define I915_GEM_GPU_DOMAINS \
213 (I915_GEM_DOMAIN_RENDER | \
214 I915_GEM_DOMAIN_SAMPLER | \
215 I915_GEM_DOMAIN_COMMAND | \
216 I915_GEM_DOMAIN_INSTRUCTION | \
217 I915_GEM_DOMAIN_VERTEX)
218
219 #define for_each_pipe(__dev_priv, __p) \
220 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
221 #define for_each_plane(pipe, p) \
222 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
223 #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
224
225 #define for_each_crtc(dev, crtc) \
226 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
227
228 #define for_each_intel_crtc(dev, intel_crtc) \
229 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
230
231 #define for_each_intel_encoder(dev, intel_encoder) \
232 list_for_each_entry(intel_encoder, \
233 &(dev)->mode_config.encoder_list, \
234 base.head)
235
236 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
237 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
238 if ((intel_encoder)->base.crtc == (__crtc))
239
240 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
241 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
242 if ((intel_connector)->base.encoder == (__encoder))
243
244 #define for_each_power_domain(domain, mask) \
245 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
246 if ((1 << (domain)) & (mask))
247
248 struct drm_i915_private;
249 struct i915_mm_struct;
250 struct i915_mmu_object;
251
252 enum intel_dpll_id {
253 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
254 /* real shared dpll ids must be >= 0 */
255 DPLL_ID_PCH_PLL_A = 0,
256 DPLL_ID_PCH_PLL_B = 1,
257 /* hsw/bdw */
258 DPLL_ID_WRPLL1 = 0,
259 DPLL_ID_WRPLL2 = 1,
260 /* skl */
261 DPLL_ID_SKL_DPLL1 = 0,
262 DPLL_ID_SKL_DPLL2 = 1,
263 DPLL_ID_SKL_DPLL3 = 2,
264 };
265 #define I915_NUM_PLLS 3
266
267 struct intel_dpll_hw_state {
268 /* i9xx, pch plls */
269 uint32_t dpll;
270 uint32_t dpll_md;
271 uint32_t fp0;
272 uint32_t fp1;
273
274 /* hsw, bdw */
275 uint32_t wrpll;
276
277 /* skl */
278 /*
279 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
280 * lower part of crtl1 and they get shifted into position when writing
281 * the register. This allows us to easily compare the state to share
282 * the DPLL.
283 */
284 uint32_t ctrl1;
285 /* HDMI only, 0 when used for DP */
286 uint32_t cfgcr1, cfgcr2;
287 };
288
289 struct intel_shared_dpll_config {
290 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
291 struct intel_dpll_hw_state hw_state;
292 };
293
294 struct intel_shared_dpll {
295 struct intel_shared_dpll_config config;
296 struct intel_shared_dpll_config *new_config;
297
298 int active; /* count of number of active CRTCs (i.e. DPMS on) */
299 bool on; /* is the PLL actually active? Disabled during modeset */
300 const char *name;
301 /* should match the index in the dev_priv->shared_dplls array */
302 enum intel_dpll_id id;
303 /* The mode_set hook is optional and should be used together with the
304 * intel_prepare_shared_dpll function. */
305 void (*mode_set)(struct drm_i915_private *dev_priv,
306 struct intel_shared_dpll *pll);
307 void (*enable)(struct drm_i915_private *dev_priv,
308 struct intel_shared_dpll *pll);
309 void (*disable)(struct drm_i915_private *dev_priv,
310 struct intel_shared_dpll *pll);
311 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
312 struct intel_shared_dpll *pll,
313 struct intel_dpll_hw_state *hw_state);
314 };
315
316 #define SKL_DPLL0 0
317 #define SKL_DPLL1 1
318 #define SKL_DPLL2 2
319 #define SKL_DPLL3 3
320
321 /* Used by dp and fdi links */
322 struct intel_link_m_n {
323 uint32_t tu;
324 uint32_t gmch_m;
325 uint32_t gmch_n;
326 uint32_t link_m;
327 uint32_t link_n;
328 };
329
330 void intel_link_compute_m_n(int bpp, int nlanes,
331 int pixel_clock, int link_clock,
332 struct intel_link_m_n *m_n);
333
334 /* Interface history:
335 *
336 * 1.1: Original.
337 * 1.2: Add Power Management
338 * 1.3: Add vblank support
339 * 1.4: Fix cmdbuffer path, add heap destroy
340 * 1.5: Add vblank pipe configuration
341 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
342 * - Support vertical blank on secondary display pipe
343 */
344 #define DRIVER_MAJOR 1
345 #define DRIVER_MINOR 6
346 #define DRIVER_PATCHLEVEL 0
347
348 #define WATCH_LISTS 0
349
350 struct opregion_header;
351 struct opregion_acpi;
352 struct opregion_swsci;
353 struct opregion_asle;
354
355 struct intel_opregion {
356 struct opregion_header __iomem *header;
357 struct opregion_acpi __iomem *acpi;
358 struct opregion_swsci __iomem *swsci;
359 u32 swsci_gbda_sub_functions;
360 u32 swsci_sbcb_sub_functions;
361 struct opregion_asle __iomem *asle;
362 void __iomem *vbt;
363 u32 __iomem *lid_state;
364 struct work_struct asle_work;
365 };
366 #define OPREGION_SIZE (8*1024)
367
368 struct intel_overlay;
369 struct intel_overlay_error_state;
370
371 #define I915_FENCE_REG_NONE -1
372 #define I915_MAX_NUM_FENCES 32
373 /* 32 fences + sign bit for FENCE_REG_NONE */
374 #define I915_MAX_NUM_FENCE_BITS 6
375
376 struct drm_i915_fence_reg {
377 struct list_head lru_list;
378 struct drm_i915_gem_object *obj;
379 int pin_count;
380 };
381
382 struct sdvo_device_mapping {
383 u8 initialized;
384 u8 dvo_port;
385 u8 slave_addr;
386 u8 dvo_wiring;
387 u8 i2c_pin;
388 u8 ddc_pin;
389 };
390
391 struct intel_display_error_state;
392
393 struct drm_i915_error_state {
394 struct kref ref;
395 struct timeval time;
396
397 char error_msg[128];
398 u32 reset_count;
399 u32 suspend_count;
400
401 /* Generic register state */
402 u32 eir;
403 u32 pgtbl_er;
404 u32 ier;
405 u32 gtier[4];
406 u32 ccid;
407 u32 derrmr;
408 u32 forcewake;
409 u32 error; /* gen6+ */
410 u32 err_int; /* gen7 */
411 u32 done_reg;
412 u32 gac_eco;
413 u32 gam_ecochk;
414 u32 gab_ctl;
415 u32 gfx_mode;
416 u32 extra_instdone[I915_NUM_INSTDONE_REG];
417 u64 fence[I915_MAX_NUM_FENCES];
418 struct intel_overlay_error_state *overlay;
419 struct intel_display_error_state *display;
420 struct drm_i915_error_object *semaphore_obj;
421
422 struct drm_i915_error_ring {
423 bool valid;
424 /* Software tracked state */
425 bool waiting;
426 int hangcheck_score;
427 enum intel_ring_hangcheck_action hangcheck_action;
428 int num_requests;
429
430 /* our own tracking of ring head and tail */
431 u32 cpu_ring_head;
432 u32 cpu_ring_tail;
433
434 u32 semaphore_seqno[I915_NUM_RINGS - 1];
435
436 /* Register state */
437 u32 tail;
438 u32 head;
439 u32 ctl;
440 u32 hws;
441 u32 ipeir;
442 u32 ipehr;
443 u32 instdone;
444 u32 bbstate;
445 u32 instpm;
446 u32 instps;
447 u32 seqno;
448 u64 bbaddr;
449 u64 acthd;
450 u32 fault_reg;
451 u64 faddr;
452 u32 rc_psmi; /* sleep state */
453 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
454
455 struct drm_i915_error_object {
456 int page_count;
457 u32 gtt_offset;
458 u32 *pages[0];
459 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
460
461 struct drm_i915_error_request {
462 long jiffies;
463 u32 seqno;
464 u32 tail;
465 } *requests;
466
467 struct {
468 u32 gfx_mode;
469 union {
470 u64 pdp[4];
471 u32 pp_dir_base;
472 };
473 } vm_info;
474
475 pid_t pid;
476 char comm[TASK_COMM_LEN];
477 } ring[I915_NUM_RINGS];
478
479 struct drm_i915_error_buffer {
480 u32 size;
481 u32 name;
482 u32 rseqno, wseqno;
483 u32 gtt_offset;
484 u32 read_domains;
485 u32 write_domain;
486 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
487 s32 pinned:2;
488 u32 tiling:2;
489 u32 dirty:1;
490 u32 purgeable:1;
491 u32 userptr:1;
492 s32 ring:4;
493 u32 cache_level:3;
494 } **active_bo, **pinned_bo;
495
496 u32 *active_bo_count, *pinned_bo_count;
497 u32 vm_count;
498 };
499
500 struct intel_connector;
501 struct intel_encoder;
502 struct intel_crtc_config;
503 struct intel_plane_config;
504 struct intel_crtc;
505 struct intel_limit;
506 struct dpll;
507
508 struct drm_i915_display_funcs {
509 bool (*fbc_enabled)(struct drm_device *dev);
510 void (*enable_fbc)(struct drm_crtc *crtc);
511 void (*disable_fbc)(struct drm_device *dev);
512 int (*get_display_clock_speed)(struct drm_device *dev);
513 int (*get_fifo_size)(struct drm_device *dev, int plane);
514 /**
515 * find_dpll() - Find the best values for the PLL
516 * @limit: limits for the PLL
517 * @crtc: current CRTC
518 * @target: target frequency in kHz
519 * @refclk: reference clock frequency in kHz
520 * @match_clock: if provided, @best_clock P divider must
521 * match the P divider from @match_clock
522 * used for LVDS downclocking
523 * @best_clock: best PLL values found
524 *
525 * Returns true on success, false on failure.
526 */
527 bool (*find_dpll)(const struct intel_limit *limit,
528 struct intel_crtc *crtc,
529 int target, int refclk,
530 struct dpll *match_clock,
531 struct dpll *best_clock);
532 void (*update_wm)(struct drm_crtc *crtc);
533 void (*update_sprite_wm)(struct drm_plane *plane,
534 struct drm_crtc *crtc,
535 uint32_t sprite_width, uint32_t sprite_height,
536 int pixel_size, bool enable, bool scaled);
537 void (*modeset_global_resources)(struct drm_device *dev);
538 /* Returns the active state of the crtc, and if the crtc is active,
539 * fills out the pipe-config with the hw state. */
540 bool (*get_pipe_config)(struct intel_crtc *,
541 struct intel_crtc_config *);
542 void (*get_plane_config)(struct intel_crtc *,
543 struct intel_plane_config *);
544 int (*crtc_compute_clock)(struct intel_crtc *crtc);
545 void (*crtc_enable)(struct drm_crtc *crtc);
546 void (*crtc_disable)(struct drm_crtc *crtc);
547 void (*off)(struct drm_crtc *crtc);
548 void (*audio_codec_enable)(struct drm_connector *connector,
549 struct intel_encoder *encoder,
550 struct drm_display_mode *mode);
551 void (*audio_codec_disable)(struct intel_encoder *encoder);
552 void (*fdi_link_train)(struct drm_crtc *crtc);
553 void (*init_clock_gating)(struct drm_device *dev);
554 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
555 struct drm_framebuffer *fb,
556 struct drm_i915_gem_object *obj,
557 struct intel_engine_cs *ring,
558 uint32_t flags);
559 void (*update_primary_plane)(struct drm_crtc *crtc,
560 struct drm_framebuffer *fb,
561 int x, int y);
562 void (*hpd_irq_setup)(struct drm_device *dev);
563 /* clock updates for mode set */
564 /* cursor updates */
565 /* render clock increase/decrease */
566 /* display clock increase/decrease */
567 /* pll clock increase/decrease */
568
569 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
570 uint32_t (*get_backlight)(struct intel_connector *connector);
571 void (*set_backlight)(struct intel_connector *connector,
572 uint32_t level);
573 void (*disable_backlight)(struct intel_connector *connector);
574 void (*enable_backlight)(struct intel_connector *connector);
575 };
576
577 struct intel_uncore_funcs {
578 void (*force_wake_get)(struct drm_i915_private *dev_priv,
579 int fw_engine);
580 void (*force_wake_put)(struct drm_i915_private *dev_priv,
581 int fw_engine);
582
583 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
584 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
585 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
586 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
587
588 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
589 uint8_t val, bool trace);
590 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
591 uint16_t val, bool trace);
592 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
593 uint32_t val, bool trace);
594 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
595 uint64_t val, bool trace);
596 };
597
598 struct intel_uncore {
599 spinlock_t lock; /** lock is also taken in irq contexts. */
600
601 struct intel_uncore_funcs funcs;
602
603 unsigned fifo_count;
604 unsigned forcewake_count;
605
606 unsigned fw_rendercount;
607 unsigned fw_mediacount;
608 unsigned fw_blittercount;
609
610 struct timer_list force_wake_timer;
611 };
612
613 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
614 func(is_mobile) sep \
615 func(is_i85x) sep \
616 func(is_i915g) sep \
617 func(is_i945gm) sep \
618 func(is_g33) sep \
619 func(need_gfx_hws) sep \
620 func(is_g4x) sep \
621 func(is_pineview) sep \
622 func(is_broadwater) sep \
623 func(is_crestline) sep \
624 func(is_ivybridge) sep \
625 func(is_valleyview) sep \
626 func(is_haswell) sep \
627 func(is_skylake) sep \
628 func(is_preliminary) sep \
629 func(has_fbc) sep \
630 func(has_pipe_cxsr) sep \
631 func(has_hotplug) sep \
632 func(cursor_needs_physical) sep \
633 func(has_overlay) sep \
634 func(overlay_needs_physical) sep \
635 func(supports_tv) sep \
636 func(has_llc) sep \
637 func(has_ddi) sep \
638 func(has_fpga_dbg)
639
640 #define DEFINE_FLAG(name) u8 name:1
641 #define SEP_SEMICOLON ;
642
643 struct intel_device_info {
644 u32 display_mmio_offset;
645 u16 device_id;
646 u8 num_pipes:3;
647 u8 num_sprites[I915_MAX_PIPES];
648 u8 gen;
649 u8 ring_mask; /* Rings supported by the HW */
650 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
651 /* Register offsets for the various display pipes and transcoders */
652 int pipe_offsets[I915_MAX_TRANSCODERS];
653 int trans_offsets[I915_MAX_TRANSCODERS];
654 int palette_offsets[I915_MAX_PIPES];
655 int cursor_offsets[I915_MAX_PIPES];
656 };
657
658 #undef DEFINE_FLAG
659 #undef SEP_SEMICOLON
660
661 enum i915_cache_level {
662 I915_CACHE_NONE = 0,
663 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
664 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
665 caches, eg sampler/render caches, and the
666 large Last-Level-Cache. LLC is coherent with
667 the CPU, but L3 is only visible to the GPU. */
668 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
669 };
670
671 struct i915_ctx_hang_stats {
672 /* This context had batch pending when hang was declared */
673 unsigned batch_pending;
674
675 /* This context had batch active when hang was declared */
676 unsigned batch_active;
677
678 /* Time when this context was last blamed for a GPU reset */
679 unsigned long guilty_ts;
680
681 /* If the contexts causes a second GPU hang within this time,
682 * it is permanently banned from submitting any more work.
683 */
684 unsigned long ban_period_seconds;
685
686 /* This context is banned to submit more work */
687 bool banned;
688 };
689
690 /* This must match up with the value previously used for execbuf2.rsvd1. */
691 #define DEFAULT_CONTEXT_HANDLE 0
692 /**
693 * struct intel_context - as the name implies, represents a context.
694 * @ref: reference count.
695 * @user_handle: userspace tracking identity for this context.
696 * @remap_slice: l3 row remapping information.
697 * @file_priv: filp associated with this context (NULL for global default
698 * context).
699 * @hang_stats: information about the role of this context in possible GPU
700 * hangs.
701 * @vm: virtual memory space used by this context.
702 * @legacy_hw_ctx: render context backing object and whether it is correctly
703 * initialized (legacy ring submission mechanism only).
704 * @link: link in the global list of contexts.
705 *
706 * Contexts are memory images used by the hardware to store copies of their
707 * internal state.
708 */
709 struct intel_context {
710 struct kref ref;
711 int user_handle;
712 uint8_t remap_slice;
713 struct drm_i915_file_private *file_priv;
714 struct i915_ctx_hang_stats hang_stats;
715 struct i915_hw_ppgtt *ppgtt;
716
717 /* Legacy ring buffer submission */
718 struct {
719 struct drm_i915_gem_object *rcs_state;
720 bool initialized;
721 } legacy_hw_ctx;
722
723 /* Execlists */
724 bool rcs_initialized;
725 struct {
726 struct drm_i915_gem_object *state;
727 struct intel_ringbuffer *ringbuf;
728 int unpin_count;
729 } engine[I915_NUM_RINGS];
730
731 struct list_head link;
732 };
733
734 struct i915_fbc {
735 unsigned long size;
736 unsigned threshold;
737 unsigned int fb_id;
738 enum plane plane;
739 int y;
740
741 struct drm_mm_node compressed_fb;
742 struct drm_mm_node *compressed_llb;
743
744 bool false_color;
745
746 /* Tracks whether the HW is actually enabled, not whether the feature is
747 * possible. */
748 bool enabled;
749
750 /* On gen8 some rings cannont perform fbc clean operation so for now
751 * we are doing this on SW with mmio.
752 * This variable works in the opposite information direction
753 * of ring->fbc_dirty telling software on frontbuffer tracking
754 * to perform the cache clean on sw side.
755 */
756 bool need_sw_cache_clean;
757
758 struct intel_fbc_work {
759 struct delayed_work work;
760 struct drm_crtc *crtc;
761 struct drm_framebuffer *fb;
762 } *fbc_work;
763
764 enum no_fbc_reason {
765 FBC_OK, /* FBC is enabled */
766 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
767 FBC_NO_OUTPUT, /* no outputs enabled to compress */
768 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
769 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
770 FBC_MODE_TOO_LARGE, /* mode too large for compression */
771 FBC_BAD_PLANE, /* fbc not supported on plane */
772 FBC_NOT_TILED, /* buffer not tiled */
773 FBC_MULTIPLE_PIPES, /* more than one pipe active */
774 FBC_MODULE_PARAM,
775 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
776 } no_fbc_reason;
777 };
778
779 struct i915_drrs {
780 struct intel_connector *connector;
781 };
782
783 struct intel_dp;
784 struct i915_psr {
785 struct mutex lock;
786 bool sink_support;
787 bool source_ok;
788 struct intel_dp *enabled;
789 bool active;
790 struct delayed_work work;
791 unsigned busy_frontbuffer_bits;
792 };
793
794 enum intel_pch {
795 PCH_NONE = 0, /* No PCH present */
796 PCH_IBX, /* Ibexpeak PCH */
797 PCH_CPT, /* Cougarpoint PCH */
798 PCH_LPT, /* Lynxpoint PCH */
799 PCH_SPT, /* Sunrisepoint PCH */
800 PCH_NOP,
801 };
802
803 enum intel_sbi_destination {
804 SBI_ICLK,
805 SBI_MPHY,
806 };
807
808 #define QUIRK_PIPEA_FORCE (1<<0)
809 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
810 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
811 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
812 #define QUIRK_PIPEB_FORCE (1<<4)
813 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
814
815 struct intel_fbdev;
816 struct intel_fbc_work;
817
818 struct intel_gmbus {
819 struct i2c_adapter adapter;
820 u32 force_bit;
821 u32 reg0;
822 u32 gpio_reg;
823 struct i2c_algo_bit_data bit_algo;
824 struct drm_i915_private *dev_priv;
825 };
826
827 struct i915_suspend_saved_registers {
828 u8 saveLBB;
829 u32 saveDSPACNTR;
830 u32 saveDSPBCNTR;
831 u32 saveDSPARB;
832 u32 savePIPEACONF;
833 u32 savePIPEBCONF;
834 u32 savePIPEASRC;
835 u32 savePIPEBSRC;
836 u32 saveFPA0;
837 u32 saveFPA1;
838 u32 saveDPLL_A;
839 u32 saveDPLL_A_MD;
840 u32 saveHTOTAL_A;
841 u32 saveHBLANK_A;
842 u32 saveHSYNC_A;
843 u32 saveVTOTAL_A;
844 u32 saveVBLANK_A;
845 u32 saveVSYNC_A;
846 u32 saveBCLRPAT_A;
847 u32 saveTRANSACONF;
848 u32 saveTRANS_HTOTAL_A;
849 u32 saveTRANS_HBLANK_A;
850 u32 saveTRANS_HSYNC_A;
851 u32 saveTRANS_VTOTAL_A;
852 u32 saveTRANS_VBLANK_A;
853 u32 saveTRANS_VSYNC_A;
854 u32 savePIPEASTAT;
855 u32 saveDSPASTRIDE;
856 u32 saveDSPASIZE;
857 u32 saveDSPAPOS;
858 u32 saveDSPAADDR;
859 u32 saveDSPASURF;
860 u32 saveDSPATILEOFF;
861 u32 savePFIT_PGM_RATIOS;
862 u32 saveBLC_HIST_CTL;
863 u32 saveBLC_PWM_CTL;
864 u32 saveBLC_PWM_CTL2;
865 u32 saveBLC_CPU_PWM_CTL;
866 u32 saveBLC_CPU_PWM_CTL2;
867 u32 saveFPB0;
868 u32 saveFPB1;
869 u32 saveDPLL_B;
870 u32 saveDPLL_B_MD;
871 u32 saveHTOTAL_B;
872 u32 saveHBLANK_B;
873 u32 saveHSYNC_B;
874 u32 saveVTOTAL_B;
875 u32 saveVBLANK_B;
876 u32 saveVSYNC_B;
877 u32 saveBCLRPAT_B;
878 u32 saveTRANSBCONF;
879 u32 saveTRANS_HTOTAL_B;
880 u32 saveTRANS_HBLANK_B;
881 u32 saveTRANS_HSYNC_B;
882 u32 saveTRANS_VTOTAL_B;
883 u32 saveTRANS_VBLANK_B;
884 u32 saveTRANS_VSYNC_B;
885 u32 savePIPEBSTAT;
886 u32 saveDSPBSTRIDE;
887 u32 saveDSPBSIZE;
888 u32 saveDSPBPOS;
889 u32 saveDSPBADDR;
890 u32 saveDSPBSURF;
891 u32 saveDSPBTILEOFF;
892 u32 saveVGA0;
893 u32 saveVGA1;
894 u32 saveVGA_PD;
895 u32 saveVGACNTRL;
896 u32 saveADPA;
897 u32 saveLVDS;
898 u32 savePP_ON_DELAYS;
899 u32 savePP_OFF_DELAYS;
900 u32 saveDVOA;
901 u32 saveDVOB;
902 u32 saveDVOC;
903 u32 savePP_ON;
904 u32 savePP_OFF;
905 u32 savePP_CONTROL;
906 u32 savePP_DIVISOR;
907 u32 savePFIT_CONTROL;
908 u32 save_palette_a[256];
909 u32 save_palette_b[256];
910 u32 saveFBC_CONTROL;
911 u32 saveIER;
912 u32 saveIIR;
913 u32 saveIMR;
914 u32 saveDEIER;
915 u32 saveDEIMR;
916 u32 saveGTIER;
917 u32 saveGTIMR;
918 u32 saveFDI_RXA_IMR;
919 u32 saveFDI_RXB_IMR;
920 u32 saveCACHE_MODE_0;
921 u32 saveMI_ARB_STATE;
922 u32 saveSWF0[16];
923 u32 saveSWF1[16];
924 u32 saveSWF2[3];
925 u8 saveMSR;
926 u8 saveSR[8];
927 u8 saveGR[25];
928 u8 saveAR_INDEX;
929 u8 saveAR[21];
930 u8 saveDACMASK;
931 u8 saveCR[37];
932 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
933 u32 saveCURACNTR;
934 u32 saveCURAPOS;
935 u32 saveCURABASE;
936 u32 saveCURBCNTR;
937 u32 saveCURBPOS;
938 u32 saveCURBBASE;
939 u32 saveCURSIZE;
940 u32 saveDP_B;
941 u32 saveDP_C;
942 u32 saveDP_D;
943 u32 savePIPEA_GMCH_DATA_M;
944 u32 savePIPEB_GMCH_DATA_M;
945 u32 savePIPEA_GMCH_DATA_N;
946 u32 savePIPEB_GMCH_DATA_N;
947 u32 savePIPEA_DP_LINK_M;
948 u32 savePIPEB_DP_LINK_M;
949 u32 savePIPEA_DP_LINK_N;
950 u32 savePIPEB_DP_LINK_N;
951 u32 saveFDI_RXA_CTL;
952 u32 saveFDI_TXA_CTL;
953 u32 saveFDI_RXB_CTL;
954 u32 saveFDI_TXB_CTL;
955 u32 savePFA_CTL_1;
956 u32 savePFB_CTL_1;
957 u32 savePFA_WIN_SZ;
958 u32 savePFB_WIN_SZ;
959 u32 savePFA_WIN_POS;
960 u32 savePFB_WIN_POS;
961 u32 savePCH_DREF_CONTROL;
962 u32 saveDISP_ARB_CTL;
963 u32 savePIPEA_DATA_M1;
964 u32 savePIPEA_DATA_N1;
965 u32 savePIPEA_LINK_M1;
966 u32 savePIPEA_LINK_N1;
967 u32 savePIPEB_DATA_M1;
968 u32 savePIPEB_DATA_N1;
969 u32 savePIPEB_LINK_M1;
970 u32 savePIPEB_LINK_N1;
971 u32 saveMCHBAR_RENDER_STANDBY;
972 u32 savePCH_PORT_HOTPLUG;
973 u16 saveGCDGMBUS;
974 };
975
976 struct vlv_s0ix_state {
977 /* GAM */
978 u32 wr_watermark;
979 u32 gfx_prio_ctrl;
980 u32 arb_mode;
981 u32 gfx_pend_tlb0;
982 u32 gfx_pend_tlb1;
983 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
984 u32 media_max_req_count;
985 u32 gfx_max_req_count;
986 u32 render_hwsp;
987 u32 ecochk;
988 u32 bsd_hwsp;
989 u32 blt_hwsp;
990 u32 tlb_rd_addr;
991
992 /* MBC */
993 u32 g3dctl;
994 u32 gsckgctl;
995 u32 mbctl;
996
997 /* GCP */
998 u32 ucgctl1;
999 u32 ucgctl3;
1000 u32 rcgctl1;
1001 u32 rcgctl2;
1002 u32 rstctl;
1003 u32 misccpctl;
1004
1005 /* GPM */
1006 u32 gfxpause;
1007 u32 rpdeuhwtc;
1008 u32 rpdeuc;
1009 u32 ecobus;
1010 u32 pwrdwnupctl;
1011 u32 rp_down_timeout;
1012 u32 rp_deucsw;
1013 u32 rcubmabdtmr;
1014 u32 rcedata;
1015 u32 spare2gh;
1016
1017 /* Display 1 CZ domain */
1018 u32 gt_imr;
1019 u32 gt_ier;
1020 u32 pm_imr;
1021 u32 pm_ier;
1022 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1023
1024 /* GT SA CZ domain */
1025 u32 tilectl;
1026 u32 gt_fifoctl;
1027 u32 gtlc_wake_ctrl;
1028 u32 gtlc_survive;
1029 u32 pmwgicz;
1030
1031 /* Display 2 CZ domain */
1032 u32 gu_ctl0;
1033 u32 gu_ctl1;
1034 u32 clock_gate_dis2;
1035 };
1036
1037 struct intel_rps_ei {
1038 u32 cz_clock;
1039 u32 render_c0;
1040 u32 media_c0;
1041 };
1042
1043 struct intel_gen6_power_mgmt {
1044 /*
1045 * work, interrupts_enabled and pm_iir are protected by
1046 * dev_priv->irq_lock
1047 */
1048 struct work_struct work;
1049 bool interrupts_enabled;
1050 u32 pm_iir;
1051
1052 /* Frequencies are stored in potentially platform dependent multiples.
1053 * In other words, *_freq needs to be multiplied by X to be interesting.
1054 * Soft limits are those which are used for the dynamic reclocking done
1055 * by the driver (raise frequencies under heavy loads, and lower for
1056 * lighter loads). Hard limits are those imposed by the hardware.
1057 *
1058 * A distinction is made for overclocking, which is never enabled by
1059 * default, and is considered to be above the hard limit if it's
1060 * possible at all.
1061 */
1062 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1063 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1064 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1065 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1066 u8 min_freq; /* AKA RPn. Minimum frequency */
1067 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1068 u8 rp1_freq; /* "less than" RP0 power/freqency */
1069 u8 rp0_freq; /* Non-overclocked max frequency. */
1070 u32 cz_freq;
1071
1072 u32 ei_interrupt_count;
1073
1074 int last_adj;
1075 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1076
1077 bool enabled;
1078 struct delayed_work delayed_resume_work;
1079
1080 /* manual wa residency calculations */
1081 struct intel_rps_ei up_ei, down_ei;
1082
1083 /*
1084 * Protects RPS/RC6 register access and PCU communication.
1085 * Must be taken after struct_mutex if nested.
1086 */
1087 struct mutex hw_lock;
1088 };
1089
1090 /* defined intel_pm.c */
1091 extern spinlock_t mchdev_lock;
1092
1093 struct intel_ilk_power_mgmt {
1094 u8 cur_delay;
1095 u8 min_delay;
1096 u8 max_delay;
1097 u8 fmax;
1098 u8 fstart;
1099
1100 u64 last_count1;
1101 unsigned long last_time1;
1102 unsigned long chipset_power;
1103 u64 last_count2;
1104 u64 last_time2;
1105 unsigned long gfx_power;
1106 u8 corr;
1107
1108 int c_m;
1109 int r_t;
1110
1111 struct drm_i915_gem_object *pwrctx;
1112 struct drm_i915_gem_object *renderctx;
1113 };
1114
1115 struct drm_i915_private;
1116 struct i915_power_well;
1117
1118 struct i915_power_well_ops {
1119 /*
1120 * Synchronize the well's hw state to match the current sw state, for
1121 * example enable/disable it based on the current refcount. Called
1122 * during driver init and resume time, possibly after first calling
1123 * the enable/disable handlers.
1124 */
1125 void (*sync_hw)(struct drm_i915_private *dev_priv,
1126 struct i915_power_well *power_well);
1127 /*
1128 * Enable the well and resources that depend on it (for example
1129 * interrupts located on the well). Called after the 0->1 refcount
1130 * transition.
1131 */
1132 void (*enable)(struct drm_i915_private *dev_priv,
1133 struct i915_power_well *power_well);
1134 /*
1135 * Disable the well and resources that depend on it. Called after
1136 * the 1->0 refcount transition.
1137 */
1138 void (*disable)(struct drm_i915_private *dev_priv,
1139 struct i915_power_well *power_well);
1140 /* Returns the hw enabled state. */
1141 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1142 struct i915_power_well *power_well);
1143 };
1144
1145 /* Power well structure for haswell */
1146 struct i915_power_well {
1147 const char *name;
1148 bool always_on;
1149 /* power well enable/disable usage count */
1150 int count;
1151 /* cached hw enabled state */
1152 bool hw_enabled;
1153 unsigned long domains;
1154 unsigned long data;
1155 const struct i915_power_well_ops *ops;
1156 };
1157
1158 struct i915_power_domains {
1159 /*
1160 * Power wells needed for initialization at driver init and suspend
1161 * time are on. They are kept on until after the first modeset.
1162 */
1163 bool init_power_on;
1164 bool initializing;
1165 int power_well_count;
1166
1167 struct mutex lock;
1168 int domain_use_count[POWER_DOMAIN_NUM];
1169 struct i915_power_well *power_wells;
1170 };
1171
1172 #define MAX_L3_SLICES 2
1173 struct intel_l3_parity {
1174 u32 *remap_info[MAX_L3_SLICES];
1175 struct work_struct error_work;
1176 int which_slice;
1177 };
1178
1179 struct i915_gem_batch_pool {
1180 struct drm_device *dev;
1181 struct list_head cache_list;
1182 };
1183
1184 struct i915_gem_mm {
1185 /** Memory allocator for GTT stolen memory */
1186 struct drm_mm stolen;
1187 /** List of all objects in gtt_space. Used to restore gtt
1188 * mappings on resume */
1189 struct list_head bound_list;
1190 /**
1191 * List of objects which are not bound to the GTT (thus
1192 * are idle and not used by the GPU) but still have
1193 * (presumably uncached) pages still attached.
1194 */
1195 struct list_head unbound_list;
1196
1197 /*
1198 * A pool of objects to use as shadow copies of client batch buffers
1199 * when the command parser is enabled. Prevents the client from
1200 * modifying the batch contents after software parsing.
1201 */
1202 struct i915_gem_batch_pool batch_pool;
1203
1204 /** Usable portion of the GTT for GEM */
1205 unsigned long stolen_base; /* limited to low memory (32-bit) */
1206
1207 /** PPGTT used for aliasing the PPGTT with the GTT */
1208 struct i915_hw_ppgtt *aliasing_ppgtt;
1209
1210 struct notifier_block oom_notifier;
1211 struct shrinker shrinker;
1212 bool shrinker_no_lock_stealing;
1213
1214 /** LRU list of objects with fence regs on them. */
1215 struct list_head fence_list;
1216
1217 /**
1218 * We leave the user IRQ off as much as possible,
1219 * but this means that requests will finish and never
1220 * be retired once the system goes idle. Set a timer to
1221 * fire periodically while the ring is running. When it
1222 * fires, go retire requests.
1223 */
1224 struct delayed_work retire_work;
1225
1226 /**
1227 * When we detect an idle GPU, we want to turn on
1228 * powersaving features. So once we see that there
1229 * are no more requests outstanding and no more
1230 * arrive within a small period of time, we fire
1231 * off the idle_work.
1232 */
1233 struct delayed_work idle_work;
1234
1235 /**
1236 * Are we in a non-interruptible section of code like
1237 * modesetting?
1238 */
1239 bool interruptible;
1240
1241 /**
1242 * Is the GPU currently considered idle, or busy executing userspace
1243 * requests? Whilst idle, we attempt to power down the hardware and
1244 * display clocks. In order to reduce the effect on performance, there
1245 * is a slight delay before we do so.
1246 */
1247 bool busy;
1248
1249 /* the indicator for dispatch video commands on two BSD rings */
1250 int bsd_ring_dispatch_index;
1251
1252 /** Bit 6 swizzling required for X tiling */
1253 uint32_t bit_6_swizzle_x;
1254 /** Bit 6 swizzling required for Y tiling */
1255 uint32_t bit_6_swizzle_y;
1256
1257 /* accounting, useful for userland debugging */
1258 spinlock_t object_stat_lock;
1259 size_t object_memory;
1260 u32 object_count;
1261 };
1262
1263 struct drm_i915_error_state_buf {
1264 struct drm_i915_private *i915;
1265 unsigned bytes;
1266 unsigned size;
1267 int err;
1268 u8 *buf;
1269 loff_t start;
1270 loff_t pos;
1271 };
1272
1273 struct i915_error_state_file_priv {
1274 struct drm_device *dev;
1275 struct drm_i915_error_state *error;
1276 };
1277
1278 struct i915_gpu_error {
1279 /* For hangcheck timer */
1280 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1281 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1282 /* Hang gpu twice in this window and your context gets banned */
1283 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1284
1285 struct timer_list hangcheck_timer;
1286
1287 /* For reset and error_state handling. */
1288 spinlock_t lock;
1289 /* Protected by the above dev->gpu_error.lock. */
1290 struct drm_i915_error_state *first_error;
1291 struct work_struct work;
1292
1293
1294 unsigned long missed_irq_rings;
1295
1296 /**
1297 * State variable controlling the reset flow and count
1298 *
1299 * This is a counter which gets incremented when reset is triggered,
1300 * and again when reset has been handled. So odd values (lowest bit set)
1301 * means that reset is in progress and even values that
1302 * (reset_counter >> 1):th reset was successfully completed.
1303 *
1304 * If reset is not completed succesfully, the I915_WEDGE bit is
1305 * set meaning that hardware is terminally sour and there is no
1306 * recovery. All waiters on the reset_queue will be woken when
1307 * that happens.
1308 *
1309 * This counter is used by the wait_seqno code to notice that reset
1310 * event happened and it needs to restart the entire ioctl (since most
1311 * likely the seqno it waited for won't ever signal anytime soon).
1312 *
1313 * This is important for lock-free wait paths, where no contended lock
1314 * naturally enforces the correct ordering between the bail-out of the
1315 * waiter and the gpu reset work code.
1316 */
1317 atomic_t reset_counter;
1318
1319 #define I915_RESET_IN_PROGRESS_FLAG 1
1320 #define I915_WEDGED (1 << 31)
1321
1322 /**
1323 * Waitqueue to signal when the reset has completed. Used by clients
1324 * that wait for dev_priv->mm.wedged to settle.
1325 */
1326 wait_queue_head_t reset_queue;
1327
1328 /* Userspace knobs for gpu hang simulation;
1329 * combines both a ring mask, and extra flags
1330 */
1331 u32 stop_rings;
1332 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1333 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1334
1335 /* For missed irq/seqno simulation. */
1336 unsigned int test_irq_rings;
1337
1338 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1339 bool reload_in_reset;
1340 };
1341
1342 enum modeset_restore {
1343 MODESET_ON_LID_OPEN,
1344 MODESET_DONE,
1345 MODESET_SUSPENDED,
1346 };
1347
1348 struct ddi_vbt_port_info {
1349 /*
1350 * This is an index in the HDMI/DVI DDI buffer translation table.
1351 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1352 * populate this field.
1353 */
1354 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1355 uint8_t hdmi_level_shift;
1356
1357 uint8_t supports_dvi:1;
1358 uint8_t supports_hdmi:1;
1359 uint8_t supports_dp:1;
1360 };
1361
1362 enum drrs_support_type {
1363 DRRS_NOT_SUPPORTED = 0,
1364 STATIC_DRRS_SUPPORT = 1,
1365 SEAMLESS_DRRS_SUPPORT = 2
1366 };
1367
1368 enum psr_lines_to_wait {
1369 PSR_0_LINES_TO_WAIT = 0,
1370 PSR_1_LINE_TO_WAIT,
1371 PSR_4_LINES_TO_WAIT,
1372 PSR_8_LINES_TO_WAIT
1373 };
1374
1375 struct intel_vbt_data {
1376 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1377 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1378
1379 /* Feature bits */
1380 unsigned int int_tv_support:1;
1381 unsigned int lvds_dither:1;
1382 unsigned int lvds_vbt:1;
1383 unsigned int int_crt_support:1;
1384 unsigned int lvds_use_ssc:1;
1385 unsigned int display_clock_mode:1;
1386 unsigned int fdi_rx_polarity_inverted:1;
1387 unsigned int has_mipi:1;
1388 int lvds_ssc_freq;
1389 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1390
1391 enum drrs_support_type drrs_type;
1392
1393 /* eDP */
1394 int edp_rate;
1395 int edp_lanes;
1396 int edp_preemphasis;
1397 int edp_vswing;
1398 bool edp_initialized;
1399 bool edp_support;
1400 int edp_bpp;
1401 struct edp_power_seq edp_pps;
1402
1403 struct {
1404 bool full_link;
1405 bool require_aux_wakeup;
1406 int idle_frames;
1407 enum psr_lines_to_wait lines_to_wait;
1408 int tp1_wakeup_time;
1409 int tp2_tp3_wakeup_time;
1410 } psr;
1411
1412 struct {
1413 u16 pwm_freq_hz;
1414 bool present;
1415 bool active_low_pwm;
1416 u8 min_brightness; /* min_brightness/255 of max */
1417 } backlight;
1418
1419 /* MIPI DSI */
1420 struct {
1421 u16 port;
1422 u16 panel_id;
1423 struct mipi_config *config;
1424 struct mipi_pps_data *pps;
1425 u8 seq_version;
1426 u32 size;
1427 u8 *data;
1428 u8 *sequence[MIPI_SEQ_MAX];
1429 } dsi;
1430
1431 int crt_ddc_pin;
1432
1433 int child_dev_num;
1434 union child_device_config *child_dev;
1435
1436 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1437 };
1438
1439 enum intel_ddb_partitioning {
1440 INTEL_DDB_PART_1_2,
1441 INTEL_DDB_PART_5_6, /* IVB+ */
1442 };
1443
1444 struct intel_wm_level {
1445 bool enable;
1446 uint32_t pri_val;
1447 uint32_t spr_val;
1448 uint32_t cur_val;
1449 uint32_t fbc_val;
1450 };
1451
1452 struct ilk_wm_values {
1453 uint32_t wm_pipe[3];
1454 uint32_t wm_lp[3];
1455 uint32_t wm_lp_spr[3];
1456 uint32_t wm_linetime[3];
1457 bool enable_fbc_wm;
1458 enum intel_ddb_partitioning partitioning;
1459 };
1460
1461 struct skl_ddb_entry {
1462 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1463 };
1464
1465 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1466 {
1467 return entry->end - entry->start;
1468 }
1469
1470 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1471 const struct skl_ddb_entry *e2)
1472 {
1473 if (e1->start == e2->start && e1->end == e2->end)
1474 return true;
1475
1476 return false;
1477 }
1478
1479 struct skl_ddb_allocation {
1480 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1481 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1482 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1483 };
1484
1485 struct skl_wm_values {
1486 bool dirty[I915_MAX_PIPES];
1487 struct skl_ddb_allocation ddb;
1488 uint32_t wm_linetime[I915_MAX_PIPES];
1489 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1490 uint32_t cursor[I915_MAX_PIPES][8];
1491 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1492 uint32_t cursor_trans[I915_MAX_PIPES];
1493 };
1494
1495 struct skl_wm_level {
1496 bool plane_en[I915_MAX_PLANES];
1497 bool cursor_en;
1498 uint16_t plane_res_b[I915_MAX_PLANES];
1499 uint8_t plane_res_l[I915_MAX_PLANES];
1500 uint16_t cursor_res_b;
1501 uint8_t cursor_res_l;
1502 };
1503
1504 /*
1505 * This struct helps tracking the state needed for runtime PM, which puts the
1506 * device in PCI D3 state. Notice that when this happens, nothing on the
1507 * graphics device works, even register access, so we don't get interrupts nor
1508 * anything else.
1509 *
1510 * Every piece of our code that needs to actually touch the hardware needs to
1511 * either call intel_runtime_pm_get or call intel_display_power_get with the
1512 * appropriate power domain.
1513 *
1514 * Our driver uses the autosuspend delay feature, which means we'll only really
1515 * suspend if we stay with zero refcount for a certain amount of time. The
1516 * default value is currently very conservative (see intel_runtime_pm_enable), but
1517 * it can be changed with the standard runtime PM files from sysfs.
1518 *
1519 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1520 * goes back to false exactly before we reenable the IRQs. We use this variable
1521 * to check if someone is trying to enable/disable IRQs while they're supposed
1522 * to be disabled. This shouldn't happen and we'll print some error messages in
1523 * case it happens.
1524 *
1525 * For more, read the Documentation/power/runtime_pm.txt.
1526 */
1527 struct i915_runtime_pm {
1528 bool suspended;
1529 bool irqs_enabled;
1530 };
1531
1532 enum intel_pipe_crc_source {
1533 INTEL_PIPE_CRC_SOURCE_NONE,
1534 INTEL_PIPE_CRC_SOURCE_PLANE1,
1535 INTEL_PIPE_CRC_SOURCE_PLANE2,
1536 INTEL_PIPE_CRC_SOURCE_PF,
1537 INTEL_PIPE_CRC_SOURCE_PIPE,
1538 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1539 INTEL_PIPE_CRC_SOURCE_TV,
1540 INTEL_PIPE_CRC_SOURCE_DP_B,
1541 INTEL_PIPE_CRC_SOURCE_DP_C,
1542 INTEL_PIPE_CRC_SOURCE_DP_D,
1543 INTEL_PIPE_CRC_SOURCE_AUTO,
1544 INTEL_PIPE_CRC_SOURCE_MAX,
1545 };
1546
1547 struct intel_pipe_crc_entry {
1548 uint32_t frame;
1549 uint32_t crc[5];
1550 };
1551
1552 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1553 struct intel_pipe_crc {
1554 spinlock_t lock;
1555 bool opened; /* exclusive access to the result file */
1556 struct intel_pipe_crc_entry *entries;
1557 enum intel_pipe_crc_source source;
1558 int head, tail;
1559 wait_queue_head_t wq;
1560 };
1561
1562 struct i915_frontbuffer_tracking {
1563 struct mutex lock;
1564
1565 /*
1566 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1567 * scheduled flips.
1568 */
1569 unsigned busy_bits;
1570 unsigned flip_bits;
1571 };
1572
1573 struct i915_wa_reg {
1574 u32 addr;
1575 u32 value;
1576 /* bitmask representing WA bits */
1577 u32 mask;
1578 };
1579
1580 #define I915_MAX_WA_REGS 16
1581
1582 struct i915_workarounds {
1583 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1584 u32 count;
1585 };
1586
1587 struct drm_i915_private {
1588 struct drm_device *dev;
1589 struct kmem_cache *slab;
1590
1591 const struct intel_device_info info;
1592
1593 int relative_constants_mode;
1594
1595 void __iomem *regs;
1596
1597 struct intel_uncore uncore;
1598
1599 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1600
1601
1602 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1603 * controller on different i2c buses. */
1604 struct mutex gmbus_mutex;
1605
1606 /**
1607 * Base address of the gmbus and gpio block.
1608 */
1609 uint32_t gpio_mmio_base;
1610
1611 /* MMIO base address for MIPI regs */
1612 uint32_t mipi_mmio_base;
1613
1614 wait_queue_head_t gmbus_wait_queue;
1615
1616 struct pci_dev *bridge_dev;
1617 struct intel_engine_cs ring[I915_NUM_RINGS];
1618 struct drm_i915_gem_object *semaphore_obj;
1619 uint32_t last_seqno, next_seqno;
1620
1621 struct drm_dma_handle *status_page_dmah;
1622 struct resource mch_res;
1623
1624 /* protects the irq masks */
1625 spinlock_t irq_lock;
1626
1627 /* protects the mmio flip data */
1628 spinlock_t mmio_flip_lock;
1629
1630 bool display_irqs_enabled;
1631
1632 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1633 struct pm_qos_request pm_qos;
1634
1635 /* DPIO indirect register protection */
1636 struct mutex dpio_lock;
1637
1638 /** Cached value of IMR to avoid reads in updating the bitfield */
1639 union {
1640 u32 irq_mask;
1641 u32 de_irq_mask[I915_MAX_PIPES];
1642 };
1643 u32 gt_irq_mask;
1644 u32 pm_irq_mask;
1645 u32 pm_rps_events;
1646 u32 pipestat_irq_mask[I915_MAX_PIPES];
1647
1648 struct work_struct hotplug_work;
1649 struct {
1650 unsigned long hpd_last_jiffies;
1651 int hpd_cnt;
1652 enum {
1653 HPD_ENABLED = 0,
1654 HPD_DISABLED = 1,
1655 HPD_MARK_DISABLED = 2
1656 } hpd_mark;
1657 } hpd_stats[HPD_NUM_PINS];
1658 u32 hpd_event_bits;
1659 struct delayed_work hotplug_reenable_work;
1660
1661 struct i915_fbc fbc;
1662 struct i915_drrs drrs;
1663 struct intel_opregion opregion;
1664 struct intel_vbt_data vbt;
1665
1666 bool preserve_bios_swizzle;
1667
1668 /* overlay */
1669 struct intel_overlay *overlay;
1670
1671 /* backlight registers and fields in struct intel_panel */
1672 struct mutex backlight_lock;
1673
1674 /* LVDS info */
1675 bool no_aux_handshake;
1676
1677 /* protects panel power sequencer state */
1678 struct mutex pps_mutex;
1679
1680 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1681 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1682 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1683
1684 unsigned int fsb_freq, mem_freq, is_ddr3;
1685 unsigned int vlv_cdclk_freq;
1686 unsigned int hpll_freq;
1687
1688 /**
1689 * wq - Driver workqueue for GEM.
1690 *
1691 * NOTE: Work items scheduled here are not allowed to grab any modeset
1692 * locks, for otherwise the flushing done in the pageflip code will
1693 * result in deadlocks.
1694 */
1695 struct workqueue_struct *wq;
1696
1697 /* Display functions */
1698 struct drm_i915_display_funcs display;
1699
1700 /* PCH chipset type */
1701 enum intel_pch pch_type;
1702 unsigned short pch_id;
1703
1704 unsigned long quirks;
1705
1706 enum modeset_restore modeset_restore;
1707 struct mutex modeset_restore_lock;
1708
1709 struct list_head vm_list; /* Global list of all address spaces */
1710 struct i915_gtt gtt; /* VM representing the global address space */
1711
1712 struct i915_gem_mm mm;
1713 DECLARE_HASHTABLE(mm_structs, 7);
1714 struct mutex mm_lock;
1715
1716 /* Kernel Modesetting */
1717
1718 struct sdvo_device_mapping sdvo_mappings[2];
1719
1720 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1721 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1722 wait_queue_head_t pending_flip_queue;
1723
1724 #ifdef CONFIG_DEBUG_FS
1725 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1726 #endif
1727
1728 int num_shared_dpll;
1729 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1730 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1731
1732 struct i915_workarounds workarounds;
1733
1734 /* Reclocking support */
1735 bool render_reclock_avail;
1736 bool lvds_downclock_avail;
1737 /* indicates the reduced downclock for LVDS*/
1738 int lvds_downclock;
1739
1740 struct i915_frontbuffer_tracking fb_tracking;
1741
1742 u16 orig_clock;
1743
1744 bool mchbar_need_disable;
1745
1746 struct intel_l3_parity l3_parity;
1747
1748 /* Cannot be determined by PCIID. You must always read a register. */
1749 size_t ellc_size;
1750
1751 /* gen6+ rps state */
1752 struct intel_gen6_power_mgmt rps;
1753
1754 /* ilk-only ips/rps state. Everything in here is protected by the global
1755 * mchdev_lock in intel_pm.c */
1756 struct intel_ilk_power_mgmt ips;
1757
1758 struct i915_power_domains power_domains;
1759
1760 struct i915_psr psr;
1761
1762 struct i915_gpu_error gpu_error;
1763
1764 struct drm_i915_gem_object *vlv_pctx;
1765
1766 #ifdef CONFIG_DRM_I915_FBDEV
1767 /* list of fbdev register on this device */
1768 struct intel_fbdev *fbdev;
1769 struct work_struct fbdev_suspend_work;
1770 #endif
1771
1772 struct drm_property *broadcast_rgb_property;
1773 struct drm_property *force_audio_property;
1774
1775 /* hda/i915 audio component */
1776 bool audio_component_registered;
1777
1778 uint32_t hw_context_size;
1779 struct list_head context_list;
1780
1781 u32 fdi_rx_config;
1782
1783 u32 suspend_count;
1784 struct i915_suspend_saved_registers regfile;
1785 struct vlv_s0ix_state vlv_s0ix_state;
1786
1787 struct {
1788 /*
1789 * Raw watermark latency values:
1790 * in 0.1us units for WM0,
1791 * in 0.5us units for WM1+.
1792 */
1793 /* primary */
1794 uint16_t pri_latency[5];
1795 /* sprite */
1796 uint16_t spr_latency[5];
1797 /* cursor */
1798 uint16_t cur_latency[5];
1799 /*
1800 * Raw watermark memory latency values
1801 * for SKL for all 8 levels
1802 * in 1us units.
1803 */
1804 uint16_t skl_latency[8];
1805
1806 /*
1807 * The skl_wm_values structure is a bit too big for stack
1808 * allocation, so we keep the staging struct where we store
1809 * intermediate results here instead.
1810 */
1811 struct skl_wm_values skl_results;
1812
1813 /* current hardware state */
1814 union {
1815 struct ilk_wm_values hw;
1816 struct skl_wm_values skl_hw;
1817 };
1818 } wm;
1819
1820 struct i915_runtime_pm pm;
1821
1822 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1823 u32 long_hpd_port_mask;
1824 u32 short_hpd_port_mask;
1825 struct work_struct dig_port_work;
1826
1827 /*
1828 * if we get a HPD irq from DP and a HPD irq from non-DP
1829 * the non-DP HPD could block the workqueue on a mode config
1830 * mutex getting, that userspace may have taken. However
1831 * userspace is waiting on the DP workqueue to run which is
1832 * blocked behind the non-DP one.
1833 */
1834 struct workqueue_struct *dp_wq;
1835
1836 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1837 struct {
1838 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1839 struct intel_engine_cs *ring,
1840 struct intel_context *ctx,
1841 struct drm_i915_gem_execbuffer2 *args,
1842 struct list_head *vmas,
1843 struct drm_i915_gem_object *batch_obj,
1844 u64 exec_start, u32 flags);
1845 int (*init_rings)(struct drm_device *dev);
1846 void (*cleanup_ring)(struct intel_engine_cs *ring);
1847 void (*stop_ring)(struct intel_engine_cs *ring);
1848 } gt;
1849
1850 uint32_t request_uniq;
1851
1852 /*
1853 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1854 * will be rejected. Instead look for a better place.
1855 */
1856 };
1857
1858 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1859 {
1860 return dev->dev_private;
1861 }
1862
1863 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1864 {
1865 return to_i915(dev_get_drvdata(dev));
1866 }
1867
1868 /* Iterate over initialised rings */
1869 #define for_each_ring(ring__, dev_priv__, i__) \
1870 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1871 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1872
1873 enum hdmi_force_audio {
1874 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1875 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1876 HDMI_AUDIO_AUTO, /* trust EDID */
1877 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1878 };
1879
1880 #define I915_GTT_OFFSET_NONE ((u32)-1)
1881
1882 struct drm_i915_gem_object_ops {
1883 /* Interface between the GEM object and its backing storage.
1884 * get_pages() is called once prior to the use of the associated set
1885 * of pages before to binding them into the GTT, and put_pages() is
1886 * called after we no longer need them. As we expect there to be
1887 * associated cost with migrating pages between the backing storage
1888 * and making them available for the GPU (e.g. clflush), we may hold
1889 * onto the pages after they are no longer referenced by the GPU
1890 * in case they may be used again shortly (for example migrating the
1891 * pages to a different memory domain within the GTT). put_pages()
1892 * will therefore most likely be called when the object itself is
1893 * being released or under memory pressure (where we attempt to
1894 * reap pages for the shrinker).
1895 */
1896 int (*get_pages)(struct drm_i915_gem_object *);
1897 void (*put_pages)(struct drm_i915_gem_object *);
1898 int (*dmabuf_export)(struct drm_i915_gem_object *);
1899 void (*release)(struct drm_i915_gem_object *);
1900 };
1901
1902 /*
1903 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1904 * considered to be the frontbuffer for the given plane interface-vise. This
1905 * doesn't mean that the hw necessarily already scans it out, but that any
1906 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1907 *
1908 * We have one bit per pipe and per scanout plane type.
1909 */
1910 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1911 #define INTEL_FRONTBUFFER_BITS \
1912 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1913 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1914 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1915 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1916 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1917 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1918 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1919 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1920 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1921 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1922 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1923
1924 struct drm_i915_gem_object {
1925 struct drm_gem_object base;
1926
1927 const struct drm_i915_gem_object_ops *ops;
1928
1929 /** List of VMAs backed by this object */
1930 struct list_head vma_list;
1931
1932 /** Stolen memory for this object, instead of being backed by shmem. */
1933 struct drm_mm_node *stolen;
1934 struct list_head global_list;
1935
1936 struct list_head ring_list;
1937 /** Used in execbuf to temporarily hold a ref */
1938 struct list_head obj_exec_link;
1939
1940 struct list_head batch_pool_list;
1941
1942 /**
1943 * This is set if the object is on the active lists (has pending
1944 * rendering and so a non-zero seqno), and is not set if it i s on
1945 * inactive (ready to be unbound) list.
1946 */
1947 unsigned int active:1;
1948
1949 /**
1950 * This is set if the object has been written to since last bound
1951 * to the GTT
1952 */
1953 unsigned int dirty:1;
1954
1955 /**
1956 * Fence register bits (if any) for this object. Will be set
1957 * as needed when mapped into the GTT.
1958 * Protected by dev->struct_mutex.
1959 */
1960 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1961
1962 /**
1963 * Advice: are the backing pages purgeable?
1964 */
1965 unsigned int madv:2;
1966
1967 /**
1968 * Current tiling mode for the object.
1969 */
1970 unsigned int tiling_mode:2;
1971 /**
1972 * Whether the tiling parameters for the currently associated fence
1973 * register have changed. Note that for the purposes of tracking
1974 * tiling changes we also treat the unfenced register, the register
1975 * slot that the object occupies whilst it executes a fenced
1976 * command (such as BLT on gen2/3), as a "fence".
1977 */
1978 unsigned int fence_dirty:1;
1979
1980 /**
1981 * Is the object at the current location in the gtt mappable and
1982 * fenceable? Used to avoid costly recalculations.
1983 */
1984 unsigned int map_and_fenceable:1;
1985
1986 /**
1987 * Whether the current gtt mapping needs to be mappable (and isn't just
1988 * mappable by accident). Track pin and fault separate for a more
1989 * accurate mappable working set.
1990 */
1991 unsigned int fault_mappable:1;
1992 unsigned int pin_mappable:1;
1993 unsigned int pin_display:1;
1994
1995 /*
1996 * Is the object to be mapped as read-only to the GPU
1997 * Only honoured if hardware has relevant pte bit
1998 */
1999 unsigned long gt_ro:1;
2000 unsigned int cache_level:3;
2001
2002 unsigned int has_dma_mapping:1;
2003
2004 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2005
2006 struct sg_table *pages;
2007 int pages_pin_count;
2008
2009 /* prime dma-buf support */
2010 void *dma_buf_vmapping;
2011 int vmapping_count;
2012
2013 /** Breadcrumb of last rendering to the buffer. */
2014 struct drm_i915_gem_request *last_read_req;
2015 struct drm_i915_gem_request *last_write_req;
2016 /** Breadcrumb of last fenced GPU access to the buffer. */
2017 struct drm_i915_gem_request *last_fenced_req;
2018
2019 /** Current tiling stride for the object, if it's tiled. */
2020 uint32_t stride;
2021
2022 /** References from framebuffers, locks out tiling changes. */
2023 unsigned long framebuffer_references;
2024
2025 /** Record of address bit 17 of each page at last unbind. */
2026 unsigned long *bit_17;
2027
2028 union {
2029 /** for phy allocated objects */
2030 struct drm_dma_handle *phys_handle;
2031
2032 struct i915_gem_userptr {
2033 uintptr_t ptr;
2034 unsigned read_only :1;
2035 unsigned workers :4;
2036 #define I915_GEM_USERPTR_MAX_WORKERS 15
2037
2038 struct i915_mm_struct *mm;
2039 struct i915_mmu_object *mmu_object;
2040 struct work_struct *work;
2041 } userptr;
2042 };
2043 };
2044 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2045
2046 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2047 struct drm_i915_gem_object *new,
2048 unsigned frontbuffer_bits);
2049
2050 /**
2051 * Request queue structure.
2052 *
2053 * The request queue allows us to note sequence numbers that have been emitted
2054 * and may be associated with active buffers to be retired.
2055 *
2056 * By keeping this list, we can avoid having to do questionable sequence
2057 * number comparisons on buffer last_read|write_seqno. It also allows an
2058 * emission time to be associated with the request for tracking how far ahead
2059 * of the GPU the submission is.
2060 */
2061 struct drm_i915_gem_request {
2062 struct kref ref;
2063
2064 /** On Which ring this request was generated */
2065 struct intel_engine_cs *ring;
2066
2067 /** GEM sequence number associated with this request. */
2068 uint32_t seqno;
2069
2070 /** Position in the ringbuffer of the start of the request */
2071 u32 head;
2072
2073 /** Position in the ringbuffer of the end of the request */
2074 u32 tail;
2075
2076 /** Context related to this request */
2077 struct intel_context *ctx;
2078
2079 /** Batch buffer related to this request if any */
2080 struct drm_i915_gem_object *batch_obj;
2081
2082 /** Time at which this request was emitted, in jiffies. */
2083 unsigned long emitted_jiffies;
2084
2085 /** global list entry for this request */
2086 struct list_head list;
2087
2088 struct drm_i915_file_private *file_priv;
2089 /** file_priv list entry for this request */
2090 struct list_head client_list;
2091
2092 uint32_t uniq;
2093 };
2094
2095 void i915_gem_request_free(struct kref *req_ref);
2096
2097 static inline uint32_t
2098 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2099 {
2100 return req ? req->seqno : 0;
2101 }
2102
2103 static inline struct intel_engine_cs *
2104 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2105 {
2106 return req ? req->ring : NULL;
2107 }
2108
2109 static inline void
2110 i915_gem_request_reference(struct drm_i915_gem_request *req)
2111 {
2112 kref_get(&req->ref);
2113 }
2114
2115 static inline void
2116 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2117 {
2118 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2119 kref_put(&req->ref, i915_gem_request_free);
2120 }
2121
2122 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2123 struct drm_i915_gem_request *src)
2124 {
2125 if (src)
2126 i915_gem_request_reference(src);
2127
2128 if (*pdst)
2129 i915_gem_request_unreference(*pdst);
2130
2131 *pdst = src;
2132 }
2133
2134 /*
2135 * XXX: i915_gem_request_completed should be here but currently needs the
2136 * definition of i915_seqno_passed() which is below. It will be moved in
2137 * a later patch when the call to i915_seqno_passed() is obsoleted...
2138 */
2139
2140 struct drm_i915_file_private {
2141 struct drm_i915_private *dev_priv;
2142 struct drm_file *file;
2143
2144 struct {
2145 spinlock_t lock;
2146 struct list_head request_list;
2147 struct delayed_work idle_work;
2148 } mm;
2149 struct idr context_idr;
2150
2151 atomic_t rps_wait_boost;
2152 struct intel_engine_cs *bsd_ring;
2153 };
2154
2155 /*
2156 * A command that requires special handling by the command parser.
2157 */
2158 struct drm_i915_cmd_descriptor {
2159 /*
2160 * Flags describing how the command parser processes the command.
2161 *
2162 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2163 * a length mask if not set
2164 * CMD_DESC_SKIP: The command is allowed but does not follow the
2165 * standard length encoding for the opcode range in
2166 * which it falls
2167 * CMD_DESC_REJECT: The command is never allowed
2168 * CMD_DESC_REGISTER: The command should be checked against the
2169 * register whitelist for the appropriate ring
2170 * CMD_DESC_MASTER: The command is allowed if the submitting process
2171 * is the DRM master
2172 */
2173 u32 flags;
2174 #define CMD_DESC_FIXED (1<<0)
2175 #define CMD_DESC_SKIP (1<<1)
2176 #define CMD_DESC_REJECT (1<<2)
2177 #define CMD_DESC_REGISTER (1<<3)
2178 #define CMD_DESC_BITMASK (1<<4)
2179 #define CMD_DESC_MASTER (1<<5)
2180
2181 /*
2182 * The command's unique identification bits and the bitmask to get them.
2183 * This isn't strictly the opcode field as defined in the spec and may
2184 * also include type, subtype, and/or subop fields.
2185 */
2186 struct {
2187 u32 value;
2188 u32 mask;
2189 } cmd;
2190
2191 /*
2192 * The command's length. The command is either fixed length (i.e. does
2193 * not include a length field) or has a length field mask. The flag
2194 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2195 * a length mask. All command entries in a command table must include
2196 * length information.
2197 */
2198 union {
2199 u32 fixed;
2200 u32 mask;
2201 } length;
2202
2203 /*
2204 * Describes where to find a register address in the command to check
2205 * against the ring's register whitelist. Only valid if flags has the
2206 * CMD_DESC_REGISTER bit set.
2207 */
2208 struct {
2209 u32 offset;
2210 u32 mask;
2211 } reg;
2212
2213 #define MAX_CMD_DESC_BITMASKS 3
2214 /*
2215 * Describes command checks where a particular dword is masked and
2216 * compared against an expected value. If the command does not match
2217 * the expected value, the parser rejects it. Only valid if flags has
2218 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2219 * are valid.
2220 *
2221 * If the check specifies a non-zero condition_mask then the parser
2222 * only performs the check when the bits specified by condition_mask
2223 * are non-zero.
2224 */
2225 struct {
2226 u32 offset;
2227 u32 mask;
2228 u32 expected;
2229 u32 condition_offset;
2230 u32 condition_mask;
2231 } bits[MAX_CMD_DESC_BITMASKS];
2232 };
2233
2234 /*
2235 * A table of commands requiring special handling by the command parser.
2236 *
2237 * Each ring has an array of tables. Each table consists of an array of command
2238 * descriptors, which must be sorted with command opcodes in ascending order.
2239 */
2240 struct drm_i915_cmd_table {
2241 const struct drm_i915_cmd_descriptor *table;
2242 int count;
2243 };
2244
2245 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2246 #define __I915__(p) ({ \
2247 struct drm_i915_private *__p; \
2248 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2249 __p = (struct drm_i915_private *)p; \
2250 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2251 __p = to_i915((struct drm_device *)p); \
2252 else \
2253 BUILD_BUG(); \
2254 __p; \
2255 })
2256 #define INTEL_INFO(p) (&__I915__(p)->info)
2257 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2258
2259 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2260 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2261 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2262 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2263 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2264 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2265 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2266 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2267 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2268 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2269 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2270 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2271 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2272 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2273 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2274 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2275 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2276 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2277 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2278 INTEL_DEVID(dev) == 0x0152 || \
2279 INTEL_DEVID(dev) == 0x015a)
2280 #define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2281 INTEL_DEVID(dev) == 0x0106 || \
2282 INTEL_DEVID(dev) == 0x010A)
2283 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2284 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2285 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2286 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2287 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2288 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2289 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2290 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2291 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2292 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2293 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2294 (INTEL_DEVID(dev) & 0xf) == 0xe))
2295 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2296 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2297 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2298 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2299 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2300 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2301 /* ULX machines are also considered ULT. */
2302 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2303 INTEL_DEVID(dev) == 0x0A1E)
2304 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2305
2306 /*
2307 * The genX designation typically refers to the render engine, so render
2308 * capability related checks should use IS_GEN, while display and other checks
2309 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2310 * chips, etc.).
2311 */
2312 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2313 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2314 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2315 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2316 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2317 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2318 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2319 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2320
2321 #define RENDER_RING (1<<RCS)
2322 #define BSD_RING (1<<VCS)
2323 #define BLT_RING (1<<BCS)
2324 #define VEBOX_RING (1<<VECS)
2325 #define BSD2_RING (1<<VCS2)
2326 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2327 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2328 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2329 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2330 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2331 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2332 __I915__(dev)->ellc_size)
2333 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2334
2335 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2336 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2337 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2338 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2339
2340 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2341 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2342
2343 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2344 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2345 /*
2346 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2347 * even when in MSI mode. This results in spurious interrupt warnings if the
2348 * legacy irq no. is shared with another device. The kernel then disables that
2349 * interrupt source and so prevents the other device from working properly.
2350 */
2351 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2352 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2353
2354 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2355 * rows, which changed the alignment requirements and fence programming.
2356 */
2357 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2358 IS_I915GM(dev)))
2359 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2360 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2361 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2362 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2363 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2364
2365 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2366 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2367 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2368
2369 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2370
2371 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2372 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2373 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2374 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2375 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2376 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2377 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2378 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2379
2380 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2381 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2382 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2383 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2384 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2385 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2386 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2387 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2388
2389 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2390 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2391 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2392 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2393 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2394 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2395 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2396
2397 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2398
2399 /* DPF == dynamic parity feature */
2400 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2401 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2402
2403 #define GT_FREQUENCY_MULTIPLIER 50
2404
2405 #include "i915_trace.h"
2406
2407 extern const struct drm_ioctl_desc i915_ioctls[];
2408 extern int i915_max_ioctl;
2409
2410 extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2411 extern int i915_resume_legacy(struct drm_device *dev);
2412 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2413 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2414
2415 /* i915_params.c */
2416 struct i915_params {
2417 int modeset;
2418 int panel_ignore_lid;
2419 unsigned int powersave;
2420 int semaphores;
2421 unsigned int lvds_downclock;
2422 int lvds_channel_mode;
2423 int panel_use_ssc;
2424 int vbt_sdvo_panel_type;
2425 int enable_rc6;
2426 int enable_fbc;
2427 int enable_ppgtt;
2428 int enable_execlists;
2429 int enable_psr;
2430 unsigned int preliminary_hw_support;
2431 int disable_power_well;
2432 int enable_ips;
2433 int invert_brightness;
2434 int enable_cmd_parser;
2435 /* leave bools at the end to not create holes */
2436 bool enable_hangcheck;
2437 bool fastboot;
2438 bool prefault_disable;
2439 bool reset;
2440 bool disable_display;
2441 bool disable_vtd_wa;
2442 int use_mmio_flip;
2443 bool mmio_debug;
2444 bool verbose_state_checks;
2445 };
2446 extern struct i915_params i915 __read_mostly;
2447
2448 /* i915_dma.c */
2449 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2450 extern int i915_driver_unload(struct drm_device *);
2451 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2452 extern void i915_driver_lastclose(struct drm_device * dev);
2453 extern void i915_driver_preclose(struct drm_device *dev,
2454 struct drm_file *file);
2455 extern void i915_driver_postclose(struct drm_device *dev,
2456 struct drm_file *file);
2457 extern int i915_driver_device_is_agp(struct drm_device * dev);
2458 #ifdef CONFIG_COMPAT
2459 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2460 unsigned long arg);
2461 #endif
2462 extern int intel_gpu_reset(struct drm_device *dev);
2463 extern int i915_reset(struct drm_device *dev);
2464 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2465 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2466 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2467 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2468 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2469 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2470
2471 /* i915_irq.c */
2472 void i915_queue_hangcheck(struct drm_device *dev);
2473 __printf(3, 4)
2474 void i915_handle_error(struct drm_device *dev, bool wedged,
2475 const char *fmt, ...);
2476
2477 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2478 extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2479 int intel_irq_install(struct drm_i915_private *dev_priv);
2480 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2481
2482 extern void intel_uncore_sanitize(struct drm_device *dev);
2483 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2484 bool restore_forcewake);
2485 extern void intel_uncore_init(struct drm_device *dev);
2486 extern void intel_uncore_check_errors(struct drm_device *dev);
2487 extern void intel_uncore_fini(struct drm_device *dev);
2488 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2489
2490 void
2491 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2492 u32 status_mask);
2493
2494 void
2495 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2496 u32 status_mask);
2497
2498 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2499 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2500 void
2501 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2502 void
2503 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2504 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2505 uint32_t interrupt_mask,
2506 uint32_t enabled_irq_mask);
2507 #define ibx_enable_display_interrupt(dev_priv, bits) \
2508 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2509 #define ibx_disable_display_interrupt(dev_priv, bits) \
2510 ibx_display_interrupt_update((dev_priv), (bits), 0)
2511
2512 /* i915_gem.c */
2513 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2514 struct drm_file *file_priv);
2515 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2516 struct drm_file *file_priv);
2517 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2518 struct drm_file *file_priv);
2519 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2520 struct drm_file *file_priv);
2521 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2522 struct drm_file *file_priv);
2523 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2524 struct drm_file *file_priv);
2525 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2526 struct drm_file *file_priv);
2527 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2528 struct intel_engine_cs *ring);
2529 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2530 struct drm_file *file,
2531 struct intel_engine_cs *ring,
2532 struct drm_i915_gem_object *obj);
2533 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2534 struct drm_file *file,
2535 struct intel_engine_cs *ring,
2536 struct intel_context *ctx,
2537 struct drm_i915_gem_execbuffer2 *args,
2538 struct list_head *vmas,
2539 struct drm_i915_gem_object *batch_obj,
2540 u64 exec_start, u32 flags);
2541 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2542 struct drm_file *file_priv);
2543 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2544 struct drm_file *file_priv);
2545 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2546 struct drm_file *file_priv);
2547 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2548 struct drm_file *file);
2549 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2550 struct drm_file *file);
2551 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2552 struct drm_file *file_priv);
2553 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2554 struct drm_file *file_priv);
2555 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2556 struct drm_file *file_priv);
2557 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2558 struct drm_file *file_priv);
2559 int i915_gem_init_userptr(struct drm_device *dev);
2560 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2561 struct drm_file *file);
2562 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2563 struct drm_file *file_priv);
2564 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2565 struct drm_file *file_priv);
2566 void i915_gem_load(struct drm_device *dev);
2567 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2568 long target,
2569 unsigned flags);
2570 #define I915_SHRINK_PURGEABLE 0x1
2571 #define I915_SHRINK_UNBOUND 0x2
2572 #define I915_SHRINK_BOUND 0x4
2573 void *i915_gem_object_alloc(struct drm_device *dev);
2574 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2575 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2576 const struct drm_i915_gem_object_ops *ops);
2577 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2578 size_t size);
2579 void i915_init_vm(struct drm_i915_private *dev_priv,
2580 struct i915_address_space *vm);
2581 void i915_gem_free_object(struct drm_gem_object *obj);
2582 void i915_gem_vma_destroy(struct i915_vma *vma);
2583
2584 #define PIN_MAPPABLE 0x1
2585 #define PIN_NONBLOCK 0x2
2586 #define PIN_GLOBAL 0x4
2587 #define PIN_OFFSET_BIAS 0x8
2588 #define PIN_OFFSET_MASK (~4095)
2589 int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2590 struct i915_address_space *vm,
2591 uint32_t alignment,
2592 uint64_t flags,
2593 const struct i915_ggtt_view *view);
2594 static inline
2595 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2596 struct i915_address_space *vm,
2597 uint32_t alignment,
2598 uint64_t flags)
2599 {
2600 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2601 &i915_ggtt_view_normal);
2602 }
2603
2604 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2605 u32 flags);
2606 int __must_check i915_vma_unbind(struct i915_vma *vma);
2607 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2608 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2609 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2610
2611 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2612 int *needs_clflush);
2613
2614 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2615 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2616 {
2617 struct sg_page_iter sg_iter;
2618
2619 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2620 return sg_page_iter_page(&sg_iter);
2621
2622 return NULL;
2623 }
2624 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2625 {
2626 BUG_ON(obj->pages == NULL);
2627 obj->pages_pin_count++;
2628 }
2629 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2630 {
2631 BUG_ON(obj->pages_pin_count == 0);
2632 obj->pages_pin_count--;
2633 }
2634
2635 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2636 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2637 struct intel_engine_cs *to);
2638 void i915_vma_move_to_active(struct i915_vma *vma,
2639 struct intel_engine_cs *ring);
2640 int i915_gem_dumb_create(struct drm_file *file_priv,
2641 struct drm_device *dev,
2642 struct drm_mode_create_dumb *args);
2643 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2644 uint32_t handle, uint64_t *offset);
2645 /**
2646 * Returns true if seq1 is later than seq2.
2647 */
2648 static inline bool
2649 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2650 {
2651 return (int32_t)(seq1 - seq2) >= 0;
2652 }
2653
2654 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2655 bool lazy_coherency)
2656 {
2657 u32 seqno;
2658
2659 BUG_ON(req == NULL);
2660
2661 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2662
2663 return i915_seqno_passed(seqno, req->seqno);
2664 }
2665
2666 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2667 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2668 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2669 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2670
2671 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2672 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2673
2674 struct drm_i915_gem_request *
2675 i915_gem_find_active_request(struct intel_engine_cs *ring);
2676
2677 bool i915_gem_retire_requests(struct drm_device *dev);
2678 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2679 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2680 bool interruptible);
2681 int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
2682
2683 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2684 {
2685 return unlikely(atomic_read(&error->reset_counter)
2686 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2687 }
2688
2689 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2690 {
2691 return atomic_read(&error->reset_counter) & I915_WEDGED;
2692 }
2693
2694 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2695 {
2696 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2697 }
2698
2699 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2700 {
2701 return dev_priv->gpu_error.stop_rings == 0 ||
2702 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2703 }
2704
2705 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2706 {
2707 return dev_priv->gpu_error.stop_rings == 0 ||
2708 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2709 }
2710
2711 void i915_gem_reset(struct drm_device *dev);
2712 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2713 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2714 int __must_check i915_gem_init(struct drm_device *dev);
2715 int i915_gem_init_rings(struct drm_device *dev);
2716 int __must_check i915_gem_init_hw(struct drm_device *dev);
2717 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2718 void i915_gem_init_swizzling(struct drm_device *dev);
2719 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2720 int __must_check i915_gpu_idle(struct drm_device *dev);
2721 int __must_check i915_gem_suspend(struct drm_device *dev);
2722 int __i915_add_request(struct intel_engine_cs *ring,
2723 struct drm_file *file,
2724 struct drm_i915_gem_object *batch_obj);
2725 #define i915_add_request(ring) \
2726 __i915_add_request(ring, NULL, NULL)
2727 int __i915_wait_request(struct drm_i915_gem_request *req,
2728 unsigned reset_counter,
2729 bool interruptible,
2730 s64 *timeout,
2731 struct drm_i915_file_private *file_priv);
2732 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2733 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2734 int __must_check
2735 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2736 bool write);
2737 int __must_check
2738 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2739 int __must_check
2740 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2741 u32 alignment,
2742 struct intel_engine_cs *pipelined);
2743 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2744 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2745 int align);
2746 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2747 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2748
2749 uint32_t
2750 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2751 uint32_t
2752 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2753 int tiling_mode, bool fenced);
2754
2755 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2756 enum i915_cache_level cache_level);
2757
2758 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2759 struct dma_buf *dma_buf);
2760
2761 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2762 struct drm_gem_object *gem_obj, int flags);
2763
2764 void i915_gem_restore_fences(struct drm_device *dev);
2765
2766 unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2767 struct i915_address_space *vm,
2768 enum i915_ggtt_view_type view);
2769 static inline
2770 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2771 struct i915_address_space *vm)
2772 {
2773 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2774 }
2775 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2776 bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2777 struct i915_address_space *vm,
2778 enum i915_ggtt_view_type view);
2779 static inline
2780 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2781 struct i915_address_space *vm)
2782 {
2783 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2784 }
2785
2786 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2787 struct i915_address_space *vm);
2788 struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2789 struct i915_address_space *vm,
2790 const struct i915_ggtt_view *view);
2791 static inline
2792 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2793 struct i915_address_space *vm)
2794 {
2795 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2796 }
2797
2798 struct i915_vma *
2799 i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2800 struct i915_address_space *vm,
2801 const struct i915_ggtt_view *view);
2802
2803 static inline
2804 struct i915_vma *
2805 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2806 struct i915_address_space *vm)
2807 {
2808 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2809 &i915_ggtt_view_normal);
2810 }
2811
2812 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2813 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2814 struct i915_vma *vma;
2815 list_for_each_entry(vma, &obj->vma_list, vma_link)
2816 if (vma->pin_count > 0)
2817 return true;
2818 return false;
2819 }
2820
2821 /* Some GGTT VM helpers */
2822 #define i915_obj_to_ggtt(obj) \
2823 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2824 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2825 {
2826 struct i915_address_space *ggtt =
2827 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2828 return vm == ggtt;
2829 }
2830
2831 static inline struct i915_hw_ppgtt *
2832 i915_vm_to_ppgtt(struct i915_address_space *vm)
2833 {
2834 WARN_ON(i915_is_ggtt(vm));
2835
2836 return container_of(vm, struct i915_hw_ppgtt, base);
2837 }
2838
2839
2840 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2841 {
2842 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2843 }
2844
2845 static inline unsigned long
2846 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2847 {
2848 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2849 }
2850
2851 static inline unsigned long
2852 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2853 {
2854 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2855 }
2856
2857 static inline int __must_check
2858 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2859 uint32_t alignment,
2860 unsigned flags)
2861 {
2862 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2863 alignment, flags | PIN_GLOBAL);
2864 }
2865
2866 static inline int
2867 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2868 {
2869 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2870 }
2871
2872 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2873
2874 /* i915_gem_context.c */
2875 int __must_check i915_gem_context_init(struct drm_device *dev);
2876 void i915_gem_context_fini(struct drm_device *dev);
2877 void i915_gem_context_reset(struct drm_device *dev);
2878 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2879 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2880 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2881 int i915_switch_context(struct intel_engine_cs *ring,
2882 struct intel_context *to);
2883 struct intel_context *
2884 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2885 void i915_gem_context_free(struct kref *ctx_ref);
2886 struct drm_i915_gem_object *
2887 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2888 static inline void i915_gem_context_reference(struct intel_context *ctx)
2889 {
2890 kref_get(&ctx->ref);
2891 }
2892
2893 static inline void i915_gem_context_unreference(struct intel_context *ctx)
2894 {
2895 kref_put(&ctx->ref, i915_gem_context_free);
2896 }
2897
2898 static inline bool i915_gem_context_is_default(const struct intel_context *c)
2899 {
2900 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2901 }
2902
2903 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2904 struct drm_file *file);
2905 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2906 struct drm_file *file);
2907 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2908 struct drm_file *file_priv);
2909 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2910 struct drm_file *file_priv);
2911
2912 /* i915_gem_evict.c */
2913 int __must_check i915_gem_evict_something(struct drm_device *dev,
2914 struct i915_address_space *vm,
2915 int min_size,
2916 unsigned alignment,
2917 unsigned cache_level,
2918 unsigned long start,
2919 unsigned long end,
2920 unsigned flags);
2921 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2922 int i915_gem_evict_everything(struct drm_device *dev);
2923
2924 /* belongs in i915_gem_gtt.h */
2925 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2926 {
2927 if (INTEL_INFO(dev)->gen < 6)
2928 intel_gtt_chipset_flush();
2929 }
2930
2931 /* i915_gem_stolen.c */
2932 int i915_gem_init_stolen(struct drm_device *dev);
2933 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2934 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2935 void i915_gem_cleanup_stolen(struct drm_device *dev);
2936 struct drm_i915_gem_object *
2937 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2938 struct drm_i915_gem_object *
2939 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2940 u32 stolen_offset,
2941 u32 gtt_offset,
2942 u32 size);
2943
2944 /* i915_gem_tiling.c */
2945 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2946 {
2947 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2948
2949 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2950 obj->tiling_mode != I915_TILING_NONE;
2951 }
2952
2953 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2954 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2955 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2956
2957 /* i915_gem_debug.c */
2958 #if WATCH_LISTS
2959 int i915_verify_lists(struct drm_device *dev);
2960 #else
2961 #define i915_verify_lists(dev) 0
2962 #endif
2963
2964 /* i915_debugfs.c */
2965 int i915_debugfs_init(struct drm_minor *minor);
2966 void i915_debugfs_cleanup(struct drm_minor *minor);
2967 #ifdef CONFIG_DEBUG_FS
2968 void intel_display_crc_init(struct drm_device *dev);
2969 #else
2970 static inline void intel_display_crc_init(struct drm_device *dev) {}
2971 #endif
2972
2973 /* i915_gpu_error.c */
2974 __printf(2, 3)
2975 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2976 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2977 const struct i915_error_state_file_priv *error);
2978 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2979 struct drm_i915_private *i915,
2980 size_t count, loff_t pos);
2981 static inline void i915_error_state_buf_release(
2982 struct drm_i915_error_state_buf *eb)
2983 {
2984 kfree(eb->buf);
2985 }
2986 void i915_capture_error_state(struct drm_device *dev, bool wedge,
2987 const char *error_msg);
2988 void i915_error_state_get(struct drm_device *dev,
2989 struct i915_error_state_file_priv *error_priv);
2990 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2991 void i915_destroy_error_state(struct drm_device *dev);
2992
2993 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2994 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2995
2996 /* i915_gem_batch_pool.c */
2997 void i915_gem_batch_pool_init(struct drm_device *dev,
2998 struct i915_gem_batch_pool *pool);
2999 void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3000 struct drm_i915_gem_object*
3001 i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3002
3003 /* i915_cmd_parser.c */
3004 int i915_cmd_parser_get_version(void);
3005 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3006 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3007 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3008 int i915_parse_cmds(struct intel_engine_cs *ring,
3009 struct drm_i915_gem_object *batch_obj,
3010 struct drm_i915_gem_object *shadow_batch_obj,
3011 u32 batch_start_offset,
3012 u32 batch_len,
3013 bool is_master);
3014
3015 /* i915_suspend.c */
3016 extern int i915_save_state(struct drm_device *dev);
3017 extern int i915_restore_state(struct drm_device *dev);
3018
3019 /* i915_ums.c */
3020 void i915_save_display_reg(struct drm_device *dev);
3021 void i915_restore_display_reg(struct drm_device *dev);
3022
3023 /* i915_sysfs.c */
3024 void i915_setup_sysfs(struct drm_device *dev_priv);
3025 void i915_teardown_sysfs(struct drm_device *dev_priv);
3026
3027 /* intel_i2c.c */
3028 extern int intel_setup_gmbus(struct drm_device *dev);
3029 extern void intel_teardown_gmbus(struct drm_device *dev);
3030 static inline bool intel_gmbus_is_port_valid(unsigned port)
3031 {
3032 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3033 }
3034
3035 extern struct i2c_adapter *intel_gmbus_get_adapter(
3036 struct drm_i915_private *dev_priv, unsigned port);
3037 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3038 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3039 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3040 {
3041 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3042 }
3043 extern void intel_i2c_reset(struct drm_device *dev);
3044
3045 /* intel_opregion.c */
3046 #ifdef CONFIG_ACPI
3047 extern int intel_opregion_setup(struct drm_device *dev);
3048 extern void intel_opregion_init(struct drm_device *dev);
3049 extern void intel_opregion_fini(struct drm_device *dev);
3050 extern void intel_opregion_asle_intr(struct drm_device *dev);
3051 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3052 bool enable);
3053 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3054 pci_power_t state);
3055 #else
3056 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3057 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3058 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3059 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3060 static inline int
3061 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3062 {
3063 return 0;
3064 }
3065 static inline int
3066 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3067 {
3068 return 0;
3069 }
3070 #endif
3071
3072 /* intel_acpi.c */
3073 #ifdef CONFIG_ACPI
3074 extern void intel_register_dsm_handler(void);
3075 extern void intel_unregister_dsm_handler(void);
3076 #else
3077 static inline void intel_register_dsm_handler(void) { return; }
3078 static inline void intel_unregister_dsm_handler(void) { return; }
3079 #endif /* CONFIG_ACPI */
3080
3081 /* modesetting */
3082 extern void intel_modeset_init_hw(struct drm_device *dev);
3083 extern void intel_modeset_init(struct drm_device *dev);
3084 extern void intel_modeset_gem_init(struct drm_device *dev);
3085 extern void intel_modeset_cleanup(struct drm_device *dev);
3086 extern void intel_connector_unregister(struct intel_connector *);
3087 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3088 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3089 bool force_restore);
3090 extern void i915_redisable_vga(struct drm_device *dev);
3091 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3092 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3093 extern void intel_init_pch_refclk(struct drm_device *dev);
3094 extern void gen6_set_rps(struct drm_device *dev, u8 val);
3095 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
3096 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3097 bool enable);
3098 extern void intel_detect_pch(struct drm_device *dev);
3099 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3100 extern int intel_enable_rc6(const struct drm_device *dev);
3101
3102 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3103 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3104 struct drm_file *file);
3105 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3106 struct drm_file *file);
3107
3108 void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3109
3110 /* overlay */
3111 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3112 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3113 struct intel_overlay_error_state *error);
3114
3115 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3116 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3117 struct drm_device *dev,
3118 struct intel_display_error_state *error);
3119
3120 /* On SNB platform, before reading ring registers forcewake bit
3121 * must be set to prevent GT core from power down and stale values being
3122 * returned.
3123 */
3124 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
3125 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
3126 void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
3127
3128 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3129 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3130
3131 /* intel_sideband.c */
3132 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
3133 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
3134 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3135 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3136 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3137 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3138 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3139 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3140 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3141 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3142 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3143 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3144 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3145 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3146 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3147 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3148 enum intel_sbi_destination destination);
3149 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3150 enum intel_sbi_destination destination);
3151 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3152 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3153
3154 int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3155 int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
3156
3157 #define FORCEWAKE_RENDER (1 << 0)
3158 #define FORCEWAKE_MEDIA (1 << 1)
3159 #define FORCEWAKE_BLITTER (1 << 2)
3160 #define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3161 FORCEWAKE_BLITTER)
3162
3163
3164 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3165 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3166
3167 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3168 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3169 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3170 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3171
3172 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3173 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3174 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3175 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3176
3177 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3178 * will be implemented using 2 32-bit writes in an arbitrary order with
3179 * an arbitrary delay between them. This can cause the hardware to
3180 * act upon the intermediate value, possibly leading to corruption and
3181 * machine death. You have been warned.
3182 */
3183 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3184 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3185
3186 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3187 u32 upper = I915_READ(upper_reg); \
3188 u32 lower = I915_READ(lower_reg); \
3189 u32 tmp = I915_READ(upper_reg); \
3190 if (upper != tmp) { \
3191 upper = tmp; \
3192 lower = I915_READ(lower_reg); \
3193 WARN_ON(I915_READ(upper_reg) != upper); \
3194 } \
3195 (u64)upper << 32 | lower; })
3196
3197 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3198 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3199
3200 /* "Broadcast RGB" property */
3201 #define INTEL_BROADCAST_RGB_AUTO 0
3202 #define INTEL_BROADCAST_RGB_FULL 1
3203 #define INTEL_BROADCAST_RGB_LIMITED 2
3204
3205 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3206 {
3207 if (IS_VALLEYVIEW(dev))
3208 return VLV_VGACNTRL;
3209 else if (INTEL_INFO(dev)->gen >= 5)
3210 return CPU_VGACNTRL;
3211 else
3212 return VGACNTRL;
3213 }
3214
3215 static inline void __user *to_user_ptr(u64 address)
3216 {
3217 return (void __user *)(uintptr_t)address;
3218 }
3219
3220 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3221 {
3222 unsigned long j = msecs_to_jiffies(m);
3223
3224 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3225 }
3226
3227 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3228 {
3229 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3230 }
3231
3232 static inline unsigned long
3233 timespec_to_jiffies_timeout(const struct timespec *value)
3234 {
3235 unsigned long j = timespec_to_jiffies(value);
3236
3237 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3238 }
3239
3240 /*
3241 * If you need to wait X milliseconds between events A and B, but event B
3242 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3243 * when event A happened, then just before event B you call this function and
3244 * pass the timestamp as the first argument, and X as the second argument.
3245 */
3246 static inline void
3247 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3248 {
3249 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3250
3251 /*
3252 * Don't re-read the value of "jiffies" every time since it may change
3253 * behind our back and break the math.
3254 */
3255 tmp_jiffies = jiffies;
3256 target_jiffies = timestamp_jiffies +
3257 msecs_to_jiffies_timeout(to_wait_ms);
3258
3259 if (time_after(target_jiffies, tmp_jiffies)) {
3260 remaining_jiffies = target_jiffies - tmp_jiffies;
3261 while (remaining_jiffies)
3262 remaining_jiffies =
3263 schedule_timeout_uninterruptible(remaining_jiffies);
3264 }
3265 }
3266
3267 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3268 struct drm_i915_gem_request *req)
3269 {
3270 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3271 i915_gem_request_assign(&ring->trace_irq_req, req);
3272 }
3273
3274 #endif
This page took 0.099572 seconds and 5 git commands to generate.