Merge branches 'x86/amd', 'x86/vt-d', 'arm/exynos', 'arm/mediatek' and 'arm/renesas...
[deliverable/linux.git] / drivers / infiniband / hw / hfi1 / hfi.h
1 #ifndef _HFI1_KERNEL_H
2 #define _HFI1_KERNEL_H
3 /*
4 * Copyright(c) 2015, 2016 Intel Corporation.
5 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
22 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50 #include <linux/interrupt.h>
51 #include <linux/pci.h>
52 #include <linux/dma-mapping.h>
53 #include <linux/mutex.h>
54 #include <linux/list.h>
55 #include <linux/scatterlist.h>
56 #include <linux/slab.h>
57 #include <linux/io.h>
58 #include <linux/fs.h>
59 #include <linux/completion.h>
60 #include <linux/kref.h>
61 #include <linux/sched.h>
62 #include <linux/cdev.h>
63 #include <linux/delay.h>
64 #include <linux/kthread.h>
65 #include <linux/i2c.h>
66 #include <linux/i2c-algo-bit.h>
67 #include <rdma/rdma_vt.h>
68
69 #include "chip_registers.h"
70 #include "common.h"
71 #include "verbs.h"
72 #include "pio.h"
73 #include "chip.h"
74 #include "mad.h"
75 #include "qsfp.h"
76 #include "platform.h"
77 #include "affinity.h"
78
79 /* bumped 1 from s/w major version of TrueScale */
80 #define HFI1_CHIP_VERS_MAJ 3U
81
82 /* don't care about this except printing */
83 #define HFI1_CHIP_VERS_MIN 0U
84
85 /* The Organization Unique Identifier (Mfg code), and its position in GUID */
86 #define HFI1_OUI 0x001175
87 #define HFI1_OUI_LSB 40
88
89 #define DROP_PACKET_OFF 0
90 #define DROP_PACKET_ON 1
91
92 extern unsigned long hfi1_cap_mask;
93 #define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
94 #define HFI1_CAP_UGET_MASK(mask, cap) \
95 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
96 #define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
97 #define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
98 #define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
99 #define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
100 #define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
101 HFI1_CAP_MISC_MASK)
102 /* Offline Disabled Reason is 4-bits */
103 #define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
104
105 /*
106 * Control context is always 0 and handles the error packets.
107 * It also handles the VL15 and multicast packets.
108 */
109 #define HFI1_CTRL_CTXT 0
110
111 /*
112 * Driver context will store software counters for each of the events
113 * associated with these status registers
114 */
115 #define NUM_CCE_ERR_STATUS_COUNTERS 41
116 #define NUM_RCV_ERR_STATUS_COUNTERS 64
117 #define NUM_MISC_ERR_STATUS_COUNTERS 13
118 #define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
119 #define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
120 #define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
121 #define NUM_SEND_ERR_STATUS_COUNTERS 3
122 #define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
123 #define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
124
125 /*
126 * per driver stats, either not device nor port-specific, or
127 * summed over all of the devices and ports.
128 * They are described by name via ipathfs filesystem, so layout
129 * and number of elements can change without breaking compatibility.
130 * If members are added or deleted hfi1_statnames[] in debugfs.c must
131 * change to match.
132 */
133 struct hfi1_ib_stats {
134 __u64 sps_ints; /* number of interrupts handled */
135 __u64 sps_errints; /* number of error interrupts */
136 __u64 sps_txerrs; /* tx-related packet errors */
137 __u64 sps_rcverrs; /* non-crc rcv packet errors */
138 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
139 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
140 __u64 sps_ctxts; /* number of contexts currently open */
141 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
142 __u64 sps_buffull;
143 __u64 sps_hdrfull;
144 };
145
146 extern struct hfi1_ib_stats hfi1_stats;
147 extern const struct pci_error_handlers hfi1_pci_err_handler;
148
149 /*
150 * First-cut criterion for "device is active" is
151 * two thousand dwords combined Tx, Rx traffic per
152 * 5-second interval. SMA packets are 64 dwords,
153 * and occur "a few per second", presumably each way.
154 */
155 #define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
156
157 /*
158 * Below contains all data related to a single context (formerly called port).
159 */
160
161 #ifdef CONFIG_DEBUG_FS
162 struct hfi1_opcode_stats_perctx;
163 #endif
164
165 struct ctxt_eager_bufs {
166 ssize_t size; /* total size of eager buffers */
167 u32 count; /* size of buffers array */
168 u32 numbufs; /* number of buffers allocated */
169 u32 alloced; /* number of rcvarray entries used */
170 u32 rcvtid_size; /* size of each eager rcv tid */
171 u32 threshold; /* head update threshold */
172 struct eager_buffer {
173 void *addr;
174 dma_addr_t phys;
175 ssize_t len;
176 } *buffers;
177 struct {
178 void *addr;
179 dma_addr_t phys;
180 } *rcvtids;
181 };
182
183 struct exp_tid_set {
184 struct list_head list;
185 u32 count;
186 };
187
188 struct hfi1_ctxtdata {
189 /* shadow the ctxt's RcvCtrl register */
190 u64 rcvctrl;
191 /* rcvhdrq base, needs mmap before useful */
192 void *rcvhdrq;
193 /* kernel virtual address where hdrqtail is updated */
194 volatile __le64 *rcvhdrtail_kvaddr;
195 /*
196 * Shared page for kernel to signal user processes that send buffers
197 * need disarming. The process should call HFI1_CMD_DISARM_BUFS
198 * or HFI1_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
199 */
200 unsigned long *user_event_mask;
201 /* when waiting for rcv or pioavail */
202 wait_queue_head_t wait;
203 /* rcvhdrq size (for freeing) */
204 size_t rcvhdrq_size;
205 /* number of rcvhdrq entries */
206 u16 rcvhdrq_cnt;
207 /* size of each of the rcvhdrq entries */
208 u16 rcvhdrqentsize;
209 /* mmap of hdrq, must fit in 44 bits */
210 dma_addr_t rcvhdrq_phys;
211 dma_addr_t rcvhdrqtailaddr_phys;
212 struct ctxt_eager_bufs egrbufs;
213 /* this receive context's assigned PIO ACK send context */
214 struct send_context *sc;
215
216 /* dynamic receive available interrupt timeout */
217 u32 rcvavail_timeout;
218 /*
219 * number of opens (including slave sub-contexts) on this instance
220 * (ignoring forks, dup, etc. for now)
221 */
222 int cnt;
223 /*
224 * how much space to leave at start of eager TID entries for
225 * protocol use, on each TID
226 */
227 /* instead of calculating it */
228 unsigned ctxt;
229 /* non-zero if ctxt is being shared. */
230 u16 subctxt_cnt;
231 /* non-zero if ctxt is being shared. */
232 u16 subctxt_id;
233 u8 uuid[16];
234 /* job key */
235 u16 jkey;
236 /* number of RcvArray groups for this context. */
237 u32 rcv_array_groups;
238 /* index of first eager TID entry. */
239 u32 eager_base;
240 /* number of expected TID entries */
241 u32 expected_count;
242 /* index of first expected TID entry. */
243 u32 expected_base;
244
245 struct exp_tid_set tid_group_list;
246 struct exp_tid_set tid_used_list;
247 struct exp_tid_set tid_full_list;
248
249 /* lock protecting all Expected TID data */
250 struct mutex exp_lock;
251 /* number of pio bufs for this ctxt (all procs, if shared) */
252 u32 piocnt;
253 /* first pio buffer for this ctxt */
254 u32 pio_base;
255 /* chip offset of PIO buffers for this ctxt */
256 u32 piobufs;
257 /* per-context configuration flags */
258 unsigned long flags;
259 /* per-context event flags for fileops/intr communication */
260 unsigned long event_flags;
261 /* WAIT_RCV that timed out, no interrupt */
262 u32 rcvwait_to;
263 /* WAIT_PIO that timed out, no interrupt */
264 u32 piowait_to;
265 /* WAIT_RCV already happened, no wait */
266 u32 rcvnowait;
267 /* WAIT_PIO already happened, no wait */
268 u32 pionowait;
269 /* total number of polled urgent packets */
270 u32 urgent;
271 /* saved total number of polled urgent packets for poll edge trigger */
272 u32 urgent_poll;
273 /* same size as task_struct .comm[], command that opened context */
274 char comm[TASK_COMM_LEN];
275 /* so file ops can get at unit */
276 struct hfi1_devdata *dd;
277 /* so functions that need physical port can get it easily */
278 struct hfi1_pportdata *ppd;
279 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
280 void *subctxt_uregbase;
281 /* An array of pages for the eager receive buffers * N */
282 void *subctxt_rcvegrbuf;
283 /* An array of pages for the eager header queue entries * N */
284 void *subctxt_rcvhdr_base;
285 /* The version of the library which opened this ctxt */
286 u32 userversion;
287 /* Bitmask of active slaves */
288 u32 active_slaves;
289 /* Type of packets or conditions we want to poll for */
290 u16 poll_type;
291 /* receive packet sequence counter */
292 u8 seq_cnt;
293 u8 redirect_seq_cnt;
294 /* ctxt rcvhdrq head offset */
295 u32 head;
296 u32 pkt_count;
297 /* QPs waiting for context processing */
298 struct list_head qp_wait_list;
299 /* interrupt handling */
300 u64 imask; /* clear interrupt mask */
301 int ireg; /* clear interrupt register */
302 unsigned numa_id; /* numa node of this context */
303 /* verbs stats per CTX */
304 struct hfi1_opcode_stats_perctx *opstats;
305 /*
306 * This is the kernel thread that will keep making
307 * progress on the user sdma requests behind the scenes.
308 * There is one per context (shared contexts use the master's).
309 */
310 struct task_struct *progress;
311 struct list_head sdma_queues;
312 /* protect sdma queues */
313 spinlock_t sdma_qlock;
314
315 /* Is ASPM interrupt supported for this context */
316 bool aspm_intr_supported;
317 /* ASPM state (enabled/disabled) for this context */
318 bool aspm_enabled;
319 /* Timer for re-enabling ASPM if interrupt activity quietens down */
320 struct timer_list aspm_timer;
321 /* Lock to serialize between intr, timer intr and user threads */
322 spinlock_t aspm_lock;
323 /* Is ASPM processing enabled for this context (in intr context) */
324 bool aspm_intr_enable;
325 /* Last interrupt timestamp */
326 ktime_t aspm_ts_last_intr;
327 /* Last timestamp at which we scheduled a timer for this context */
328 ktime_t aspm_ts_timer_sched;
329
330 /*
331 * The interrupt handler for a particular receive context can vary
332 * throughout it's lifetime. This is not a lock protected data member so
333 * it must be updated atomically and the prev and new value must always
334 * be valid. Worst case is we process an extra interrupt and up to 64
335 * packets with the wrong interrupt handler.
336 */
337 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
338 };
339
340 /*
341 * Represents a single packet at a high level. Put commonly computed things in
342 * here so we do not have to keep doing them over and over. The rule of thumb is
343 * if something is used one time to derive some value, store that something in
344 * here. If it is used multiple times, then store the result of that derivation
345 * in here.
346 */
347 struct hfi1_packet {
348 void *ebuf;
349 void *hdr;
350 struct hfi1_ctxtdata *rcd;
351 __le32 *rhf_addr;
352 struct rvt_qp *qp;
353 struct hfi1_other_headers *ohdr;
354 u64 rhf;
355 u32 maxcnt;
356 u32 rhqoff;
357 u32 hdrqtail;
358 int numpkt;
359 u16 tlen;
360 u16 hlen;
361 s16 etail;
362 u16 rsize;
363 u8 updegr;
364 u8 rcv_flags;
365 u8 etype;
366 };
367
368 /*
369 * Private data for snoop/capture support.
370 */
371 struct hfi1_snoop_data {
372 int mode_flag;
373 struct cdev cdev;
374 struct device *class_dev;
375 /* protect snoop data */
376 spinlock_t snoop_lock;
377 struct list_head queue;
378 wait_queue_head_t waitq;
379 void *filter_value;
380 int (*filter_callback)(void *hdr, void *data, void *value);
381 u64 dcc_cfg; /* saved value of DCC Cfg register */
382 };
383
384 /* snoop mode_flag values */
385 #define HFI1_PORT_SNOOP_MODE 1U
386 #define HFI1_PORT_CAPTURE_MODE 2U
387
388 struct rvt_sge_state;
389
390 /*
391 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
392 * Mostly for MADs that set or query link parameters, also ipath
393 * config interfaces
394 */
395 #define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
396 #define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
397 #define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
398 #define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
399 #define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
400 #define HFI1_IB_CFG_SPD 5 /* current Link spd */
401 #define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
402 #define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
403 #define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
404 #define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
405 #define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
406 #define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
407 #define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
408 #define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
409 #define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
410 #define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
411 #define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
412 #define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
413 #define HFI1_IB_CFG_VL_HIGH_LIMIT 19
414 #define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
415 #define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
416
417 /*
418 * HFI or Host Link States
419 *
420 * These describe the states the driver thinks the logical and physical
421 * states are in. Used as an argument to set_link_state(). Implemented
422 * as bits for easy multi-state checking. The actual state can only be
423 * one.
424 */
425 #define __HLS_UP_INIT_BP 0
426 #define __HLS_UP_ARMED_BP 1
427 #define __HLS_UP_ACTIVE_BP 2
428 #define __HLS_DN_DOWNDEF_BP 3 /* link down default */
429 #define __HLS_DN_POLL_BP 4
430 #define __HLS_DN_DISABLE_BP 5
431 #define __HLS_DN_OFFLINE_BP 6
432 #define __HLS_VERIFY_CAP_BP 7
433 #define __HLS_GOING_UP_BP 8
434 #define __HLS_GOING_OFFLINE_BP 9
435 #define __HLS_LINK_COOLDOWN_BP 10
436
437 #define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
438 #define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
439 #define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
440 #define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
441 #define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
442 #define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
443 #define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
444 #define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
445 #define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
446 #define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
447 #define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
448
449 #define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
450 #define HLS_DOWN ~(HLS_UP)
451
452 /* use this MTU size if none other is given */
453 #define HFI1_DEFAULT_ACTIVE_MTU 10240
454 /* use this MTU size as the default maximum */
455 #define HFI1_DEFAULT_MAX_MTU 10240
456 /* default partition key */
457 #define DEFAULT_PKEY 0xffff
458
459 /*
460 * Possible fabric manager config parameters for fm_{get,set}_table()
461 */
462 #define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
463 #define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
464 #define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
465 #define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
466 #define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
467 #define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
468
469 /*
470 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
471 * these are bits so they can be combined, e.g.
472 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
473 */
474 #define HFI1_RCVCTRL_TAILUPD_ENB 0x01
475 #define HFI1_RCVCTRL_TAILUPD_DIS 0x02
476 #define HFI1_RCVCTRL_CTXT_ENB 0x04
477 #define HFI1_RCVCTRL_CTXT_DIS 0x08
478 #define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
479 #define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
480 #define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
481 #define HFI1_RCVCTRL_PKEY_DIS 0x80
482 #define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
483 #define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
484 #define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
485 #define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
486 #define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
487 #define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
488 #define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
489 #define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
490
491 /* partition enforcement flags */
492 #define HFI1_PART_ENFORCE_IN 0x1
493 #define HFI1_PART_ENFORCE_OUT 0x2
494
495 /* how often we check for synthetic counter wrap around */
496 #define SYNTH_CNT_TIME 2
497
498 /* Counter flags */
499 #define CNTR_NORMAL 0x0 /* Normal counters, just read register */
500 #define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
501 #define CNTR_DISABLED 0x2 /* Disable this counter */
502 #define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
503 #define CNTR_VL 0x8 /* Per VL counter */
504 #define CNTR_SDMA 0x10
505 #define CNTR_INVALID_VL -1 /* Specifies invalid VL */
506 #define CNTR_MODE_W 0x0
507 #define CNTR_MODE_R 0x1
508
509 /* VLs Supported/Operational */
510 #define HFI1_MIN_VLS_SUPPORTED 1
511 #define HFI1_MAX_VLS_SUPPORTED 8
512
513 static inline void incr_cntr64(u64 *cntr)
514 {
515 if (*cntr < (u64)-1LL)
516 (*cntr)++;
517 }
518
519 static inline void incr_cntr32(u32 *cntr)
520 {
521 if (*cntr < (u32)-1LL)
522 (*cntr)++;
523 }
524
525 #define MAX_NAME_SIZE 64
526 struct hfi1_msix_entry {
527 enum irq_type type;
528 struct msix_entry msix;
529 void *arg;
530 char name[MAX_NAME_SIZE];
531 cpumask_t mask;
532 };
533
534 /* per-SL CCA information */
535 struct cca_timer {
536 struct hrtimer hrtimer;
537 struct hfi1_pportdata *ppd; /* read-only */
538 int sl; /* read-only */
539 u16 ccti; /* read/write - current value of CCTI */
540 };
541
542 struct link_down_reason {
543 /*
544 * SMA-facing value. Should be set from .latest when
545 * HLS_UP_* -> HLS_DN_* transition actually occurs.
546 */
547 u8 sma;
548 u8 latest;
549 };
550
551 enum {
552 LO_PRIO_TABLE,
553 HI_PRIO_TABLE,
554 MAX_PRIO_TABLE
555 };
556
557 struct vl_arb_cache {
558 /* protect vl arb cache */
559 spinlock_t lock;
560 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
561 };
562
563 /*
564 * The structure below encapsulates data relevant to a physical IB Port.
565 * Current chips support only one such port, but the separation
566 * clarifies things a bit. Note that to conform to IB conventions,
567 * port-numbers are one-based. The first or only port is port1.
568 */
569 struct hfi1_pportdata {
570 struct hfi1_ibport ibport_data;
571
572 struct hfi1_devdata *dd;
573 struct kobject pport_cc_kobj;
574 struct kobject sc2vl_kobj;
575 struct kobject sl2sc_kobj;
576 struct kobject vl2mtu_kobj;
577
578 /* PHY support */
579 u32 port_type;
580 struct qsfp_data qsfp_info;
581
582 /* GUID for this interface, in host order */
583 u64 guid;
584 /* GUID for peer interface, in host order */
585 u64 neighbor_guid;
586
587 /* up or down physical link state */
588 u32 linkup;
589
590 /*
591 * this address is mapped read-only into user processes so they can
592 * get status cheaply, whenever they want. One qword of status per port
593 */
594 u64 *statusp;
595
596 /* SendDMA related entries */
597
598 struct workqueue_struct *hfi1_wq;
599
600 /* move out of interrupt context */
601 struct work_struct link_vc_work;
602 struct work_struct link_up_work;
603 struct work_struct link_down_work;
604 struct work_struct sma_message_work;
605 struct work_struct freeze_work;
606 struct work_struct link_downgrade_work;
607 struct work_struct link_bounce_work;
608 /* host link state variables */
609 struct mutex hls_lock;
610 u32 host_link_state;
611
612 spinlock_t sdma_alllock ____cacheline_aligned_in_smp;
613
614 u32 lstate; /* logical link state */
615
616 /* these are the "32 bit" regs */
617
618 u32 ibmtu; /* The MTU programmed for this unit */
619 /*
620 * Current max size IB packet (in bytes) including IB headers, that
621 * we can send. Changes when ibmtu changes.
622 */
623 u32 ibmaxlen;
624 u32 current_egress_rate; /* units [10^6 bits/sec] */
625 /* LID programmed for this instance */
626 u16 lid;
627 /* list of pkeys programmed; 0 if not set */
628 u16 pkeys[MAX_PKEY_VALUES];
629 u16 link_width_supported;
630 u16 link_width_downgrade_supported;
631 u16 link_speed_supported;
632 u16 link_width_enabled;
633 u16 link_width_downgrade_enabled;
634 u16 link_speed_enabled;
635 u16 link_width_active;
636 u16 link_width_downgrade_tx_active;
637 u16 link_width_downgrade_rx_active;
638 u16 link_speed_active;
639 u8 vls_supported;
640 u8 vls_operational;
641 u8 actual_vls_operational;
642 /* LID mask control */
643 u8 lmc;
644 /* Rx Polarity inversion (compensate for ~tx on partner) */
645 u8 rx_pol_inv;
646
647 u8 hw_pidx; /* physical port index */
648 u8 port; /* IB port number and index into dd->pports - 1 */
649 /* type of neighbor node */
650 u8 neighbor_type;
651 u8 neighbor_normal;
652 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
653 u8 neighbor_port_number;
654 u8 is_sm_config_started;
655 u8 offline_disabled_reason;
656 u8 is_active_optimize_enabled;
657 u8 driver_link_ready; /* driver ready for active link */
658 u8 link_enabled; /* link enabled? */
659 u8 linkinit_reason;
660 u8 local_tx_rate; /* rate given to 8051 firmware */
661 u8 last_pstate; /* info only */
662
663 /* placeholders for IB MAD packet settings */
664 u8 overrun_threshold;
665 u8 phy_error_threshold;
666
667 /* Used to override LED behavior for things like maintenance beaconing*/
668 /*
669 * Alternates per phase of blink
670 * [0] holds LED off duration, [1] holds LED on duration
671 */
672 unsigned long led_override_vals[2];
673 u8 led_override_phase; /* LSB picks from vals[] */
674 atomic_t led_override_timer_active;
675 /* Used to flash LEDs in override mode */
676 struct timer_list led_override_timer;
677
678 u32 sm_trap_qp;
679 u32 sa_qp;
680
681 /*
682 * cca_timer_lock protects access to the per-SL cca_timer
683 * structures (specifically the ccti member).
684 */
685 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
686 struct cca_timer cca_timer[OPA_MAX_SLS];
687
688 /* List of congestion control table entries */
689 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
690
691 /* congestion entries, each entry corresponding to a SL */
692 struct opa_congestion_setting_entry_shadow
693 congestion_entries[OPA_MAX_SLS];
694
695 /*
696 * cc_state_lock protects (write) access to the per-port
697 * struct cc_state.
698 */
699 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
700
701 struct cc_state __rcu *cc_state;
702
703 /* Total number of congestion control table entries */
704 u16 total_cct_entry;
705
706 /* Bit map identifying service level */
707 u32 cc_sl_control_map;
708
709 /* CA's max number of 64 entry units in the congestion control table */
710 u8 cc_max_table_entries;
711
712 /*
713 * begin congestion log related entries
714 * cc_log_lock protects all congestion log related data
715 */
716 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
717 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
718 u16 threshold_event_counter;
719 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
720 int cc_log_idx; /* index for logging events */
721 int cc_mad_idx; /* index for reporting events */
722 /* end congestion log related entries */
723
724 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
725
726 /* port relative counter buffer */
727 u64 *cntrs;
728 /* port relative synthetic counter buffer */
729 u64 *scntrs;
730 /* port_xmit_discards are synthesized from different egress errors */
731 u64 port_xmit_discards;
732 u64 port_xmit_discards_vl[C_VL_COUNT];
733 u64 port_xmit_constraint_errors;
734 u64 port_rcv_constraint_errors;
735 /* count of 'link_err' interrupts from DC */
736 u64 link_downed;
737 /* number of times link retrained successfully */
738 u64 link_up;
739 /* number of times a link unknown frame was reported */
740 u64 unknown_frame_count;
741 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
742 u16 port_ltp_crc_mode;
743 /* port_crc_mode_enabled is the crc we support */
744 u8 port_crc_mode_enabled;
745 /* mgmt_allowed is also returned in 'portinfo' MADs */
746 u8 mgmt_allowed;
747 u8 part_enforce; /* partition enforcement flags */
748 struct link_down_reason local_link_down_reason;
749 struct link_down_reason neigh_link_down_reason;
750 /* Value to be sent to link peer on LinkDown .*/
751 u8 remote_link_down_reason;
752 /* Error events that will cause a port bounce. */
753 u32 port_error_action;
754 struct work_struct linkstate_active_work;
755 /* Does this port need to prescan for FECNs */
756 bool cc_prescan;
757 };
758
759 typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
760
761 typedef void (*opcode_handler)(struct hfi1_packet *packet);
762
763 /* return values for the RHF receive functions */
764 #define RHF_RCV_CONTINUE 0 /* keep going */
765 #define RHF_RCV_DONE 1 /* stop, this packet processed */
766 #define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
767
768 struct rcv_array_data {
769 u8 group_size;
770 u16 ngroups;
771 u16 nctxt_extra;
772 };
773
774 struct per_vl_data {
775 u16 mtu;
776 struct send_context *sc;
777 };
778
779 /* 16 to directly index */
780 #define PER_VL_SEND_CONTEXTS 16
781
782 struct err_info_rcvport {
783 u8 status_and_code;
784 u64 packet_flit1;
785 u64 packet_flit2;
786 };
787
788 struct err_info_constraint {
789 u8 status;
790 u16 pkey;
791 u32 slid;
792 };
793
794 struct hfi1_temp {
795 unsigned int curr; /* current temperature */
796 unsigned int lo_lim; /* low temperature limit */
797 unsigned int hi_lim; /* high temperature limit */
798 unsigned int crit_lim; /* critical temperature limit */
799 u8 triggers; /* temperature triggers */
800 };
801
802 struct hfi1_i2c_bus {
803 struct hfi1_devdata *controlling_dd; /* current controlling device */
804 struct i2c_adapter adapter; /* bus details */
805 struct i2c_algo_bit_data algo; /* bus algorithm details */
806 int num; /* bus number, 0 or 1 */
807 };
808
809 /* common data between shared ASIC HFIs */
810 struct hfi1_asic_data {
811 struct hfi1_devdata *dds[2]; /* back pointers */
812 struct mutex asic_resource_mutex;
813 struct hfi1_i2c_bus *i2c_bus0;
814 struct hfi1_i2c_bus *i2c_bus1;
815 };
816
817 /* device data struct now contains only "general per-device" info.
818 * fields related to a physical IB port are in a hfi1_pportdata struct.
819 */
820 struct sdma_engine;
821 struct sdma_vl_map;
822
823 #define BOARD_VERS_MAX 96 /* how long the version string can be */
824 #define SERIAL_MAX 16 /* length of the serial number */
825
826 typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
827 struct hfi1_devdata {
828 struct hfi1_ibdev verbs_dev; /* must be first */
829 struct list_head list;
830 /* pointers to related structs for this device */
831 /* pci access data structure */
832 struct pci_dev *pcidev;
833 struct cdev user_cdev;
834 struct cdev diag_cdev;
835 struct cdev ui_cdev;
836 struct device *user_device;
837 struct device *diag_device;
838 struct device *ui_device;
839
840 /* mem-mapped pointer to base of chip regs */
841 u8 __iomem *kregbase;
842 /* end of mem-mapped chip space excluding sendbuf and user regs */
843 u8 __iomem *kregend;
844 /* physical address of chip for io_remap, etc. */
845 resource_size_t physaddr;
846 /* receive context data */
847 struct hfi1_ctxtdata **rcd;
848 /* send context data */
849 struct send_context_info *send_contexts;
850 /* map hardware send contexts to software index */
851 u8 *hw_to_sw;
852 /* spinlock for allocating and releasing send context resources */
853 spinlock_t sc_lock;
854 /* Per VL data. Enough for all VLs but not all elements are set/used. */
855 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
856 /* lock for pio_map */
857 spinlock_t pio_map_lock;
858 /* array of kernel send contexts */
859 struct send_context **kernel_send_context;
860 /* array of vl maps */
861 struct pio_vl_map __rcu *pio_map;
862 /* seqlock for sc2vl */
863 seqlock_t sc2vl_lock;
864 u64 sc2vl[4];
865 /* Send Context initialization lock. */
866 spinlock_t sc_init_lock;
867
868 /* fields common to all SDMA engines */
869
870 /* default flags to last descriptor */
871 u64 default_desc1;
872 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
873 dma_addr_t sdma_heads_phys;
874 void *sdma_pad_dma; /* DMA'ed by chip */
875 dma_addr_t sdma_pad_phys;
876 /* for deallocation */
877 size_t sdma_heads_size;
878 /* number from the chip */
879 u32 chip_sdma_engines;
880 /* num used */
881 u32 num_sdma;
882 /* lock for sdma_map */
883 spinlock_t sde_map_lock;
884 /* array of engines sized by num_sdma */
885 struct sdma_engine *per_sdma;
886 /* array of vl maps */
887 struct sdma_vl_map __rcu *sdma_map;
888 /* SPC freeze waitqueue and variable */
889 wait_queue_head_t sdma_unfreeze_wq;
890 atomic_t sdma_unfreeze_count;
891
892 /* common data between shared ASIC HFIs in this OS */
893 struct hfi1_asic_data *asic_data;
894
895 /* hfi1_pportdata, points to array of (physical) port-specific
896 * data structs, indexed by pidx (0..n-1)
897 */
898 struct hfi1_pportdata *pport;
899
900 /* mem-mapped pointer to base of PIO buffers */
901 void __iomem *piobase;
902 /*
903 * write-combining mem-mapped pointer to base of RcvArray
904 * memory.
905 */
906 void __iomem *rcvarray_wc;
907 /*
908 * credit return base - a per-NUMA range of DMA address that
909 * the chip will use to update the per-context free counter
910 */
911 struct credit_return_base *cr_base;
912
913 /* send context numbers and sizes for each type */
914 struct sc_config_sizes sc_sizes[SC_MAX];
915
916 u32 lcb_access_count; /* count of LCB users */
917
918 char *boardname; /* human readable board info */
919
920 /* device (not port) flags, basically device capabilities */
921 u32 flags;
922
923 /* reset value */
924 u64 z_int_counter;
925 u64 z_rcv_limit;
926 u64 z_send_schedule;
927 /* percpu int_counter */
928 u64 __percpu *int_counter;
929 u64 __percpu *rcv_limit;
930 u64 __percpu *send_schedule;
931 /* number of receive contexts in use by the driver */
932 u32 num_rcv_contexts;
933 /* number of pio send contexts in use by the driver */
934 u32 num_send_contexts;
935 /*
936 * number of ctxts available for PSM open
937 */
938 u32 freectxts;
939 /* total number of available user/PSM contexts */
940 u32 num_user_contexts;
941 /* base receive interrupt timeout, in CSR units */
942 u32 rcv_intr_timeout_csr;
943
944 u64 __iomem *egrtidbase;
945 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
946 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
947 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
948 spinlock_t uctxt_lock; /* rcd and user context changes */
949 /* exclusive access to 8051 */
950 spinlock_t dc8051_lock;
951 /* exclusive access to 8051 memory */
952 spinlock_t dc8051_memlock;
953 int dc8051_timed_out; /* remember if the 8051 timed out */
954 /*
955 * A page that will hold event notification bitmaps for all
956 * contexts. This page will be mapped into all processes.
957 */
958 unsigned long *events;
959 /*
960 * per unit status, see also portdata statusp
961 * mapped read-only into user processes so they can get unit and
962 * IB link status cheaply
963 */
964 struct hfi1_status *status;
965 u32 freezelen; /* max length of freezemsg */
966
967 /* revision register shadow */
968 u64 revision;
969 /* Base GUID for device (network order) */
970 u64 base_guid;
971
972 /* these are the "32 bit" regs */
973
974 /* value we put in kr_rcvhdrsize */
975 u32 rcvhdrsize;
976 /* number of receive contexts the chip supports */
977 u32 chip_rcv_contexts;
978 /* number of receive array entries */
979 u32 chip_rcv_array_count;
980 /* number of PIO send contexts the chip supports */
981 u32 chip_send_contexts;
982 /* number of bytes in the PIO memory buffer */
983 u32 chip_pio_mem_size;
984 /* number of bytes in the SDMA memory buffer */
985 u32 chip_sdma_mem_size;
986
987 /* size of each rcvegrbuffer */
988 u32 rcvegrbufsize;
989 /* log2 of above */
990 u16 rcvegrbufsize_shift;
991 /* both sides of the PCIe link are gen3 capable */
992 u8 link_gen3_capable;
993 /* localbus width (1, 2,4,8,16,32) from config space */
994 u32 lbus_width;
995 /* localbus speed in MHz */
996 u32 lbus_speed;
997 int unit; /* unit # of this chip */
998 int node; /* home node of this chip */
999
1000 /* save these PCI fields to restore after a reset */
1001 u32 pcibar0;
1002 u32 pcibar1;
1003 u32 pci_rom;
1004 u16 pci_command;
1005 u16 pcie_devctl;
1006 u16 pcie_lnkctl;
1007 u16 pcie_devctl2;
1008 u32 pci_msix0;
1009 u32 pci_lnkctl3;
1010 u32 pci_tph2;
1011
1012 /*
1013 * ASCII serial number, from flash, large enough for original
1014 * all digit strings, and longer serial number format
1015 */
1016 u8 serial[SERIAL_MAX];
1017 /* human readable board version */
1018 u8 boardversion[BOARD_VERS_MAX];
1019 u8 lbus_info[32]; /* human readable localbus info */
1020 /* chip major rev, from CceRevision */
1021 u8 majrev;
1022 /* chip minor rev, from CceRevision */
1023 u8 minrev;
1024 /* hardware ID */
1025 u8 hfi1_id;
1026 /* implementation code */
1027 u8 icode;
1028 /* default link down value (poll/sleep) */
1029 u8 link_default;
1030 /* vAU of this device */
1031 u8 vau;
1032 /* vCU of this device */
1033 u8 vcu;
1034 /* link credits of this device */
1035 u16 link_credits;
1036 /* initial vl15 credits to use */
1037 u16 vl15_init;
1038
1039 /* Misc small ints */
1040 /* Number of physical ports available */
1041 u8 num_pports;
1042 /* Lowest context number which can be used by user processes */
1043 u8 first_user_ctxt;
1044 u8 n_krcv_queues;
1045 u8 qos_shift;
1046 u8 qpn_mask;
1047
1048 u16 rhf_offset; /* offset of RHF within receive header entry */
1049 u16 irev; /* implementation revision */
1050 u16 dc8051_ver; /* 8051 firmware version */
1051
1052 struct platform_config platform_config;
1053 struct platform_config_cache pcfg_cache;
1054
1055 struct diag_client *diag_client;
1056 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
1057
1058 u8 psxmitwait_supported;
1059 /* cycle length of PS* counters in HW (in picoseconds) */
1060 u16 psxmitwait_check_rate;
1061 /* high volume overflow errors deferred to tasklet */
1062 struct tasklet_struct error_tasklet;
1063
1064 /* MSI-X information */
1065 struct hfi1_msix_entry *msix_entries;
1066 u32 num_msix_entries;
1067
1068 /* INTx information */
1069 u32 requested_intx_irq; /* did we request one? */
1070 char intx_name[MAX_NAME_SIZE]; /* INTx name */
1071
1072 /* general interrupt: mask of handled interrupts */
1073 u64 gi_mask[CCE_NUM_INT_CSRS];
1074
1075 struct rcv_array_data rcv_entries;
1076
1077 /*
1078 * 64 bit synthetic counters
1079 */
1080 struct timer_list synth_stats_timer;
1081
1082 /*
1083 * device counters
1084 */
1085 char *cntrnames;
1086 size_t cntrnameslen;
1087 size_t ndevcntrs;
1088 u64 *cntrs;
1089 u64 *scntrs;
1090
1091 /*
1092 * remembered values for synthetic counters
1093 */
1094 u64 last_tx;
1095 u64 last_rx;
1096
1097 /*
1098 * per-port counters
1099 */
1100 size_t nportcntrs;
1101 char *portcntrnames;
1102 size_t portcntrnameslen;
1103
1104 struct hfi1_snoop_data hfi1_snoop;
1105
1106 struct err_info_rcvport err_info_rcvport;
1107 struct err_info_constraint err_info_rcv_constraint;
1108 struct err_info_constraint err_info_xmit_constraint;
1109 u8 err_info_uncorrectable;
1110 u8 err_info_fmconfig;
1111
1112 atomic_t drop_packet;
1113 u8 do_drop;
1114
1115 /*
1116 * Software counters for the status bits defined by the
1117 * associated error status registers
1118 */
1119 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1120 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1121 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1122 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1123 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1124 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1125 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1126
1127 /* Software counter that spans all contexts */
1128 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1129 /* Software counter that spans all DMA engines */
1130 u64 sw_send_dma_eng_err_status_cnt[
1131 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1132 /* Software counter that aggregates all cce_err_status errors */
1133 u64 sw_cce_err_status_aggregate;
1134 /* Software counter that aggregates all bypass packet rcv errors */
1135 u64 sw_rcv_bypass_packet_errors;
1136 /* receive interrupt functions */
1137 rhf_rcv_function_ptr *rhf_rcv_function_map;
1138 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1139
1140 /*
1141 * Handlers for outgoing data so that snoop/capture does not
1142 * have to have its hooks in the send path
1143 */
1144 send_routine process_pio_send;
1145 send_routine process_dma_send;
1146 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1147 u64 pbc, const void *from, size_t count);
1148
1149 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1150 u8 oui1;
1151 u8 oui2;
1152 u8 oui3;
1153 /* Timer and counter used to detect RcvBufOvflCnt changes */
1154 struct timer_list rcverr_timer;
1155 u32 rcv_ovfl_cnt;
1156
1157 wait_queue_head_t event_queue;
1158
1159 /* Save the enabled LCB error bits */
1160 u64 lcb_err_en;
1161 u8 dc_shutdown;
1162
1163 /* receive context tail dummy address */
1164 __le64 *rcvhdrtail_dummy_kvaddr;
1165 dma_addr_t rcvhdrtail_dummy_physaddr;
1166
1167 bool eprom_available; /* true if EPROM is available for this device */
1168 bool aspm_supported; /* Does HW support ASPM */
1169 bool aspm_enabled; /* ASPM state: enabled/disabled */
1170 /* Serialize ASPM enable/disable between multiple verbs contexts */
1171 spinlock_t aspm_lock;
1172 /* Number of verbs contexts which have disabled ASPM */
1173 atomic_t aspm_disabled_cnt;
1174
1175 struct hfi1_affinity *affinity;
1176 struct kobject kobj;
1177 };
1178
1179 /* 8051 firmware version helper */
1180 #define dc8051_ver(a, b) ((a) << 8 | (b))
1181 #define dc8051_ver_maj(a) ((a & 0xff00) >> 8)
1182 #define dc8051_ver_min(a) (a & 0x00ff)
1183
1184 /* f_put_tid types */
1185 #define PT_EXPECTED 0
1186 #define PT_EAGER 1
1187 #define PT_INVALID 2
1188
1189 struct tid_rb_node;
1190 struct mmu_rb_node;
1191 struct mmu_rb_handler;
1192
1193 /* Private data for file operations */
1194 struct hfi1_filedata {
1195 struct hfi1_ctxtdata *uctxt;
1196 unsigned subctxt;
1197 struct hfi1_user_sdma_comp_q *cq;
1198 struct hfi1_user_sdma_pkt_q *pq;
1199 /* for cpu affinity; -1 if none */
1200 int rec_cpu_num;
1201 u32 tid_n_pinned;
1202 struct mmu_rb_handler *handler;
1203 struct tid_rb_node **entry_to_rb;
1204 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1205 u32 tid_limit;
1206 u32 tid_used;
1207 u32 *invalid_tids;
1208 u32 invalid_tid_idx;
1209 /* protect invalid_tids array and invalid_tid_idx */
1210 spinlock_t invalid_lock;
1211 struct mm_struct *mm;
1212 };
1213
1214 extern struct list_head hfi1_dev_list;
1215 extern spinlock_t hfi1_devs_lock;
1216 struct hfi1_devdata *hfi1_lookup(int unit);
1217 extern u32 hfi1_cpulist_count;
1218 extern unsigned long *hfi1_cpulist;
1219
1220 extern unsigned int snoop_drop_send;
1221 extern unsigned int snoop_force_capture;
1222 int hfi1_init(struct hfi1_devdata *, int);
1223 int hfi1_count_units(int *npresentp, int *nupp);
1224 int hfi1_count_active_units(void);
1225
1226 int hfi1_diag_add(struct hfi1_devdata *);
1227 void hfi1_diag_remove(struct hfi1_devdata *);
1228 void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1229
1230 void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1231
1232 int hfi1_create_rcvhdrq(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1233 int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *);
1234 int hfi1_create_ctxts(struct hfi1_devdata *dd);
1235 struct hfi1_ctxtdata *hfi1_create_ctxtdata(struct hfi1_pportdata *, u32, int);
1236 void hfi1_init_pportdata(struct pci_dev *, struct hfi1_pportdata *,
1237 struct hfi1_devdata *, u8, u8);
1238 void hfi1_free_ctxtdata(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1239
1240 int handle_receive_interrupt(struct hfi1_ctxtdata *, int);
1241 int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *, int);
1242 int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *, int);
1243 void set_all_slowpath(struct hfi1_devdata *dd);
1244
1245 extern const struct pci_device_id hfi1_pci_tbl[];
1246
1247 /* receive packet handler dispositions */
1248 #define RCV_PKT_OK 0x0 /* keep going */
1249 #define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1250 #define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1251
1252 /* calculate the current RHF address */
1253 static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1254 {
1255 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1256 }
1257
1258 int hfi1_reset_device(int);
1259
1260 /* return the driver's idea of the logical OPA port state */
1261 static inline u32 driver_lstate(struct hfi1_pportdata *ppd)
1262 {
1263 return ppd->lstate; /* use the cached value */
1264 }
1265
1266 void receive_interrupt_work(struct work_struct *work);
1267
1268 /* extract service channel from header and rhf */
1269 static inline int hdr2sc(struct hfi1_message_header *hdr, u64 rhf)
1270 {
1271 return ((be16_to_cpu(hdr->lrh[0]) >> 12) & 0xf) |
1272 ((!!(rhf_dc_info(rhf))) << 4);
1273 }
1274
1275 #define HFI1_JKEY_WIDTH 16
1276 #define HFI1_JKEY_MASK (BIT(16) - 1)
1277 #define HFI1_ADMIN_JKEY_RANGE 32
1278
1279 /*
1280 * J_KEYs are split and allocated in the following groups:
1281 * 0 - 31 - users with administrator privileges
1282 * 32 - 63 - kernel protocols using KDETH packets
1283 * 64 - 65535 - all other users using KDETH packets
1284 */
1285 static inline u16 generate_jkey(kuid_t uid)
1286 {
1287 u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1288
1289 if (capable(CAP_SYS_ADMIN))
1290 jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1291 else if (jkey < 64)
1292 jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1293
1294 return jkey;
1295 }
1296
1297 /*
1298 * active_egress_rate
1299 *
1300 * returns the active egress rate in units of [10^6 bits/sec]
1301 */
1302 static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1303 {
1304 u16 link_speed = ppd->link_speed_active;
1305 u16 link_width = ppd->link_width_active;
1306 u32 egress_rate;
1307
1308 if (link_speed == OPA_LINK_SPEED_25G)
1309 egress_rate = 25000;
1310 else /* assume OPA_LINK_SPEED_12_5G */
1311 egress_rate = 12500;
1312
1313 switch (link_width) {
1314 case OPA_LINK_WIDTH_4X:
1315 egress_rate *= 4;
1316 break;
1317 case OPA_LINK_WIDTH_3X:
1318 egress_rate *= 3;
1319 break;
1320 case OPA_LINK_WIDTH_2X:
1321 egress_rate *= 2;
1322 break;
1323 default:
1324 /* assume IB_WIDTH_1X */
1325 break;
1326 }
1327
1328 return egress_rate;
1329 }
1330
1331 /*
1332 * egress_cycles
1333 *
1334 * Returns the number of 'fabric clock cycles' to egress a packet
1335 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1336 * rate is (approximately) 805 MHz, the units of the returned value
1337 * are (1/805 MHz).
1338 */
1339 static inline u32 egress_cycles(u32 len, u32 rate)
1340 {
1341 u32 cycles;
1342
1343 /*
1344 * cycles is:
1345 *
1346 * (length) [bits] / (rate) [bits/sec]
1347 * ---------------------------------------------------
1348 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1349 */
1350
1351 cycles = len * 8; /* bits */
1352 cycles *= 805;
1353 cycles /= rate;
1354
1355 return cycles;
1356 }
1357
1358 void set_link_ipg(struct hfi1_pportdata *ppd);
1359 void process_becn(struct hfi1_pportdata *ppd, u8 sl, u16 rlid, u32 lqpn,
1360 u32 rqpn, u8 svc_type);
1361 void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
1362 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1363 const struct ib_grh *old_grh);
1364 #define PKEY_CHECK_INVALID -1
1365 int egress_pkey_check(struct hfi1_pportdata *ppd, __be16 *lrh, __be32 *bth,
1366 u8 sc5, int8_t s_pkey_index);
1367
1368 #define PACKET_EGRESS_TIMEOUT 350
1369 static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1370 {
1371 /* Pause at least 1us, to ensure chip returns all credits */
1372 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1373
1374 udelay(usec ? usec : 1);
1375 }
1376
1377 /**
1378 * sc_to_vlt() reverse lookup sc to vl
1379 * @dd - devdata
1380 * @sc5 - 5 bit sc
1381 */
1382 static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1383 {
1384 unsigned seq;
1385 u8 rval;
1386
1387 if (sc5 >= OPA_MAX_SCS)
1388 return (u8)(0xff);
1389
1390 do {
1391 seq = read_seqbegin(&dd->sc2vl_lock);
1392 rval = *(((u8 *)dd->sc2vl) + sc5);
1393 } while (read_seqretry(&dd->sc2vl_lock, seq));
1394
1395 return rval;
1396 }
1397
1398 #define PKEY_MEMBER_MASK 0x8000
1399 #define PKEY_LOW_15_MASK 0x7fff
1400
1401 /*
1402 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1403 * being an entry from the ingress partition key table), return 0
1404 * otherwise. Use the matching criteria for ingress partition keys
1405 * specified in the OPAv1 spec., section 9.10.14.
1406 */
1407 static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1408 {
1409 u16 mkey = pkey & PKEY_LOW_15_MASK;
1410 u16 ment = ent & PKEY_LOW_15_MASK;
1411
1412 if (mkey == ment) {
1413 /*
1414 * If pkey[15] is clear (limited partition member),
1415 * is bit 15 in the corresponding table element
1416 * clear (limited member)?
1417 */
1418 if (!(pkey & PKEY_MEMBER_MASK))
1419 return !!(ent & PKEY_MEMBER_MASK);
1420 return 1;
1421 }
1422 return 0;
1423 }
1424
1425 /*
1426 * ingress_pkey_table_search - search the entire pkey table for
1427 * an entry which matches 'pkey'. return 0 if a match is found,
1428 * and 1 otherwise.
1429 */
1430 static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1431 {
1432 int i;
1433
1434 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1435 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1436 return 0;
1437 }
1438 return 1;
1439 }
1440
1441 /*
1442 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1443 * i.e., increment port_rcv_constraint_errors for the port, and record
1444 * the 'error info' for this failure.
1445 */
1446 static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1447 u16 slid)
1448 {
1449 struct hfi1_devdata *dd = ppd->dd;
1450
1451 incr_cntr64(&ppd->port_rcv_constraint_errors);
1452 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1453 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1454 dd->err_info_rcv_constraint.slid = slid;
1455 dd->err_info_rcv_constraint.pkey = pkey;
1456 }
1457 }
1458
1459 /*
1460 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1461 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1462 * is a hint as to the best place in the partition key table to begin
1463 * searching. This function should not be called on the data path because
1464 * of performance reasons. On datapath pkey check is expected to be done
1465 * by HW and rcv_pkey_check function should be called instead.
1466 */
1467 static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1468 u8 sc5, u8 idx, u16 slid)
1469 {
1470 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1471 return 0;
1472
1473 /* If SC15, pkey[0:14] must be 0x7fff */
1474 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1475 goto bad;
1476
1477 /* Is the pkey = 0x0, or 0x8000? */
1478 if ((pkey & PKEY_LOW_15_MASK) == 0)
1479 goto bad;
1480
1481 /* The most likely matching pkey has index 'idx' */
1482 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1483 return 0;
1484
1485 /* no match - try the whole table */
1486 if (!ingress_pkey_table_search(ppd, pkey))
1487 return 0;
1488
1489 bad:
1490 ingress_pkey_table_fail(ppd, pkey, slid);
1491 return 1;
1492 }
1493
1494 /*
1495 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1496 * otherwise. It only ensures pkey is vlid for QP0. This function
1497 * should be called on the data path instead of ingress_pkey_check
1498 * as on data path, pkey check is done by HW (except for QP0).
1499 */
1500 static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1501 u8 sc5, u16 slid)
1502 {
1503 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1504 return 0;
1505
1506 /* If SC15, pkey[0:14] must be 0x7fff */
1507 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1508 goto bad;
1509
1510 return 0;
1511 bad:
1512 ingress_pkey_table_fail(ppd, pkey, slid);
1513 return 1;
1514 }
1515
1516 /* MTU handling */
1517
1518 /* MTU enumeration, 256-4k match IB */
1519 #define OPA_MTU_0 0
1520 #define OPA_MTU_256 1
1521 #define OPA_MTU_512 2
1522 #define OPA_MTU_1024 3
1523 #define OPA_MTU_2048 4
1524 #define OPA_MTU_4096 5
1525
1526 u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1527 int mtu_to_enum(u32 mtu, int default_if_bad);
1528 u16 enum_to_mtu(int);
1529 static inline int valid_ib_mtu(unsigned int mtu)
1530 {
1531 return mtu == 256 || mtu == 512 ||
1532 mtu == 1024 || mtu == 2048 ||
1533 mtu == 4096;
1534 }
1535
1536 static inline int valid_opa_max_mtu(unsigned int mtu)
1537 {
1538 return mtu >= 2048 &&
1539 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1540 }
1541
1542 int set_mtu(struct hfi1_pportdata *);
1543
1544 int hfi1_set_lid(struct hfi1_pportdata *, u32, u8);
1545 void hfi1_disable_after_error(struct hfi1_devdata *);
1546 int hfi1_set_uevent_bits(struct hfi1_pportdata *, const int);
1547 int hfi1_rcvbuf_validate(u32, u8, u16 *);
1548
1549 int fm_get_table(struct hfi1_pportdata *, int, void *);
1550 int fm_set_table(struct hfi1_pportdata *, int, void *);
1551
1552 void set_up_vl15(struct hfi1_devdata *dd, u8 vau, u16 vl15buf);
1553 void reset_link_credits(struct hfi1_devdata *dd);
1554 void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1555
1556 int snoop_recv_handler(struct hfi1_packet *packet);
1557 int snoop_send_dma_handler(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
1558 u64 pbc);
1559 int snoop_send_pio_handler(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
1560 u64 pbc);
1561 void snoop_inline_pio_send(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1562 u64 pbc, const void *from, size_t count);
1563 int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
1564
1565 static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1566 {
1567 return ppd->dd;
1568 }
1569
1570 static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1571 {
1572 return container_of(dev, struct hfi1_devdata, verbs_dev);
1573 }
1574
1575 static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1576 {
1577 return dd_from_dev(to_idev(ibdev));
1578 }
1579
1580 static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1581 {
1582 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1583 }
1584
1585 static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1586 {
1587 return container_of(rdi, struct hfi1_ibdev, rdi);
1588 }
1589
1590 static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1591 {
1592 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1593 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1594
1595 WARN_ON(pidx >= dd->num_pports);
1596 return &dd->pport[pidx].ibport_data;
1597 }
1598
1599 void hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1600 bool do_cnp);
1601 static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt,
1602 bool do_cnp)
1603 {
1604 struct hfi1_other_headers *ohdr = pkt->ohdr;
1605 u32 bth1;
1606
1607 bth1 = be32_to_cpu(ohdr->bth[1]);
1608 if (unlikely(bth1 & (HFI1_BECN_SMASK | HFI1_FECN_SMASK))) {
1609 hfi1_process_ecn_slowpath(qp, pkt, do_cnp);
1610 return bth1 & HFI1_FECN_SMASK;
1611 }
1612 return false;
1613 }
1614
1615 /*
1616 * Return the indexed PKEY from the port PKEY table.
1617 */
1618 static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1619 {
1620 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1621 u16 ret;
1622
1623 if (index >= ARRAY_SIZE(ppd->pkeys))
1624 ret = 0;
1625 else
1626 ret = ppd->pkeys[index];
1627
1628 return ret;
1629 }
1630
1631 /*
1632 * Called by readers of cc_state only, must call under rcu_read_lock().
1633 */
1634 static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1635 {
1636 return rcu_dereference(ppd->cc_state);
1637 }
1638
1639 /*
1640 * Called by writers of cc_state only, must call under cc_state_lock.
1641 */
1642 static inline
1643 struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1644 {
1645 return rcu_dereference_protected(ppd->cc_state,
1646 lockdep_is_held(&ppd->cc_state_lock));
1647 }
1648
1649 /*
1650 * values for dd->flags (_device_ related flags)
1651 */
1652 #define HFI1_INITTED 0x1 /* chip and driver up and initted */
1653 #define HFI1_PRESENT 0x2 /* chip accesses can be done */
1654 #define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1655 #define HFI1_HAS_SDMA_TIMEOUT 0x8
1656 #define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1657 #define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
1658
1659 /* IB dword length mask in PBC (lower 11 bits); same for all chips */
1660 #define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1661
1662 /* ctxt_flag bit offsets */
1663 /* context has been setup */
1664 #define HFI1_CTXT_SETUP_DONE 1
1665 /* waiting for a packet to arrive */
1666 #define HFI1_CTXT_WAITING_RCV 2
1667 /* master has not finished initializing */
1668 #define HFI1_CTXT_MASTER_UNINIT 4
1669 /* waiting for an urgent packet to arrive */
1670 #define HFI1_CTXT_WAITING_URG 5
1671
1672 /* free up any allocated data at closes */
1673 struct hfi1_devdata *hfi1_init_dd(struct pci_dev *,
1674 const struct pci_device_id *);
1675 void hfi1_free_devdata(struct hfi1_devdata *);
1676 struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1677
1678 /* LED beaconing functions */
1679 void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1680 unsigned int timeoff);
1681 void shutdown_led_override(struct hfi1_pportdata *ppd);
1682
1683 #define HFI1_CREDIT_RETURN_RATE (100)
1684
1685 /*
1686 * The number of words for the KDETH protocol field. If this is
1687 * larger then the actual field used, then part of the payload
1688 * will be in the header.
1689 *
1690 * Optimally, we want this sized so that a typical case will
1691 * use full cache lines. The typical local KDETH header would
1692 * be:
1693 *
1694 * Bytes Field
1695 * 8 LRH
1696 * 12 BHT
1697 * ?? KDETH
1698 * 8 RHF
1699 * ---
1700 * 28 + KDETH
1701 *
1702 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1703 */
1704 #define DEFAULT_RCVHDRSIZE 9
1705
1706 /*
1707 * Maximal header byte count:
1708 *
1709 * Bytes Field
1710 * 8 LRH
1711 * 40 GRH (optional)
1712 * 12 BTH
1713 * ?? KDETH
1714 * 8 RHF
1715 * ---
1716 * 68 + KDETH
1717 *
1718 * We also want to maintain a cache line alignment to assist DMA'ing
1719 * of the header bytes. Round up to a good size.
1720 */
1721 #define DEFAULT_RCVHDR_ENTSIZE 32
1722
1723 bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1724 u32 nlocked, u32 npages);
1725 int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1726 size_t npages, bool writable, struct page **pages);
1727 void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1728 size_t npages, bool dirty);
1729
1730 static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1731 {
1732 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
1733 }
1734
1735 static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1736 {
1737 /*
1738 * volatile because it's a DMA target from the chip, routine is
1739 * inlined, and don't want register caching or reordering.
1740 */
1741 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
1742 }
1743
1744 /*
1745 * sysfs interface.
1746 */
1747
1748 extern const char ib_hfi1_version[];
1749
1750 int hfi1_device_create(struct hfi1_devdata *);
1751 void hfi1_device_remove(struct hfi1_devdata *);
1752
1753 int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1754 struct kobject *kobj);
1755 int hfi1_verbs_register_sysfs(struct hfi1_devdata *);
1756 void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *);
1757 /* Hook for sysfs read of QSFP */
1758 int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1759
1760 int hfi1_pcie_init(struct pci_dev *, const struct pci_device_id *);
1761 void hfi1_pcie_cleanup(struct pci_dev *);
1762 int hfi1_pcie_ddinit(struct hfi1_devdata *, struct pci_dev *,
1763 const struct pci_device_id *);
1764 void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
1765 void hfi1_pcie_flr(struct hfi1_devdata *);
1766 int pcie_speeds(struct hfi1_devdata *);
1767 void request_msix(struct hfi1_devdata *, u32 *, struct hfi1_msix_entry *);
1768 void hfi1_enable_intx(struct pci_dev *);
1769 void restore_pci_variables(struct hfi1_devdata *dd);
1770 int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1771 int parse_platform_config(struct hfi1_devdata *dd);
1772 int get_platform_config_field(struct hfi1_devdata *dd,
1773 enum platform_config_table_type_encoding
1774 table_type, int table_index, int field_index,
1775 u32 *data, u32 len);
1776
1777 const char *get_unit_name(int unit);
1778 const char *get_card_name(struct rvt_dev_info *rdi);
1779 struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
1780
1781 /*
1782 * Flush write combining store buffers (if present) and perform a write
1783 * barrier.
1784 */
1785 static inline void flush_wc(void)
1786 {
1787 asm volatile("sfence" : : : "memory");
1788 }
1789
1790 void handle_eflags(struct hfi1_packet *packet);
1791 int process_receive_ib(struct hfi1_packet *packet);
1792 int process_receive_bypass(struct hfi1_packet *packet);
1793 int process_receive_error(struct hfi1_packet *packet);
1794 int kdeth_process_expected(struct hfi1_packet *packet);
1795 int kdeth_process_eager(struct hfi1_packet *packet);
1796 int process_receive_invalid(struct hfi1_packet *packet);
1797
1798 extern rhf_rcv_function_ptr snoop_rhf_rcv_functions[8];
1799
1800 void update_sge(struct rvt_sge_state *ss, u32 length);
1801
1802 /* global module parameter variables */
1803 extern unsigned int hfi1_max_mtu;
1804 extern unsigned int hfi1_cu;
1805 extern unsigned int user_credit_return_threshold;
1806 extern int num_user_contexts;
1807 extern unsigned n_krcvqs;
1808 extern uint krcvqs[];
1809 extern int krcvqsset;
1810 extern uint kdeth_qp;
1811 extern uint loopback;
1812 extern uint quick_linkup;
1813 extern uint rcv_intr_timeout;
1814 extern uint rcv_intr_count;
1815 extern uint rcv_intr_dynamic;
1816 extern ushort link_crc_mask;
1817
1818 extern struct mutex hfi1_mutex;
1819
1820 /* Number of seconds before our card status check... */
1821 #define STATUS_TIMEOUT 60
1822
1823 #define DRIVER_NAME "hfi1"
1824 #define HFI1_USER_MINOR_BASE 0
1825 #define HFI1_TRACE_MINOR 127
1826 #define HFI1_DIAGPKT_MINOR 128
1827 #define HFI1_DIAG_MINOR_BASE 129
1828 #define HFI1_SNOOP_CAPTURE_BASE 200
1829 #define HFI1_NMINORS 255
1830
1831 #define PCI_VENDOR_ID_INTEL 0x8086
1832 #define PCI_DEVICE_ID_INTEL0 0x24f0
1833 #define PCI_DEVICE_ID_INTEL1 0x24f1
1834
1835 #define HFI1_PKT_USER_SC_INTEGRITY \
1836 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
1837 | SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK \
1838 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
1839 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
1840
1841 #define HFI1_PKT_KERNEL_SC_INTEGRITY \
1842 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
1843
1844 static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
1845 u16 ctxt_type)
1846 {
1847 u64 base_sc_integrity =
1848 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1849 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1850 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1851 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1852 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1853 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
1854 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1855 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1856 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1857 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
1858 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1859 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1860 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
1861 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
1862 | SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1863 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
1864 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1865
1866 if (ctxt_type == SC_USER)
1867 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
1868 else
1869 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
1870
1871 if (is_ax(dd))
1872 /* turn off send-side job key checks - A0 */
1873 return base_sc_integrity &
1874 ~SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1875 return base_sc_integrity;
1876 }
1877
1878 static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
1879 {
1880 u64 base_sdma_integrity =
1881 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1882 | SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1883 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1884 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1885 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1886 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1887 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1888 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1889 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
1890 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1891 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1892 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
1893 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
1894 | SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1895 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
1896 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1897
1898 if (is_ax(dd))
1899 /* turn off send-side job key checks - A0 */
1900 return base_sdma_integrity &
1901 ~SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1902 return base_sdma_integrity;
1903 }
1904
1905 /*
1906 * hfi1_early_err is used (only!) to print early errors before devdata is
1907 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1908 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
1909 * the same as dd_dev_err, but is used when the message really needs
1910 * the IB port# to be definitive as to what's happening..
1911 */
1912 #define hfi1_early_err(dev, fmt, ...) \
1913 dev_err(dev, fmt, ##__VA_ARGS__)
1914
1915 #define hfi1_early_info(dev, fmt, ...) \
1916 dev_info(dev, fmt, ##__VA_ARGS__)
1917
1918 #define dd_dev_emerg(dd, fmt, ...) \
1919 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
1920 get_unit_name((dd)->unit), ##__VA_ARGS__)
1921 #define dd_dev_err(dd, fmt, ...) \
1922 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1923 get_unit_name((dd)->unit), ##__VA_ARGS__)
1924 #define dd_dev_warn(dd, fmt, ...) \
1925 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
1926 get_unit_name((dd)->unit), ##__VA_ARGS__)
1927
1928 #define dd_dev_warn_ratelimited(dd, fmt, ...) \
1929 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
1930 get_unit_name((dd)->unit), ##__VA_ARGS__)
1931
1932 #define dd_dev_info(dd, fmt, ...) \
1933 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
1934 get_unit_name((dd)->unit), ##__VA_ARGS__)
1935
1936 #define dd_dev_dbg(dd, fmt, ...) \
1937 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
1938 get_unit_name((dd)->unit), ##__VA_ARGS__)
1939
1940 #define hfi1_dev_porterr(dd, port, fmt, ...) \
1941 dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
1942 get_unit_name((dd)->unit), (port), ##__VA_ARGS__)
1943
1944 /*
1945 * this is used for formatting hw error messages...
1946 */
1947 struct hfi1_hwerror_msgs {
1948 u64 mask;
1949 const char *msg;
1950 size_t sz;
1951 };
1952
1953 /* in intr.c... */
1954 void hfi1_format_hwerrors(u64 hwerrs,
1955 const struct hfi1_hwerror_msgs *hwerrmsgs,
1956 size_t nhwerrmsgs, char *msg, size_t lmsg);
1957
1958 #define USER_OPCODE_CHECK_VAL 0xC0
1959 #define USER_OPCODE_CHECK_MASK 0xC0
1960 #define OPCODE_CHECK_VAL_DISABLED 0x0
1961 #define OPCODE_CHECK_MASK_DISABLED 0x0
1962
1963 static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
1964 {
1965 struct hfi1_pportdata *ppd;
1966 int i;
1967
1968 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
1969 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
1970 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
1971
1972 ppd = (struct hfi1_pportdata *)(dd + 1);
1973 for (i = 0; i < dd->num_pports; i++, ppd++) {
1974 ppd->ibport_data.rvp.z_rc_acks =
1975 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
1976 ppd->ibport_data.rvp.z_rc_qacks =
1977 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
1978 }
1979 }
1980
1981 /* Control LED state */
1982 static inline void setextled(struct hfi1_devdata *dd, u32 on)
1983 {
1984 if (on)
1985 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
1986 else
1987 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
1988 }
1989
1990 /* return the i2c resource given the target */
1991 static inline u32 i2c_target(u32 target)
1992 {
1993 return target ? CR_I2C2 : CR_I2C1;
1994 }
1995
1996 /* return the i2c chain chip resource that this HFI uses for QSFP */
1997 static inline u32 qsfp_resource(struct hfi1_devdata *dd)
1998 {
1999 return i2c_target(dd->hfi1_id);
2000 }
2001
2002 int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2003
2004 #define DD_DEV_ENTRY(dd) __string(dev, dev_name(&(dd)->pcidev->dev))
2005 #define DD_DEV_ASSIGN(dd) __assign_str(dev, dev_name(&(dd)->pcidev->dev))
2006
2007 #define packettype_name(etype) { RHF_RCV_TYPE_##etype, #etype }
2008 #define show_packettype(etype) \
2009 __print_symbolic(etype, \
2010 packettype_name(EXPECTED), \
2011 packettype_name(EAGER), \
2012 packettype_name(IB), \
2013 packettype_name(ERROR), \
2014 packettype_name(BYPASS))
2015
2016 #define ib_opcode_name(opcode) { IB_OPCODE_##opcode, #opcode }
2017 #define show_ib_opcode(opcode) \
2018 __print_symbolic(opcode, \
2019 ib_opcode_name(RC_SEND_FIRST), \
2020 ib_opcode_name(RC_SEND_MIDDLE), \
2021 ib_opcode_name(RC_SEND_LAST), \
2022 ib_opcode_name(RC_SEND_LAST_WITH_IMMEDIATE), \
2023 ib_opcode_name(RC_SEND_ONLY), \
2024 ib_opcode_name(RC_SEND_ONLY_WITH_IMMEDIATE), \
2025 ib_opcode_name(RC_RDMA_WRITE_FIRST), \
2026 ib_opcode_name(RC_RDMA_WRITE_MIDDLE), \
2027 ib_opcode_name(RC_RDMA_WRITE_LAST), \
2028 ib_opcode_name(RC_RDMA_WRITE_LAST_WITH_IMMEDIATE), \
2029 ib_opcode_name(RC_RDMA_WRITE_ONLY), \
2030 ib_opcode_name(RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE), \
2031 ib_opcode_name(RC_RDMA_READ_REQUEST), \
2032 ib_opcode_name(RC_RDMA_READ_RESPONSE_FIRST), \
2033 ib_opcode_name(RC_RDMA_READ_RESPONSE_MIDDLE), \
2034 ib_opcode_name(RC_RDMA_READ_RESPONSE_LAST), \
2035 ib_opcode_name(RC_RDMA_READ_RESPONSE_ONLY), \
2036 ib_opcode_name(RC_ACKNOWLEDGE), \
2037 ib_opcode_name(RC_ATOMIC_ACKNOWLEDGE), \
2038 ib_opcode_name(RC_COMPARE_SWAP), \
2039 ib_opcode_name(RC_FETCH_ADD), \
2040 ib_opcode_name(UC_SEND_FIRST), \
2041 ib_opcode_name(UC_SEND_MIDDLE), \
2042 ib_opcode_name(UC_SEND_LAST), \
2043 ib_opcode_name(UC_SEND_LAST_WITH_IMMEDIATE), \
2044 ib_opcode_name(UC_SEND_ONLY), \
2045 ib_opcode_name(UC_SEND_ONLY_WITH_IMMEDIATE), \
2046 ib_opcode_name(UC_RDMA_WRITE_FIRST), \
2047 ib_opcode_name(UC_RDMA_WRITE_MIDDLE), \
2048 ib_opcode_name(UC_RDMA_WRITE_LAST), \
2049 ib_opcode_name(UC_RDMA_WRITE_LAST_WITH_IMMEDIATE), \
2050 ib_opcode_name(UC_RDMA_WRITE_ONLY), \
2051 ib_opcode_name(UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE), \
2052 ib_opcode_name(UD_SEND_ONLY), \
2053 ib_opcode_name(UD_SEND_ONLY_WITH_IMMEDIATE), \
2054 ib_opcode_name(CNP))
2055 #endif /* _HFI1_KERNEL_H */
This page took 0.074631 seconds and 5 git commands to generate.