Merge branches 'acpi-soc', 'acpi-misc', 'acpi-pci' and 'device-properties'
[deliverable/linux.git] / drivers / net / ethernet / hisilicon / hns / hns_dsaf_reg.h
1 /*
2 * Copyright (c) 2014-2015 Hisilicon Limited.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9
10 #ifndef _DSAF_REG_H_
11 #define _DSAF_REG_H_
12
13 #define HNS_DEBUG_RING_IRQ_IDX 55
14 #define HNS_SERVICE_RING_IRQ_IDX 59
15 #define HNS_DEBUG_RING_IRQ_OFFSET 2
16 #define HNSV2_DEBUG_RING_IRQ_IDX 409
17 #define HNSV2_SERVICE_RING_IRQ_IDX 25
18 #define HNSV2_DEBUG_RING_IRQ_OFFSET 9
19
20 #define DSAF_MAX_PORT_NUM_PER_CHIP 8
21 #define DSAF_SERVICE_PORT_NUM_PER_DSAF 6
22 #define DSAF_MAX_VM_NUM 128
23
24 #define DSAF_COMM_DEV_NUM 3
25 #define DSAF_PPE_INODE_BASE 6
26 #define HNS_DSAF_COMM_SERVICE_NW_IDX 0
27 #define DSAF_DEBUG_NW_NUM 2
28 #define DSAF_SERVICE_NW_NUM 6
29 #define DSAF_COMM_CHN DSAF_SERVICE_NW_NUM
30 #define DSAF_GE_NUM ((DSAF_SERVICE_NW_NUM) + (DSAF_DEBUG_NW_NUM))
31 #define DSAF_PORT_NUM ((DSAF_SERVICE_NW_NUM) + (DSAF_DEBUG_NW_NUM))
32 #define DSAF_XGE_NUM DSAF_SERVICE_NW_NUM
33 #define DSAF_PORT_TYPE_NUM 3
34 #define DSAF_NODE_NUM 18
35 #define DSAF_XOD_BIG_NUM DSAF_NODE_NUM
36 #define DSAF_SBM_NUM DSAF_NODE_NUM
37 #define DSAFV2_SBM_NUM 8
38 #define DSAFV2_SBM_XGE_CHN 6
39 #define DSAFV2_SBM_PPE_CHN 1
40 #define DASFV2_ROCEE_CRD_NUM 8
41
42 #define DSAF_VOQ_NUM DSAF_NODE_NUM
43 #define DSAF_INODE_NUM DSAF_NODE_NUM
44 #define DSAF_XOD_NUM 8
45 #define DSAF_TBL_NUM 8
46 #define DSAF_SW_PORT_NUM 8
47 #define DSAF_TOTAL_QUEUE_NUM 129
48
49 #define DSAF_TCAM_SUM 512
50 #define DSAF_LINE_SUM (2048 * 14)
51
52 #define DSAF_SUB_SC_NT_SRAM_CLK_SEL_REG 0x100
53 #define DSAF_SUB_SC_HILINK3_CRG_CTRL0_REG 0x180
54 #define DSAF_SUB_SC_HILINK3_CRG_CTRL1_REG 0x184
55 #define DSAF_SUB_SC_HILINK3_CRG_CTRL2_REG 0x188
56 #define DSAF_SUB_SC_HILINK3_CRG_CTRL3_REG 0x18C
57 #define DSAF_SUB_SC_HILINK4_CRG_CTRL0_REG 0x190
58 #define DSAF_SUB_SC_HILINK4_CRG_CTRL1_REG 0x194
59 #define DSAF_SUB_SC_DSAF_CLK_EN_REG 0x300
60 #define DSAF_SUB_SC_DSAF_CLK_DIS_REG 0x304
61 #define DSAF_SUB_SC_NT_CLK_EN_REG 0x308
62 #define DSAF_SUB_SC_NT_CLK_DIS_REG 0x30C
63 #define DSAF_SUB_SC_XGE_CLK_EN_REG 0x310
64 #define DSAF_SUB_SC_XGE_CLK_DIS_REG 0x314
65 #define DSAF_SUB_SC_GE_CLK_EN_REG 0x318
66 #define DSAF_SUB_SC_GE_CLK_DIS_REG 0x31C
67 #define DSAF_SUB_SC_PPE_CLK_EN_REG 0x320
68 #define DSAF_SUB_SC_PPE_CLK_DIS_REG 0x324
69 #define DSAF_SUB_SC_RCB_PPE_COM_CLK_EN_REG 0x350
70 #define DSAF_SUB_SC_RCB_PPE_COM_CLK_DIS_REG 0x354
71 #define DSAF_SUB_SC_XBAR_RESET_REQ_REG 0xA00
72 #define DSAF_SUB_SC_XBAR_RESET_DREQ_REG 0xA04
73 #define DSAF_SUB_SC_NT_RESET_REQ_REG 0xA08
74 #define DSAF_SUB_SC_NT_RESET_DREQ_REG 0xA0C
75 #define DSAF_SUB_SC_XGE_RESET_REQ_REG 0xA10
76 #define DSAF_SUB_SC_XGE_RESET_DREQ_REG 0xA14
77 #define DSAF_SUB_SC_GE_RESET_REQ0_REG 0xA18
78 #define DSAF_SUB_SC_GE_RESET_DREQ0_REG 0xA1C
79 #define DSAF_SUB_SC_GE_RESET_REQ1_REG 0xA20
80 #define DSAF_SUB_SC_GE_RESET_DREQ1_REG 0xA24
81 #define DSAF_SUB_SC_PPE_RESET_REQ_REG 0xA48
82 #define DSAF_SUB_SC_PPE_RESET_DREQ_REG 0xA4C
83 #define DSAF_SUB_SC_RCB_PPE_COM_RESET_REQ_REG 0xA88
84 #define DSAF_SUB_SC_RCB_PPE_COM_RESET_DREQ_REG 0xA8C
85 #define DSAF_SUB_SC_LIGHT_MODULE_DETECT_EN_REG 0x2060
86 #define DSAF_SUB_SC_TCAM_MBIST_EN_REG 0x2300
87 #define DSAF_SUB_SC_DSAF_CLK_ST_REG 0x5300
88 #define DSAF_SUB_SC_NT_CLK_ST_REG 0x5304
89 #define DSAF_SUB_SC_XGE_CLK_ST_REG 0x5308
90 #define DSAF_SUB_SC_GE_CLK_ST_REG 0x530C
91 #define DSAF_SUB_SC_PPE_CLK_ST_REG 0x5310
92 #define DSAF_SUB_SC_ROCEE_CLK_ST_REG 0x5314
93 #define DSAF_SUB_SC_CPU_CLK_ST_REG 0x5318
94 #define DSAF_SUB_SC_RCB_PPE_COM_CLK_ST_REG 0x5328
95 #define DSAF_SUB_SC_XBAR_RESET_ST_REG 0x5A00
96 #define DSAF_SUB_SC_NT_RESET_ST_REG 0x5A04
97 #define DSAF_SUB_SC_XGE_RESET_ST_REG 0x5A08
98 #define DSAF_SUB_SC_GE_RESET_ST0_REG 0x5A0C
99 #define DSAF_SUB_SC_GE_RESET_ST1_REG 0x5A10
100 #define DSAF_SUB_SC_PPE_RESET_ST_REG 0x5A24
101 #define DSAF_SUB_SC_RCB_PPE_COM_RESET_ST_REG 0x5A44
102
103 /*serdes offset**/
104 #define HNS_MAC_HILINK3_REG DSAF_SUB_SC_HILINK3_CRG_CTRL0_REG
105 #define HNS_MAC_HILINK4_REG DSAF_SUB_SC_HILINK4_CRG_CTRL0_REG
106 #define HNS_MAC_LANE0_CTLEDFE_REG 0x000BFFCCULL
107 #define HNS_MAC_LANE1_CTLEDFE_REG 0x000BFFBCULL
108 #define HNS_MAC_LANE2_CTLEDFE_REG 0x000BFFACULL
109 #define HNS_MAC_LANE3_CTLEDFE_REG 0x000BFF9CULL
110 #define HNS_MAC_LANE0_STATE_REG 0x000BFFD4ULL
111 #define HNS_MAC_LANE1_STATE_REG 0x000BFFC4ULL
112 #define HNS_MAC_LANE2_STATE_REG 0x000BFFB4ULL
113 #define HNS_MAC_LANE3_STATE_REG 0x000BFFA4ULL
114
115 #define HILINK_RESET_TIMOUT 10000
116
117 #define DSAF_SRAM_INIT_OVER_0_REG 0x0
118 #define DSAF_CFG_0_REG 0x4
119 #define DSAF_ECC_ERR_INVERT_0_REG 0x8
120 #define DSAF_ABNORMAL_TIMEOUT_0_REG 0x1C
121 #define DSAF_FSM_TIMEOUT_0_REG 0x20
122 #define DSAF_DSA_REG_CNT_CLR_CE_REG 0x2C
123 #define DSAF_DSA_SBM_INF_FIFO_THRD_REG 0x30
124 #define DSAF_DSA_SRAM_1BIT_ECC_SEL_REG 0x34
125 #define DSAF_DSA_SRAM_1BIT_ECC_CNT_REG 0x38
126 #define DSAF_PFC_EN_0_REG 0x50
127 #define DSAF_PFC_UNIT_CNT_0_REG 0x70
128 #define DSAF_XGE_INT_MSK_0_REG 0x100
129 #define DSAF_PPE_INT_MSK_0_REG 0x120
130 #define DSAF_ROCEE_INT_MSK_0_REG 0x140
131 #define DSAF_XGE_INT_SRC_0_REG 0x160
132 #define DSAF_PPE_INT_SRC_0_REG 0x180
133 #define DSAF_ROCEE_INT_SRC_0_REG 0x1A0
134 #define DSAF_XGE_INT_STS_0_REG 0x1C0
135 #define DSAF_PPE_INT_STS_0_REG 0x1E0
136 #define DSAF_ROCEE_INT_STS_0_REG 0x200
137 #define DSAFV2_SERDES_LBK_0_REG 0x220
138 #define DSAF_PPE_QID_CFG_0_REG 0x300
139 #define DSAF_SW_PORT_TYPE_0_REG 0x320
140 #define DSAF_STP_PORT_TYPE_0_REG 0x340
141 #define DSAF_MIX_DEF_QID_0_REG 0x360
142 #define DSAF_PORT_DEF_VLAN_0_REG 0x380
143 #define DSAF_VM_DEF_VLAN_0_REG 0x400
144
145 #define DSAF_INODE_CUT_THROUGH_CFG_0_REG 0x1000
146 #define DSAF_INODE_ECC_INVERT_EN_0_REG 0x1008
147 #define DSAF_INODE_ECC_ERR_ADDR_0_REG 0x100C
148 #define DSAF_INODE_IN_PORT_NUM_0_REG 0x1018
149 #define DSAF_INODE_PRI_TC_CFG_0_REG 0x101C
150 #define DSAF_INODE_BP_STATUS_0_REG 0x1020
151 #define DSAF_INODE_PAD_DISCARD_NUM_0_REG 0x1028
152 #define DSAF_INODE_FINAL_IN_MAN_NUM_0_REG 0x102C
153 #define DSAF_INODE_FINAL_IN_PKT_NUM_0_REG 0x1030
154 #define DSAF_INODE_SBM_PID_NUM_0_REG 0x1038
155 #define DSAF_INODE_FINAL_IN_PAUSE_NUM_0_REG 0x103C
156 #define DSAF_INODE_SBM_RELS_NUM_0_REG 0x104C
157 #define DSAF_INODE_SBM_DROP_NUM_0_REG 0x1050
158 #define DSAF_INODE_CRC_FALSE_NUM_0_REG 0x1054
159 #define DSAF_INODE_BP_DISCARD_NUM_0_REG 0x1058
160 #define DSAF_INODE_RSLT_DISCARD_NUM_0_REG 0x105C
161 #define DSAF_INODE_LOCAL_ADDR_FALSE_NUM_0_REG 0x1060
162 #define DSAF_INODE_VOQ_OVER_NUM_0_REG 0x1068
163 #define DSAF_INODE_BD_SAVE_STATUS_0_REG 0x1900
164 #define DSAF_INODE_BD_ORDER_STATUS_0_REG 0x1950
165 #define DSAF_INODE_SW_VLAN_TAG_DISC_0_REG 0x1A00
166 #define DSAF_INODE_IN_DATA_STP_DISC_0_REG 0x1A50
167 #define DSAF_INODE_GE_FC_EN_0_REG 0x1B00
168 #define DSAF_INODE_VC0_IN_PKT_NUM_0_REG 0x1B50
169 #define DSAF_INODE_VC1_IN_PKT_NUM_0_REG 0x1C00
170
171 #define DSAF_SBM_CFG_REG_0_REG 0x2000
172 #define DSAF_SBM_BP_CFG_0_XGE_REG_0_REG 0x2004
173 #define DSAF_SBM_BP_CFG_0_PPE_REG_0_REG 0x2304
174 #define DSAF_SBM_BP_CFG_0_ROCEE_REG_0_REG 0x2604
175 #define DSAF_SBM_BP_CFG_1_REG_0_REG 0x2008
176 #define DSAF_SBM_BP_CFG_2_XGE_REG_0_REG 0x200C
177 #define DSAF_SBM_BP_CFG_2_PPE_REG_0_REG 0x230C
178 #define DSAF_SBM_BP_CFG_2_ROCEE_REG_0_REG 0x260C
179 #define DSAFV2_SBM_BP_CFG_2_ROCEE_REG_0_REG 0x238C
180 #define DSAF_SBM_FREE_CNT_0_0_REG 0x2010
181 #define DSAF_SBM_FREE_CNT_1_0_REG 0x2014
182 #define DSAF_SBM_BP_CNT_0_0_REG 0x2018
183 #define DSAF_SBM_BP_CNT_1_0_REG 0x201C
184 #define DSAF_SBM_BP_CNT_2_0_REG 0x2020
185 #define DSAF_SBM_BP_CNT_3_0_REG 0x2024
186 #define DSAF_SBM_INER_ST_0_REG 0x2028
187 #define DSAF_SBM_MIB_REQ_FAILED_TC_0_REG 0x202C
188 #define DSAF_SBM_LNK_INPORT_CNT_0_REG 0x2030
189 #define DSAF_SBM_LNK_DROP_CNT_0_REG 0x2034
190 #define DSAF_SBM_INF_OUTPORT_CNT_0_REG 0x2038
191 #define DSAF_SBM_LNK_INPORT_TC0_CNT_0_REG 0x203C
192 #define DSAF_SBM_LNK_INPORT_TC1_CNT_0_REG 0x2040
193 #define DSAF_SBM_LNK_INPORT_TC2_CNT_0_REG 0x2044
194 #define DSAF_SBM_LNK_INPORT_TC3_CNT_0_REG 0x2048
195 #define DSAF_SBM_LNK_INPORT_TC4_CNT_0_REG 0x204C
196 #define DSAF_SBM_LNK_INPORT_TC5_CNT_0_REG 0x2050
197 #define DSAF_SBM_LNK_INPORT_TC6_CNT_0_REG 0x2054
198 #define DSAF_SBM_LNK_INPORT_TC7_CNT_0_REG 0x2058
199 #define DSAF_SBM_LNK_REQ_CNT_0_REG 0x205C
200 #define DSAF_SBM_LNK_RELS_CNT_0_REG 0x2060
201 #define DSAF_SBM_BP_CFG_3_REG_0_REG 0x2068
202 #define DSAF_SBM_BP_CFG_4_REG_0_REG 0x206C
203
204 #define DSAF_XOD_ETS_TSA_TC0_TC3_CFG_0_REG 0x3000
205 #define DSAF_XOD_ETS_TSA_TC4_TC7_CFG_0_REG 0x3004
206 #define DSAF_XOD_ETS_BW_TC0_TC3_CFG_0_REG 0x3008
207 #define DSAF_XOD_ETS_BW_TC4_TC7_CFG_0_REG 0x300C
208 #define DSAF_XOD_ETS_BW_OFFSET_CFG_0_REG 0x3010
209 #define DSAF_XOD_ETS_TOKEN_CFG_0_REG 0x3014
210 #define DSAF_XOD_PFS_CFG_0_0_REG 0x3018
211 #define DSAF_XOD_PFS_CFG_1_0_REG 0x301C
212 #define DSAF_XOD_PFS_CFG_2_0_REG 0x3020
213 #define DSAF_XOD_GNT_L_0_REG 0x3024
214 #define DSAF_XOD_GNT_H_0_REG 0x3028
215 #define DSAF_XOD_CONNECT_STATE_0_REG 0x302C
216 #define DSAF_XOD_RCVPKT_CNT_0_REG 0x3030
217 #define DSAF_XOD_RCVTC0_CNT_0_REG 0x3034
218 #define DSAF_XOD_RCVTC1_CNT_0_REG 0x3038
219 #define DSAF_XOD_RCVTC2_CNT_0_REG 0x303C
220 #define DSAF_XOD_RCVTC3_CNT_0_REG 0x3040
221 #define DSAF_XOD_RCVVC0_CNT_0_REG 0x3044
222 #define DSAF_XOD_RCVVC1_CNT_0_REG 0x3048
223 #define DSAF_XOD_XGE_RCVIN0_CNT_0_REG 0x304C
224 #define DSAF_XOD_XGE_RCVIN1_CNT_0_REG 0x3050
225 #define DSAF_XOD_XGE_RCVIN2_CNT_0_REG 0x3054
226 #define DSAF_XOD_XGE_RCVIN3_CNT_0_REG 0x3058
227 #define DSAF_XOD_XGE_RCVIN4_CNT_0_REG 0x305C
228 #define DSAF_XOD_XGE_RCVIN5_CNT_0_REG 0x3060
229 #define DSAF_XOD_XGE_RCVIN6_CNT_0_REG 0x3064
230 #define DSAF_XOD_XGE_RCVIN7_CNT_0_REG 0x3068
231 #define DSAF_XOD_PPE_RCVIN0_CNT_0_REG 0x306C
232 #define DSAF_XOD_PPE_RCVIN1_CNT_0_REG 0x3070
233 #define DSAF_XOD_ROCEE_RCVIN0_CNT_0_REG 0x3074
234 #define DSAF_XOD_ROCEE_RCVIN1_CNT_0_REG 0x3078
235 #define DSAF_XOD_FIFO_STATUS_0_REG 0x307C
236
237 #define DSAF_VOQ_ECC_INVERT_EN_0_REG 0x4004
238 #define DSAF_VOQ_SRAM_PKT_NUM_0_REG 0x4008
239 #define DSAF_VOQ_IN_PKT_NUM_0_REG 0x400C
240 #define DSAF_VOQ_OUT_PKT_NUM_0_REG 0x4010
241 #define DSAF_VOQ_ECC_ERR_ADDR_0_REG 0x4014
242 #define DSAF_VOQ_BP_STATUS_0_REG 0x4018
243 #define DSAF_VOQ_SPUP_IDLE_0_REG 0x401C
244 #define DSAF_VOQ_XGE_XOD_REQ_0_0_REG 0x4024
245 #define DSAF_VOQ_XGE_XOD_REQ_1_0_REG 0x4028
246 #define DSAF_VOQ_PPE_XOD_REQ_0_REG 0x402C
247 #define DSAF_VOQ_ROCEE_XOD_REQ_0_REG 0x4030
248 #define DSAF_VOQ_BP_ALL_THRD_0_REG 0x4034
249
250 #define DSAF_TBL_CTRL_0_REG 0x5000
251 #define DSAF_TBL_INT_MSK_0_REG 0x5004
252 #define DSAF_TBL_INT_SRC_0_REG 0x5008
253 #define DSAF_TBL_INT_STS_0_REG 0x5100
254 #define DSAF_TBL_TCAM_ADDR_0_REG 0x500C
255 #define DSAF_TBL_LINE_ADDR_0_REG 0x5010
256 #define DSAF_TBL_TCAM_HIGH_0_REG 0x5014
257 #define DSAF_TBL_TCAM_LOW_0_REG 0x5018
258 #define DSAF_TBL_TCAM_MCAST_CFG_4_0_REG 0x501C
259 #define DSAF_TBL_TCAM_MCAST_CFG_3_0_REG 0x5020
260 #define DSAF_TBL_TCAM_MCAST_CFG_2_0_REG 0x5024
261 #define DSAF_TBL_TCAM_MCAST_CFG_1_0_REG 0x5028
262 #define DSAF_TBL_TCAM_MCAST_CFG_0_0_REG 0x502C
263 #define DSAF_TBL_TCAM_UCAST_CFG_0_REG 0x5030
264 #define DSAF_TBL_LIN_CFG_0_REG 0x5034
265 #define DSAF_TBL_TCAM_RDATA_HIGH_0_REG 0x5038
266 #define DSAF_TBL_TCAM_RDATA_LOW_0_REG 0x503C
267 #define DSAF_TBL_TCAM_RAM_RDATA4_0_REG 0x5040
268 #define DSAF_TBL_TCAM_RAM_RDATA3_0_REG 0x5044
269 #define DSAF_TBL_TCAM_RAM_RDATA2_0_REG 0x5048
270 #define DSAF_TBL_TCAM_RAM_RDATA1_0_REG 0x504C
271 #define DSAF_TBL_TCAM_RAM_RDATA0_0_REG 0x5050
272 #define DSAF_TBL_LIN_RDATA_0_REG 0x5054
273 #define DSAF_TBL_DA0_MIS_INFO1_0_REG 0x5058
274 #define DSAF_TBL_DA0_MIS_INFO0_0_REG 0x505C
275 #define DSAF_TBL_SA_MIS_INFO2_0_REG 0x5104
276 #define DSAF_TBL_SA_MIS_INFO1_0_REG 0x5098
277 #define DSAF_TBL_SA_MIS_INFO0_0_REG 0x509C
278 #define DSAF_TBL_PUL_0_REG 0x50A0
279 #define DSAF_TBL_OLD_RSLT_0_REG 0x50A4
280 #define DSAF_TBL_OLD_SCAN_VAL_0_REG 0x50A8
281 #define DSAF_TBL_DFX_CTRL_0_REG 0x50AC
282 #define DSAF_TBL_DFX_STAT_0_REG 0x50B0
283 #define DSAF_TBL_DFX_STAT_2_0_REG 0x5108
284 #define DSAF_TBL_LKUP_NUM_I_0_REG 0x50C0
285 #define DSAF_TBL_LKUP_NUM_O_0_REG 0x50E0
286 #define DSAF_TBL_UCAST_BCAST_MIS_INFO_0_0_REG 0x510C
287
288 #define DSAF_INODE_FIFO_WL_0_REG 0x6000
289 #define DSAF_ONODE_FIFO_WL_0_REG 0x6020
290 #define DSAF_XGE_GE_WORK_MODE_0_REG 0x6040
291 #define DSAF_XGE_APP_RX_LINK_UP_0_REG 0x6080
292 #define DSAF_NETPORT_CTRL_SIG_0_REG 0x60A0
293 #define DSAF_XGE_CTRL_SIG_CFG_0_REG 0x60C0
294
295 #define PPE_COM_CFG_QID_MODE_REG 0x0
296 #define PPE_COM_INTEN_REG 0x110
297 #define PPE_COM_RINT_REG 0x114
298 #define PPE_COM_INTSTS_REG 0x118
299 #define PPE_COM_COMMON_CNT_CLR_CE_REG 0x1120
300 #define PPE_COM_HIS_RX_PKT_QID_DROP_CNT_REG 0x300
301 #define PPE_COM_HIS_RX_PKT_QID_OK_CNT_REG 0x600
302 #define PPE_COM_HIS_TX_PKT_QID_ERR_CNT_REG 0x900
303 #define PPE_COM_HIS_TX_PKT_QID_OK_CNT_REG 0xC00
304 #define PPE_COM_COMMON_CNT_CLR_CE_REG 0x1120
305
306 #define PPE_CFG_TX_FIFO_THRSLD_REG 0x0
307 #define PPE_CFG_RX_FIFO_THRSLD_REG 0x4
308 #define PPE_CFG_RX_FIFO_PAUSE_THRSLD_REG 0x8
309 #define PPE_CFG_RX_FIFO_SW_BP_THRSLD_REG 0xC
310 #define PPE_CFG_PAUSE_IDLE_CNT_REG 0x10
311 #define PPE_CFG_BUS_CTRL_REG 0x40
312 #define PPE_CFG_TNL_TO_BE_RST_REG 0x48
313 #define PPE_CURR_TNL_CAN_RST_REG 0x4C
314 #define PPE_CFG_XGE_MODE_REG 0x80
315 #define PPE_CFG_MAX_FRAME_LEN_REG 0x84
316 #define PPE_CFG_RX_PKT_MODE_REG 0x88
317 #define PPE_CFG_RX_VLAN_TAG_REG 0x8C
318 #define PPE_CFG_TAG_GEN_REG 0x90
319 #define PPE_CFG_PARSE_TAG_REG 0x94
320 #define PPE_CFG_PRO_CHECK_EN_REG 0x98
321 #define PPEV2_CFG_TSO_EN_REG 0xA0
322 #define PPEV2_VLAN_STRIP_EN_REG 0xAC
323 #define PPE_INTEN_REG 0x100
324 #define PPE_RINT_REG 0x104
325 #define PPE_INTSTS_REG 0x108
326 #define PPE_CFG_RX_PKT_INT_REG 0x140
327 #define PPE_CFG_HEAT_DECT_TIME0_REG 0x144
328 #define PPE_CFG_HEAT_DECT_TIME1_REG 0x148
329 #define PPE_HIS_RX_SW_PKT_CNT_REG 0x200
330 #define PPE_HIS_RX_WR_BD_OK_PKT_CNT_REG 0x204
331 #define PPE_HIS_RX_PKT_NO_BUF_CNT_REG 0x208
332 #define PPE_HIS_TX_BD_CNT_REG 0x20C
333 #define PPE_HIS_TX_PKT_CNT_REG 0x210
334 #define PPE_HIS_TX_PKT_OK_CNT_REG 0x214
335 #define PPE_HIS_TX_PKT_EPT_CNT_REG 0x218
336 #define PPE_HIS_TX_PKT_CS_FAIL_CNT_REG 0x21C
337 #define PPE_HIS_RX_APP_BUF_FAIL_CNT_REG 0x220
338 #define PPE_HIS_RX_APP_BUF_WAIT_CNT_REG 0x224
339 #define PPE_HIS_RX_PKT_DROP_FUL_CNT_REG 0x228
340 #define PPE_HIS_RX_PKT_DROP_PRT_CNT_REG 0x22C
341 #define PPE_TNL_0_5_CNT_CLR_CE_REG 0x300
342 #define PPE_CFG_AXI_DBG_REG 0x304
343 #define PPE_HIS_PRO_ERR_REG 0x308
344 #define PPE_HIS_TNL_FIFO_ERR_REG 0x30C
345 #define PPE_CURR_CFF_DATA_NUM_REG 0x310
346 #define PPE_CURR_RX_ST_REG 0x314
347 #define PPE_CURR_TX_ST_REG 0x318
348 #define PPE_CURR_RX_FIFO0_REG 0x31C
349 #define PPE_CURR_RX_FIFO1_REG 0x320
350 #define PPE_CURR_TX_FIFO0_REG 0x324
351 #define PPE_CURR_TX_FIFO1_REG 0x328
352 #define PPE_ECO0_REG 0x32C
353 #define PPE_ECO1_REG 0x330
354 #define PPE_ECO2_REG 0x334
355 #define PPEV2_INDRECTION_TBL_REG 0x800
356 #define PPEV2_RSS_KEY_REG 0x900
357
358 #define RCB_COM_CFG_ENDIAN_REG 0x0
359 #define RCB_COM_CFG_SYS_FSH_REG 0xC
360 #define RCB_COM_CFG_INIT_FLAG_REG 0x10
361 #define RCB_COM_CFG_PKT_REG 0x30
362 #define RCB_COM_CFG_RINVLD_REG 0x34
363 #define RCB_COM_CFG_FNA_REG 0x38
364 #define RCB_COM_CFG_FA_REG 0x3C
365 #define RCB_COM_CFG_PKT_TC_BP_REG 0x40
366 #define RCB_COM_CFG_PPE_TNL_CLKEN_REG 0x44
367 #define RCBV2_COM_CFG_USER_REG 0x30
368 #define RCBV2_COM_CFG_TSO_MODE_REG 0x50
369
370 #define RCB_COM_INTMSK_TX_PKT_REG 0x3A0
371 #define RCB_COM_RINT_TX_PKT_REG 0x3A8
372 #define RCB_COM_INTMASK_ECC_ERR_REG 0x400
373 #define RCB_COM_INTSTS_ECC_ERR_REG 0x408
374 #define RCB_COM_EBD_SRAM_ERR_REG 0x410
375 #define RCB_COM_RXRING_ERR_REG 0x41C
376 #define RCB_COM_TXRING_ERR_REG 0x420
377 #define RCB_COM_TX_FBD_ERR_REG 0x424
378 #define RCB_SRAM_ECC_CHK_EN_REG 0x428
379 #define RCB_SRAM_ECC_CHK0_REG 0x42C
380 #define RCB_SRAM_ECC_CHK1_REG 0x430
381 #define RCB_SRAM_ECC_CHK2_REG 0x434
382 #define RCB_SRAM_ECC_CHK3_REG 0x438
383 #define RCB_SRAM_ECC_CHK4_REG 0x43c
384 #define RCB_SRAM_ECC_CHK5_REG 0x440
385 #define RCB_ECC_ERR_ADDR0_REG 0x450
386 #define RCB_ECC_ERR_ADDR3_REG 0x45C
387 #define RCB_ECC_ERR_ADDR4_REG 0x460
388 #define RCB_ECC_ERR_ADDR5_REG 0x464
389
390 #define RCB_COM_SF_CFG_INTMASK_RING 0x480
391 #define RCB_COM_SF_CFG_RING_STS 0x484
392 #define RCB_COM_SF_CFG_RING 0x488
393 #define RCB_COM_SF_CFG_INTMASK_BD 0x48C
394 #define RCB_COM_SF_CFG_BD_RINT_STS 0x470
395 #define RCB_COM_RCB_RD_BD_BUSY 0x490
396 #define RCB_COM_RCB_FBD_CRT_EN 0x494
397 #define RCB_COM_AXI_WR_ERR_INTMASK 0x498
398 #define RCB_COM_AXI_ERR_STS 0x49C
399 #define RCB_COM_CHK_TX_FBD_NUM_REG 0x4a0
400
401 #define RCB_CFG_BD_NUM_REG 0x9000
402 #define RCB_CFG_PKTLINE_REG 0x9050
403
404 #define RCB_CFG_OVERTIME_REG 0x9300
405 #define RCB_CFG_PKTLINE_INT_NUM_REG 0x9304
406 #define RCB_CFG_OVERTIME_INT_NUM_REG 0x9308
407
408 #define RCB_RING_RX_RING_BASEADDR_L_REG 0x00000
409 #define RCB_RING_RX_RING_BASEADDR_H_REG 0x00004
410 #define RCB_RING_RX_RING_BD_NUM_REG 0x00008
411 #define RCB_RING_RX_RING_BD_LEN_REG 0x0000C
412 #define RCB_RING_RX_RING_PKTLINE_REG 0x00010
413 #define RCB_RING_RX_RING_TAIL_REG 0x00018
414 #define RCB_RING_RX_RING_HEAD_REG 0x0001C
415 #define RCB_RING_RX_RING_FBDNUM_REG 0x00020
416 #define RCB_RING_RX_RING_PKTNUM_RECORD_REG 0x0002C
417
418 #define RCB_RING_TX_RING_BASEADDR_L_REG 0x00040
419 #define RCB_RING_TX_RING_BASEADDR_H_REG 0x00044
420 #define RCB_RING_TX_RING_BD_NUM_REG 0x00048
421 #define RCB_RING_TX_RING_BD_LEN_REG 0x0004C
422 #define RCB_RING_TX_RING_PKTLINE_REG 0x00050
423 #define RCB_RING_TX_RING_TAIL_REG 0x00058
424 #define RCB_RING_TX_RING_HEAD_REG 0x0005C
425 #define RCB_RING_TX_RING_FBDNUM_REG 0x00060
426 #define RCB_RING_TX_RING_OFFSET_REG 0x00064
427 #define RCB_RING_TX_RING_PKTNUM_RECORD_REG 0x0006C
428
429 #define RCB_RING_PREFETCH_EN_REG 0x0007C
430 #define RCB_RING_CFG_VF_NUM_REG 0x00080
431 #define RCB_RING_ASID_REG 0x0008C
432 #define RCB_RING_RX_VM_REG 0x00090
433 #define RCB_RING_T0_BE_RST 0x00094
434 #define RCB_RING_COULD_BE_RST 0x00098
435 #define RCB_RING_WRR_WEIGHT_REG 0x0009c
436
437 #define RCB_RING_INTMSK_RXWL_REG 0x000A0
438 #define RCB_RING_INTSTS_RX_RING_REG 0x000A4
439 #define RCBV2_RX_RING_INT_STS_REG 0x000A8
440 #define RCB_RING_INTMSK_TXWL_REG 0x000AC
441 #define RCB_RING_INTSTS_TX_RING_REG 0x000B0
442 #define RCBV2_TX_RING_INT_STS_REG 0x000B4
443 #define RCB_RING_INTMSK_RX_OVERTIME_REG 0x000B8
444 #define RCB_RING_INTSTS_RX_OVERTIME_REG 0x000BC
445 #define RCB_RING_INTMSK_TX_OVERTIME_REG 0x000C4
446 #define RCB_RING_INTSTS_TX_OVERTIME_REG 0x000C8
447
448 #define GMAC_DUPLEX_TYPE_REG 0x0008UL
449 #define GMAC_FD_FC_TYPE_REG 0x000CUL
450 #define GMAC_FC_TX_TIMER_REG 0x001CUL
451 #define GMAC_FD_FC_ADDR_LOW_REG 0x0020UL
452 #define GMAC_FD_FC_ADDR_HIGH_REG 0x0024UL
453 #define GMAC_IPG_TX_TIMER_REG 0x0030UL
454 #define GMAC_PAUSE_THR_REG 0x0038UL
455 #define GMAC_MAX_FRM_SIZE_REG 0x003CUL
456 #define GMAC_PORT_MODE_REG 0x0040UL
457 #define GMAC_PORT_EN_REG 0x0044UL
458 #define GMAC_PAUSE_EN_REG 0x0048UL
459 #define GMAC_SHORT_RUNTS_THR_REG 0x0050UL
460 #define GMAC_AN_NEG_STATE_REG 0x0058UL
461 #define GMAC_TX_LOCAL_PAGE_REG 0x005CUL
462 #define GMAC_TRANSMIT_CONTROL_REG 0x0060UL
463 #define GMAC_REC_FILT_CONTROL_REG 0x0064UL
464 #define GMAC_PTP_CONFIG_REG 0x0074UL
465
466 #define GMAC_RX_OCTETS_TOTAL_OK_REG 0x0080UL
467 #define GMAC_RX_OCTETS_BAD_REG 0x0084UL
468 #define GMAC_RX_UC_PKTS_REG 0x0088UL
469 #define GMAC_RX_MC_PKTS_REG 0x008CUL
470 #define GMAC_RX_BC_PKTS_REG 0x0090UL
471 #define GMAC_RX_PKTS_64OCTETS_REG 0x0094UL
472 #define GMAC_RX_PKTS_65TO127OCTETS_REG 0x0098UL
473 #define GMAC_RX_PKTS_128TO255OCTETS_REG 0x009CUL
474 #define GMAC_RX_PKTS_255TO511OCTETS_REG 0x00A0UL
475 #define GMAC_RX_PKTS_512TO1023OCTETS_REG 0x00A4UL
476 #define GMAC_RX_PKTS_1024TO1518OCTETS_REG 0x00A8UL
477 #define GMAC_RX_PKTS_1519TOMAXOCTETS_REG 0x00ACUL
478 #define GMAC_RX_FCS_ERRORS_REG 0x00B0UL
479 #define GMAC_RX_TAGGED_REG 0x00B4UL
480 #define GMAC_RX_DATA_ERR_REG 0x00B8UL
481 #define GMAC_RX_ALIGN_ERRORS_REG 0x00BCUL
482 #define GMAC_RX_LONG_ERRORS_REG 0x00C0UL
483 #define GMAC_RX_JABBER_ERRORS_REG 0x00C4UL
484 #define GMAC_RX_PAUSE_MACCTRL_FRAM_REG 0x00C8UL
485 #define GMAC_RX_UNKNOWN_MACCTRL_FRAM_REG 0x00CCUL
486 #define GMAC_RX_VERY_LONG_ERR_CNT_REG 0x00D0UL
487 #define GMAC_RX_RUNT_ERR_CNT_REG 0x00D4UL
488 #define GMAC_RX_SHORT_ERR_CNT_REG 0x00D8UL
489 #define GMAC_RX_FILT_PKT_CNT_REG 0x00E8UL
490 #define GMAC_RX_OCTETS_TOTAL_FILT_REG 0x00ECUL
491 #define GMAC_OCTETS_TRANSMITTED_OK_REG 0x0100UL
492 #define GMAC_OCTETS_TRANSMITTED_BAD_REG 0x0104UL
493 #define GMAC_TX_UC_PKTS_REG 0x0108UL
494 #define GMAC_TX_MC_PKTS_REG 0x010CUL
495 #define GMAC_TX_BC_PKTS_REG 0x0110UL
496 #define GMAC_TX_PKTS_64OCTETS_REG 0x0114UL
497 #define GMAC_TX_PKTS_65TO127OCTETS_REG 0x0118UL
498 #define GMAC_TX_PKTS_128TO255OCTETS_REG 0x011CUL
499 #define GMAC_TX_PKTS_255TO511OCTETS_REG 0x0120UL
500 #define GMAC_TX_PKTS_512TO1023OCTETS_REG 0x0124UL
501 #define GMAC_TX_PKTS_1024TO1518OCTETS_REG 0x0128UL
502 #define GMAC_TX_PKTS_1519TOMAXOCTETS_REG 0x012CUL
503 #define GMAC_TX_EXCESSIVE_LENGTH_DROP_REG 0x014CUL
504 #define GMAC_TX_UNDERRUN_REG 0x0150UL
505 #define GMAC_TX_TAGGED_REG 0x0154UL
506 #define GMAC_TX_CRC_ERROR_REG 0x0158UL
507 #define GMAC_TX_PAUSE_FRAMES_REG 0x015CUL
508 #define GAMC_RX_MAX_FRAME 0x0170UL
509 #define GMAC_LINE_LOOP_BACK_REG 0x01A8UL
510 #define GMAC_CF_CRC_STRIP_REG 0x01B0UL
511 #define GMAC_MODE_CHANGE_EN_REG 0x01B4UL
512 #define GMAC_SIXTEEN_BIT_CNTR_REG 0x01CCUL
513 #define GMAC_LD_LINK_COUNTER_REG 0x01D0UL
514 #define GMAC_LOOP_REG 0x01DCUL
515 #define GMAC_RECV_CONTROL_REG 0x01E0UL
516 #define GMAC_VLAN_CODE_REG 0x01E8UL
517 #define GMAC_RX_OVERRUN_CNT_REG 0x01ECUL
518 #define GMAC_RX_LENGTHFIELD_ERR_CNT_REG 0x01F4UL
519 #define GMAC_RX_FAIL_COMMA_CNT_REG 0x01F8UL
520 #define GMAC_STATION_ADDR_LOW_0_REG 0x0200UL
521 #define GMAC_STATION_ADDR_HIGH_0_REG 0x0204UL
522 #define GMAC_STATION_ADDR_LOW_1_REG 0x0208UL
523 #define GMAC_STATION_ADDR_HIGH_1_REG 0x020CUL
524 #define GMAC_STATION_ADDR_LOW_2_REG 0x0210UL
525 #define GMAC_STATION_ADDR_HIGH_2_REG 0x0214UL
526 #define GMAC_STATION_ADDR_LOW_3_REG 0x0218UL
527 #define GMAC_STATION_ADDR_HIGH_3_REG 0x021CUL
528 #define GMAC_STATION_ADDR_LOW_4_REG 0x0220UL
529 #define GMAC_STATION_ADDR_HIGH_4_REG 0x0224UL
530 #define GMAC_STATION_ADDR_LOW_5_REG 0x0228UL
531 #define GMAC_STATION_ADDR_HIGH_5_REG 0x022CUL
532 #define GMAC_STATION_ADDR_LOW_MSK_0_REG 0x0230UL
533 #define GMAC_STATION_ADDR_HIGH_MSK_0_REG 0x0234UL
534 #define GMAC_STATION_ADDR_LOW_MSK_1_REG 0x0238UL
535 #define GMAC_STATION_ADDR_HIGH_MSK_1_REG 0x023CUL
536 #define GMAC_MAC_SKIP_LEN_REG 0x0240UL
537 #define GMAC_TX_LOOP_PKT_PRI_REG 0x0378UL
538
539 #define XGMAC_INT_STATUS_REG 0x0
540 #define XGMAC_INT_ENABLE_REG 0x4
541 #define XGMAC_INT_SET_REG 0x8
542 #define XGMAC_IERR_U_INFO_REG 0xC
543 #define XGMAC_OVF_INFO_REG 0x10
544 #define XGMAC_OVF_CNT_REG 0x14
545 #define XGMAC_PORT_MODE_REG 0x40
546 #define XGMAC_CLK_ENABLE_REG 0x44
547 #define XGMAC_RESET_REG 0x48
548 #define XGMAC_LINK_CONTROL_REG 0x50
549 #define XGMAC_LINK_STATUS_REG 0x54
550 #define XGMAC_SPARE_REG 0xC0
551 #define XGMAC_SPARE_CNT_REG 0xC4
552
553 #define XGMAC_MAC_ENABLE_REG 0x100
554 #define XGMAC_MAC_CONTROL_REG 0x104
555 #define XGMAC_MAC_IPG_REG 0x120
556 #define XGMAC_MAC_MSG_CRC_EN_REG 0x124
557 #define XGMAC_MAC_MSG_IMG_REG 0x128
558 #define XGMAC_MAC_MSG_FC_CFG_REG 0x12C
559 #define XGMAC_MAC_MSG_TC_CFG_REG 0x130
560 #define XGMAC_MAC_PAD_SIZE_REG 0x134
561 #define XGMAC_MAC_MIN_PKT_SIZE_REG 0x138
562 #define XGMAC_MAC_MAX_PKT_SIZE_REG 0x13C
563 #define XGMAC_MAC_PAUSE_CTRL_REG 0x160
564 #define XGMAC_MAC_PAUSE_TIME_REG 0x164
565 #define XGMAC_MAC_PAUSE_GAP_REG 0x168
566 #define XGMAC_MAC_PAUSE_LOCAL_MAC_H_REG 0x16C
567 #define XGMAC_MAC_PAUSE_LOCAL_MAC_L_REG 0x170
568 #define XGMAC_MAC_PAUSE_PEER_MAC_H_REG 0x174
569 #define XGMAC_MAC_PAUSE_PEER_MAC_L_REG 0x178
570 #define XGMAC_MAC_PFC_PRI_EN_REG 0x17C
571 #define XGMAC_MAC_1588_CTRL_REG 0x180
572 #define XGMAC_MAC_1588_TX_PORT_DLY_REG 0x184
573 #define XGMAC_MAC_1588_RX_PORT_DLY_REG 0x188
574 #define XGMAC_MAC_1588_ASYM_DLY_REG 0x18C
575 #define XGMAC_MAC_1588_ADJUST_CFG_REG 0x190
576 #define XGMAC_MAC_Y1731_ETH_TYPE_REG 0x194
577 #define XGMAC_MAC_MIB_CONTROL_REG 0x198
578 #define XGMAC_MAC_WAN_RATE_ADJUST_REG 0x19C
579 #define XGMAC_MAC_TX_ERR_MARK_REG 0x1A0
580 #define XGMAC_MAC_TX_LF_RF_CONTROL_REG 0x1A4
581 #define XGMAC_MAC_RX_LF_RF_STATUS_REG 0x1A8
582 #define XGMAC_MAC_TX_RUNT_PKT_CNT_REG 0x1C0
583 #define XGMAC_MAC_RX_RUNT_PKT_CNT_REG 0x1C4
584 #define XGMAC_MAC_RX_PREAM_ERR_PKT_CNT_REG 0x1C8
585 #define XGMAC_MAC_TX_LF_RF_TERM_PKT_CNT_REG 0x1CC
586 #define XGMAC_MAC_TX_SN_MISMATCH_PKT_CNT_REG 0x1D0
587 #define XGMAC_MAC_RX_ERR_MSG_CNT_REG 0x1D4
588 #define XGMAC_MAC_RX_ERR_EFD_CNT_REG 0x1D8
589 #define XGMAC_MAC_ERR_INFO_REG 0x1DC
590 #define XGMAC_MAC_DBG_INFO_REG 0x1E0
591
592 #define XGMAC_PCS_BASER_SYNC_THD_REG 0x330
593 #define XGMAC_PCS_STATUS1_REG 0x404
594 #define XGMAC_PCS_BASER_STATUS1_REG 0x410
595 #define XGMAC_PCS_BASER_STATUS2_REG 0x414
596 #define XGMAC_PCS_BASER_SEEDA_0_REG 0x420
597 #define XGMAC_PCS_BASER_SEEDA_1_REG 0x424
598 #define XGMAC_PCS_BASER_SEEDB_0_REG 0x428
599 #define XGMAC_PCS_BASER_SEEDB_1_REG 0x42C
600 #define XGMAC_PCS_BASER_TEST_CONTROL_REG 0x430
601 #define XGMAC_PCS_BASER_TEST_ERR_CNT_REG 0x434
602 #define XGMAC_PCS_DBG_INFO_REG 0x4C0
603 #define XGMAC_PCS_DBG_INFO1_REG 0x4C4
604 #define XGMAC_PCS_DBG_INFO2_REG 0x4C8
605 #define XGMAC_PCS_DBG_INFO3_REG 0x4CC
606
607 #define XGMAC_PMA_ENABLE_REG 0x700
608 #define XGMAC_PMA_CONTROL_REG 0x704
609 #define XGMAC_PMA_SIGNAL_STATUS_REG 0x708
610 #define XGMAC_PMA_DBG_INFO_REG 0x70C
611 #define XGMAC_PMA_FEC_ABILITY_REG 0x740
612 #define XGMAC_PMA_FEC_CONTROL_REG 0x744
613 #define XGMAC_PMA_FEC_CORR_BLOCK_CNT__REG 0x750
614 #define XGMAC_PMA_FEC_UNCORR_BLOCK_CNT__REG 0x760
615
616 #define XGMAC_TX_PKTS_FRAGMENT 0x0000
617 #define XGMAC_TX_PKTS_UNDERSIZE 0x0008
618 #define XGMAC_TX_PKTS_UNDERMIN 0x0010
619 #define XGMAC_TX_PKTS_64OCTETS 0x0018
620 #define XGMAC_TX_PKTS_65TO127OCTETS 0x0020
621 #define XGMAC_TX_PKTS_128TO255OCTETS 0x0028
622 #define XGMAC_TX_PKTS_256TO511OCTETS 0x0030
623 #define XGMAC_TX_PKTS_512TO1023OCTETS 0x0038
624 #define XGMAC_TX_PKTS_1024TO1518OCTETS 0x0040
625 #define XGMAC_TX_PKTS_1519TOMAXOCTETS 0x0048
626 #define XGMAC_TX_PKTS_1519TOMAXOCTETSOK 0x0050
627 #define XGMAC_TX_PKTS_OVERSIZE 0x0058
628 #define XGMAC_TX_PKTS_JABBER 0x0060
629 #define XGMAC_TX_GOODPKTS 0x0068
630 #define XGMAC_TX_GOODOCTETS 0x0070
631 #define XGMAC_TX_TOTAL_PKTS 0x0078
632 #define XGMAC_TX_TOTALOCTETS 0x0080
633 #define XGMAC_TX_UNICASTPKTS 0x0088
634 #define XGMAC_TX_MULTICASTPKTS 0x0090
635 #define XGMAC_TX_BROADCASTPKTS 0x0098
636 #define XGMAC_TX_PRI0PAUSEPKTS 0x00a0
637 #define XGMAC_TX_PRI1PAUSEPKTS 0x00a8
638 #define XGMAC_TX_PRI2PAUSEPKTS 0x00b0
639 #define XGMAC_TX_PRI3PAUSEPKTS 0x00b8
640 #define XGMAC_TX_PRI4PAUSEPKTS 0x00c0
641 #define XGMAC_TX_PRI5PAUSEPKTS 0x00c8
642 #define XGMAC_TX_PRI6PAUSEPKTS 0x00d0
643 #define XGMAC_TX_PRI7PAUSEPKTS 0x00d8
644 #define XGMAC_TX_MACCTRLPKTS 0x00e0
645 #define XGMAC_TX_1731PKTS 0x00e8
646 #define XGMAC_TX_1588PKTS 0x00f0
647 #define XGMAC_RX_FROMAPPGOODPKTS 0x00f8
648 #define XGMAC_RX_FROMAPPBADPKTS 0x0100
649 #define XGMAC_TX_ERRALLPKTS 0x0108
650
651 #define XGMAC_RX_PKTS_FRAGMENT 0x0110
652 #define XGMAC_RX_PKTSUNDERSIZE 0x0118
653 #define XGMAC_RX_PKTS_UNDERMIN 0x0120
654 #define XGMAC_RX_PKTS_64OCTETS 0x0128
655 #define XGMAC_RX_PKTS_65TO127OCTETS 0x0130
656 #define XGMAC_RX_PKTS_128TO255OCTETS 0x0138
657 #define XGMAC_RX_PKTS_256TO511OCTETS 0x0140
658 #define XGMAC_RX_PKTS_512TO1023OCTETS 0x0148
659 #define XGMAC_RX_PKTS_1024TO1518OCTETS 0x0150
660 #define XGMAC_RX_PKTS_1519TOMAXOCTETS 0x0158
661 #define XGMAC_RX_PKTS_1519TOMAXOCTETSOK 0x0160
662 #define XGMAC_RX_PKTS_OVERSIZE 0x0168
663 #define XGMAC_RX_PKTS_JABBER 0x0170
664 #define XGMAC_RX_GOODPKTS 0x0178
665 #define XGMAC_RX_GOODOCTETS 0x0180
666 #define XGMAC_RX_TOTAL_PKTS 0x0188
667 #define XGMAC_RX_TOTALOCTETS 0x0190
668 #define XGMAC_RX_UNICASTPKTS 0x0198
669 #define XGMAC_RX_MULTICASTPKTS 0x01a0
670 #define XGMAC_RX_BROADCASTPKTS 0x01a8
671 #define XGMAC_RX_PRI0PAUSEPKTS 0x01b0
672 #define XGMAC_RX_PRI1PAUSEPKTS 0x01b8
673 #define XGMAC_RX_PRI2PAUSEPKTS 0x01c0
674 #define XGMAC_RX_PRI3PAUSEPKTS 0x01c8
675 #define XGMAC_RX_PRI4PAUSEPKTS 0x01d0
676 #define XGMAC_RX_PRI5PAUSEPKTS 0x01d8
677 #define XGMAC_RX_PRI6PAUSEPKTS 0x01e0
678 #define XGMAC_RX_PRI7PAUSEPKTS 0x01e8
679 #define XGMAC_RX_MACCTRLPKTS 0x01f0
680 #define XGMAC_TX_SENDAPPGOODPKTS 0x01f8
681 #define XGMAC_TX_SENDAPPBADPKTS 0x0200
682 #define XGMAC_RX_1731PKTS 0x0208
683 #define XGMAC_RX_SYMBOLERRPKTS 0x0210
684 #define XGMAC_RX_FCSERRPKTS 0x0218
685
686 #define XGMAC_TRX_CORE_SRST_M 0x2080
687
688 #define DSAF_SRAM_INIT_OVER_M 0xff
689 #define DSAFV2_SRAM_INIT_OVER_M 0x3ff
690 #define DSAF_SRAM_INIT_OVER_S 0
691
692 #define DSAF_CFG_EN_S 0
693 #define DSAF_CFG_TC_MODE_S 1
694 #define DSAF_CFG_CRC_EN_S 2
695 #define DSAF_CFG_SBM_INIT_S 3
696 #define DSAF_CFG_MIX_MODE_S 4
697 #define DSAF_CFG_STP_MODE_S 5
698 #define DSAF_CFG_LOCA_ADDR_EN_S 6
699 #define DSAFV2_CFG_VLAN_TAG_MODE_S 17
700
701 #define DSAF_CNT_CLR_CE_S 0
702 #define DSAF_SNAP_EN_S 1
703
704 #define HNS_DSAF_PFC_UNIT_CNT_FOR_XGE 41
705 #define HNS_DSAF_PFC_UNIT_CNT_FOR_GE_1000 410
706 #define HNS_DSAF_PFC_UNIT_CNT_FOR_GE_2500 103
707
708 #define DSAF_PFC_UNINT_CNT_M ((1ULL << 9) - 1)
709 #define DSAF_PFC_UNINT_CNT_S 0
710
711 #define DSAF_PPE_QID_CFG_M 0xFF
712 #define DSAF_PPE_QID_CFG_S 0
713
714 #define DSAF_SW_PORT_TYPE_M 3
715 #define DSAF_SW_PORT_TYPE_S 0
716
717 #define DSAF_STP_PORT_TYPE_M 7
718 #define DSAF_STP_PORT_TYPE_S 0
719
720 #define DSAF_INODE_IN_PORT_NUM_M 7
721 #define DSAF_INODE_IN_PORT_NUM_S 0
722 #define DSAFV2_INODE_IN_PORT1_NUM_M (7ULL << 3)
723 #define DSAFV2_INODE_IN_PORT1_NUM_S 3
724 #define DSAFV2_INODE_IN_PORT2_NUM_M (7ULL << 6)
725 #define DSAFV2_INODE_IN_PORT2_NUM_S 6
726 #define DSAFV2_INODE_IN_PORT3_NUM_M (7ULL << 9)
727 #define DSAFV2_INODE_IN_PORT3_NUM_S 9
728 #define DSAFV2_INODE_IN_PORT4_NUM_M (7ULL << 12)
729 #define DSAFV2_INODE_IN_PORT4_NUM_S 12
730 #define DSAFV2_INODE_IN_PORT5_NUM_M (7ULL << 15)
731 #define DSAFV2_INODE_IN_PORT5_NUM_S 15
732
733 #define HNS_DSAF_I4TC_CFG 0x18688688
734 #define HNS_DSAF_I8TC_CFG 0x18FAC688
735
736 #define DSAF_SBM_CFG_SHCUT_EN_S 0
737 #define DSAF_SBM_CFG_EN_S 1
738 #define DSAF_SBM_CFG_MIB_EN_S 2
739 #define DSAF_SBM_CFG_ECC_INVERT_EN_S 3
740
741 #define DSAF_SBM_CFG0_VC1_MAX_BUF_NUM_S 0
742 #define DSAF_SBM_CFG0_VC1_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 0)
743 #define DSAF_SBM_CFG0_VC0_MAX_BUF_NUM_S 10
744 #define DSAF_SBM_CFG0_VC0_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 10)
745 #define DSAF_SBM_CFG0_COM_MAX_BUF_NUM_S 20
746 #define DSAF_SBM_CFG0_COM_MAX_BUF_NUM_M (((1ULL << 11) - 1) << 20)
747
748 #define DSAF_SBM_CFG1_TC4_MAX_BUF_NUM_S 0
749 #define DSAF_SBM_CFG1_TC4_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 0)
750 #define DSAF_SBM_CFG1_TC0_MAX_BUF_NUM_S 10
751 #define DSAF_SBM_CFG1_TC0_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 10)
752
753 #define DSAF_SBM_CFG2_SET_BUF_NUM_S 0
754 #define DSAF_SBM_CFG2_SET_BUF_NUM_M (((1ULL << 10) - 1) << 0)
755 #define DSAF_SBM_CFG2_RESET_BUF_NUM_S 10
756 #define DSAF_SBM_CFG2_RESET_BUF_NUM_M (((1ULL << 10) - 1) << 10)
757
758 #define DSAF_SBM_CFG3_SET_BUF_NUM_NO_PFC_S 0
759 #define DSAF_SBM_CFG3_SET_BUF_NUM_NO_PFC_M (((1ULL << 10) - 1) << 0)
760 #define DSAF_SBM_CFG3_RESET_BUF_NUM_NO_PFC_S 10
761 #define DSAF_SBM_CFG3_RESET_BUF_NUM_NO_PFC_M (((1ULL << 10) - 1) << 10)
762
763 #define DSAFV2_SBM_CFG0_VC1_MAX_BUF_NUM_S 0
764 #define DSAFV2_SBM_CFG0_VC1_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 0)
765 #define DSAFV2_SBM_CFG0_VC0_MAX_BUF_NUM_S 9
766 #define DSAFV2_SBM_CFG0_VC0_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 9)
767 #define DSAFV2_SBM_CFG0_COM_MAX_BUF_NUM_S 18
768 #define DSAFV2_SBM_CFG0_COM_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 18)
769
770 #define DSAFV2_SBM_CFG1_TC4_MAX_BUF_NUM_S 0
771 #define DSAFV2_SBM_CFG1_TC4_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 0)
772 #define DSAFV2_SBM_CFG1_TC0_MAX_BUF_NUM_S 9
773 #define DSAFV2_SBM_CFG1_TC0_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 9)
774
775 #define DSAFV2_SBM_CFG2_SET_BUF_NUM_S 0
776 #define DSAFV2_SBM_CFG2_SET_BUF_NUM_M (((1ULL << 9) - 1) << 0)
777 #define DSAFV2_SBM_CFG2_RESET_BUF_NUM_S 9
778 #define DSAFV2_SBM_CFG2_RESET_BUF_NUM_M (((1ULL << 9) - 1) << 9)
779
780 #define DSAFV2_SBM_CFG3_SET_BUF_NUM_NO_PFC_S 0
781 #define DSAFV2_SBM_CFG3_SET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 0)
782 #define DSAFV2_SBM_CFG3_RESET_BUF_NUM_NO_PFC_S 9
783 #define DSAFV2_SBM_CFG3_RESET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 9)
784
785 #define DSAFV2_SBM_CFG4_SET_BUF_NUM_NO_PFC_S 0
786 #define DSAFV2_SBM_CFG4_SET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 0)
787 #define DSAFV2_SBM_CFG4_RESET_BUF_NUM_NO_PFC_S 9
788 #define DSAFV2_SBM_CFG4_RESET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 9)
789
790 #define DSAF_TBL_TCAM_ADDR_S 0
791 #define DSAF_TBL_TCAM_ADDR_M ((1ULL << 9) - 1)
792
793 #define DSAF_TBL_LINE_ADDR_S 0
794 #define DSAF_TBL_LINE_ADDR_M ((1ULL << 15) - 1)
795
796 #define DSAF_TBL_MCAST_CFG4_VM128_112_S 0
797 #define DSAF_TBL_MCAST_CFG4_VM128_112_M (((1ULL << 7) - 1) << 0)
798 #define DSAF_TBL_MCAST_CFG4_ITEM_VLD_S 7
799 #define DSAF_TBL_MCAST_CFG4_OLD_EN_S 8
800
801 #define DSAF_TBL_MCAST_CFG0_XGE5_0_S 0
802 #define DSAF_TBL_MCAST_CFG0_XGE5_0_M (((1ULL << 6) - 1) << 0)
803 #define DSAF_TBL_MCAST_CFG0_VM25_0_S 6
804 #define DSAF_TBL_MCAST_CFG0_VM25_0_M (((1ULL << 26) - 1) << 6)
805
806 #define DSAF_TBL_UCAST_CFG1_OUT_PORT_S 0
807 #define DSAF_TBL_UCAST_CFG1_OUT_PORT_M (((1ULL << 8) - 1) << 0)
808 #define DSAF_TBL_UCAST_CFG1_DVC_S 8
809 #define DSAF_TBL_UCAST_CFG1_MAC_DISCARD_S 9
810 #define DSAF_TBL_UCAST_CFG1_ITEM_VLD_S 10
811 #define DSAF_TBL_UCAST_CFG1_OLD_EN_S 11
812
813 #define DSAF_TBL_LINE_CFG_OUT_PORT_S 0
814 #define DSAF_TBL_LINE_CFG_OUT_PORT_M (((1ULL << 8) - 1) << 0)
815 #define DSAF_TBL_LINE_CFG_DVC_S 8
816 #define DSAF_TBL_LINE_CFG_MAC_DISCARD_S 9
817
818 #define DSAF_TBL_PUL_OLD_RSLT_RE_S 0
819 #define DSAF_TBL_PUL_MCAST_VLD_S 1
820 #define DSAF_TBL_PUL_TCAM_DATA_VLD_S 2
821 #define DSAF_TBL_PUL_UCAST_VLD_S 3
822 #define DSAF_TBL_PUL_LINE_VLD_S 4
823 #define DSAF_TBL_PUL_TCAM_LOAD_S 5
824 #define DSAF_TBL_PUL_LINE_LOAD_S 6
825
826 #define DSAF_TBL_DFX_LINE_LKUP_NUM_EN_S 0
827 #define DSAF_TBL_DFX_UC_LKUP_NUM_EN_S 1
828 #define DSAF_TBL_DFX_MC_LKUP_NUM_EN_S 2
829 #define DSAF_TBL_DFX_BC_LKUP_NUM_EN_S 3
830 #define DSAF_TBL_DFX_RAM_ERR_INJECT_EN_S 4
831
832 #define DSAF_VOQ_BP_ALL_DOWNTHRD_S 0
833 #define DSAF_VOQ_BP_ALL_DOWNTHRD_M (((1ULL << 10) - 1) << 0)
834 #define DSAF_VOQ_BP_ALL_UPTHRD_S 10
835 #define DSAF_VOQ_BP_ALL_UPTHRD_M (((1ULL << 10) - 1) << 10)
836
837 #define DSAF_XGE_GE_WORK_MODE_S 0
838 #define DSAF_XGE_GE_LOOPBACK_S 1
839
840 #define DSAF_FC_XGE_TX_PAUSE_S 0
841 #define DSAF_REGS_XGE_CNT_CAR_S 1
842
843 #define PPE_CFG_QID_MODE_DEF_QID_S 0
844 #define PPE_CFG_QID_MODE_DEF_QID_M (0xff << PPE_CFG_QID_MODE_DEF_QID_S)
845
846 #define PPE_CFG_QID_MODE_CF_QID_MODE_S 8
847 #define PPE_CFG_QID_MODE_CF_QID_MODE_M (0x7 << PPE_CFG_QID_MODE_CF_QID_MODE_S)
848
849 #define PPEV2_CFG_RSS_TBL_4N0_S 0
850 #define PPEV2_CFG_RSS_TBL_4N0_M (((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N0_S)
851
852 #define PPEV2_CFG_RSS_TBL_4N1_S 8
853 #define PPEV2_CFG_RSS_TBL_4N1_M (((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N1_S)
854
855 #define PPEV2_CFG_RSS_TBL_4N2_S 16
856 #define PPEV2_CFG_RSS_TBL_4N2_M (((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N2_S)
857
858 #define PPEV2_CFG_RSS_TBL_4N3_S 24
859 #define PPEV2_CFG_RSS_TBL_4N3_M (((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N3_S)
860
861 #define DSAFV2_SERDES_LBK_EN_B 8
862 #define DSAFV2_SERDES_LBK_QID_S 0
863 #define DSAFV2_SERDES_LBK_QID_M (((1UL << 8) - 1) << DSAFV2_SERDES_LBK_QID_S)
864
865 #define PPE_CNT_CLR_CE_B 0
866 #define PPE_CNT_CLR_SNAP_EN_B 1
867
868 #define PPE_COMMON_CNT_CLR_CE_B 0
869 #define PPE_COMMON_CNT_CLR_SNAP_EN_B 1
870 #define RCB_COM_TSO_MODE_B 0
871 #define RCB_COM_CFG_FNA_B 1
872 #define RCB_COM_CFG_FA_B 0
873
874 #define GMAC_DUPLEX_TYPE_B 0
875
876 #define GMAC_FC_TX_TIMER_S 0
877 #define GMAC_FC_TX_TIMER_M 0xffff
878
879 #define GMAC_MAX_FRM_SIZE_S 0
880 #define GMAC_MAX_FRM_SIZE_M 0xffff
881
882 #define GMAC_PORT_MODE_S 0
883 #define GMAC_PORT_MODE_M 0xf
884
885 #define GMAC_RGMII_1000M_DELAY_B 4
886 #define GMAC_MII_TX_EDGE_SEL_B 5
887 #define GMAC_FIFO_ERR_AUTO_RST_B 6
888 #define GMAC_DBG_CLK_LOS_MSK_B 7
889
890 #define GMAC_PORT_RX_EN_B 1
891 #define GMAC_PORT_TX_EN_B 2
892
893 #define GMAC_PAUSE_EN_RX_FDFC_B 0
894 #define GMAC_PAUSE_EN_TX_FDFC_B 1
895 #define GMAC_PAUSE_EN_TX_HDFC_B 2
896
897 #define GMAC_SHORT_RUNTS_THR_S 0
898 #define GMAC_SHORT_RUNTS_THR_M 0x1f
899
900 #define GMAC_AN_NEG_STAT_FD_B 5
901 #define GMAC_AN_NEG_STAT_HD_B 6
902 #define GMAC_AN_NEG_STAT_RF1_DUPLIEX_B 12
903 #define GMAC_AN_NEG_STAT_RF2_B 13
904
905 #define GMAC_AN_NEG_STAT_NP_LNK_OK_B 15
906 #define GMAC_AN_NEG_STAT_RX_SYNC_OK_B 20
907 #define GMAC_AN_NEG_STAT_AN_DONE_B 21
908
909 #define GMAC_AN_NEG_STAT_PS_S 7
910 #define GMAC_AN_NEG_STAT_PS_M (0x3 << GMAC_AN_NEG_STAT_PS_S)
911
912 #define GMAC_AN_NEG_STAT_SPEED_S 10
913 #define GMAC_AN_NEG_STAT_SPEED_M (0x3 << GMAC_AN_NEG_STAT_SPEED_S)
914
915 #define GMAC_TX_AN_EN_B 5
916 #define GMAC_TX_CRC_ADD_B 6
917 #define GMAC_TX_PAD_EN_B 7
918
919 #define GMAC_LINE_LOOPBACK_B 0
920
921 #define GMAC_LP_REG_CF_EXT_DRV_LP_B 1
922 #define GMAC_LP_REG_CF2MI_LP_EN_B 2
923
924 #define GMAC_MODE_CHANGE_EB_B 0
925
926 #define GMAC_RECV_CTRL_STRIP_PAD_EN_B 3
927 #define GMAC_RECV_CTRL_RUNT_PKT_EN_B 4
928
929 #define GMAC_TX_LOOP_PKT_HIG_PRI_B 0
930 #define GMAC_TX_LOOP_PKT_EN_B 1
931
932 #define XGMAC_PORT_MODE_TX_S 0x0
933 #define XGMAC_PORT_MODE_TX_M (0x3 << XGMAC_PORT_MODE_TX_S)
934 #define XGMAC_PORT_MODE_TX_40G_B 0x3
935 #define XGMAC_PORT_MODE_RX_S 0x4
936 #define XGMAC_PORT_MODE_RX_M (0x3 << XGMAC_PORT_MODE_RX_S)
937 #define XGMAC_PORT_MODE_RX_40G_B 0x7
938
939 #define XGMAC_ENABLE_TX_B 0
940 #define XGMAC_ENABLE_RX_B 1
941
942 #define XGMAC_CTL_TX_FCS_B 0
943 #define XGMAC_CTL_TX_PAD_B 1
944 #define XGMAC_CTL_TX_PREAMBLE_TRANS_B 3
945 #define XGMAC_CTL_TX_UNDER_MIN_ERR_B 4
946 #define XGMAC_CTL_TX_TRUNCATE_B 5
947 #define XGMAC_CTL_TX_1588_B 8
948 #define XGMAC_CTL_TX_1731_B 9
949 #define XGMAC_CTL_TX_PFC_B 10
950 #define XGMAC_CTL_RX_FCS_B 16
951 #define XGMAC_CTL_RX_FCS_STRIP_B 17
952 #define XGMAC_CTL_RX_PREAMBLE_TRANS_B 19
953 #define XGMAC_CTL_RX_UNDER_MIN_ERR_B 20
954 #define XGMAC_CTL_RX_TRUNCATE_B 21
955 #define XGMAC_CTL_RX_1588_B 24
956 #define XGMAC_CTL_RX_1731_B 25
957 #define XGMAC_CTL_RX_PFC_B 26
958
959 #define XGMAC_PMA_FEC_CTL_TX_B 0
960 #define XGMAC_PMA_FEC_CTL_RX_B 1
961 #define XGMAC_PMA_FEC_CTL_ERR_EN 2
962 #define XGMAC_PMA_FEC_CTL_ERR_SH 3
963
964 #define XGMAC_PAUSE_CTL_TX_B 0
965 #define XGMAC_PAUSE_CTL_RX_B 1
966 #define XGMAC_PAUSE_CTL_RSP_MODE_B 2
967 #define XGMAC_PAUSE_CTL_TX_XOFF_B 3
968
969 static inline void dsaf_write_reg(void __iomem *base, u32 reg, u32 value)
970 {
971 u8 __iomem *reg_addr = ACCESS_ONCE(base);
972
973 writel(value, reg_addr + reg);
974 }
975
976 #define dsaf_write_dev(a, reg, value) \
977 dsaf_write_reg((a)->io_base, (reg), (value))
978
979 static inline u32 dsaf_read_reg(u8 __iomem *base, u32 reg)
980 {
981 u8 __iomem *reg_addr = ACCESS_ONCE(base);
982
983 return readl(reg_addr + reg);
984 }
985
986 #define dsaf_read_dev(a, reg) \
987 dsaf_read_reg((a)->io_base, (reg))
988
989 #define dsaf_set_field(origin, mask, shift, val) \
990 do { \
991 (origin) &= (~(mask)); \
992 (origin) |= (((val) << (shift)) & (mask)); \
993 } while (0)
994
995 #define dsaf_set_bit(origin, shift, val) \
996 dsaf_set_field((origin), (1ull << (shift)), (shift), (val))
997
998 static inline void dsaf_set_reg_field(void __iomem *base, u32 reg, u32 mask,
999 u32 shift, u32 val)
1000 {
1001 u32 origin = dsaf_read_reg(base, reg);
1002
1003 dsaf_set_field(origin, mask, shift, val);
1004 dsaf_write_reg(base, reg, origin);
1005 }
1006
1007 #define dsaf_set_dev_field(dev, reg, mask, shift, val) \
1008 dsaf_set_reg_field((dev)->io_base, (reg), (mask), (shift), (val))
1009
1010 #define dsaf_set_dev_bit(dev, reg, bit, val) \
1011 dsaf_set_reg_field((dev)->io_base, (reg), (1ull << (bit)), (bit), (val))
1012
1013 #define dsaf_get_field(origin, mask, shift) (((origin) & (mask)) >> (shift))
1014
1015 #define dsaf_get_bit(origin, shift) \
1016 dsaf_get_field((origin), (1ull << (shift)), (shift))
1017
1018 static inline u32 dsaf_get_reg_field(void __iomem *base, u32 reg, u32 mask,
1019 u32 shift)
1020 {
1021 u32 origin;
1022
1023 origin = dsaf_read_reg(base, reg);
1024 return dsaf_get_field(origin, mask, shift);
1025 }
1026
1027 #define dsaf_get_dev_field(dev, reg, mask, shift) \
1028 dsaf_get_reg_field((dev)->io_base, (reg), (mask), (shift))
1029
1030 #define dsaf_get_dev_bit(dev, reg, bit) \
1031 dsaf_get_reg_field((dev)->io_base, (reg), (1ull << (bit)), (bit))
1032
1033 #define dsaf_write_b(addr, data)\
1034 writeb((data), (__iomem unsigned char *)(addr))
1035 #define dsaf_read_b(addr)\
1036 readb((__iomem unsigned char *)(addr))
1037
1038 #define hns_mac_reg_read64(drv, offset) \
1039 readq((__iomem void *)(((u8 *)(drv)->io_base + 0xc00 + (offset))))
1040
1041 #endif /* _DSAF_REG_H */
This page took 0.054194 seconds and 5 git commands to generate.