-Wimplicit-fallthrough error fixes
[deliverable/binutils-gdb.git] / gas / config / tc-arc.c
1 /* tc-arc.c -- Assembler for the ARC
2 Copyright (C) 1994-2016 Free Software Foundation, Inc.
3
4 Contributor: Claudiu Zissulescu <claziss@synopsys.com>
5
6 This file is part of GAS, the GNU Assembler.
7
8 GAS is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3, or (at your option)
11 any later version.
12
13 GAS is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with GAS; see the file COPYING. If not, write to the Free
20 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
21 02110-1301, USA. */
22
23 #include "as.h"
24 #include "subsegs.h"
25 #include "struc-symbol.h"
26 #include "dwarf2dbg.h"
27 #include "dw2gencfi.h"
28 #include "safe-ctype.h"
29
30 #include "opcode/arc.h"
31 #include "elf/arc.h"
32 #include "../opcodes/arc-ext.h"
33
34 /* Defines section. */
35
36 #define MAX_INSN_FIXUPS 2
37 #define MAX_CONSTR_STR 20
38 #define FRAG_MAX_GROWTH 8
39
40 #ifdef DEBUG
41 # define pr_debug(fmt, args...) fprintf (stderr, fmt, ##args)
42 #else
43 # define pr_debug(fmt, args...)
44 #endif
45
46 #define MAJOR_OPCODE(x) (((x) & 0xF8000000) >> 27)
47 #define SUB_OPCODE(x) (((x) & 0x003F0000) >> 16)
48 #define LP_INSN(x) ((MAJOR_OPCODE (x) == 0x4) \
49 && (SUB_OPCODE (x) == 0x28))
50
51 /* Equal to MAX_PRECISION in atof-ieee.c. */
52 #define MAX_LITTLENUMS 6
53
54 #ifndef TARGET_WITH_CPU
55 #define TARGET_WITH_CPU "arc700"
56 #endif /* TARGET_WITH_CPU */
57
58 /* Enum used to enumerate the relaxable ins operands. */
59 enum rlx_operand_type
60 {
61 EMPTY = 0,
62 REGISTER,
63 REGISTER_S, /* Register for short instruction(s). */
64 REGISTER_NO_GP, /* Is a register but not gp register specifically. */
65 REGISTER_DUP, /* Duplication of previous operand of type register. */
66 IMMEDIATE,
67 BRACKET
68 };
69
70 enum arc_rlx_types
71 {
72 ARC_RLX_NONE = 0,
73 ARC_RLX_BL_S,
74 ARC_RLX_BL,
75 ARC_RLX_B_S,
76 ARC_RLX_B,
77 ARC_RLX_ADD_U3,
78 ARC_RLX_ADD_U6,
79 ARC_RLX_ADD_LIMM,
80 ARC_RLX_LD_U7,
81 ARC_RLX_LD_S9,
82 ARC_RLX_LD_LIMM,
83 ARC_RLX_MOV_U8,
84 ARC_RLX_MOV_S12,
85 ARC_RLX_MOV_LIMM,
86 ARC_RLX_SUB_U3,
87 ARC_RLX_SUB_U6,
88 ARC_RLX_SUB_LIMM,
89 ARC_RLX_MPY_U6,
90 ARC_RLX_MPY_LIMM,
91 ARC_RLX_MOV_RU6,
92 ARC_RLX_MOV_RLIMM,
93 ARC_RLX_ADD_RRU6,
94 ARC_RLX_ADD_RRLIMM,
95 };
96
97 /* Macros section. */
98
99 #define regno(x) ((x) & 0x3F)
100 #define is_ir_num(x) (((x) & ~0x3F) == 0)
101 #define is_code_density_p(sc) (((sc) == CD1 || (sc) == CD2))
102 #define is_spfp_p(op) (((sc) == SPX))
103 #define is_dpfp_p(op) (((sc) == DPX))
104 #define is_fpuda_p(op) (((sc) == DPA))
105 #define is_br_jmp_insn_p(op) (((op)->insn_class == BRANCH \
106 || (op)->insn_class == JUMP))
107 #define is_kernel_insn_p(op) (((op)->insn_class == KERNEL))
108 #define is_nps400_p(op) (((sc) == NPS400))
109
110 /* Generic assembler global variables which must be defined by all
111 targets. */
112
113 /* Characters which always start a comment. */
114 const char comment_chars[] = "#;";
115
116 /* Characters which start a comment at the beginning of a line. */
117 const char line_comment_chars[] = "#";
118
119 /* Characters which may be used to separate multiple commands on a
120 single line. */
121 const char line_separator_chars[] = "`";
122
123 /* Characters which are used to indicate an exponent in a floating
124 point number. */
125 const char EXP_CHARS[] = "eE";
126
127 /* Chars that mean this number is a floating point constant
128 As in 0f12.456 or 0d1.2345e12. */
129 const char FLT_CHARS[] = "rRsSfFdD";
130
131 /* Byte order. */
132 extern int target_big_endian;
133 const char *arc_target_format = DEFAULT_TARGET_FORMAT;
134 static int byte_order = DEFAULT_BYTE_ORDER;
135
136 /* Arc extension section. */
137 static segT arcext_section;
138
139 /* By default relaxation is disabled. */
140 static int relaxation_state = 0;
141
142 extern int arc_get_mach (char *);
143
144 /* Forward declarations. */
145 static void arc_lcomm (int);
146 static void arc_option (int);
147 static void arc_extra_reloc (int);
148 static void arc_extinsn (int);
149 static void arc_extcorereg (int);
150
151 const pseudo_typeS md_pseudo_table[] =
152 {
153 /* Make sure that .word is 32 bits. */
154 { "word", cons, 4 },
155
156 { "align", s_align_bytes, 0 }, /* Defaulting is invalid (0). */
157 { "lcomm", arc_lcomm, 0 },
158 { "lcommon", arc_lcomm, 0 },
159 { "cpu", arc_option, 0 },
160
161 { "extinstruction", arc_extinsn, 0 },
162 { "extcoreregister", arc_extcorereg, EXT_CORE_REGISTER },
163 { "extauxregister", arc_extcorereg, EXT_AUX_REGISTER },
164 { "extcondcode", arc_extcorereg, EXT_COND_CODE },
165
166 { "tls_gd_ld", arc_extra_reloc, BFD_RELOC_ARC_TLS_GD_LD },
167 { "tls_gd_call", arc_extra_reloc, BFD_RELOC_ARC_TLS_GD_CALL },
168
169 { NULL, NULL, 0 }
170 };
171
172 const char *md_shortopts = "";
173
174 enum options
175 {
176 OPTION_EB = OPTION_MD_BASE,
177 OPTION_EL,
178
179 OPTION_ARC600,
180 OPTION_ARC601,
181 OPTION_ARC700,
182 OPTION_ARCEM,
183 OPTION_ARCHS,
184
185 OPTION_MCPU,
186 OPTION_CD,
187 OPTION_RELAX,
188 OPTION_NPS400,
189
190 OPTION_SPFP,
191 OPTION_DPFP,
192 OPTION_FPUDA,
193
194 /* The following options are deprecated and provided here only for
195 compatibility reasons. */
196 OPTION_USER_MODE,
197 OPTION_LD_EXT_MASK,
198 OPTION_SWAP,
199 OPTION_NORM,
200 OPTION_BARREL_SHIFT,
201 OPTION_MIN_MAX,
202 OPTION_NO_MPY,
203 OPTION_EA,
204 OPTION_MUL64,
205 OPTION_SIMD,
206 OPTION_XMAC_D16,
207 OPTION_XMAC_24,
208 OPTION_DSP_PACKA,
209 OPTION_CRC,
210 OPTION_DVBF,
211 OPTION_TELEPHONY,
212 OPTION_XYMEMORY,
213 OPTION_LOCK,
214 OPTION_SWAPE,
215 OPTION_RTSC
216 };
217
218 struct option md_longopts[] =
219 {
220 { "EB", no_argument, NULL, OPTION_EB },
221 { "EL", no_argument, NULL, OPTION_EL },
222 { "mcpu", required_argument, NULL, OPTION_MCPU },
223 { "mA6", no_argument, NULL, OPTION_ARC600 },
224 { "mARC600", no_argument, NULL, OPTION_ARC600 },
225 { "mARC601", no_argument, NULL, OPTION_ARC601 },
226 { "mARC700", no_argument, NULL, OPTION_ARC700 },
227 { "mA7", no_argument, NULL, OPTION_ARC700 },
228 { "mEM", no_argument, NULL, OPTION_ARCEM },
229 { "mHS", no_argument, NULL, OPTION_ARCHS },
230 { "mcode-density", no_argument, NULL, OPTION_CD },
231 { "mrelax", no_argument, NULL, OPTION_RELAX },
232 { "mnps400", no_argument, NULL, OPTION_NPS400 },
233
234 /* Floating point options */
235 { "mspfp", no_argument, NULL, OPTION_SPFP},
236 { "mspfp-compact", no_argument, NULL, OPTION_SPFP},
237 { "mspfp_compact", no_argument, NULL, OPTION_SPFP},
238 { "mspfp-fast", no_argument, NULL, OPTION_SPFP},
239 { "mspfp_fast", no_argument, NULL, OPTION_SPFP},
240 { "mdpfp", no_argument, NULL, OPTION_DPFP},
241 { "mdpfp-compact", no_argument, NULL, OPTION_DPFP},
242 { "mdpfp_compact", no_argument, NULL, OPTION_DPFP},
243 { "mdpfp-fast", no_argument, NULL, OPTION_DPFP},
244 { "mdpfp_fast", no_argument, NULL, OPTION_DPFP},
245 { "mfpuda", no_argument, NULL, OPTION_FPUDA},
246
247 /* The following options are deprecated and provided here only for
248 compatibility reasons. */
249 { "mav2em", no_argument, NULL, OPTION_ARCEM },
250 { "mav2hs", no_argument, NULL, OPTION_ARCHS },
251 { "muser-mode-only", no_argument, NULL, OPTION_USER_MODE },
252 { "mld-extension-reg-mask", required_argument, NULL, OPTION_LD_EXT_MASK },
253 { "mswap", no_argument, NULL, OPTION_SWAP },
254 { "mnorm", no_argument, NULL, OPTION_NORM },
255 { "mbarrel-shifter", no_argument, NULL, OPTION_BARREL_SHIFT },
256 { "mbarrel_shifter", no_argument, NULL, OPTION_BARREL_SHIFT },
257 { "mmin-max", no_argument, NULL, OPTION_MIN_MAX },
258 { "mmin_max", no_argument, NULL, OPTION_MIN_MAX },
259 { "mno-mpy", no_argument, NULL, OPTION_NO_MPY },
260 { "mea", no_argument, NULL, OPTION_EA },
261 { "mEA", no_argument, NULL, OPTION_EA },
262 { "mmul64", no_argument, NULL, OPTION_MUL64 },
263 { "msimd", no_argument, NULL, OPTION_SIMD},
264 { "mmac-d16", no_argument, NULL, OPTION_XMAC_D16},
265 { "mmac_d16", no_argument, NULL, OPTION_XMAC_D16},
266 { "mmac-24", no_argument, NULL, OPTION_XMAC_24},
267 { "mmac_24", no_argument, NULL, OPTION_XMAC_24},
268 { "mdsp-packa", no_argument, NULL, OPTION_DSP_PACKA},
269 { "mdsp_packa", no_argument, NULL, OPTION_DSP_PACKA},
270 { "mcrc", no_argument, NULL, OPTION_CRC},
271 { "mdvbf", no_argument, NULL, OPTION_DVBF},
272 { "mtelephony", no_argument, NULL, OPTION_TELEPHONY},
273 { "mxy", no_argument, NULL, OPTION_XYMEMORY},
274 { "mlock", no_argument, NULL, OPTION_LOCK},
275 { "mswape", no_argument, NULL, OPTION_SWAPE},
276 { "mrtsc", no_argument, NULL, OPTION_RTSC},
277
278 { NULL, no_argument, NULL, 0 }
279 };
280
281 size_t md_longopts_size = sizeof (md_longopts);
282
283 /* Local data and data types. */
284
285 /* Used since new relocation types are introduced in this
286 file (DUMMY_RELOC_LITUSE_*). */
287 typedef int extended_bfd_reloc_code_real_type;
288
289 struct arc_fixup
290 {
291 expressionS exp;
292
293 extended_bfd_reloc_code_real_type reloc;
294
295 /* index into arc_operands. */
296 unsigned int opindex;
297
298 /* PC-relative, used by internals fixups. */
299 unsigned char pcrel;
300
301 /* TRUE if this fixup is for LIMM operand. */
302 bfd_boolean islong;
303 };
304
305 struct arc_insn
306 {
307 unsigned int insn;
308 int nfixups;
309 struct arc_fixup fixups[MAX_INSN_FIXUPS];
310 long limm;
311 bfd_boolean short_insn; /* Boolean value: TRUE if current insn is
312 short. */
313 bfd_boolean has_limm; /* Boolean value: TRUE if limm field is
314 valid. */
315 bfd_boolean relax; /* Boolean value: TRUE if needs
316 relaxation. */
317 };
318
319 /* Structure to hold any last two instructions. */
320 static struct arc_last_insn
321 {
322 /* Saved instruction opcode. */
323 const struct arc_opcode *opcode;
324
325 /* Boolean value: TRUE if current insn is short. */
326 bfd_boolean has_limm;
327
328 /* Boolean value: TRUE if current insn has delay slot. */
329 bfd_boolean has_delay_slot;
330 } arc_last_insns[2];
331
332 /* Extension instruction suffix classes. */
333 typedef struct
334 {
335 const char *name;
336 int len;
337 int attr_class;
338 } attributes_t;
339
340 static const attributes_t suffixclass[] =
341 {
342 { "SUFFIX_FLAG", 11, ARC_SUFFIX_FLAG },
343 { "SUFFIX_COND", 11, ARC_SUFFIX_COND },
344 { "SUFFIX_NONE", 11, ARC_SUFFIX_NONE }
345 };
346
347 /* Extension instruction syntax classes. */
348 static const attributes_t syntaxclass[] =
349 {
350 { "SYNTAX_3OP", 10, ARC_SYNTAX_3OP },
351 { "SYNTAX_2OP", 10, ARC_SYNTAX_2OP },
352 { "SYNTAX_1OP", 10, ARC_SYNTAX_1OP },
353 { "SYNTAX_NOP", 10, ARC_SYNTAX_NOP }
354 };
355
356 /* Extension instruction syntax classes modifiers. */
357 static const attributes_t syntaxclassmod[] =
358 {
359 { "OP1_IMM_IMPLIED" , 15, ARC_OP1_IMM_IMPLIED },
360 { "OP1_MUST_BE_IMM" , 15, ARC_OP1_MUST_BE_IMM }
361 };
362
363 /* Extension register type. */
364 typedef struct
365 {
366 char *name;
367 int number;
368 int imode;
369 } extRegister_t;
370
371 /* A structure to hold the additional conditional codes. */
372 static struct
373 {
374 struct arc_flag_operand *arc_ext_condcode;
375 int size;
376 } ext_condcode = { NULL, 0 };
377
378 /* Structure to hold an entry in ARC_OPCODE_HASH. */
379 struct arc_opcode_hash_entry
380 {
381 /* The number of pointers in the OPCODE list. */
382 size_t count;
383
384 /* Points to a list of opcode pointers. */
385 const struct arc_opcode **opcode;
386 };
387
388 /* Structure used for iterating through an arc_opcode_hash_entry. */
389 struct arc_opcode_hash_entry_iterator
390 {
391 /* Index into the OPCODE element of the arc_opcode_hash_entry. */
392 size_t index;
393
394 /* The specific ARC_OPCODE from the ARC_OPCODES table that was last
395 returned by this iterator. */
396 const struct arc_opcode *opcode;
397 };
398
399 /* Forward declaration. */
400 static void assemble_insn
401 (const struct arc_opcode *, const expressionS *, int,
402 const struct arc_flags *, int, struct arc_insn *);
403
404 /* The cpu for which we are generating code. */
405 static unsigned arc_target;
406 static const char *arc_target_name;
407 static unsigned arc_features;
408
409 /* The default architecture. */
410 static int arc_mach_type;
411
412 /* TRUE if the cpu type has been explicitly specified. */
413 static bfd_boolean mach_type_specified_p = FALSE;
414
415 /* The hash table of instruction opcodes. */
416 static struct hash_control *arc_opcode_hash;
417
418 /* The hash table of register symbols. */
419 static struct hash_control *arc_reg_hash;
420
421 /* The hash table of aux register symbols. */
422 static struct hash_control *arc_aux_hash;
423
424 /* The hash table of address types. */
425 static struct hash_control *arc_addrtype_hash;
426
427 /* A table of CPU names and opcode sets. */
428 static const struct cpu_type
429 {
430 const char *name;
431 unsigned flags;
432 int mach;
433 unsigned eflags;
434 unsigned features;
435 }
436 cpu_types[] =
437 {
438 { "arc600", ARC_OPCODE_ARC600, bfd_mach_arc_arc600,
439 E_ARC_MACH_ARC600, 0x00},
440 { "arc700", ARC_OPCODE_ARC700, bfd_mach_arc_arc700,
441 E_ARC_MACH_ARC700, 0x00},
442 { "nps400", ARC_OPCODE_ARC700 , bfd_mach_arc_arc700,
443 E_ARC_MACH_ARC700, ARC_NPS400},
444 { "arcem", ARC_OPCODE_ARCv2EM, bfd_mach_arc_arcv2,
445 EF_ARC_CPU_ARCV2EM, 0x00},
446 { "archs", ARC_OPCODE_ARCv2HS, bfd_mach_arc_arcv2,
447 EF_ARC_CPU_ARCV2HS, ARC_CD},
448 { 0, 0, 0, 0, 0 }
449 };
450
451 /* Used by the arc_reloc_op table. Order is important. */
452 #define O_gotoff O_md1 /* @gotoff relocation. */
453 #define O_gotpc O_md2 /* @gotpc relocation. */
454 #define O_plt O_md3 /* @plt relocation. */
455 #define O_sda O_md4 /* @sda relocation. */
456 #define O_pcl O_md5 /* @pcl relocation. */
457 #define O_tlsgd O_md6 /* @tlsgd relocation. */
458 #define O_tlsie O_md7 /* @tlsie relocation. */
459 #define O_tpoff9 O_md8 /* @tpoff9 relocation. */
460 #define O_tpoff O_md9 /* @tpoff relocation. */
461 #define O_dtpoff9 O_md10 /* @dtpoff9 relocation. */
462 #define O_dtpoff O_md11 /* @dtpoff relocation. */
463 #define O_last O_dtpoff
464
465 /* Used to define a bracket as operand in tokens. */
466 #define O_bracket O_md32
467
468 /* Used to define a colon as an operand in tokens. */
469 #define O_colon O_md31
470
471 /* Used to define address types in nps400. */
472 #define O_addrtype O_md30
473
474 /* Dummy relocation, to be sorted out. */
475 #define DUMMY_RELOC_ARC_ENTRY (BFD_RELOC_UNUSED + 1)
476
477 #define USER_RELOC_P(R) ((R) >= O_gotoff && (R) <= O_last)
478
479 /* A table to map the spelling of a relocation operand into an appropriate
480 bfd_reloc_code_real_type type. The table is assumed to be ordered such
481 that op-O_literal indexes into it. */
482 #define ARC_RELOC_TABLE(op) \
483 (&arc_reloc_op[ ((!USER_RELOC_P (op)) \
484 ? (abort (), 0) \
485 : (int) (op) - (int) O_gotoff) ])
486
487 #define DEF(NAME, RELOC, REQ) \
488 { #NAME, sizeof (#NAME)-1, O_##NAME, RELOC, REQ}
489
490 static const struct arc_reloc_op_tag
491 {
492 /* String to lookup. */
493 const char *name;
494 /* Size of the string. */
495 size_t length;
496 /* Which operator to use. */
497 operatorT op;
498 extended_bfd_reloc_code_real_type reloc;
499 /* Allows complex relocation expression like identifier@reloc +
500 const. */
501 unsigned int complex_expr : 1;
502 }
503 arc_reloc_op[] =
504 {
505 DEF (gotoff, BFD_RELOC_ARC_GOTOFF, 1),
506 DEF (gotpc, BFD_RELOC_ARC_GOTPC32, 0),
507 DEF (plt, BFD_RELOC_ARC_PLT32, 0),
508 DEF (sda, DUMMY_RELOC_ARC_ENTRY, 1),
509 DEF (pcl, BFD_RELOC_ARC_PC32, 1),
510 DEF (tlsgd, BFD_RELOC_ARC_TLS_GD_GOT, 0),
511 DEF (tlsie, BFD_RELOC_ARC_TLS_IE_GOT, 0),
512 DEF (tpoff9, BFD_RELOC_ARC_TLS_LE_S9, 0),
513 DEF (tpoff, BFD_RELOC_ARC_TLS_LE_32, 1),
514 DEF (dtpoff9, BFD_RELOC_ARC_TLS_DTPOFF_S9, 0),
515 DEF (dtpoff, BFD_RELOC_ARC_TLS_DTPOFF, 1),
516 };
517
518 static const int arc_num_reloc_op
519 = sizeof (arc_reloc_op) / sizeof (*arc_reloc_op);
520
521 /* Structure for relaxable instruction that have to be swapped with a
522 smaller alternative instruction. */
523 struct arc_relaxable_ins
524 {
525 /* Mnemonic that should be checked. */
526 const char *mnemonic_r;
527
528 /* Operands that should be checked.
529 Indexes of operands from operand array. */
530 enum rlx_operand_type operands[6];
531
532 /* Flags that should be checked. */
533 unsigned flag_classes[5];
534
535 /* Mnemonic (smaller) alternative to be used later for relaxation. */
536 const char *mnemonic_alt;
537
538 /* Index of operand that generic relaxation has to check. */
539 unsigned opcheckidx;
540
541 /* Base subtype index used. */
542 enum arc_rlx_types subtype;
543 };
544
545 #define RELAX_TABLE_ENTRY(BITS, ISSIGNED, SIZE, NEXT) \
546 { (ISSIGNED) ? ((1 << ((BITS) - 1)) - 1) : ((1 << (BITS)) - 1), \
547 (ISSIGNED) ? -(1 << ((BITS) - 1)) : 0, \
548 (SIZE), \
549 (NEXT) } \
550
551 #define RELAX_TABLE_ENTRY_MAX(ISSIGNED, SIZE, NEXT) \
552 { (ISSIGNED) ? 0x7FFFFFFF : 0xFFFFFFFF, \
553 (ISSIGNED) ? -(0x7FFFFFFF) : 0, \
554 (SIZE), \
555 (NEXT) } \
556
557
558 /* ARC relaxation table. */
559 const relax_typeS md_relax_table[] =
560 {
561 /* Fake entry. */
562 {0, 0, 0, 0},
563
564 /* BL_S s13 ->
565 BL s25. */
566 RELAX_TABLE_ENTRY (13, 1, 2, ARC_RLX_BL),
567 RELAX_TABLE_ENTRY (25, 1, 4, ARC_RLX_NONE),
568
569 /* B_S s10 ->
570 B s25. */
571 RELAX_TABLE_ENTRY (10, 1, 2, ARC_RLX_B),
572 RELAX_TABLE_ENTRY (25, 1, 4, ARC_RLX_NONE),
573
574 /* ADD_S c,b, u3 ->
575 ADD<.f> a,b,u6 ->
576 ADD<.f> a,b,limm. */
577 RELAX_TABLE_ENTRY (3, 0, 2, ARC_RLX_ADD_U6),
578 RELAX_TABLE_ENTRY (6, 0, 4, ARC_RLX_ADD_LIMM),
579 RELAX_TABLE_ENTRY_MAX (0, 8, ARC_RLX_NONE),
580
581 /* LD_S a, [b, u7] ->
582 LD<zz><.x><.aa><.di> a, [b, s9] ->
583 LD<zz><.x><.aa><.di> a, [b, limm] */
584 RELAX_TABLE_ENTRY (7, 0, 2, ARC_RLX_LD_S9),
585 RELAX_TABLE_ENTRY (9, 1, 4, ARC_RLX_LD_LIMM),
586 RELAX_TABLE_ENTRY_MAX (1, 8, ARC_RLX_NONE),
587
588 /* MOV_S b, u8 ->
589 MOV<.f> b, s12 ->
590 MOV<.f> b, limm. */
591 RELAX_TABLE_ENTRY (8, 0, 2, ARC_RLX_MOV_S12),
592 RELAX_TABLE_ENTRY (8, 0, 4, ARC_RLX_MOV_LIMM),
593 RELAX_TABLE_ENTRY_MAX (0, 8, ARC_RLX_NONE),
594
595 /* SUB_S c, b, u3 ->
596 SUB<.f> a, b, u6 ->
597 SUB<.f> a, b, limm. */
598 RELAX_TABLE_ENTRY (3, 0, 2, ARC_RLX_SUB_U6),
599 RELAX_TABLE_ENTRY (6, 0, 4, ARC_RLX_SUB_LIMM),
600 RELAX_TABLE_ENTRY_MAX (0, 8, ARC_RLX_NONE),
601
602 /* MPY<.f> a, b, u6 ->
603 MPY<.f> a, b, limm. */
604 RELAX_TABLE_ENTRY (6, 0, 4, ARC_RLX_MPY_LIMM),
605 RELAX_TABLE_ENTRY_MAX (0, 8, ARC_RLX_NONE),
606
607 /* MOV<.f><.cc> b, u6 ->
608 MOV<.f><.cc> b, limm. */
609 RELAX_TABLE_ENTRY (6, 0, 4, ARC_RLX_MOV_RLIMM),
610 RELAX_TABLE_ENTRY_MAX (0, 8, ARC_RLX_NONE),
611
612 /* ADD<.f><.cc> b, b, u6 ->
613 ADD<.f><.cc> b, b, limm. */
614 RELAX_TABLE_ENTRY (6, 0, 4, ARC_RLX_ADD_RRLIMM),
615 RELAX_TABLE_ENTRY_MAX (0, 8, ARC_RLX_NONE),
616 };
617
618 /* Order of this table's entries matters! */
619 const struct arc_relaxable_ins arc_relaxable_insns[] =
620 {
621 { "bl", { IMMEDIATE }, { 0 }, "bl_s", 0, ARC_RLX_BL_S },
622 { "b", { IMMEDIATE }, { 0 }, "b_s", 0, ARC_RLX_B_S },
623 { "add", { REGISTER, REGISTER_DUP, IMMEDIATE }, { 5, 1, 0 }, "add",
624 2, ARC_RLX_ADD_RRU6},
625 { "add", { REGISTER_S, REGISTER_S, IMMEDIATE }, { 0 }, "add_s", 2,
626 ARC_RLX_ADD_U3 },
627 { "add", { REGISTER, REGISTER, IMMEDIATE }, { 5, 0 }, "add", 2,
628 ARC_RLX_ADD_U6 },
629 { "ld", { REGISTER_S, BRACKET, REGISTER_S, IMMEDIATE, BRACKET },
630 { 0 }, "ld_s", 3, ARC_RLX_LD_U7 },
631 { "ld", { REGISTER, BRACKET, REGISTER_NO_GP, IMMEDIATE, BRACKET },
632 { 11, 4, 14, 17, 0 }, "ld", 3, ARC_RLX_LD_S9 },
633 { "mov", { REGISTER_S, IMMEDIATE }, { 0 }, "mov_s", 1, ARC_RLX_MOV_U8 },
634 { "mov", { REGISTER, IMMEDIATE }, { 5, 0 }, "mov", 1, ARC_RLX_MOV_S12 },
635 { "mov", { REGISTER, IMMEDIATE }, { 5, 1, 0 },"mov", 1, ARC_RLX_MOV_RU6 },
636 { "sub", { REGISTER_S, REGISTER_S, IMMEDIATE }, { 0 }, "sub_s", 2,
637 ARC_RLX_SUB_U3 },
638 { "sub", { REGISTER, REGISTER, IMMEDIATE }, { 5, 0 }, "sub", 2,
639 ARC_RLX_SUB_U6 },
640 { "mpy", { REGISTER, REGISTER, IMMEDIATE }, { 5, 0 }, "mpy", 2,
641 ARC_RLX_MPY_U6 },
642 };
643
644 const unsigned arc_num_relaxable_ins = ARRAY_SIZE (arc_relaxable_insns);
645
646 /* Flags to set in the elf header. */
647 static flagword arc_eflag = 0x00;
648
649 /* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
650 symbolS * GOT_symbol = 0;
651
652 /* Set to TRUE when we assemble instructions. */
653 static bfd_boolean assembling_insn = FALSE;
654
655 /* Functions implementation. */
656
657 /* Return a pointer to ARC_OPCODE_HASH_ENTRY that identifies all
658 ARC_OPCODE entries in ARC_OPCODE_HASH that match NAME, or NULL if there
659 are no matching entries in ARC_OPCODE_HASH. */
660
661 static const struct arc_opcode_hash_entry *
662 arc_find_opcode (const char *name)
663 {
664 const struct arc_opcode_hash_entry *entry;
665
666 entry = hash_find (arc_opcode_hash, name);
667 return entry;
668 }
669
670 /* Initialise the iterator ITER. */
671
672 static void
673 arc_opcode_hash_entry_iterator_init (struct arc_opcode_hash_entry_iterator *iter)
674 {
675 iter->index = 0;
676 iter->opcode = NULL;
677 }
678
679 /* Return the next ARC_OPCODE from ENTRY, using ITER to hold state between
680 calls to this function. Return NULL when all ARC_OPCODE entries have
681 been returned. */
682
683 static const struct arc_opcode *
684 arc_opcode_hash_entry_iterator_next (const struct arc_opcode_hash_entry *entry,
685 struct arc_opcode_hash_entry_iterator *iter)
686 {
687 if (iter->opcode == NULL && iter->index == 0)
688 {
689 gas_assert (entry->count > 0);
690 iter->opcode = entry->opcode[iter->index];
691 }
692 else if (iter->opcode != NULL)
693 {
694 const char *old_name = iter->opcode->name;
695
696 iter->opcode++;
697 if (iter->opcode->name == NULL
698 || strcmp (old_name, iter->opcode->name) != 0)
699 {
700 iter->index++;
701 if (iter->index == entry->count)
702 iter->opcode = NULL;
703 else
704 iter->opcode = entry->opcode[iter->index];
705 }
706 }
707
708 return iter->opcode;
709 }
710
711 /* Insert an opcode into opcode hash structure. */
712
713 static void
714 arc_insert_opcode (const struct arc_opcode *opcode)
715 {
716 const char *name, *retval;
717 struct arc_opcode_hash_entry *entry;
718 name = opcode->name;
719
720 entry = hash_find (arc_opcode_hash, name);
721 if (entry == NULL)
722 {
723 entry = XNEW (struct arc_opcode_hash_entry);
724 entry->count = 0;
725 entry->opcode = NULL;
726
727 retval = hash_insert (arc_opcode_hash, name, (void *) entry);
728 if (retval)
729 as_fatal (_("internal error: can't hash opcode '%s': %s"),
730 name, retval);
731 }
732
733 entry->opcode = XRESIZEVEC (const struct arc_opcode *, entry->opcode,
734 entry->count + 1);
735
736 if (entry->opcode == NULL)
737 as_fatal (_("Virtual memory exhausted"));
738
739 entry->opcode[entry->count] = opcode;
740 entry->count++;
741 }
742
743
744 /* Like md_number_to_chars but used for limms. The 4-byte limm value,
745 is encoded as 'middle-endian' for a little-endian target. FIXME!
746 this function is used for regular 4 byte instructions as well. */
747
748 static void
749 md_number_to_chars_midend (char *buf, valueT val, int n)
750 {
751 if (n == 4)
752 {
753 md_number_to_chars (buf, (val & 0xffff0000) >> 16, 2);
754 md_number_to_chars (buf + 2, (val & 0xffff), 2);
755 }
756 else
757 {
758 md_number_to_chars (buf, val, n);
759 }
760 }
761
762 /* Select an appropriate entry from CPU_TYPES based on ARG and initialise
763 the relevant static global variables. */
764
765 static void
766 arc_select_cpu (const char *arg)
767 {
768 int cpu_flags = 0;
769 int i;
770
771 for (i = 0; cpu_types[i].name; ++i)
772 {
773 if (!strcasecmp (cpu_types[i].name, arg))
774 {
775 arc_target = cpu_types[i].flags;
776 arc_target_name = cpu_types[i].name;
777 arc_features = cpu_types[i].features;
778 arc_mach_type = cpu_types[i].mach;
779 cpu_flags = cpu_types[i].eflags;
780 break;
781 }
782 }
783
784 if (!cpu_types[i].name)
785 as_fatal (_("unknown architecture: %s\n"), arg);
786 gas_assert (cpu_flags != 0);
787 arc_eflag = (arc_eflag & ~EF_ARC_MACH_MSK) | cpu_flags;
788 }
789
790 /* Here ends all the ARCompact extension instruction assembling
791 stuff. */
792
793 static void
794 arc_extra_reloc (int r_type)
795 {
796 char *sym_name, c;
797 symbolS *sym, *lab = NULL;
798
799 if (*input_line_pointer == '@')
800 input_line_pointer++;
801 c = get_symbol_name (&sym_name);
802 sym = symbol_find_or_make (sym_name);
803 restore_line_pointer (c);
804 if (c == ',' && r_type == BFD_RELOC_ARC_TLS_GD_LD)
805 {
806 ++input_line_pointer;
807 char *lab_name;
808 c = get_symbol_name (&lab_name);
809 lab = symbol_find_or_make (lab_name);
810 restore_line_pointer (c);
811 }
812
813 /* These relocations exist as a mechanism for the compiler to tell the
814 linker how to patch the code if the tls model is optimised. However,
815 the relocation itself does not require any space within the assembler
816 fragment, and so we pass a size of 0.
817
818 The lines that generate these relocations look like this:
819
820 .tls_gd_ld @.tdata`bl __tls_get_addr@plt
821
822 The '.tls_gd_ld @.tdata' is processed first and generates the
823 additional relocation, while the 'bl __tls_get_addr@plt' is processed
824 second and generates the additional branch.
825
826 It is possible that the additional relocation generated by the
827 '.tls_gd_ld @.tdata' will be attached at the very end of one fragment,
828 while the 'bl __tls_get_addr@plt' will be generated as the first thing
829 in the next fragment. This will be fine; both relocations will still
830 appear to be at the same address in the generated object file.
831 However, this only works as the additional relocation is generated
832 with size of 0 bytes. */
833 fixS *fixP
834 = fix_new (frag_now, /* Which frag? */
835 frag_now_fix (), /* Where in that frag? */
836 0, /* size: 1, 2, or 4 usually. */
837 sym, /* X_add_symbol. */
838 0, /* X_add_number. */
839 FALSE, /* TRUE if PC-relative relocation. */
840 r_type /* Relocation type. */);
841 fixP->fx_subsy = lab;
842 }
843
844 static symbolS *
845 arc_lcomm_internal (int ignore ATTRIBUTE_UNUSED,
846 symbolS *symbolP, addressT size)
847 {
848 addressT align = 0;
849 SKIP_WHITESPACE ();
850
851 if (*input_line_pointer == ',')
852 {
853 align = parse_align (1);
854
855 if (align == (addressT) -1)
856 return NULL;
857 }
858 else
859 {
860 if (size >= 8)
861 align = 3;
862 else if (size >= 4)
863 align = 2;
864 else if (size >= 2)
865 align = 1;
866 else
867 align = 0;
868 }
869
870 bss_alloc (symbolP, size, align);
871 S_CLEAR_EXTERNAL (symbolP);
872
873 return symbolP;
874 }
875
876 static void
877 arc_lcomm (int ignore)
878 {
879 symbolS *symbolP = s_comm_internal (ignore, arc_lcomm_internal);
880
881 if (symbolP)
882 symbol_get_bfdsym (symbolP)->flags |= BSF_OBJECT;
883 }
884
885 /* Select the cpu we're assembling for. */
886
887 static void
888 arc_option (int ignore ATTRIBUTE_UNUSED)
889 {
890 int mach = -1;
891 char c;
892 char *cpu;
893
894 c = get_symbol_name (&cpu);
895 mach = arc_get_mach (cpu);
896
897 if (mach == -1)
898 goto bad_cpu;
899
900 if (!mach_type_specified_p)
901 {
902 if ((!strcmp ("ARC600", cpu))
903 || (!strcmp ("ARC601", cpu))
904 || (!strcmp ("A6", cpu)))
905 {
906 md_parse_option (OPTION_MCPU, "arc600");
907 }
908 else if ((!strcmp ("ARC700", cpu))
909 || (!strcmp ("A7", cpu)))
910 {
911 md_parse_option (OPTION_MCPU, "arc700");
912 }
913 else if (!strcmp ("EM", cpu))
914 {
915 md_parse_option (OPTION_MCPU, "arcem");
916 }
917 else if (!strcmp ("HS", cpu))
918 {
919 md_parse_option (OPTION_MCPU, "archs");
920 }
921 else if (!strcmp ("NPS400", cpu))
922 {
923 md_parse_option (OPTION_MCPU, "nps400");
924 }
925 else
926 as_fatal (_("could not find the architecture"));
927
928 if (!bfd_set_arch_mach (stdoutput, bfd_arch_arc, mach))
929 as_fatal (_("could not set architecture and machine"));
930
931 /* Set elf header flags. */
932 bfd_set_private_flags (stdoutput, arc_eflag);
933 }
934 else
935 if (arc_mach_type != mach)
936 as_warn (_("Command-line value overrides \".cpu\" directive"));
937
938 restore_line_pointer (c);
939 demand_empty_rest_of_line ();
940 return;
941
942 bad_cpu:
943 restore_line_pointer (c);
944 as_bad (_("invalid identifier for \".cpu\""));
945 ignore_rest_of_line ();
946 }
947
948 /* Smartly print an expression. */
949
950 static void
951 debug_exp (expressionS *t)
952 {
953 const char *name ATTRIBUTE_UNUSED;
954 const char *namemd ATTRIBUTE_UNUSED;
955
956 pr_debug ("debug_exp: ");
957
958 switch (t->X_op)
959 {
960 default: name = "unknown"; break;
961 case O_illegal: name = "O_illegal"; break;
962 case O_absent: name = "O_absent"; break;
963 case O_constant: name = "O_constant"; break;
964 case O_symbol: name = "O_symbol"; break;
965 case O_symbol_rva: name = "O_symbol_rva"; break;
966 case O_register: name = "O_register"; break;
967 case O_big: name = "O_big"; break;
968 case O_uminus: name = "O_uminus"; break;
969 case O_bit_not: name = "O_bit_not"; break;
970 case O_logical_not: name = "O_logical_not"; break;
971 case O_multiply: name = "O_multiply"; break;
972 case O_divide: name = "O_divide"; break;
973 case O_modulus: name = "O_modulus"; break;
974 case O_left_shift: name = "O_left_shift"; break;
975 case O_right_shift: name = "O_right_shift"; break;
976 case O_bit_inclusive_or: name = "O_bit_inclusive_or"; break;
977 case O_bit_or_not: name = "O_bit_or_not"; break;
978 case O_bit_exclusive_or: name = "O_bit_exclusive_or"; break;
979 case O_bit_and: name = "O_bit_and"; break;
980 case O_add: name = "O_add"; break;
981 case O_subtract: name = "O_subtract"; break;
982 case O_eq: name = "O_eq"; break;
983 case O_ne: name = "O_ne"; break;
984 case O_lt: name = "O_lt"; break;
985 case O_le: name = "O_le"; break;
986 case O_ge: name = "O_ge"; break;
987 case O_gt: name = "O_gt"; break;
988 case O_logical_and: name = "O_logical_and"; break;
989 case O_logical_or: name = "O_logical_or"; break;
990 case O_index: name = "O_index"; break;
991 case O_bracket: name = "O_bracket"; break;
992 case O_colon: name = "O_colon"; break;
993 case O_addrtype: name = "O_addrtype"; break;
994 }
995
996 switch (t->X_md)
997 {
998 default: namemd = "unknown"; break;
999 case O_gotoff: namemd = "O_gotoff"; break;
1000 case O_gotpc: namemd = "O_gotpc"; break;
1001 case O_plt: namemd = "O_plt"; break;
1002 case O_sda: namemd = "O_sda"; break;
1003 case O_pcl: namemd = "O_pcl"; break;
1004 case O_tlsgd: namemd = "O_tlsgd"; break;
1005 case O_tlsie: namemd = "O_tlsie"; break;
1006 case O_tpoff9: namemd = "O_tpoff9"; break;
1007 case O_tpoff: namemd = "O_tpoff"; break;
1008 case O_dtpoff9: namemd = "O_dtpoff9"; break;
1009 case O_dtpoff: namemd = "O_dtpoff"; break;
1010 }
1011
1012 pr_debug ("%s (%s, %s, %d, %s)", name,
1013 (t->X_add_symbol) ? S_GET_NAME (t->X_add_symbol) : "--",
1014 (t->X_op_symbol) ? S_GET_NAME (t->X_op_symbol) : "--",
1015 (int) t->X_add_number,
1016 (t->X_md) ? namemd : "--");
1017 pr_debug ("\n");
1018 fflush (stderr);
1019 }
1020
1021 /* Parse the arguments to an opcode. */
1022
1023 static int
1024 tokenize_arguments (char *str,
1025 expressionS *tok,
1026 int ntok)
1027 {
1028 char *old_input_line_pointer;
1029 bfd_boolean saw_comma = FALSE;
1030 bfd_boolean saw_arg = FALSE;
1031 int brk_lvl = 0;
1032 int num_args = 0;
1033 int i;
1034 size_t len;
1035 const struct arc_reloc_op_tag *r;
1036 expressionS tmpE;
1037 char *reloc_name, c;
1038
1039 memset (tok, 0, sizeof (*tok) * ntok);
1040
1041 /* Save and restore input_line_pointer around this function. */
1042 old_input_line_pointer = input_line_pointer;
1043 input_line_pointer = str;
1044
1045 while (*input_line_pointer)
1046 {
1047 SKIP_WHITESPACE ();
1048 switch (*input_line_pointer)
1049 {
1050 case '\0':
1051 goto fini;
1052
1053 case ',':
1054 input_line_pointer++;
1055 if (saw_comma || !saw_arg)
1056 goto err;
1057 saw_comma = TRUE;
1058 break;
1059
1060 case '}':
1061 case ']':
1062 ++input_line_pointer;
1063 --brk_lvl;
1064 if (!saw_arg || num_args == ntok)
1065 goto err;
1066 tok->X_op = O_bracket;
1067 ++tok;
1068 ++num_args;
1069 break;
1070
1071 case '{':
1072 case '[':
1073 input_line_pointer++;
1074 if (brk_lvl || num_args == ntok)
1075 goto err;
1076 ++brk_lvl;
1077 tok->X_op = O_bracket;
1078 ++tok;
1079 ++num_args;
1080 break;
1081
1082 case ':':
1083 input_line_pointer++;
1084 if (!saw_arg || num_args == ntok)
1085 goto err;
1086 tok->X_op = O_colon;
1087 saw_arg = FALSE;
1088 ++tok;
1089 ++num_args;
1090 break;
1091
1092 case '@':
1093 /* We have labels, function names and relocations, all
1094 starting with @ symbol. Sort them out. */
1095 if ((saw_arg && !saw_comma) || num_args == ntok)
1096 goto err;
1097
1098 /* Parse @label. */
1099 tok->X_op = O_symbol;
1100 tok->X_md = O_absent;
1101 expression (tok);
1102 if (*input_line_pointer != '@')
1103 goto normalsymbol; /* This is not a relocation. */
1104
1105 relocationsym:
1106
1107 /* A relocation opernad has the following form
1108 @identifier@relocation_type. The identifier is already
1109 in tok! */
1110 if (tok->X_op != O_symbol)
1111 {
1112 as_bad (_("No valid label relocation operand"));
1113 goto err;
1114 }
1115
1116 /* Parse @relocation_type. */
1117 input_line_pointer++;
1118 c = get_symbol_name (&reloc_name);
1119 len = input_line_pointer - reloc_name;
1120 if (len == 0)
1121 {
1122 as_bad (_("No relocation operand"));
1123 goto err;
1124 }
1125
1126 /* Go through known relocation and try to find a match. */
1127 r = &arc_reloc_op[0];
1128 for (i = arc_num_reloc_op - 1; i >= 0; i--, r++)
1129 if (len == r->length
1130 && memcmp (reloc_name, r->name, len) == 0)
1131 break;
1132 if (i < 0)
1133 {
1134 as_bad (_("Unknown relocation operand: @%s"), reloc_name);
1135 goto err;
1136 }
1137
1138 *input_line_pointer = c;
1139 SKIP_WHITESPACE_AFTER_NAME ();
1140 /* Extra check for TLS: base. */
1141 if (*input_line_pointer == '@')
1142 {
1143 symbolS *base;
1144 if (tok->X_op_symbol != NULL
1145 || tok->X_op != O_symbol)
1146 {
1147 as_bad (_("Unable to parse TLS base: %s"),
1148 input_line_pointer);
1149 goto err;
1150 }
1151 input_line_pointer++;
1152 char *sym_name;
1153 c = get_symbol_name (&sym_name);
1154 base = symbol_find_or_make (sym_name);
1155 tok->X_op = O_subtract;
1156 tok->X_op_symbol = base;
1157 restore_line_pointer (c);
1158 tmpE.X_add_number = 0;
1159 }
1160 if ((*input_line_pointer != '+')
1161 && (*input_line_pointer != '-'))
1162 {
1163 tmpE.X_add_number = 0;
1164 }
1165 else
1166 {
1167 /* Parse the constant of a complex relocation expression
1168 like @identifier@reloc +/- const. */
1169 if (! r->complex_expr)
1170 {
1171 as_bad (_("@%s is not a complex relocation."), r->name);
1172 goto err;
1173 }
1174 expression (&tmpE);
1175 if (tmpE.X_op != O_constant)
1176 {
1177 as_bad (_("Bad expression: @%s + %s."),
1178 r->name, input_line_pointer);
1179 goto err;
1180 }
1181 }
1182
1183 tok->X_md = r->op;
1184 tok->X_add_number = tmpE.X_add_number;
1185
1186 debug_exp (tok);
1187
1188 saw_comma = FALSE;
1189 saw_arg = TRUE;
1190 tok++;
1191 num_args++;
1192 break;
1193
1194 case '%':
1195 /* Can be a register. */
1196 ++input_line_pointer;
1197 /* Fall through. */
1198 default:
1199
1200 if ((saw_arg && !saw_comma) || num_args == ntok)
1201 goto err;
1202
1203 tok->X_op = O_absent;
1204 tok->X_md = O_absent;
1205 expression (tok);
1206
1207 /* Legacy: There are cases when we have
1208 identifier@relocation_type, if it is the case parse the
1209 relocation type as well. */
1210 if (*input_line_pointer == '@')
1211 goto relocationsym;
1212
1213 normalsymbol:
1214 debug_exp (tok);
1215
1216 if (tok->X_op == O_illegal
1217 || tok->X_op == O_absent
1218 || num_args == ntok)
1219 goto err;
1220
1221 saw_comma = FALSE;
1222 saw_arg = TRUE;
1223 tok++;
1224 num_args++;
1225 break;
1226 }
1227 }
1228
1229 fini:
1230 if (saw_comma || brk_lvl)
1231 goto err;
1232 input_line_pointer = old_input_line_pointer;
1233
1234 return num_args;
1235
1236 err:
1237 if (brk_lvl)
1238 as_bad (_("Brackets in operand field incorrect"));
1239 else if (saw_comma)
1240 as_bad (_("extra comma"));
1241 else if (!saw_arg)
1242 as_bad (_("missing argument"));
1243 else
1244 as_bad (_("missing comma or colon"));
1245 input_line_pointer = old_input_line_pointer;
1246 return -1;
1247 }
1248
1249 /* Parse the flags to a structure. */
1250
1251 static int
1252 tokenize_flags (const char *str,
1253 struct arc_flags flags[],
1254 int nflg)
1255 {
1256 char *old_input_line_pointer;
1257 bfd_boolean saw_flg = FALSE;
1258 bfd_boolean saw_dot = FALSE;
1259 int num_flags = 0;
1260 size_t flgnamelen;
1261
1262 memset (flags, 0, sizeof (*flags) * nflg);
1263
1264 /* Save and restore input_line_pointer around this function. */
1265 old_input_line_pointer = input_line_pointer;
1266 input_line_pointer = (char *) str;
1267
1268 while (*input_line_pointer)
1269 {
1270 switch (*input_line_pointer)
1271 {
1272 case ' ':
1273 case '\0':
1274 goto fini;
1275
1276 case '.':
1277 input_line_pointer++;
1278 if (saw_dot)
1279 goto err;
1280 saw_dot = TRUE;
1281 saw_flg = FALSE;
1282 break;
1283
1284 default:
1285 if (saw_flg && !saw_dot)
1286 goto err;
1287
1288 if (num_flags >= nflg)
1289 goto err;
1290
1291 flgnamelen = strspn (input_line_pointer,
1292 "abcdefghijklmnopqrstuvwxyz0123456789");
1293 if (flgnamelen > MAX_FLAG_NAME_LENGTH)
1294 goto err;
1295
1296 memcpy (flags->name, input_line_pointer, flgnamelen);
1297
1298 input_line_pointer += flgnamelen;
1299 flags++;
1300 saw_dot = FALSE;
1301 saw_flg = TRUE;
1302 num_flags++;
1303 break;
1304 }
1305 }
1306
1307 fini:
1308 input_line_pointer = old_input_line_pointer;
1309 return num_flags;
1310
1311 err:
1312 if (saw_dot)
1313 as_bad (_("extra dot"));
1314 else if (!saw_flg)
1315 as_bad (_("unrecognized flag"));
1316 else
1317 as_bad (_("failed to parse flags"));
1318 input_line_pointer = old_input_line_pointer;
1319 return -1;
1320 }
1321
1322 /* Apply the fixups in order. */
1323
1324 static void
1325 apply_fixups (struct arc_insn *insn, fragS *fragP, int fix)
1326 {
1327 int i;
1328
1329 for (i = 0; i < insn->nfixups; i++)
1330 {
1331 struct arc_fixup *fixup = &insn->fixups[i];
1332 int size, pcrel, offset = 0;
1333
1334 /* FIXME! the reloc size is wrong in the BFD file.
1335 When it is fixed please delete me. */
1336 size = (insn->short_insn && !fixup->islong) ? 2 : 4;
1337
1338 if (fixup->islong)
1339 offset = (insn->short_insn) ? 2 : 4;
1340
1341 /* Some fixups are only used internally, thus no howto. */
1342 if ((int) fixup->reloc == 0)
1343 as_fatal (_("Unhandled reloc type"));
1344
1345 if ((int) fixup->reloc < 0)
1346 {
1347 /* FIXME! the reloc size is wrong in the BFD file.
1348 When it is fixed please enable me.
1349 size = (insn->short_insn && !fixup->islong) ? 2 : 4; */
1350 pcrel = fixup->pcrel;
1351 }
1352 else
1353 {
1354 reloc_howto_type *reloc_howto =
1355 bfd_reloc_type_lookup (stdoutput,
1356 (bfd_reloc_code_real_type) fixup->reloc);
1357 gas_assert (reloc_howto);
1358
1359 /* FIXME! the reloc size is wrong in the BFD file.
1360 When it is fixed please enable me.
1361 size = bfd_get_reloc_size (reloc_howto); */
1362 pcrel = reloc_howto->pc_relative;
1363 }
1364
1365 pr_debug ("%s:%d: apply_fixups: new %s fixup (PCrel:%s) of size %d @ \
1366 offset %d + %d\n",
1367 fragP->fr_file, fragP->fr_line,
1368 (fixup->reloc < 0) ? "Internal" :
1369 bfd_get_reloc_code_name (fixup->reloc),
1370 pcrel ? "Y" : "N",
1371 size, fix, offset);
1372 fix_new_exp (fragP, fix + offset,
1373 size, &fixup->exp, pcrel, fixup->reloc);
1374
1375 /* Check for ZOLs, and update symbol info if any. */
1376 if (LP_INSN (insn->insn))
1377 {
1378 gas_assert (fixup->exp.X_add_symbol);
1379 ARC_SET_FLAG (fixup->exp.X_add_symbol, ARC_FLAG_ZOL);
1380 }
1381 }
1382 }
1383
1384 /* Actually output an instruction with its fixup. */
1385
1386 static void
1387 emit_insn0 (struct arc_insn *insn, char *where, bfd_boolean relax)
1388 {
1389 char *f = where;
1390
1391 pr_debug ("Emit insn : 0x%x\n", insn->insn);
1392 pr_debug ("\tShort : 0x%d\n", insn->short_insn);
1393 pr_debug ("\tLong imm: 0x%lx\n", insn->limm);
1394
1395 /* Write out the instruction. */
1396 if (insn->short_insn)
1397 {
1398 if (insn->has_limm)
1399 {
1400 if (!relax)
1401 f = frag_more (6);
1402 md_number_to_chars (f, insn->insn, 2);
1403 md_number_to_chars_midend (f + 2, insn->limm, 4);
1404 dwarf2_emit_insn (6);
1405 }
1406 else
1407 {
1408 if (!relax)
1409 f = frag_more (2);
1410 md_number_to_chars (f, insn->insn, 2);
1411 dwarf2_emit_insn (2);
1412 }
1413 }
1414 else
1415 {
1416 if (insn->has_limm)
1417 {
1418 if (!relax)
1419 f = frag_more (8);
1420 md_number_to_chars_midend (f, insn->insn, 4);
1421 md_number_to_chars_midend (f + 4, insn->limm, 4);
1422 dwarf2_emit_insn (8);
1423 }
1424 else
1425 {
1426 if (!relax)
1427 f = frag_more (4);
1428 md_number_to_chars_midend (f, insn->insn, 4);
1429 dwarf2_emit_insn (4);
1430 }
1431 }
1432
1433 if (!relax)
1434 apply_fixups (insn, frag_now, (f - frag_now->fr_literal));
1435 }
1436
1437 static void
1438 emit_insn1 (struct arc_insn *insn)
1439 {
1440 /* How frag_var's args are currently configured:
1441 - rs_machine_dependent, to dictate it's a relaxation frag.
1442 - FRAG_MAX_GROWTH, maximum size of instruction
1443 - 0, variable size that might grow...unused by generic relaxation.
1444 - frag_now->fr_subtype, fr_subtype starting value, set previously.
1445 - s, opand expression.
1446 - 0, offset but it's unused.
1447 - 0, opcode but it's unused. */
1448 symbolS *s = make_expr_symbol (&insn->fixups[0].exp);
1449 frag_now->tc_frag_data.pcrel = insn->fixups[0].pcrel;
1450
1451 if (frag_room () < FRAG_MAX_GROWTH)
1452 {
1453 /* Handle differently when frag literal memory is exhausted.
1454 This is used because when there's not enough memory left in
1455 the current frag, a new frag is created and the information
1456 we put into frag_now->tc_frag_data is disregarded. */
1457
1458 struct arc_relax_type relax_info_copy;
1459 relax_substateT subtype = frag_now->fr_subtype;
1460
1461 memcpy (&relax_info_copy, &frag_now->tc_frag_data,
1462 sizeof (struct arc_relax_type));
1463
1464 frag_wane (frag_now);
1465 frag_grow (FRAG_MAX_GROWTH);
1466
1467 memcpy (&frag_now->tc_frag_data, &relax_info_copy,
1468 sizeof (struct arc_relax_type));
1469
1470 frag_var (rs_machine_dependent, FRAG_MAX_GROWTH, 0,
1471 subtype, s, 0, 0);
1472 }
1473 else
1474 frag_var (rs_machine_dependent, FRAG_MAX_GROWTH, 0,
1475 frag_now->fr_subtype, s, 0, 0);
1476 }
1477
1478 static void
1479 emit_insn (struct arc_insn *insn)
1480 {
1481 if (insn->relax)
1482 emit_insn1 (insn);
1483 else
1484 emit_insn0 (insn, NULL, FALSE);
1485 }
1486
1487 /* Check whether a symbol involves a register. */
1488
1489 static bfd_boolean
1490 contains_register (symbolS *sym)
1491 {
1492 if (sym)
1493 {
1494 expressionS *ex = symbol_get_value_expression (sym);
1495
1496 return ((O_register == ex->X_op)
1497 && !contains_register (ex->X_add_symbol)
1498 && !contains_register (ex->X_op_symbol));
1499 }
1500
1501 return FALSE;
1502 }
1503
1504 /* Returns the register number within a symbol. */
1505
1506 static int
1507 get_register (symbolS *sym)
1508 {
1509 if (!contains_register (sym))
1510 return -1;
1511
1512 expressionS *ex = symbol_get_value_expression (sym);
1513 return regno (ex->X_add_number);
1514 }
1515
1516 /* Return true if a RELOC is generic. A generic reloc is PC-rel of a
1517 simple ME relocation (e.g. RELOC_ARC_32_ME, BFD_RELOC_ARC_PC32. */
1518
1519 static bfd_boolean
1520 generic_reloc_p (extended_bfd_reloc_code_real_type reloc)
1521 {
1522 if (!reloc)
1523 return FALSE;
1524
1525 switch (reloc)
1526 {
1527 case BFD_RELOC_ARC_SDA_LDST:
1528 case BFD_RELOC_ARC_SDA_LDST1:
1529 case BFD_RELOC_ARC_SDA_LDST2:
1530 case BFD_RELOC_ARC_SDA16_LD:
1531 case BFD_RELOC_ARC_SDA16_LD1:
1532 case BFD_RELOC_ARC_SDA16_LD2:
1533 case BFD_RELOC_ARC_SDA16_ST2:
1534 case BFD_RELOC_ARC_SDA32_ME:
1535 return FALSE;
1536 default:
1537 return TRUE;
1538 }
1539 }
1540
1541 /* Allocates a tok entry. */
1542
1543 static int
1544 allocate_tok (expressionS *tok, int ntok, int cidx)
1545 {
1546 if (ntok > MAX_INSN_ARGS - 2)
1547 return 0; /* No space left. */
1548
1549 if (cidx > ntok)
1550 return 0; /* Incorect args. */
1551
1552 memcpy (&tok[ntok+1], &tok[ntok], sizeof (*tok));
1553
1554 if (cidx == ntok)
1555 return 1; /* Success. */
1556 return allocate_tok (tok, ntok - 1, cidx);
1557 }
1558
1559 /* Check if an particular ARC feature is enabled. */
1560
1561 static bfd_boolean
1562 check_cpu_feature (insn_subclass_t sc)
1563 {
1564 if (is_code_density_p (sc) && !(arc_features & ARC_CD))
1565 return FALSE;
1566
1567 if (is_spfp_p (sc) && !(arc_features & ARC_SPFP))
1568 return FALSE;
1569
1570 if (is_dpfp_p (sc) && !(arc_features & ARC_DPFP))
1571 return FALSE;
1572
1573 if (is_fpuda_p (sc) && !(arc_features & ARC_FPUDA))
1574 return FALSE;
1575
1576 if (is_nps400_p (sc) && !(arc_features & ARC_NPS400))
1577 return FALSE;
1578
1579 return TRUE;
1580 }
1581
1582 /* Parse the flags described by FIRST_PFLAG and NFLGS against the flag
1583 operands in OPCODE. Stores the matching OPCODES into the FIRST_PFLAG
1584 array and returns TRUE if the flag operands all match, otherwise,
1585 returns FALSE, in which case the FIRST_PFLAG array may have been
1586 modified. */
1587
1588 static bfd_boolean
1589 parse_opcode_flags (const struct arc_opcode *opcode,
1590 int nflgs,
1591 struct arc_flags *first_pflag)
1592 {
1593 int lnflg, i;
1594 const unsigned char *flgidx;
1595
1596 lnflg = nflgs;
1597 for (i = 0; i < nflgs; i++)
1598 first_pflag[i].flgp = NULL;
1599
1600 /* Check the flags. Iterate over the valid flag classes. */
1601 for (flgidx = opcode->flags; *flgidx; ++flgidx)
1602 {
1603 /* Get a valid flag class. */
1604 const struct arc_flag_class *cl_flags = &arc_flag_classes[*flgidx];
1605 const unsigned *flgopridx;
1606 int cl_matches = 0;
1607 struct arc_flags *pflag = NULL;
1608
1609 /* Check for extension conditional codes. */
1610 if (ext_condcode.arc_ext_condcode
1611 && cl_flags->flag_class & F_CLASS_EXTEND)
1612 {
1613 struct arc_flag_operand *pf = ext_condcode.arc_ext_condcode;
1614 while (pf->name)
1615 {
1616 pflag = first_pflag;
1617 for (i = 0; i < nflgs; i++, pflag++)
1618 {
1619 if (!strcmp (pf->name, pflag->name))
1620 {
1621 if (pflag->flgp != NULL)
1622 return FALSE;
1623 /* Found it. */
1624 cl_matches++;
1625 pflag->flgp = pf;
1626 lnflg--;
1627 break;
1628 }
1629 }
1630 pf++;
1631 }
1632 }
1633
1634 for (flgopridx = cl_flags->flags; *flgopridx; ++flgopridx)
1635 {
1636 const struct arc_flag_operand *flg_operand;
1637
1638 pflag = first_pflag;
1639 flg_operand = &arc_flag_operands[*flgopridx];
1640 for (i = 0; i < nflgs; i++, pflag++)
1641 {
1642 /* Match against the parsed flags. */
1643 if (!strcmp (flg_operand->name, pflag->name))
1644 {
1645 if (pflag->flgp != NULL)
1646 return FALSE;
1647 cl_matches++;
1648 pflag->flgp = flg_operand;
1649 lnflg--;
1650 break; /* goto next flag class and parsed flag. */
1651 }
1652 }
1653 }
1654
1655 if ((cl_flags->flag_class & F_CLASS_REQUIRED) && cl_matches == 0)
1656 return FALSE;
1657 if ((cl_flags->flag_class & F_CLASS_OPTIONAL) && cl_matches > 1)
1658 return FALSE;
1659 }
1660
1661 /* Did I check all the parsed flags? */
1662 return lnflg ? FALSE : TRUE;
1663 }
1664
1665
1666 /* Search forward through all variants of an opcode looking for a
1667 syntax match. */
1668
1669 static const struct arc_opcode *
1670 find_opcode_match (const struct arc_opcode_hash_entry *entry,
1671 expressionS *tok,
1672 int *pntok,
1673 struct arc_flags *first_pflag,
1674 int nflgs,
1675 int *pcpumatch)
1676 {
1677 const struct arc_opcode *opcode;
1678 struct arc_opcode_hash_entry_iterator iter;
1679 int ntok = *pntok;
1680 int got_cpu_match = 0;
1681 expressionS bktok[MAX_INSN_ARGS];
1682 int bkntok;
1683 expressionS emptyE;
1684
1685 arc_opcode_hash_entry_iterator_init (&iter);
1686 memset (&emptyE, 0, sizeof (emptyE));
1687 memcpy (bktok, tok, MAX_INSN_ARGS * sizeof (*tok));
1688 bkntok = ntok;
1689
1690 for (opcode = arc_opcode_hash_entry_iterator_next (entry, &iter);
1691 opcode != NULL;
1692 opcode = arc_opcode_hash_entry_iterator_next (entry, &iter))
1693 {
1694 const unsigned char *opidx;
1695 int tokidx = 0;
1696 const expressionS *t = &emptyE;
1697
1698 pr_debug ("%s:%d: find_opcode_match: trying opcode 0x%08X ",
1699 frag_now->fr_file, frag_now->fr_line, opcode->opcode);
1700
1701 /* Don't match opcodes that don't exist on this
1702 architecture. */
1703 if (!(opcode->cpu & arc_target))
1704 goto match_failed;
1705
1706 if (!check_cpu_feature (opcode->subclass))
1707 goto match_failed;
1708
1709 got_cpu_match = 1;
1710 pr_debug ("cpu ");
1711
1712 /* Check the operands. */
1713 for (opidx = opcode->operands; *opidx; ++opidx)
1714 {
1715 const struct arc_operand *operand = &arc_operands[*opidx];
1716
1717 /* Only take input from real operands. */
1718 if (ARC_OPERAND_IS_FAKE (operand))
1719 continue;
1720
1721 /* When we expect input, make sure we have it. */
1722 if (tokidx >= ntok)
1723 goto match_failed;
1724
1725 /* Match operand type with expression type. */
1726 switch (operand->flags & ARC_OPERAND_TYPECHECK_MASK)
1727 {
1728 case ARC_OPERAND_ADDRTYPE:
1729 /* Check to be an address type. */
1730 if (tok[tokidx].X_op != O_addrtype)
1731 goto match_failed;
1732 break;
1733
1734 case ARC_OPERAND_IR:
1735 /* Check to be a register. */
1736 if ((tok[tokidx].X_op != O_register
1737 || !is_ir_num (tok[tokidx].X_add_number))
1738 && !(operand->flags & ARC_OPERAND_IGNORE))
1739 goto match_failed;
1740
1741 /* If expect duplicate, make sure it is duplicate. */
1742 if (operand->flags & ARC_OPERAND_DUPLICATE)
1743 {
1744 /* Check for duplicate. */
1745 if (t->X_op != O_register
1746 || !is_ir_num (t->X_add_number)
1747 || (regno (t->X_add_number) !=
1748 regno (tok[tokidx].X_add_number)))
1749 goto match_failed;
1750 }
1751
1752 /* Special handling? */
1753 if (operand->insert)
1754 {
1755 const char *errmsg = NULL;
1756 (*operand->insert)(0,
1757 regno (tok[tokidx].X_add_number),
1758 &errmsg);
1759 if (errmsg)
1760 {
1761 if (operand->flags & ARC_OPERAND_IGNORE)
1762 {
1763 /* Missing argument, create one. */
1764 if (!allocate_tok (tok, ntok - 1, tokidx))
1765 goto match_failed;
1766
1767 tok[tokidx].X_op = O_absent;
1768 ++ntok;
1769 }
1770 else
1771 goto match_failed;
1772 }
1773 }
1774
1775 t = &tok[tokidx];
1776 break;
1777
1778 case ARC_OPERAND_BRAKET:
1779 /* Check if bracket is also in opcode table as
1780 operand. */
1781 if (tok[tokidx].X_op != O_bracket)
1782 goto match_failed;
1783 break;
1784
1785 case ARC_OPERAND_COLON:
1786 /* Check if colon is also in opcode table as operand. */
1787 if (tok[tokidx].X_op != O_colon)
1788 goto match_failed;
1789 break;
1790
1791 case ARC_OPERAND_LIMM:
1792 case ARC_OPERAND_SIGNED:
1793 case ARC_OPERAND_UNSIGNED:
1794 switch (tok[tokidx].X_op)
1795 {
1796 case O_illegal:
1797 case O_absent:
1798 case O_register:
1799 goto match_failed;
1800
1801 case O_bracket:
1802 /* Got an (too) early bracket, check if it is an
1803 ignored operand. N.B. This procedure works only
1804 when bracket is the last operand! */
1805 if (!(operand->flags & ARC_OPERAND_IGNORE))
1806 goto match_failed;
1807 /* Insert the missing operand. */
1808 if (!allocate_tok (tok, ntok - 1, tokidx))
1809 goto match_failed;
1810
1811 tok[tokidx].X_op = O_absent;
1812 ++ntok;
1813 break;
1814
1815 case O_symbol:
1816 {
1817 const char *p;
1818 const struct arc_aux_reg *auxr;
1819
1820 if (opcode->insn_class != AUXREG)
1821 goto de_fault;
1822 p = S_GET_NAME (tok[tokidx].X_add_symbol);
1823
1824 auxr = hash_find (arc_aux_hash, p);
1825 if (auxr)
1826 {
1827 /* We modify the token array here, safe in the
1828 knowledge, that if this was the wrong
1829 choice then the original contents will be
1830 restored from BKTOK. */
1831 tok[tokidx].X_op = O_constant;
1832 tok[tokidx].X_add_number = auxr->address;
1833 ARC_SET_FLAG (tok[tokidx].X_add_symbol, ARC_FLAG_AUX);
1834 }
1835
1836 if (tok[tokidx].X_op != O_constant)
1837 goto de_fault;
1838 }
1839 /* Fall-through */
1840 case O_constant:
1841 /* Check the range. */
1842 if (operand->bits != 32
1843 && !(operand->flags & ARC_OPERAND_NCHK))
1844 {
1845 offsetT min, max, val;
1846 val = tok[tokidx].X_add_number;
1847
1848 if (operand->flags & ARC_OPERAND_SIGNED)
1849 {
1850 max = (1 << (operand->bits - 1)) - 1;
1851 min = -(1 << (operand->bits - 1));
1852 }
1853 else
1854 {
1855 max = (1 << operand->bits) - 1;
1856 min = 0;
1857 }
1858
1859 if (val < min || val > max)
1860 goto match_failed;
1861
1862 /* Check alignmets. */
1863 if ((operand->flags & ARC_OPERAND_ALIGNED32)
1864 && (val & 0x03))
1865 goto match_failed;
1866
1867 if ((operand->flags & ARC_OPERAND_ALIGNED16)
1868 && (val & 0x01))
1869 goto match_failed;
1870 }
1871 else if (operand->flags & ARC_OPERAND_NCHK)
1872 {
1873 if (operand->insert)
1874 {
1875 const char *errmsg = NULL;
1876 (*operand->insert)(0,
1877 tok[tokidx].X_add_number,
1878 &errmsg);
1879 if (errmsg)
1880 goto match_failed;
1881 }
1882 else if (!(operand->flags & ARC_OPERAND_IGNORE))
1883 goto match_failed;
1884 }
1885 break;
1886
1887 case O_subtract:
1888 /* Check if it is register range. */
1889 if ((tok[tokidx].X_add_number == 0)
1890 && contains_register (tok[tokidx].X_add_symbol)
1891 && contains_register (tok[tokidx].X_op_symbol))
1892 {
1893 int regs;
1894
1895 regs = get_register (tok[tokidx].X_add_symbol);
1896 regs <<= 16;
1897 regs |= get_register (tok[tokidx].X_op_symbol);
1898 if (operand->insert)
1899 {
1900 const char *errmsg = NULL;
1901 (*operand->insert)(0,
1902 regs,
1903 &errmsg);
1904 if (errmsg)
1905 goto match_failed;
1906 }
1907 else
1908 goto match_failed;
1909 break;
1910 }
1911 default:
1912 de_fault:
1913 if (operand->default_reloc == 0)
1914 goto match_failed; /* The operand needs relocation. */
1915
1916 /* Relocs requiring long immediate. FIXME! make it
1917 generic and move it to a function. */
1918 switch (tok[tokidx].X_md)
1919 {
1920 case O_gotoff:
1921 case O_gotpc:
1922 case O_pcl:
1923 case O_tpoff:
1924 case O_dtpoff:
1925 case O_tlsgd:
1926 case O_tlsie:
1927 if (!(operand->flags & ARC_OPERAND_LIMM))
1928 goto match_failed;
1929 case O_absent:
1930 if (!generic_reloc_p (operand->default_reloc))
1931 goto match_failed;
1932 break;
1933 default:
1934 break;
1935 }
1936 break;
1937 }
1938 /* If expect duplicate, make sure it is duplicate. */
1939 if (operand->flags & ARC_OPERAND_DUPLICATE)
1940 {
1941 if (t->X_op == O_illegal
1942 || t->X_op == O_absent
1943 || t->X_op == O_register
1944 || (t->X_add_number != tok[tokidx].X_add_number))
1945 goto match_failed;
1946 }
1947 t = &tok[tokidx];
1948 break;
1949
1950 default:
1951 /* Everything else should have been fake. */
1952 abort ();
1953 }
1954
1955 ++tokidx;
1956 }
1957 pr_debug ("opr ");
1958
1959 /* Setup ready for flag parsing. */
1960 if (!parse_opcode_flags (opcode, nflgs, first_pflag))
1961 goto match_failed;
1962
1963 pr_debug ("flg");
1964 /* Possible match -- did we use all of our input? */
1965 if (tokidx == ntok)
1966 {
1967 *pntok = ntok;
1968 pr_debug ("\n");
1969 return opcode;
1970 }
1971
1972 match_failed:;
1973 pr_debug ("\n");
1974 /* Restore the original parameters. */
1975 memcpy (tok, bktok, MAX_INSN_ARGS * sizeof (*tok));
1976 ntok = bkntok;
1977 }
1978
1979 if (*pcpumatch)
1980 *pcpumatch = got_cpu_match;
1981
1982 return NULL;
1983 }
1984
1985 /* Swap operand tokens. */
1986
1987 static void
1988 swap_operand (expressionS *operand_array,
1989 unsigned source,
1990 unsigned destination)
1991 {
1992 expressionS cpy_operand;
1993 expressionS *src_operand;
1994 expressionS *dst_operand;
1995 size_t size;
1996
1997 if (source == destination)
1998 return;
1999
2000 src_operand = &operand_array[source];
2001 dst_operand = &operand_array[destination];
2002 size = sizeof (expressionS);
2003
2004 /* Make copy of operand to swap with and swap. */
2005 memcpy (&cpy_operand, dst_operand, size);
2006 memcpy (dst_operand, src_operand, size);
2007 memcpy (src_operand, &cpy_operand, size);
2008 }
2009
2010 /* Check if *op matches *tok type.
2011 Returns FALSE if they don't match, TRUE if they match. */
2012
2013 static bfd_boolean
2014 pseudo_operand_match (const expressionS *tok,
2015 const struct arc_operand_operation *op)
2016 {
2017 offsetT min, max, val;
2018 bfd_boolean ret;
2019 const struct arc_operand *operand_real = &arc_operands[op->operand_idx];
2020
2021 ret = FALSE;
2022 switch (tok->X_op)
2023 {
2024 case O_constant:
2025 if (operand_real->bits == 32 && (operand_real->flags & ARC_OPERAND_LIMM))
2026 ret = 1;
2027 else if (!(operand_real->flags & ARC_OPERAND_IR))
2028 {
2029 val = tok->X_add_number + op->count;
2030 if (operand_real->flags & ARC_OPERAND_SIGNED)
2031 {
2032 max = (1 << (operand_real->bits - 1)) - 1;
2033 min = -(1 << (operand_real->bits - 1));
2034 }
2035 else
2036 {
2037 max = (1 << operand_real->bits) - 1;
2038 min = 0;
2039 }
2040 if (min <= val && val <= max)
2041 ret = TRUE;
2042 }
2043 break;
2044
2045 case O_symbol:
2046 /* Handle all symbols as long immediates or signed 9. */
2047 if (operand_real->flags & ARC_OPERAND_LIMM
2048 || ((operand_real->flags & ARC_OPERAND_SIGNED)
2049 && operand_real->bits == 9))
2050 ret = TRUE;
2051 break;
2052
2053 case O_register:
2054 if (operand_real->flags & ARC_OPERAND_IR)
2055 ret = TRUE;
2056 break;
2057
2058 case O_bracket:
2059 if (operand_real->flags & ARC_OPERAND_BRAKET)
2060 ret = TRUE;
2061 break;
2062
2063 default:
2064 /* Unknown. */
2065 break;
2066 }
2067 return ret;
2068 }
2069
2070 /* Find pseudo instruction in array. */
2071
2072 static const struct arc_pseudo_insn *
2073 find_pseudo_insn (const char *opname,
2074 int ntok,
2075 const expressionS *tok)
2076 {
2077 const struct arc_pseudo_insn *pseudo_insn = NULL;
2078 const struct arc_operand_operation *op;
2079 unsigned int i;
2080 int j;
2081
2082 for (i = 0; i < arc_num_pseudo_insn; ++i)
2083 {
2084 pseudo_insn = &arc_pseudo_insns[i];
2085 if (strcmp (pseudo_insn->mnemonic_p, opname) == 0)
2086 {
2087 op = pseudo_insn->operand;
2088 for (j = 0; j < ntok; ++j)
2089 if (!pseudo_operand_match (&tok[j], &op[j]))
2090 break;
2091
2092 /* Found the right instruction. */
2093 if (j == ntok)
2094 return pseudo_insn;
2095 }
2096 }
2097 return NULL;
2098 }
2099
2100 /* Assumes the expressionS *tok is of sufficient size. */
2101
2102 static const struct arc_opcode_hash_entry *
2103 find_special_case_pseudo (const char *opname,
2104 int *ntok,
2105 expressionS *tok,
2106 int *nflgs,
2107 struct arc_flags *pflags)
2108 {
2109 const struct arc_pseudo_insn *pseudo_insn = NULL;
2110 const struct arc_operand_operation *operand_pseudo;
2111 const struct arc_operand *operand_real;
2112 unsigned i;
2113 char construct_operand[MAX_CONSTR_STR];
2114
2115 /* Find whether opname is in pseudo instruction array. */
2116 pseudo_insn = find_pseudo_insn (opname, *ntok, tok);
2117
2118 if (pseudo_insn == NULL)
2119 return NULL;
2120
2121 /* Handle flag, Limited to one flag at the moment. */
2122 if (pseudo_insn->flag_r != NULL)
2123 *nflgs += tokenize_flags (pseudo_insn->flag_r, &pflags[*nflgs],
2124 MAX_INSN_FLGS - *nflgs);
2125
2126 /* Handle operand operations. */
2127 for (i = 0; i < pseudo_insn->operand_cnt; ++i)
2128 {
2129 operand_pseudo = &pseudo_insn->operand[i];
2130 operand_real = &arc_operands[operand_pseudo->operand_idx];
2131
2132 if (operand_real->flags & ARC_OPERAND_BRAKET
2133 && !operand_pseudo->needs_insert)
2134 continue;
2135
2136 /* Has to be inserted (i.e. this token does not exist yet). */
2137 if (operand_pseudo->needs_insert)
2138 {
2139 if (operand_real->flags & ARC_OPERAND_BRAKET)
2140 {
2141 tok[i].X_op = O_bracket;
2142 ++(*ntok);
2143 continue;
2144 }
2145
2146 /* Check if operand is a register or constant and handle it
2147 by type. */
2148 if (operand_real->flags & ARC_OPERAND_IR)
2149 snprintf (construct_operand, MAX_CONSTR_STR, "r%d",
2150 operand_pseudo->count);
2151 else
2152 snprintf (construct_operand, MAX_CONSTR_STR, "%d",
2153 operand_pseudo->count);
2154
2155 tokenize_arguments (construct_operand, &tok[i], 1);
2156 ++(*ntok);
2157 }
2158
2159 else if (operand_pseudo->count)
2160 {
2161 /* Operand number has to be adjusted accordingly (by operand
2162 type). */
2163 switch (tok[i].X_op)
2164 {
2165 case O_constant:
2166 tok[i].X_add_number += operand_pseudo->count;
2167 break;
2168
2169 case O_symbol:
2170 break;
2171
2172 default:
2173 /* Ignored. */
2174 break;
2175 }
2176 }
2177 }
2178
2179 /* Swap operands if necessary. Only supports one swap at the
2180 moment. */
2181 for (i = 0; i < pseudo_insn->operand_cnt; ++i)
2182 {
2183 operand_pseudo = &pseudo_insn->operand[i];
2184
2185 if (operand_pseudo->swap_operand_idx == i)
2186 continue;
2187
2188 swap_operand (tok, i, operand_pseudo->swap_operand_idx);
2189
2190 /* Prevent a swap back later by breaking out. */
2191 break;
2192 }
2193
2194 return arc_find_opcode (pseudo_insn->mnemonic_r);
2195 }
2196
2197 static const struct arc_opcode_hash_entry *
2198 find_special_case_flag (const char *opname,
2199 int *nflgs,
2200 struct arc_flags *pflags)
2201 {
2202 unsigned int i;
2203 const char *flagnm;
2204 unsigned flag_idx, flag_arr_idx;
2205 size_t flaglen, oplen;
2206 const struct arc_flag_special *arc_flag_special_opcode;
2207 const struct arc_opcode_hash_entry *entry;
2208
2209 /* Search for special case instruction. */
2210 for (i = 0; i < arc_num_flag_special; i++)
2211 {
2212 arc_flag_special_opcode = &arc_flag_special_cases[i];
2213 oplen = strlen (arc_flag_special_opcode->name);
2214
2215 if (strncmp (opname, arc_flag_special_opcode->name, oplen) != 0)
2216 continue;
2217
2218 /* Found a potential special case instruction, now test for
2219 flags. */
2220 for (flag_arr_idx = 0;; ++flag_arr_idx)
2221 {
2222 flag_idx = arc_flag_special_opcode->flags[flag_arr_idx];
2223 if (flag_idx == 0)
2224 break; /* End of array, nothing found. */
2225
2226 flagnm = arc_flag_operands[flag_idx].name;
2227 flaglen = strlen (flagnm);
2228 if (strcmp (opname + oplen, flagnm) == 0)
2229 {
2230 entry = arc_find_opcode (arc_flag_special_opcode->name);
2231
2232 if (*nflgs + 1 > MAX_INSN_FLGS)
2233 break;
2234 memcpy (pflags[*nflgs].name, flagnm, flaglen);
2235 pflags[*nflgs].name[flaglen] = '\0';
2236 (*nflgs)++;
2237 return entry;
2238 }
2239 }
2240 }
2241 return NULL;
2242 }
2243
2244 /* The long instructions are not stored in a hash (there's not many of
2245 them) and so there's no arc_opcode_hash_entry structure to return. This
2246 helper function for find_special_case_long_opcode takes an arc_opcode
2247 result and places it into a fake arc_opcode_hash_entry that points to
2248 the single arc_opcode OPCODE, which is then returned. */
2249
2250 static const struct arc_opcode_hash_entry *
2251 build_fake_opcode_hash_entry (const struct arc_opcode *opcode)
2252 {
2253 static struct arc_opcode_hash_entry entry;
2254 static struct arc_opcode tmp[2];
2255 static const struct arc_opcode *ptr[2];
2256
2257 memcpy (&tmp[0], opcode, sizeof (struct arc_opcode));
2258 memset (&tmp[1], 0, sizeof (struct arc_opcode));
2259 entry.count = 1;
2260 entry.opcode = ptr;
2261 ptr[0] = tmp;
2262 ptr[1] = NULL;
2263 return &entry;
2264 }
2265
2266
2267 /* Used by the assembler to match the list of tokens against a long (48 or
2268 64 bits) instruction. If a matching long instruction is found, then
2269 some of the tokens are consumed in this function and converted into a
2270 single LIMM value, which is then added to the end of the token list,
2271 where it will be consumed by a LIMM operand that exists in the base
2272 opcode of the long instruction. */
2273
2274 static const struct arc_opcode_hash_entry *
2275 find_special_case_long_opcode (const char *opname,
2276 int *ntok ATTRIBUTE_UNUSED,
2277 expressionS *tok ATTRIBUTE_UNUSED,
2278 int *nflgs,
2279 struct arc_flags *pflags)
2280 {
2281 unsigned i;
2282
2283 if (*ntok == MAX_INSN_ARGS)
2284 return NULL;
2285
2286 for (i = 0; i < arc_num_long_opcodes; ++i)
2287 {
2288 struct arc_opcode fake_opcode;
2289 const struct arc_opcode *opcode;
2290 struct arc_insn insn;
2291 expressionS *limm_token;
2292
2293 opcode = &arc_long_opcodes[i].base_opcode;
2294
2295 if (!(opcode->cpu & arc_target))
2296 continue;
2297
2298 if (!check_cpu_feature (opcode->subclass))
2299 continue;
2300
2301 if (strcmp (opname, opcode->name) != 0)
2302 continue;
2303
2304 /* Check that the flags are a match. */
2305 if (!parse_opcode_flags (opcode, *nflgs, pflags))
2306 continue;
2307
2308 /* Parse the LIMM operands into the LIMM template. */
2309 memset (&fake_opcode, 0, sizeof (fake_opcode));
2310 fake_opcode.name = "fake limm";
2311 fake_opcode.opcode = arc_long_opcodes[i].limm_template;
2312 fake_opcode.mask = arc_long_opcodes[i].limm_mask;
2313 fake_opcode.cpu = opcode->cpu;
2314 fake_opcode.insn_class = opcode->insn_class;
2315 fake_opcode.subclass = opcode->subclass;
2316 memcpy (&fake_opcode.operands[0],
2317 &arc_long_opcodes[i].operands,
2318 MAX_INSN_ARGS);
2319 /* Leave fake_opcode.flags as zero. */
2320
2321 pr_debug ("Calling assemble_insn to build fake limm value\n");
2322 assemble_insn (&fake_opcode, tok, *ntok,
2323 NULL, 0, &insn);
2324 pr_debug (" got limm value: 0x%x\n", insn.insn);
2325
2326 /* Now create a new token at the end of the token array (We know this
2327 is safe as the token array is always created with enough space for
2328 MAX_INSN_ARGS, and we check at the start at the start of this
2329 function that we're not there yet). This new token will
2330 correspond to a LIMM operand that will be contained in the
2331 base_opcode of the arc_long_opcode. */
2332 limm_token = &tok[(*ntok)];
2333 (*ntok)++;
2334
2335 /* Modify the LIMM token to hold the constant. */
2336 limm_token->X_op = O_constant;
2337 limm_token->X_add_number = insn.insn;
2338
2339 /* Return the base opcode. */
2340 return build_fake_opcode_hash_entry (opcode);
2341 }
2342
2343 return NULL;
2344 }
2345
2346 /* Used to find special case opcode. */
2347
2348 static const struct arc_opcode_hash_entry *
2349 find_special_case (const char *opname,
2350 int *nflgs,
2351 struct arc_flags *pflags,
2352 expressionS *tok,
2353 int *ntok)
2354 {
2355 const struct arc_opcode_hash_entry *entry;
2356
2357 entry = find_special_case_pseudo (opname, ntok, tok, nflgs, pflags);
2358
2359 if (entry == NULL)
2360 entry = find_special_case_flag (opname, nflgs, pflags);
2361
2362 if (entry == NULL)
2363 entry = find_special_case_long_opcode (opname, ntok, tok, nflgs, pflags);
2364
2365 return entry;
2366 }
2367
2368 /* Given an opcode name, pre-tockenized set of argumenst and the
2369 opcode flags, take it all the way through emission. */
2370
2371 static void
2372 assemble_tokens (const char *opname,
2373 expressionS *tok,
2374 int ntok,
2375 struct arc_flags *pflags,
2376 int nflgs)
2377 {
2378 bfd_boolean found_something = FALSE;
2379 const struct arc_opcode_hash_entry *entry;
2380 int cpumatch = 1;
2381
2382 /* Search opcodes. */
2383 entry = arc_find_opcode (opname);
2384
2385 /* Couldn't find opcode conventional way, try special cases. */
2386 if (entry == NULL)
2387 entry = find_special_case (opname, &nflgs, pflags, tok, &ntok);
2388
2389 if (entry != NULL)
2390 {
2391 const struct arc_opcode *opcode;
2392
2393 pr_debug ("%s:%d: assemble_tokens: %s\n",
2394 frag_now->fr_file, frag_now->fr_line, opname);
2395 found_something = TRUE;
2396 opcode = find_opcode_match (entry, tok, &ntok, pflags,
2397 nflgs, &cpumatch);
2398 if (opcode != NULL)
2399 {
2400 struct arc_insn insn;
2401
2402 assemble_insn (opcode, tok, ntok, pflags, nflgs, &insn);
2403 emit_insn (&insn);
2404 return;
2405 }
2406 }
2407
2408 if (found_something)
2409 {
2410 if (cpumatch)
2411 as_bad (_("inappropriate arguments for opcode '%s'"), opname);
2412 else
2413 as_bad (_("opcode '%s' not supported for target %s"), opname,
2414 arc_target_name);
2415 }
2416 else
2417 as_bad (_("unknown opcode '%s'"), opname);
2418 }
2419
2420 /* The public interface to the instruction assembler. */
2421
2422 void
2423 md_assemble (char *str)
2424 {
2425 char *opname;
2426 expressionS tok[MAX_INSN_ARGS];
2427 int ntok, nflg;
2428 size_t opnamelen;
2429 struct arc_flags flags[MAX_INSN_FLGS];
2430
2431 /* Split off the opcode. */
2432 opnamelen = strspn (str, "abcdefghijklmnopqrstuvwxyz_0123468");
2433 opname = xmemdup0 (str, opnamelen);
2434
2435 /* Signalize we are assmbling the instructions. */
2436 assembling_insn = TRUE;
2437
2438 /* Tokenize the flags. */
2439 if ((nflg = tokenize_flags (str + opnamelen, flags, MAX_INSN_FLGS)) == -1)
2440 {
2441 as_bad (_("syntax error"));
2442 return;
2443 }
2444
2445 /* Scan up to the end of the mnemonic which must end in space or end
2446 of string. */
2447 str += opnamelen;
2448 for (; *str != '\0'; str++)
2449 if (*str == ' ')
2450 break;
2451
2452 /* Tokenize the rest of the line. */
2453 if ((ntok = tokenize_arguments (str, tok, MAX_INSN_ARGS)) < 0)
2454 {
2455 as_bad (_("syntax error"));
2456 return;
2457 }
2458
2459 /* Finish it off. */
2460 assemble_tokens (opname, tok, ntok, flags, nflg);
2461 assembling_insn = FALSE;
2462 }
2463
2464 /* Callback to insert a register into the hash table. */
2465
2466 static void
2467 declare_register (const char *name, int number)
2468 {
2469 const char *err;
2470 symbolS *regS = symbol_create (name, reg_section,
2471 number, &zero_address_frag);
2472
2473 err = hash_insert (arc_reg_hash, S_GET_NAME (regS), (void *) regS);
2474 if (err)
2475 as_fatal (_("Inserting \"%s\" into register table failed: %s"),
2476 name, err);
2477 }
2478
2479 /* Construct symbols for each of the general registers. */
2480
2481 static void
2482 declare_register_set (void)
2483 {
2484 int i;
2485 for (i = 0; i < 64; ++i)
2486 {
2487 char name[7];
2488
2489 sprintf (name, "r%d", i);
2490 declare_register (name, i);
2491 if ((i & 0x01) == 0)
2492 {
2493 sprintf (name, "r%dr%d", i, i+1);
2494 declare_register (name, i);
2495 }
2496 }
2497 }
2498
2499 /* Construct a symbol for an address type. */
2500
2501 static void
2502 declare_addrtype (const char *name, int number)
2503 {
2504 const char *err;
2505 symbolS *addrtypeS = symbol_create (name, undefined_section,
2506 number, &zero_address_frag);
2507
2508 err = hash_insert (arc_addrtype_hash, S_GET_NAME (addrtypeS),
2509 (void *) addrtypeS);
2510 if (err)
2511 as_fatal (_("Inserting \"%s\" into address type table failed: %s"),
2512 name, err);
2513 }
2514
2515 /* Port-specific assembler initialization. This function is called
2516 once, at assembler startup time. */
2517
2518 void
2519 md_begin (void)
2520 {
2521 const struct arc_opcode *opcode = arc_opcodes;
2522
2523 if (!mach_type_specified_p)
2524 arc_select_cpu (TARGET_WITH_CPU);
2525
2526 /* The endianness can be chosen "at the factory". */
2527 target_big_endian = byte_order == BIG_ENDIAN;
2528
2529 if (!bfd_set_arch_mach (stdoutput, bfd_arch_arc, arc_mach_type))
2530 as_warn (_("could not set architecture and machine"));
2531
2532 /* Set elf header flags. */
2533 bfd_set_private_flags (stdoutput, arc_eflag);
2534
2535 /* Set up a hash table for the instructions. */
2536 arc_opcode_hash = hash_new ();
2537 if (arc_opcode_hash == NULL)
2538 as_fatal (_("Virtual memory exhausted"));
2539
2540 /* Initialize the hash table with the insns. */
2541 do
2542 {
2543 const char *name = opcode->name;
2544
2545 arc_insert_opcode (opcode);
2546
2547 while (++opcode && opcode->name
2548 && (opcode->name == name
2549 || !strcmp (opcode->name, name)))
2550 continue;
2551 }while (opcode->name);
2552
2553 /* Register declaration. */
2554 arc_reg_hash = hash_new ();
2555 if (arc_reg_hash == NULL)
2556 as_fatal (_("Virtual memory exhausted"));
2557
2558 declare_register_set ();
2559 declare_register ("gp", 26);
2560 declare_register ("fp", 27);
2561 declare_register ("sp", 28);
2562 declare_register ("ilink", 29);
2563 declare_register ("ilink1", 29);
2564 declare_register ("ilink2", 30);
2565 declare_register ("blink", 31);
2566
2567 /* XY memory registers. */
2568 declare_register ("x0_u0", 32);
2569 declare_register ("x0_u1", 33);
2570 declare_register ("x1_u0", 34);
2571 declare_register ("x1_u1", 35);
2572 declare_register ("x2_u0", 36);
2573 declare_register ("x2_u1", 37);
2574 declare_register ("x3_u0", 38);
2575 declare_register ("x3_u1", 39);
2576 declare_register ("y0_u0", 40);
2577 declare_register ("y0_u1", 41);
2578 declare_register ("y1_u0", 42);
2579 declare_register ("y1_u1", 43);
2580 declare_register ("y2_u0", 44);
2581 declare_register ("y2_u1", 45);
2582 declare_register ("y3_u0", 46);
2583 declare_register ("y3_u1", 47);
2584 declare_register ("x0_nu", 48);
2585 declare_register ("x1_nu", 49);
2586 declare_register ("x2_nu", 50);
2587 declare_register ("x3_nu", 51);
2588 declare_register ("y0_nu", 52);
2589 declare_register ("y1_nu", 53);
2590 declare_register ("y2_nu", 54);
2591 declare_register ("y3_nu", 55);
2592
2593 declare_register ("mlo", 57);
2594 declare_register ("mmid", 58);
2595 declare_register ("mhi", 59);
2596
2597 declare_register ("acc1", 56);
2598 declare_register ("acc2", 57);
2599
2600 declare_register ("lp_count", 60);
2601 declare_register ("pcl", 63);
2602
2603 /* Initialize the last instructions. */
2604 memset (&arc_last_insns[0], 0, sizeof (arc_last_insns));
2605
2606 /* Aux register declaration. */
2607 arc_aux_hash = hash_new ();
2608 if (arc_aux_hash == NULL)
2609 as_fatal (_("Virtual memory exhausted"));
2610
2611 const struct arc_aux_reg *auxr = &arc_aux_regs[0];
2612 unsigned int i;
2613 for (i = 0; i < arc_num_aux_regs; i++, auxr++)
2614 {
2615 const char *retval;
2616
2617 if (!(auxr->cpu & arc_target))
2618 continue;
2619
2620 if ((auxr->subclass != NONE)
2621 && !check_cpu_feature (auxr->subclass))
2622 continue;
2623
2624 retval = hash_insert (arc_aux_hash, auxr->name, (void *) auxr);
2625 if (retval)
2626 as_fatal (_("internal error: can't hash aux register '%s': %s"),
2627 auxr->name, retval);
2628 }
2629
2630 /* Address type declaration. */
2631 arc_addrtype_hash = hash_new ();
2632 if (arc_addrtype_hash == NULL)
2633 as_fatal (_("Virtual memory exhausted"));
2634
2635 declare_addrtype ("bd", ARC_NPS400_ADDRTYPE_BD);
2636 declare_addrtype ("jid", ARC_NPS400_ADDRTYPE_JID);
2637 declare_addrtype ("lbd", ARC_NPS400_ADDRTYPE_LBD);
2638 declare_addrtype ("mbd", ARC_NPS400_ADDRTYPE_MBD);
2639 declare_addrtype ("sd", ARC_NPS400_ADDRTYPE_SD);
2640 declare_addrtype ("sm", ARC_NPS400_ADDRTYPE_SM);
2641 declare_addrtype ("xa", ARC_NPS400_ADDRTYPE_XA);
2642 declare_addrtype ("xd", ARC_NPS400_ADDRTYPE_XD);
2643 declare_addrtype ("cd", ARC_NPS400_ADDRTYPE_CD);
2644 declare_addrtype ("cbd", ARC_NPS400_ADDRTYPE_CBD);
2645 declare_addrtype ("cjid", ARC_NPS400_ADDRTYPE_CJID);
2646 declare_addrtype ("clbd", ARC_NPS400_ADDRTYPE_CLBD);
2647 declare_addrtype ("cm", ARC_NPS400_ADDRTYPE_CM);
2648 declare_addrtype ("csd", ARC_NPS400_ADDRTYPE_CSD);
2649 declare_addrtype ("cxa", ARC_NPS400_ADDRTYPE_CXA);
2650 declare_addrtype ("cxd", ARC_NPS400_ADDRTYPE_CXD);
2651 }
2652
2653 /* Write a value out to the object file, using the appropriate
2654 endianness. */
2655
2656 void
2657 md_number_to_chars (char *buf,
2658 valueT val,
2659 int n)
2660 {
2661 if (target_big_endian)
2662 number_to_chars_bigendian (buf, val, n);
2663 else
2664 number_to_chars_littleendian (buf, val, n);
2665 }
2666
2667 /* Round up a section size to the appropriate boundary. */
2668
2669 valueT
2670 md_section_align (segT segment,
2671 valueT size)
2672 {
2673 int align = bfd_get_section_alignment (stdoutput, segment);
2674
2675 return ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
2676 }
2677
2678 /* The location from which a PC relative jump should be calculated,
2679 given a PC relative reloc. */
2680
2681 long
2682 md_pcrel_from_section (fixS *fixP,
2683 segT sec)
2684 {
2685 offsetT base = fixP->fx_where + fixP->fx_frag->fr_address;
2686
2687 pr_debug ("pcrel_from_section, fx_offset = %d\n", (int) fixP->fx_offset);
2688
2689 if (fixP->fx_addsy != (symbolS *) NULL
2690 && (!S_IS_DEFINED (fixP->fx_addsy)
2691 || S_GET_SEGMENT (fixP->fx_addsy) != sec))
2692 {
2693 pr_debug ("Unknown pcrel symbol: %s\n", S_GET_NAME (fixP->fx_addsy));
2694
2695 /* The symbol is undefined (or is defined but not in this section).
2696 Let the linker figure it out. */
2697 return 0;
2698 }
2699
2700 if ((int) fixP->fx_r_type < 0)
2701 {
2702 /* These are the "internal" relocations. Align them to
2703 32 bit boundary (PCL), for the moment. */
2704 base &= ~3;
2705 }
2706 else
2707 {
2708 switch (fixP->fx_r_type)
2709 {
2710 case BFD_RELOC_ARC_PC32:
2711 /* The hardware calculates relative to the start of the
2712 insn, but this relocation is relative to location of the
2713 LIMM, compensate. The base always needs to be
2714 substracted by 4 as we do not support this type of PCrel
2715 relocation for short instructions. */
2716 base -= 4;
2717 /* Fall through. */
2718 case BFD_RELOC_ARC_PLT32:
2719 case BFD_RELOC_ARC_S25H_PCREL_PLT:
2720 case BFD_RELOC_ARC_S21H_PCREL_PLT:
2721 case BFD_RELOC_ARC_S25W_PCREL_PLT:
2722 case BFD_RELOC_ARC_S21W_PCREL_PLT:
2723
2724 case BFD_RELOC_ARC_S21H_PCREL:
2725 case BFD_RELOC_ARC_S25H_PCREL:
2726 case BFD_RELOC_ARC_S13_PCREL:
2727 case BFD_RELOC_ARC_S21W_PCREL:
2728 case BFD_RELOC_ARC_S25W_PCREL:
2729 base &= ~3;
2730 break;
2731 default:
2732 as_bad_where (fixP->fx_file, fixP->fx_line,
2733 _("unhandled reloc %s in md_pcrel_from_section"),
2734 bfd_get_reloc_code_name (fixP->fx_r_type));
2735 break;
2736 }
2737 }
2738
2739 pr_debug ("pcrel from %"BFD_VMA_FMT"x + %lx = %"BFD_VMA_FMT"x, "
2740 "symbol: %s (%"BFD_VMA_FMT"x)\n",
2741 fixP->fx_frag->fr_address, fixP->fx_where, base,
2742 fixP->fx_addsy ? S_GET_NAME (fixP->fx_addsy) : "(null)",
2743 fixP->fx_addsy ? S_GET_VALUE (fixP->fx_addsy) : 0);
2744
2745 return base;
2746 }
2747
2748 /* Given a BFD relocation find the coresponding operand. */
2749
2750 static const struct arc_operand *
2751 find_operand_for_reloc (extended_bfd_reloc_code_real_type reloc)
2752 {
2753 unsigned i;
2754
2755 for (i = 0; i < arc_num_operands; i++)
2756 if (arc_operands[i].default_reloc == reloc)
2757 return &arc_operands[i];
2758 return NULL;
2759 }
2760
2761 /* Insert an operand value into an instruction. */
2762
2763 static unsigned
2764 insert_operand (unsigned insn,
2765 const struct arc_operand *operand,
2766 offsetT val,
2767 const char *file,
2768 unsigned line)
2769 {
2770 offsetT min = 0, max = 0;
2771
2772 if (operand->bits != 32
2773 && !(operand->flags & ARC_OPERAND_NCHK)
2774 && !(operand->flags & ARC_OPERAND_FAKE))
2775 {
2776 if (operand->flags & ARC_OPERAND_SIGNED)
2777 {
2778 max = (1 << (operand->bits - 1)) - 1;
2779 min = -(1 << (operand->bits - 1));
2780 }
2781 else
2782 {
2783 max = (1 << operand->bits) - 1;
2784 min = 0;
2785 }
2786
2787 if (val < min || val > max)
2788 as_bad_value_out_of_range (_("operand"),
2789 val, min, max, file, line);
2790 }
2791
2792 pr_debug ("insert field: %ld <= %ld <= %ld in 0x%08x\n",
2793 min, val, max, insn);
2794
2795 if ((operand->flags & ARC_OPERAND_ALIGNED32)
2796 && (val & 0x03))
2797 as_bad_where (file, line,
2798 _("Unaligned operand. Needs to be 32bit aligned"));
2799
2800 if ((operand->flags & ARC_OPERAND_ALIGNED16)
2801 && (val & 0x01))
2802 as_bad_where (file, line,
2803 _("Unaligned operand. Needs to be 16bit aligned"));
2804
2805 if (operand->insert)
2806 {
2807 const char *errmsg = NULL;
2808
2809 insn = (*operand->insert) (insn, val, &errmsg);
2810 if (errmsg)
2811 as_warn_where (file, line, "%s", errmsg);
2812 }
2813 else
2814 {
2815 if (operand->flags & ARC_OPERAND_TRUNCATE)
2816 {
2817 if (operand->flags & ARC_OPERAND_ALIGNED32)
2818 val >>= 2;
2819 if (operand->flags & ARC_OPERAND_ALIGNED16)
2820 val >>= 1;
2821 }
2822 insn |= ((val & ((1 << operand->bits) - 1)) << operand->shift);
2823 }
2824 return insn;
2825 }
2826
2827 /* Apply a fixup to the object code. At this point all symbol values
2828 should be fully resolved, and we attempt to completely resolve the
2829 reloc. If we can not do that, we determine the correct reloc code
2830 and put it back in the fixup. To indicate that a fixup has been
2831 eliminated, set fixP->fx_done. */
2832
2833 void
2834 md_apply_fix (fixS *fixP,
2835 valueT *valP,
2836 segT seg)
2837 {
2838 char * const fixpos = fixP->fx_frag->fr_literal + fixP->fx_where;
2839 valueT value = *valP;
2840 unsigned insn = 0;
2841 symbolS *fx_addsy, *fx_subsy;
2842 offsetT fx_offset;
2843 segT add_symbol_segment = absolute_section;
2844 segT sub_symbol_segment = absolute_section;
2845 const struct arc_operand *operand = NULL;
2846 extended_bfd_reloc_code_real_type reloc;
2847
2848 pr_debug ("%s:%u: apply_fix: r_type=%d (%s) value=0x%lX offset=0x%lX\n",
2849 fixP->fx_file, fixP->fx_line, fixP->fx_r_type,
2850 ((int) fixP->fx_r_type < 0) ? "Internal":
2851 bfd_get_reloc_code_name (fixP->fx_r_type), value,
2852 fixP->fx_offset);
2853
2854 fx_addsy = fixP->fx_addsy;
2855 fx_subsy = fixP->fx_subsy;
2856 fx_offset = 0;
2857
2858 if (fx_addsy)
2859 {
2860 add_symbol_segment = S_GET_SEGMENT (fx_addsy);
2861 }
2862
2863 if (fx_subsy
2864 && fixP->fx_r_type != BFD_RELOC_ARC_TLS_DTPOFF
2865 && fixP->fx_r_type != BFD_RELOC_ARC_TLS_DTPOFF_S9
2866 && fixP->fx_r_type != BFD_RELOC_ARC_TLS_GD_LD)
2867 {
2868 resolve_symbol_value (fx_subsy);
2869 sub_symbol_segment = S_GET_SEGMENT (fx_subsy);
2870
2871 if (sub_symbol_segment == absolute_section)
2872 {
2873 /* The symbol is really a constant. */
2874 fx_offset -= S_GET_VALUE (fx_subsy);
2875 fx_subsy = NULL;
2876 }
2877 else
2878 {
2879 as_bad_where (fixP->fx_file, fixP->fx_line,
2880 _("can't resolve `%s' {%s section} - `%s' {%s section}"),
2881 fx_addsy ? S_GET_NAME (fx_addsy) : "0",
2882 segment_name (add_symbol_segment),
2883 S_GET_NAME (fx_subsy),
2884 segment_name (sub_symbol_segment));
2885 return;
2886 }
2887 }
2888
2889 if (fx_addsy
2890 && !S_IS_WEAK (fx_addsy))
2891 {
2892 if (add_symbol_segment == seg
2893 && fixP->fx_pcrel)
2894 {
2895 value += S_GET_VALUE (fx_addsy);
2896 value -= md_pcrel_from_section (fixP, seg);
2897 fx_addsy = NULL;
2898 fixP->fx_pcrel = FALSE;
2899 }
2900 else if (add_symbol_segment == absolute_section)
2901 {
2902 value = fixP->fx_offset;
2903 fx_offset += S_GET_VALUE (fixP->fx_addsy);
2904 fx_addsy = NULL;
2905 fixP->fx_pcrel = FALSE;
2906 }
2907 }
2908
2909 if (!fx_addsy)
2910 fixP->fx_done = TRUE;
2911
2912 if (fixP->fx_pcrel)
2913 {
2914 if (fx_addsy
2915 && ((S_IS_DEFINED (fx_addsy)
2916 && S_GET_SEGMENT (fx_addsy) != seg)
2917 || S_IS_WEAK (fx_addsy)))
2918 value += md_pcrel_from_section (fixP, seg);
2919
2920 switch (fixP->fx_r_type)
2921 {
2922 case BFD_RELOC_ARC_32_ME:
2923 /* This is a pc-relative value in a LIMM. Adjust it to the
2924 address of the instruction not to the address of the
2925 LIMM. Note: it is not anylonger valid this afirmation as
2926 the linker consider ARC_PC32 a fixup to entire 64 bit
2927 insn. */
2928 fixP->fx_offset += fixP->fx_frag->fr_address;
2929 /* Fall through. */
2930 case BFD_RELOC_32:
2931 fixP->fx_r_type = BFD_RELOC_ARC_PC32;
2932 /* Fall through. */
2933 case BFD_RELOC_ARC_PC32:
2934 /* fixP->fx_offset += fixP->fx_where - fixP->fx_dot_value; */
2935 break;
2936 default:
2937 if ((int) fixP->fx_r_type < 0)
2938 as_fatal (_("PC relative relocation not allowed for (internal) type %d"),
2939 fixP->fx_r_type);
2940 break;
2941 }
2942 }
2943
2944 pr_debug ("%s:%u: apply_fix: r_type=%d (%s) value=0x%lX offset=0x%lX\n",
2945 fixP->fx_file, fixP->fx_line, fixP->fx_r_type,
2946 ((int) fixP->fx_r_type < 0) ? "Internal":
2947 bfd_get_reloc_code_name (fixP->fx_r_type), value,
2948 fixP->fx_offset);
2949
2950
2951 /* Now check for TLS relocations. */
2952 reloc = fixP->fx_r_type;
2953 switch (reloc)
2954 {
2955 case BFD_RELOC_ARC_TLS_DTPOFF:
2956 case BFD_RELOC_ARC_TLS_LE_32:
2957 if (fixP->fx_done)
2958 break;
2959 /* Fall through. */
2960 case BFD_RELOC_ARC_TLS_GD_GOT:
2961 case BFD_RELOC_ARC_TLS_IE_GOT:
2962 S_SET_THREAD_LOCAL (fixP->fx_addsy);
2963 break;
2964
2965 case BFD_RELOC_ARC_TLS_GD_LD:
2966 gas_assert (!fixP->fx_offset);
2967 if (fixP->fx_subsy)
2968 fixP->fx_offset
2969 = (S_GET_VALUE (fixP->fx_subsy)
2970 - fixP->fx_frag->fr_address- fixP->fx_where);
2971 fixP->fx_subsy = NULL;
2972 /* Fall through. */
2973 case BFD_RELOC_ARC_TLS_GD_CALL:
2974 /* These two relocs are there just to allow ld to change the tls
2975 model for this symbol, by patching the code. The offset -
2976 and scale, if any - will be installed by the linker. */
2977 S_SET_THREAD_LOCAL (fixP->fx_addsy);
2978 break;
2979
2980 case BFD_RELOC_ARC_TLS_LE_S9:
2981 case BFD_RELOC_ARC_TLS_DTPOFF_S9:
2982 as_bad (_("TLS_*_S9 relocs are not supported yet"));
2983 break;
2984
2985 default:
2986 break;
2987 }
2988
2989 if (!fixP->fx_done)
2990 {
2991 return;
2992 }
2993
2994 /* Addjust the value if we have a constant. */
2995 value += fx_offset;
2996
2997 /* For hosts with longs bigger than 32-bits make sure that the top
2998 bits of a 32-bit negative value read in by the parser are set,
2999 so that the correct comparisons are made. */
3000 if (value & 0x80000000)
3001 value |= (-1UL << 31);
3002
3003 reloc = fixP->fx_r_type;
3004 switch (reloc)
3005 {
3006 case BFD_RELOC_8:
3007 case BFD_RELOC_16:
3008 case BFD_RELOC_24:
3009 case BFD_RELOC_32:
3010 case BFD_RELOC_64:
3011 case BFD_RELOC_ARC_32_PCREL:
3012 md_number_to_chars (fixpos, value, fixP->fx_size);
3013 return;
3014
3015 case BFD_RELOC_ARC_GOTPC32:
3016 /* I cannot fix an GOTPC relocation because I need to relax it
3017 from ld rx,[pcl,@sym@gotpc] to add rx,pcl,@sym@gotpc. */
3018 as_bad (_("Unsupported operation on reloc"));
3019 return;
3020
3021 case BFD_RELOC_ARC_TLS_DTPOFF:
3022 case BFD_RELOC_ARC_TLS_LE_32:
3023 gas_assert (!fixP->fx_addsy);
3024 gas_assert (!fixP->fx_subsy);
3025
3026 case BFD_RELOC_ARC_GOTOFF:
3027 case BFD_RELOC_ARC_32_ME:
3028 case BFD_RELOC_ARC_PC32:
3029 md_number_to_chars_midend (fixpos, value, fixP->fx_size);
3030 return;
3031
3032 case BFD_RELOC_ARC_PLT32:
3033 md_number_to_chars_midend (fixpos, value, fixP->fx_size);
3034 return;
3035
3036 case BFD_RELOC_ARC_S25H_PCREL_PLT:
3037 reloc = BFD_RELOC_ARC_S25W_PCREL;
3038 goto solve_plt;
3039
3040 case BFD_RELOC_ARC_S21H_PCREL_PLT:
3041 reloc = BFD_RELOC_ARC_S21H_PCREL;
3042 goto solve_plt;
3043
3044 case BFD_RELOC_ARC_S25W_PCREL_PLT:
3045 reloc = BFD_RELOC_ARC_S25W_PCREL;
3046 goto solve_plt;
3047
3048 case BFD_RELOC_ARC_S21W_PCREL_PLT:
3049 reloc = BFD_RELOC_ARC_S21W_PCREL;
3050
3051 case BFD_RELOC_ARC_S25W_PCREL:
3052 case BFD_RELOC_ARC_S21W_PCREL:
3053 case BFD_RELOC_ARC_S21H_PCREL:
3054 case BFD_RELOC_ARC_S25H_PCREL:
3055 case BFD_RELOC_ARC_S13_PCREL:
3056 solve_plt:
3057 operand = find_operand_for_reloc (reloc);
3058 gas_assert (operand);
3059 break;
3060
3061 default:
3062 {
3063 if ((int) fixP->fx_r_type >= 0)
3064 as_fatal (_("unhandled relocation type %s"),
3065 bfd_get_reloc_code_name (fixP->fx_r_type));
3066
3067 /* The rest of these fixups needs to be completely resolved as
3068 constants. */
3069 if (fixP->fx_addsy != 0
3070 && S_GET_SEGMENT (fixP->fx_addsy) != absolute_section)
3071 as_bad_where (fixP->fx_file, fixP->fx_line,
3072 _("non-absolute expression in constant field"));
3073
3074 gas_assert (-(int) fixP->fx_r_type < (int) arc_num_operands);
3075 operand = &arc_operands[-(int) fixP->fx_r_type];
3076 break;
3077 }
3078 }
3079
3080 if (target_big_endian)
3081 {
3082 switch (fixP->fx_size)
3083 {
3084 case 4:
3085 insn = bfd_getb32 (fixpos);
3086 break;
3087 case 2:
3088 insn = bfd_getb16 (fixpos);
3089 break;
3090 default:
3091 as_bad_where (fixP->fx_file, fixP->fx_line,
3092 _("unknown fixup size"));
3093 }
3094 }
3095 else
3096 {
3097 insn = 0;
3098 switch (fixP->fx_size)
3099 {
3100 case 4:
3101 insn = bfd_getl16 (fixpos) << 16 | bfd_getl16 (fixpos + 2);
3102 break;
3103 case 2:
3104 insn = bfd_getl16 (fixpos);
3105 break;
3106 default:
3107 as_bad_where (fixP->fx_file, fixP->fx_line,
3108 _("unknown fixup size"));
3109 }
3110 }
3111
3112 insn = insert_operand (insn, operand, (offsetT) value,
3113 fixP->fx_file, fixP->fx_line);
3114
3115 md_number_to_chars_midend (fixpos, insn, fixP->fx_size);
3116 }
3117
3118 /* Prepare machine-dependent frags for relaxation.
3119
3120 Called just before relaxation starts. Any symbol that is now undefined
3121 will not become defined.
3122
3123 Return the correct fr_subtype in the frag.
3124
3125 Return the initial "guess for fr_var" to caller. The guess for fr_var
3126 is *actually* the growth beyond fr_fix. Whatever we do to grow fr_fix
3127 or fr_var contributes to our returned value.
3128
3129 Although it may not be explicit in the frag, pretend
3130 fr_var starts with a value. */
3131
3132 int
3133 md_estimate_size_before_relax (fragS *fragP,
3134 segT segment)
3135 {
3136 int growth;
3137
3138 /* If the symbol is not located within the same section AND it's not
3139 an absolute section, use the maximum. OR if the symbol is a
3140 constant AND the insn is by nature not pc-rel, use the maximum.
3141 OR if the symbol is being equated against another symbol, use the
3142 maximum. OR if the symbol is weak use the maximum. */
3143 if ((S_GET_SEGMENT (fragP->fr_symbol) != segment
3144 && S_GET_SEGMENT (fragP->fr_symbol) != absolute_section)
3145 || (symbol_constant_p (fragP->fr_symbol)
3146 && !fragP->tc_frag_data.pcrel)
3147 || symbol_equated_p (fragP->fr_symbol)
3148 || S_IS_WEAK (fragP->fr_symbol))
3149 {
3150 while (md_relax_table[fragP->fr_subtype].rlx_more != ARC_RLX_NONE)
3151 ++fragP->fr_subtype;
3152 }
3153
3154 growth = md_relax_table[fragP->fr_subtype].rlx_length;
3155 fragP->fr_var = growth;
3156
3157 pr_debug ("%s:%d: md_estimate_size_before_relax: %d\n",
3158 fragP->fr_file, fragP->fr_line, growth);
3159
3160 return growth;
3161 }
3162
3163 /* Translate internal representation of relocation info to BFD target
3164 format. */
3165
3166 arelent *
3167 tc_gen_reloc (asection *section ATTRIBUTE_UNUSED,
3168 fixS *fixP)
3169 {
3170 arelent *reloc;
3171 bfd_reloc_code_real_type code;
3172
3173 reloc = XNEW (arelent);
3174 reloc->sym_ptr_ptr = XNEW (asymbol *);
3175 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixP->fx_addsy);
3176 reloc->address = fixP->fx_frag->fr_address + fixP->fx_where;
3177
3178 /* Make sure none of our internal relocations make it this far.
3179 They'd better have been fully resolved by this point. */
3180 gas_assert ((int) fixP->fx_r_type > 0);
3181
3182 code = fixP->fx_r_type;
3183
3184 /* if we have something like add gp, pcl,
3185 _GLOBAL_OFFSET_TABLE_@gotpc. */
3186 if (code == BFD_RELOC_ARC_GOTPC32
3187 && GOT_symbol
3188 && fixP->fx_addsy == GOT_symbol)
3189 code = BFD_RELOC_ARC_GOTPC;
3190
3191 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
3192 if (reloc->howto == NULL)
3193 {
3194 as_bad_where (fixP->fx_file, fixP->fx_line,
3195 _("cannot represent `%s' relocation in object file"),
3196 bfd_get_reloc_code_name (code));
3197 return NULL;
3198 }
3199
3200 if (!fixP->fx_pcrel != !reloc->howto->pc_relative)
3201 as_fatal (_("internal error? cannot generate `%s' relocation"),
3202 bfd_get_reloc_code_name (code));
3203
3204 gas_assert (!fixP->fx_pcrel == !reloc->howto->pc_relative);
3205
3206 reloc->addend = fixP->fx_offset;
3207
3208 return reloc;
3209 }
3210
3211 /* Perform post-processing of machine-dependent frags after relaxation.
3212 Called after relaxation is finished.
3213 In: Address of frag.
3214 fr_type == rs_machine_dependent.
3215 fr_subtype is what the address relaxed to.
3216
3217 Out: Any fixS:s and constants are set up. */
3218
3219 void
3220 md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED,
3221 segT segment ATTRIBUTE_UNUSED,
3222 fragS *fragP)
3223 {
3224 const relax_typeS *table_entry;
3225 char *dest;
3226 const struct arc_opcode *opcode;
3227 struct arc_insn insn;
3228 int size, fix;
3229 struct arc_relax_type *relax_arg = &fragP->tc_frag_data;
3230
3231 fix = (fragP->fr_fix < 0 ? 0 : fragP->fr_fix);
3232 dest = fragP->fr_literal + fix;
3233 table_entry = TC_GENERIC_RELAX_TABLE + fragP->fr_subtype;
3234
3235 pr_debug ("%s:%d: md_convert_frag, subtype: %d, fix: %d, "
3236 "var: %"BFD_VMA_FMT"d\n",
3237 fragP->fr_file, fragP->fr_line,
3238 fragP->fr_subtype, fix, fragP->fr_var);
3239
3240 if (fragP->fr_subtype <= 0
3241 && fragP->fr_subtype >= arc_num_relax_opcodes)
3242 as_fatal (_("no relaxation found for this instruction."));
3243
3244 opcode = &arc_relax_opcodes[fragP->fr_subtype];
3245
3246 assemble_insn (opcode, relax_arg->tok, relax_arg->ntok, relax_arg->pflags,
3247 relax_arg->nflg, &insn);
3248
3249 apply_fixups (&insn, fragP, fix);
3250
3251 size = insn.short_insn ? (insn.has_limm ? 6 : 2) : (insn.has_limm ? 8 : 4);
3252 gas_assert (table_entry->rlx_length == size);
3253 emit_insn0 (&insn, dest, TRUE);
3254
3255 fragP->fr_fix += table_entry->rlx_length;
3256 fragP->fr_var = 0;
3257 }
3258
3259 /* We have no need to default values of symbols. We could catch
3260 register names here, but that is handled by inserting them all in
3261 the symbol table to begin with. */
3262
3263 symbolS *
3264 md_undefined_symbol (char *name)
3265 {
3266 /* The arc abi demands that a GOT[0] should be referencible as
3267 [pc+_DYNAMIC@gotpc]. Hence we convert a _DYNAMIC@gotpc to a
3268 GOTPC reference to _GLOBAL_OFFSET_TABLE_. */
3269 if (((*name == '_')
3270 && (*(name+1) == 'G')
3271 && (strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0))
3272 || ((*name == '_')
3273 && (*(name+1) == 'D')
3274 && (strcmp (name, DYNAMIC_STRUCT_NAME) == 0)))
3275 {
3276 if (!GOT_symbol)
3277 {
3278 if (symbol_find (name))
3279 as_bad ("GOT already in symbol table");
3280
3281 GOT_symbol = symbol_new (GLOBAL_OFFSET_TABLE_NAME, undefined_section,
3282 (valueT) 0, &zero_address_frag);
3283 };
3284 return GOT_symbol;
3285 }
3286 return NULL;
3287 }
3288
3289 /* Turn a string in input_line_pointer into a floating point constant
3290 of type type, and store the appropriate bytes in *litP. The number
3291 of LITTLENUMS emitted is stored in *sizeP. An error message is
3292 returned, or NULL on OK. */
3293
3294 const char *
3295 md_atof (int type, char *litP, int *sizeP)
3296 {
3297 return ieee_md_atof (type, litP, sizeP, target_big_endian);
3298 }
3299
3300 /* Called for any expression that can not be recognized. When the
3301 function is called, `input_line_pointer' will point to the start of
3302 the expression. */
3303
3304 void
3305 md_operand (expressionS *expressionP ATTRIBUTE_UNUSED)
3306 {
3307 char *p = input_line_pointer;
3308 if (*p == '@')
3309 {
3310 input_line_pointer++;
3311 expressionP->X_op = O_symbol;
3312 expression (expressionP);
3313 }
3314 }
3315
3316 /* This function is called from the function 'expression', it attempts
3317 to parse special names (in our case register names). It fills in
3318 the expression with the identified register. It returns TRUE if
3319 it is a register and FALSE otherwise. */
3320
3321 bfd_boolean
3322 arc_parse_name (const char *name,
3323 struct expressionS *e)
3324 {
3325 struct symbol *sym;
3326
3327 if (!assembling_insn)
3328 return FALSE;
3329
3330 /* Handle only registers and address types. */
3331 if (e->X_op != O_absent)
3332 return FALSE;
3333
3334 sym = hash_find (arc_reg_hash, name);
3335 if (sym)
3336 {
3337 e->X_op = O_register;
3338 e->X_add_number = S_GET_VALUE (sym);
3339 return TRUE;
3340 }
3341
3342 sym = hash_find (arc_addrtype_hash, name);
3343 if (sym)
3344 {
3345 e->X_op = O_addrtype;
3346 e->X_add_number = S_GET_VALUE (sym);
3347 return TRUE;
3348 }
3349
3350 return FALSE;
3351 }
3352
3353 /* md_parse_option
3354 Invocation line includes a switch not recognized by the base assembler.
3355 See if it's a processor-specific option.
3356
3357 New options (supported) are:
3358
3359 -mcpu=<cpu name> Assemble for selected processor
3360 -EB/-mbig-endian Big-endian
3361 -EL/-mlittle-endian Little-endian
3362 -mrelax Enable relaxation
3363
3364 The following CPU names are recognized:
3365 arc600, arc700, arcem, archs, nps400. */
3366
3367 int
3368 md_parse_option (int c, const char *arg ATTRIBUTE_UNUSED)
3369 {
3370 switch (c)
3371 {
3372 case OPTION_ARC600:
3373 case OPTION_ARC601:
3374 return md_parse_option (OPTION_MCPU, "arc600");
3375
3376 case OPTION_ARC700:
3377 return md_parse_option (OPTION_MCPU, "arc700");
3378
3379 case OPTION_ARCEM:
3380 return md_parse_option (OPTION_MCPU, "arcem");
3381
3382 case OPTION_ARCHS:
3383 return md_parse_option (OPTION_MCPU, "archs");
3384
3385 case OPTION_MCPU:
3386 {
3387 arc_select_cpu (arg);
3388 mach_type_specified_p = TRUE;
3389 break;
3390 }
3391
3392 case OPTION_EB:
3393 arc_target_format = "elf32-bigarc";
3394 byte_order = BIG_ENDIAN;
3395 break;
3396
3397 case OPTION_EL:
3398 arc_target_format = "elf32-littlearc";
3399 byte_order = LITTLE_ENDIAN;
3400 break;
3401
3402 case OPTION_CD:
3403 /* This option has an effect only on ARC EM. */
3404 if (arc_target & ARC_OPCODE_ARCv2EM)
3405 arc_features |= ARC_CD;
3406 else
3407 as_warn (_("Code density option invalid for selected CPU"));
3408 break;
3409
3410 case OPTION_RELAX:
3411 relaxation_state = 1;
3412 break;
3413
3414 case OPTION_NPS400:
3415 arc_features |= ARC_NPS400;
3416 break;
3417
3418 case OPTION_SPFP:
3419 arc_features |= ARC_SPFP;
3420 break;
3421
3422 case OPTION_DPFP:
3423 arc_features |= ARC_DPFP;
3424 break;
3425
3426 case OPTION_FPUDA:
3427 /* This option has an effect only on ARC EM. */
3428 if (arc_target & ARC_OPCODE_ARCv2EM)
3429 arc_features |= ARC_FPUDA;
3430 else
3431 as_warn (_("FPUDA invalid for selected CPU"));
3432 break;
3433
3434 /* Dummy options are accepted but have no effect. */
3435 case OPTION_USER_MODE:
3436 case OPTION_LD_EXT_MASK:
3437 case OPTION_SWAP:
3438 case OPTION_NORM:
3439 case OPTION_BARREL_SHIFT:
3440 case OPTION_MIN_MAX:
3441 case OPTION_NO_MPY:
3442 case OPTION_EA:
3443 case OPTION_MUL64:
3444 case OPTION_SIMD:
3445 case OPTION_XMAC_D16:
3446 case OPTION_XMAC_24:
3447 case OPTION_DSP_PACKA:
3448 case OPTION_CRC:
3449 case OPTION_DVBF:
3450 case OPTION_TELEPHONY:
3451 case OPTION_XYMEMORY:
3452 case OPTION_LOCK:
3453 case OPTION_SWAPE:
3454 case OPTION_RTSC:
3455 break;
3456
3457 default:
3458 return 0;
3459 }
3460
3461 return 1;
3462 }
3463
3464 void
3465 md_show_usage (FILE *stream)
3466 {
3467 fprintf (stream, _("ARC-specific assembler options:\n"));
3468
3469 fprintf (stream, " -mcpu=<cpu name>\t assemble for CPU <cpu name> "
3470 "(default: %s)\n", TARGET_WITH_CPU);
3471 fprintf (stream, " -mcpu=nps400\t\t same as -mcpu=arc700 -mnps400\n");
3472 fprintf (stream, " -mA6/-mARC600/-mARC601 same as -mcpu=arc600\n");
3473 fprintf (stream, " -mA7/-mARC700\t\t same as -mcpu=arc700\n");
3474 fprintf (stream, " -mEM\t\t\t same as -mcpu=arcem\n");
3475 fprintf (stream, " -mHS\t\t\t same as -mcpu=archs\n");
3476
3477 fprintf (stream, " -mnps400\t\t enable NPS-400 extended instructions\n");
3478 fprintf (stream, " -mspfp\t\t enable single-precision floating point instructions\n");
3479 fprintf (stream, " -mdpfp\t\t enable double-precision floating point instructions\n");
3480 fprintf (stream, " -mfpuda\t\t enable double-precision assist floating "
3481 "point\n\t\t\t instructions for ARC EM\n");
3482
3483 fprintf (stream,
3484 " -mcode-density\t enable code density option for ARC EM\n");
3485
3486 fprintf (stream, _("\
3487 -EB assemble code for a big-endian cpu\n"));
3488 fprintf (stream, _("\
3489 -EL assemble code for a little-endian cpu\n"));
3490 fprintf (stream, _("\
3491 -mrelax enable relaxation\n"));
3492
3493 fprintf (stream, _("The following ARC-specific assembler options are "
3494 "deprecated and are accepted\nfor compatibility only:\n"));
3495
3496 fprintf (stream, _(" -mEA\n"
3497 " -mbarrel-shifter\n"
3498 " -mbarrel_shifter\n"
3499 " -mcrc\n"
3500 " -mdsp-packa\n"
3501 " -mdsp_packa\n"
3502 " -mdvbf\n"
3503 " -mld-extension-reg-mask\n"
3504 " -mlock\n"
3505 " -mmac-24\n"
3506 " -mmac-d16\n"
3507 " -mmac_24\n"
3508 " -mmac_d16\n"
3509 " -mmin-max\n"
3510 " -mmin_max\n"
3511 " -mmul64\n"
3512 " -mno-mpy\n"
3513 " -mnorm\n"
3514 " -mrtsc\n"
3515 " -msimd\n"
3516 " -mswap\n"
3517 " -mswape\n"
3518 " -mtelephony\n"
3519 " -muser-mode-only\n"
3520 " -mxy\n"));
3521 }
3522
3523 /* Find the proper relocation for the given opcode. */
3524
3525 static extended_bfd_reloc_code_real_type
3526 find_reloc (const char *name,
3527 const char *opcodename,
3528 const struct arc_flags *pflags,
3529 int nflg,
3530 extended_bfd_reloc_code_real_type reloc)
3531 {
3532 unsigned int i;
3533 int j;
3534 bfd_boolean found_flag, tmp;
3535 extended_bfd_reloc_code_real_type ret = BFD_RELOC_UNUSED;
3536
3537 for (i = 0; i < arc_num_equiv_tab; i++)
3538 {
3539 const struct arc_reloc_equiv_tab *r = &arc_reloc_equiv[i];
3540
3541 /* Find the entry. */
3542 if (strcmp (name, r->name))
3543 continue;
3544 if (r->mnemonic && (strcmp (r->mnemonic, opcodename)))
3545 continue;
3546 if (r->flags[0])
3547 {
3548 if (!nflg)
3549 continue;
3550 found_flag = FALSE;
3551 unsigned * psflg = (unsigned *)r->flags;
3552 do
3553 {
3554 tmp = FALSE;
3555 for (j = 0; j < nflg; j++)
3556 if (!strcmp (pflags[j].name,
3557 arc_flag_operands[*psflg].name))
3558 {
3559 tmp = TRUE;
3560 break;
3561 }
3562 if (!tmp)
3563 {
3564 found_flag = FALSE;
3565 break;
3566 }
3567 else
3568 {
3569 found_flag = TRUE;
3570 }
3571 ++ psflg;
3572 } while (*psflg);
3573
3574 if (!found_flag)
3575 continue;
3576 }
3577
3578 if (reloc != r->oldreloc)
3579 continue;
3580 /* Found it. */
3581 ret = r->newreloc;
3582 break;
3583 }
3584
3585 if (ret == BFD_RELOC_UNUSED)
3586 as_bad (_("Unable to find %s relocation for instruction %s"),
3587 name, opcodename);
3588 return ret;
3589 }
3590
3591 /* All the symbol types that are allowed to be used for
3592 relaxation. */
3593
3594 static bfd_boolean
3595 may_relax_expr (expressionS tok)
3596 {
3597 /* Check if we have unrelaxable relocs. */
3598 switch (tok.X_md)
3599 {
3600 default:
3601 break;
3602 case O_plt:
3603 return FALSE;
3604 }
3605
3606 switch (tok.X_op)
3607 {
3608 case O_symbol:
3609 case O_multiply:
3610 case O_divide:
3611 case O_modulus:
3612 case O_add:
3613 case O_subtract:
3614 break;
3615
3616 default:
3617 return FALSE;
3618 }
3619 return TRUE;
3620 }
3621
3622 /* Checks if flags are in line with relaxable insn. */
3623
3624 static bfd_boolean
3625 relaxable_flag (const struct arc_relaxable_ins *ins,
3626 const struct arc_flags *pflags,
3627 int nflgs)
3628 {
3629 unsigned flag_class,
3630 flag,
3631 flag_class_idx = 0,
3632 flag_idx = 0;
3633
3634 const struct arc_flag_operand *flag_opand;
3635 int i, counttrue = 0;
3636
3637 /* Iterate through flags classes. */
3638 while ((flag_class = ins->flag_classes[flag_class_idx]) != 0)
3639 {
3640 /* Iterate through flags in flag class. */
3641 while ((flag = arc_flag_classes[flag_class].flags[flag_idx])
3642 != 0)
3643 {
3644 flag_opand = &arc_flag_operands[flag];
3645 /* Iterate through flags in ins to compare. */
3646 for (i = 0; i < nflgs; ++i)
3647 {
3648 if (strcmp (flag_opand->name, pflags[i].name) == 0)
3649 ++counttrue;
3650 }
3651
3652 ++flag_idx;
3653 }
3654
3655 ++flag_class_idx;
3656 flag_idx = 0;
3657 }
3658
3659 /* If counttrue == nflgs, then all flags have been found. */
3660 return (counttrue == nflgs ? TRUE : FALSE);
3661 }
3662
3663 /* Checks if operands are in line with relaxable insn. */
3664
3665 static bfd_boolean
3666 relaxable_operand (const struct arc_relaxable_ins *ins,
3667 const expressionS *tok,
3668 int ntok)
3669 {
3670 const enum rlx_operand_type *operand = &ins->operands[0];
3671 int i = 0;
3672
3673 while (*operand != EMPTY)
3674 {
3675 const expressionS *epr = &tok[i];
3676
3677 if (i != 0 && i >= ntok)
3678 return FALSE;
3679
3680 switch (*operand)
3681 {
3682 case IMMEDIATE:
3683 if (!(epr->X_op == O_multiply
3684 || epr->X_op == O_divide
3685 || epr->X_op == O_modulus
3686 || epr->X_op == O_add
3687 || epr->X_op == O_subtract
3688 || epr->X_op == O_symbol))
3689 return FALSE;
3690 break;
3691
3692 case REGISTER_DUP:
3693 if ((i <= 0)
3694 || (epr->X_add_number != tok[i - 1].X_add_number))
3695 return FALSE;
3696 /* Fall through. */
3697 case REGISTER:
3698 if (epr->X_op != O_register)
3699 return FALSE;
3700 break;
3701
3702 case REGISTER_S:
3703 if (epr->X_op != O_register)
3704 return FALSE;
3705
3706 switch (epr->X_add_number)
3707 {
3708 case 0: case 1: case 2: case 3:
3709 case 12: case 13: case 14: case 15:
3710 break;
3711 default:
3712 return FALSE;
3713 }
3714 break;
3715
3716 case REGISTER_NO_GP:
3717 if ((epr->X_op != O_register)
3718 || (epr->X_add_number == 26)) /* 26 is the gp register. */
3719 return FALSE;
3720 break;
3721
3722 case BRACKET:
3723 if (epr->X_op != O_bracket)
3724 return FALSE;
3725 break;
3726
3727 default:
3728 /* Don't understand, bail out. */
3729 return FALSE;
3730 break;
3731 }
3732
3733 ++i;
3734 operand = &ins->operands[i];
3735 }
3736
3737 return (i == ntok ? TRUE : FALSE);
3738 }
3739
3740 /* Return TRUE if this OPDCODE is a candidate for relaxation. */
3741
3742 static bfd_boolean
3743 relax_insn_p (const struct arc_opcode *opcode,
3744 const expressionS *tok,
3745 int ntok,
3746 const struct arc_flags *pflags,
3747 int nflg)
3748 {
3749 unsigned i;
3750 bfd_boolean rv = FALSE;
3751
3752 /* Check the relaxation table. */
3753 for (i = 0; i < arc_num_relaxable_ins && relaxation_state; ++i)
3754 {
3755 const struct arc_relaxable_ins *arc_rlx_ins = &arc_relaxable_insns[i];
3756
3757 if ((strcmp (opcode->name, arc_rlx_ins->mnemonic_r) == 0)
3758 && may_relax_expr (tok[arc_rlx_ins->opcheckidx])
3759 && relaxable_operand (arc_rlx_ins, tok, ntok)
3760 && relaxable_flag (arc_rlx_ins, pflags, nflg))
3761 {
3762 rv = TRUE;
3763 frag_now->fr_subtype = arc_relaxable_insns[i].subtype;
3764 memcpy (&frag_now->tc_frag_data.tok, tok,
3765 sizeof (expressionS) * ntok);
3766 memcpy (&frag_now->tc_frag_data.pflags, pflags,
3767 sizeof (struct arc_flags) * nflg);
3768 frag_now->tc_frag_data.nflg = nflg;
3769 frag_now->tc_frag_data.ntok = ntok;
3770 break;
3771 }
3772 }
3773
3774 return rv;
3775 }
3776
3777 /* Turn an opcode description and a set of arguments into
3778 an instruction and a fixup. */
3779
3780 static void
3781 assemble_insn (const struct arc_opcode *opcode,
3782 const expressionS *tok,
3783 int ntok,
3784 const struct arc_flags *pflags,
3785 int nflg,
3786 struct arc_insn *insn)
3787 {
3788 const expressionS *reloc_exp = NULL;
3789 unsigned image;
3790 const unsigned char *argidx;
3791 int i;
3792 int tokidx = 0;
3793 unsigned char pcrel = 0;
3794 bfd_boolean needGOTSymbol;
3795 bfd_boolean has_delay_slot = FALSE;
3796 extended_bfd_reloc_code_real_type reloc = BFD_RELOC_UNUSED;
3797
3798 memset (insn, 0, sizeof (*insn));
3799 image = opcode->opcode;
3800
3801 pr_debug ("%s:%d: assemble_insn: %s using opcode %x\n",
3802 frag_now->fr_file, frag_now->fr_line, opcode->name,
3803 opcode->opcode);
3804
3805 /* Handle operands. */
3806 for (argidx = opcode->operands; *argidx; ++argidx)
3807 {
3808 const struct arc_operand *operand = &arc_operands[*argidx];
3809 const expressionS *t = (const expressionS *) 0;
3810
3811 if (ARC_OPERAND_IS_FAKE (operand))
3812 continue;
3813
3814 if (operand->flags & ARC_OPERAND_DUPLICATE)
3815 {
3816 /* Duplicate operand, already inserted. */
3817 tokidx ++;
3818 continue;
3819 }
3820
3821 if (tokidx >= ntok)
3822 {
3823 abort ();
3824 }
3825 else
3826 t = &tok[tokidx++];
3827
3828 /* Regardless if we have a reloc or not mark the instruction
3829 limm if it is the case. */
3830 if (operand->flags & ARC_OPERAND_LIMM)
3831 insn->has_limm = TRUE;
3832
3833 switch (t->X_op)
3834 {
3835 case O_register:
3836 image = insert_operand (image, operand, regno (t->X_add_number),
3837 NULL, 0);
3838 break;
3839
3840 case O_constant:
3841 image = insert_operand (image, operand, t->X_add_number, NULL, 0);
3842 reloc_exp = t;
3843 if (operand->flags & ARC_OPERAND_LIMM)
3844 insn->limm = t->X_add_number;
3845 break;
3846
3847 case O_bracket:
3848 case O_colon:
3849 case O_addrtype:
3850 /* Ignore brackets, colons, and address types. */
3851 break;
3852
3853 case O_absent:
3854 gas_assert (operand->flags & ARC_OPERAND_IGNORE);
3855 break;
3856
3857 case O_subtract:
3858 /* Maybe register range. */
3859 if ((t->X_add_number == 0)
3860 && contains_register (t->X_add_symbol)
3861 && contains_register (t->X_op_symbol))
3862 {
3863 int regs;
3864
3865 regs = get_register (t->X_add_symbol);
3866 regs <<= 16;
3867 regs |= get_register (t->X_op_symbol);
3868 image = insert_operand (image, operand, regs, NULL, 0);
3869 break;
3870 }
3871
3872 default:
3873 /* This operand needs a relocation. */
3874 needGOTSymbol = FALSE;
3875
3876 switch (t->X_md)
3877 {
3878 case O_plt:
3879 if (opcode->insn_class == JUMP)
3880 as_bad_where (frag_now->fr_file, frag_now->fr_line,
3881 _("Unable to use @plt relocatio for insn %s"),
3882 opcode->name);
3883 needGOTSymbol = TRUE;
3884 reloc = find_reloc ("plt", opcode->name,
3885 pflags, nflg,
3886 operand->default_reloc);
3887 break;
3888
3889 case O_gotoff:
3890 case O_gotpc:
3891 needGOTSymbol = TRUE;
3892 reloc = ARC_RELOC_TABLE (t->X_md)->reloc;
3893 break;
3894 case O_pcl:
3895 reloc = ARC_RELOC_TABLE (t->X_md)->reloc;
3896 if (ARC_SHORT (opcode->mask) || opcode->insn_class == JUMP)
3897 as_bad_where (frag_now->fr_file, frag_now->fr_line,
3898 _("Unable to use @pcl relocation for insn %s"),
3899 opcode->name);
3900 break;
3901 case O_sda:
3902 reloc = find_reloc ("sda", opcode->name,
3903 pflags, nflg,
3904 operand->default_reloc);
3905 break;
3906 case O_tlsgd:
3907 case O_tlsie:
3908 needGOTSymbol = TRUE;
3909 /* Fall-through. */
3910
3911 case O_tpoff:
3912 case O_dtpoff:
3913 reloc = ARC_RELOC_TABLE (t->X_md)->reloc;
3914 break;
3915
3916 case O_tpoff9: /*FIXME! Check for the conditionality of
3917 the insn. */
3918 case O_dtpoff9: /*FIXME! Check for the conditionality of
3919 the insn. */
3920 as_bad (_("TLS_*_S9 relocs are not supported yet"));
3921 break;
3922
3923 default:
3924 /* Just consider the default relocation. */
3925 reloc = operand->default_reloc;
3926 break;
3927 }
3928
3929 if (needGOTSymbol && (GOT_symbol == NULL))
3930 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
3931
3932 reloc_exp = t;
3933
3934 #if 0
3935 if (reloc > 0)
3936 {
3937 /* sanity checks. */
3938 reloc_howto_type *reloc_howto
3939 = bfd_reloc_type_lookup (stdoutput,
3940 (bfd_reloc_code_real_type) reloc);
3941 unsigned reloc_bitsize = reloc_howto->bitsize;
3942 if (reloc_howto->rightshift)
3943 reloc_bitsize -= reloc_howto->rightshift;
3944 if (reloc_bitsize != operand->bits)
3945 {
3946 as_bad (_("invalid relocation %s for field"),
3947 bfd_get_reloc_code_name (reloc));
3948 return;
3949 }
3950 }
3951 #endif
3952 if (insn->nfixups >= MAX_INSN_FIXUPS)
3953 as_fatal (_("too many fixups"));
3954
3955 struct arc_fixup *fixup;
3956 fixup = &insn->fixups[insn->nfixups++];
3957 fixup->exp = *t;
3958 fixup->reloc = reloc;
3959 pcrel = (operand->flags & ARC_OPERAND_PCREL) ? 1 : 0;
3960 fixup->pcrel = pcrel;
3961 fixup->islong = (operand->flags & ARC_OPERAND_LIMM) ?
3962 TRUE : FALSE;
3963 break;
3964 }
3965 }
3966
3967 /* Handle flags. */
3968 for (i = 0; i < nflg; i++)
3969 {
3970 const struct arc_flag_operand *flg_operand = pflags[i].flgp;
3971
3972 /* Check if the instruction has a delay slot. */
3973 if (!strcmp (flg_operand->name, "d"))
3974 has_delay_slot = TRUE;
3975
3976 /* There is an exceptional case when we cannot insert a flag
3977 just as it is. The .T flag must be handled in relation with
3978 the relative address. */
3979 if (!strcmp (flg_operand->name, "t")
3980 || !strcmp (flg_operand->name, "nt"))
3981 {
3982 unsigned bitYoperand = 0;
3983 /* FIXME! move selection bbit/brcc in arc-opc.c. */
3984 if (!strcmp (flg_operand->name, "t"))
3985 if (!strcmp (opcode->name, "bbit0")
3986 || !strcmp (opcode->name, "bbit1"))
3987 bitYoperand = arc_NToperand;
3988 else
3989 bitYoperand = arc_Toperand;
3990 else
3991 if (!strcmp (opcode->name, "bbit0")
3992 || !strcmp (opcode->name, "bbit1"))
3993 bitYoperand = arc_Toperand;
3994 else
3995 bitYoperand = arc_NToperand;
3996
3997 gas_assert (reloc_exp != NULL);
3998 if (reloc_exp->X_op == O_constant)
3999 {
4000 /* Check if we have a constant and solved it
4001 immediately. */
4002 offsetT val = reloc_exp->X_add_number;
4003 image |= insert_operand (image, &arc_operands[bitYoperand],
4004 val, NULL, 0);
4005 }
4006 else
4007 {
4008 struct arc_fixup *fixup;
4009
4010 if (insn->nfixups >= MAX_INSN_FIXUPS)
4011 as_fatal (_("too many fixups"));
4012
4013 fixup = &insn->fixups[insn->nfixups++];
4014 fixup->exp = *reloc_exp;
4015 fixup->reloc = -bitYoperand;
4016 fixup->pcrel = pcrel;
4017 fixup->islong = FALSE;
4018 }
4019 }
4020 else
4021 image |= (flg_operand->code & ((1 << flg_operand->bits) - 1))
4022 << flg_operand->shift;
4023 }
4024
4025 insn->relax = relax_insn_p (opcode, tok, ntok, pflags, nflg);
4026
4027 /* Short instruction? */
4028 insn->short_insn = ARC_SHORT (opcode->mask) ? TRUE : FALSE;
4029
4030 insn->insn = image;
4031
4032 /* Update last insn status. */
4033 arc_last_insns[1] = arc_last_insns[0];
4034 arc_last_insns[0].opcode = opcode;
4035 arc_last_insns[0].has_limm = insn->has_limm;
4036 arc_last_insns[0].has_delay_slot = has_delay_slot;
4037
4038 /* Check if the current instruction is legally used. */
4039 if (arc_last_insns[1].has_delay_slot
4040 && is_br_jmp_insn_p (arc_last_insns[0].opcode))
4041 as_bad_where (frag_now->fr_file, frag_now->fr_line,
4042 _("A jump/branch instruction in delay slot."));
4043 }
4044
4045 void
4046 arc_handle_align (fragS* fragP)
4047 {
4048 if ((fragP)->fr_type == rs_align_code)
4049 {
4050 char *dest = (fragP)->fr_literal + (fragP)->fr_fix;
4051 valueT count = ((fragP)->fr_next->fr_address
4052 - (fragP)->fr_address - (fragP)->fr_fix);
4053
4054 (fragP)->fr_var = 2;
4055
4056 if (count & 1)/* Padding in the gap till the next 2-byte
4057 boundary with 0s. */
4058 {
4059 (fragP)->fr_fix++;
4060 *dest++ = 0;
4061 }
4062 /* Writing nop_s. */
4063 md_number_to_chars (dest, NOP_OPCODE_S, 2);
4064 }
4065 }
4066
4067 /* Here we decide which fixups can be adjusted to make them relative
4068 to the beginning of the section instead of the symbol. Basically
4069 we need to make sure that the dynamic relocations are done
4070 correctly, so in some cases we force the original symbol to be
4071 used. */
4072
4073 int
4074 tc_arc_fix_adjustable (fixS *fixP)
4075 {
4076
4077 /* Prevent all adjustments to global symbols. */
4078 if (S_IS_EXTERNAL (fixP->fx_addsy))
4079 return 0;
4080 if (S_IS_WEAK (fixP->fx_addsy))
4081 return 0;
4082
4083 /* Adjust_reloc_syms doesn't know about the GOT. */
4084 switch (fixP->fx_r_type)
4085 {
4086 case BFD_RELOC_ARC_GOTPC32:
4087 case BFD_RELOC_ARC_PLT32:
4088 case BFD_RELOC_ARC_S25H_PCREL_PLT:
4089 case BFD_RELOC_ARC_S21H_PCREL_PLT:
4090 case BFD_RELOC_ARC_S25W_PCREL_PLT:
4091 case BFD_RELOC_ARC_S21W_PCREL_PLT:
4092 return 0;
4093
4094 default:
4095 break;
4096 }
4097
4098 return 1;
4099 }
4100
4101 /* Compute the reloc type of an expression EXP. */
4102
4103 static void
4104 arc_check_reloc (expressionS *exp,
4105 bfd_reloc_code_real_type *r_type_p)
4106 {
4107 if (*r_type_p == BFD_RELOC_32
4108 && exp->X_op == O_subtract
4109 && exp->X_op_symbol != NULL
4110 && exp->X_op_symbol->bsym->section == now_seg)
4111 *r_type_p = BFD_RELOC_ARC_32_PCREL;
4112 }
4113
4114
4115 /* Add expression EXP of SIZE bytes to offset OFF of fragment FRAG. */
4116
4117 void
4118 arc_cons_fix_new (fragS *frag,
4119 int off,
4120 int size,
4121 expressionS *exp,
4122 bfd_reloc_code_real_type r_type)
4123 {
4124 r_type = BFD_RELOC_UNUSED;
4125
4126 switch (size)
4127 {
4128 case 1:
4129 r_type = BFD_RELOC_8;
4130 break;
4131
4132 case 2:
4133 r_type = BFD_RELOC_16;
4134 break;
4135
4136 case 3:
4137 r_type = BFD_RELOC_24;
4138 break;
4139
4140 case 4:
4141 r_type = BFD_RELOC_32;
4142 arc_check_reloc (exp, &r_type);
4143 break;
4144
4145 case 8:
4146 r_type = BFD_RELOC_64;
4147 break;
4148
4149 default:
4150 as_bad (_("unsupported BFD relocation size %u"), size);
4151 r_type = BFD_RELOC_UNUSED;
4152 }
4153
4154 fix_new_exp (frag, off, size, exp, 0, r_type);
4155 }
4156
4157 /* The actual routine that checks the ZOL conditions. */
4158
4159 static void
4160 check_zol (symbolS *s)
4161 {
4162 switch (arc_mach_type)
4163 {
4164 case bfd_mach_arc_arcv2:
4165 if (arc_target & ARC_OPCODE_ARCv2EM)
4166 return;
4167
4168 if (is_br_jmp_insn_p (arc_last_insns[0].opcode)
4169 || arc_last_insns[1].has_delay_slot)
4170 as_bad (_("Jump/Branch instruction detected at the end of the ZOL label @%s"),
4171 S_GET_NAME (s));
4172
4173 break;
4174 case bfd_mach_arc_arc600:
4175
4176 if (is_kernel_insn_p (arc_last_insns[0].opcode))
4177 as_bad (_("Kernel instruction detected at the end of the ZOL label @%s"),
4178 S_GET_NAME (s));
4179
4180 if (arc_last_insns[0].has_limm
4181 && is_br_jmp_insn_p (arc_last_insns[0].opcode))
4182 as_bad (_("A jump instruction with long immediate detected at the \
4183 end of the ZOL label @%s"), S_GET_NAME (s));
4184
4185 /* Fall through. */
4186 case bfd_mach_arc_arc700:
4187 if (arc_last_insns[0].has_delay_slot)
4188 as_bad (_("An illegal use of delay slot detected at the end of the ZOL label @%s"),
4189 S_GET_NAME (s));
4190
4191 break;
4192 default:
4193 break;
4194 }
4195 }
4196
4197 /* If ZOL end check the last two instruction for illegals. */
4198 void
4199 arc_frob_label (symbolS * sym)
4200 {
4201 if (ARC_GET_FLAG (sym) & ARC_FLAG_ZOL)
4202 check_zol (sym);
4203
4204 dwarf2_emit_label (sym);
4205 }
4206
4207 /* Used because generic relaxation assumes a pc-rel value whilst we
4208 also relax instructions that use an absolute value resolved out of
4209 relative values (if that makes any sense). An example: 'add r1,
4210 r2, @.L2 - .' The symbols . and @.L2 are relative to the section
4211 but if they're in the same section we can subtract the section
4212 offset relocation which ends up in a resolved value. So if @.L2 is
4213 .text + 0x50 and . is .text + 0x10, we can say that .text + 0x50 -
4214 .text + 0x40 = 0x10. */
4215 int
4216 arc_pcrel_adjust (fragS *fragP)
4217 {
4218 if (!fragP->tc_frag_data.pcrel)
4219 return fragP->fr_address + fragP->fr_fix;
4220
4221 return 0;
4222 }
4223
4224 /* Initialize the DWARF-2 unwind information for this procedure. */
4225
4226 void
4227 tc_arc_frame_initial_instructions (void)
4228 {
4229 /* Stack pointer is register 28. */
4230 cfi_add_CFA_def_cfa (28, 0);
4231 }
4232
4233 int
4234 tc_arc_regname_to_dw2regnum (char *regname)
4235 {
4236 struct symbol *sym;
4237
4238 sym = hash_find (arc_reg_hash, regname);
4239 if (sym)
4240 return S_GET_VALUE (sym);
4241
4242 return -1;
4243 }
4244
4245 /* Adjust the symbol table. Delete found AUX register symbols. */
4246
4247 void
4248 arc_adjust_symtab (void)
4249 {
4250 symbolS * sym;
4251
4252 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
4253 {
4254 /* I've created a symbol during parsing process. Now, remove
4255 the symbol as it is found to be an AUX register. */
4256 if (ARC_GET_FLAG (sym) & ARC_FLAG_AUX)
4257 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
4258 }
4259
4260 /* Now do generic ELF adjustments. */
4261 elf_adjust_symtab ();
4262 }
4263
4264 static void
4265 tokenize_extinsn (extInstruction_t *einsn)
4266 {
4267 char *p, c;
4268 char *insn_name;
4269 unsigned char major_opcode;
4270 unsigned char sub_opcode;
4271 unsigned char syntax_class = 0;
4272 unsigned char syntax_class_modifiers = 0;
4273 unsigned char suffix_class = 0;
4274 unsigned int i;
4275
4276 SKIP_WHITESPACE ();
4277
4278 /* 1st: get instruction name. */
4279 p = input_line_pointer;
4280 c = get_symbol_name (&p);
4281
4282 insn_name = xstrdup (p);
4283 restore_line_pointer (c);
4284
4285 /* 2nd: get major opcode. */
4286 if (*input_line_pointer != ',')
4287 {
4288 as_bad (_("expected comma after instruction name"));
4289 ignore_rest_of_line ();
4290 return;
4291 }
4292 input_line_pointer++;
4293 major_opcode = get_absolute_expression ();
4294
4295 /* 3rd: get sub-opcode. */
4296 SKIP_WHITESPACE ();
4297
4298 if (*input_line_pointer != ',')
4299 {
4300 as_bad (_("expected comma after major opcode"));
4301 ignore_rest_of_line ();
4302 return;
4303 }
4304 input_line_pointer++;
4305 sub_opcode = get_absolute_expression ();
4306
4307 /* 4th: get suffix class. */
4308 SKIP_WHITESPACE ();
4309
4310 if (*input_line_pointer != ',')
4311 {
4312 as_bad ("expected comma after sub opcode");
4313 ignore_rest_of_line ();
4314 return;
4315 }
4316 input_line_pointer++;
4317
4318 while (1)
4319 {
4320 SKIP_WHITESPACE ();
4321
4322 for (i = 0; i < ARRAY_SIZE (suffixclass); i++)
4323 {
4324 if (!strncmp (suffixclass[i].name, input_line_pointer,
4325 suffixclass[i].len))
4326 {
4327 suffix_class |= suffixclass[i].attr_class;
4328 input_line_pointer += suffixclass[i].len;
4329 break;
4330 }
4331 }
4332
4333 if (i == ARRAY_SIZE (suffixclass))
4334 {
4335 as_bad ("invalid suffix class");
4336 ignore_rest_of_line ();
4337 return;
4338 }
4339
4340 SKIP_WHITESPACE ();
4341
4342 if (*input_line_pointer == '|')
4343 input_line_pointer++;
4344 else
4345 break;
4346 }
4347
4348 /* 5th: get syntax class and syntax class modifiers. */
4349 if (*input_line_pointer != ',')
4350 {
4351 as_bad ("expected comma after suffix class");
4352 ignore_rest_of_line ();
4353 return;
4354 }
4355 input_line_pointer++;
4356
4357 while (1)
4358 {
4359 SKIP_WHITESPACE ();
4360
4361 for (i = 0; i < ARRAY_SIZE (syntaxclassmod); i++)
4362 {
4363 if (!strncmp (syntaxclassmod[i].name,
4364 input_line_pointer,
4365 syntaxclassmod[i].len))
4366 {
4367 syntax_class_modifiers |= syntaxclassmod[i].attr_class;
4368 input_line_pointer += syntaxclassmod[i].len;
4369 break;
4370 }
4371 }
4372
4373 if (i == ARRAY_SIZE (syntaxclassmod))
4374 {
4375 for (i = 0; i < ARRAY_SIZE (syntaxclass); i++)
4376 {
4377 if (!strncmp (syntaxclass[i].name,
4378 input_line_pointer,
4379 syntaxclass[i].len))
4380 {
4381 syntax_class |= syntaxclass[i].attr_class;
4382 input_line_pointer += syntaxclass[i].len;
4383 break;
4384 }
4385 }
4386
4387 if (i == ARRAY_SIZE (syntaxclass))
4388 {
4389 as_bad ("missing syntax class");
4390 ignore_rest_of_line ();
4391 return;
4392 }
4393 }
4394
4395 SKIP_WHITESPACE ();
4396
4397 if (*input_line_pointer == '|')
4398 input_line_pointer++;
4399 else
4400 break;
4401 }
4402
4403 demand_empty_rest_of_line ();
4404
4405 einsn->name = insn_name;
4406 einsn->major = major_opcode;
4407 einsn->minor = sub_opcode;
4408 einsn->syntax = syntax_class;
4409 einsn->modsyn = syntax_class_modifiers;
4410 einsn->suffix = suffix_class;
4411 einsn->flags = syntax_class
4412 | (syntax_class_modifiers & ARC_OP1_IMM_IMPLIED ? 0x10 : 0);
4413 }
4414
4415 /* Generate an extension section. */
4416
4417 static int
4418 arc_set_ext_seg (void)
4419 {
4420 if (!arcext_section)
4421 {
4422 arcext_section = subseg_new (".arcextmap", 0);
4423 bfd_set_section_flags (stdoutput, arcext_section,
4424 SEC_READONLY | SEC_HAS_CONTENTS);
4425 }
4426 else
4427 subseg_set (arcext_section, 0);
4428 return 1;
4429 }
4430
4431 /* Create an extension instruction description in the arc extension
4432 section of the output file.
4433 The structure for an instruction is like this:
4434 [0]: Length of the record.
4435 [1]: Type of the record.
4436
4437 [2]: Major opcode.
4438 [3]: Sub-opcode.
4439 [4]: Syntax (flags).
4440 [5]+ Name instruction.
4441
4442 The sequence is terminated by an empty entry. */
4443
4444 static void
4445 create_extinst_section (extInstruction_t *einsn)
4446 {
4447
4448 segT old_sec = now_seg;
4449 int old_subsec = now_subseg;
4450 char *p;
4451 int name_len = strlen (einsn->name);
4452
4453 arc_set_ext_seg ();
4454
4455 p = frag_more (1);
4456 *p = 5 + name_len + 1;
4457 p = frag_more (1);
4458 *p = EXT_INSTRUCTION;
4459 p = frag_more (1);
4460 *p = einsn->major;
4461 p = frag_more (1);
4462 *p = einsn->minor;
4463 p = frag_more (1);
4464 *p = einsn->flags;
4465 p = frag_more (name_len + 1);
4466 strcpy (p, einsn->name);
4467
4468 subseg_set (old_sec, old_subsec);
4469 }
4470
4471 /* Handler .extinstruction pseudo-op. */
4472
4473 static void
4474 arc_extinsn (int ignore ATTRIBUTE_UNUSED)
4475 {
4476 extInstruction_t einsn;
4477 struct arc_opcode *arc_ext_opcodes;
4478 const char *errmsg = NULL;
4479 unsigned char moplow, mophigh;
4480
4481 memset (&einsn, 0, sizeof (einsn));
4482 tokenize_extinsn (&einsn);
4483
4484 /* Check if the name is already used. */
4485 if (arc_find_opcode (einsn.name))
4486 as_warn (_("Pseudocode already used %s"), einsn.name);
4487
4488 /* Check the opcode ranges. */
4489 moplow = 0x05;
4490 mophigh = (arc_target & (ARC_OPCODE_ARCv2EM
4491 | ARC_OPCODE_ARCv2HS)) ? 0x07 : 0x0a;
4492
4493 if ((einsn.major > mophigh) || (einsn.major < moplow))
4494 as_fatal (_("major opcode not in range [0x%02x - 0x%02x]"), moplow, mophigh);
4495
4496 if ((einsn.minor > 0x3f) && (einsn.major != 0x0a)
4497 && (einsn.major != 5) && (einsn.major != 9))
4498 as_fatal (_("minor opcode not in range [0x00 - 0x3f]"));
4499
4500 switch (einsn.syntax & ARC_SYNTAX_MASK)
4501 {
4502 case ARC_SYNTAX_3OP:
4503 if (einsn.modsyn & ARC_OP1_IMM_IMPLIED)
4504 as_fatal (_("Improper use of OP1_IMM_IMPLIED"));
4505 break;
4506 case ARC_SYNTAX_2OP:
4507 case ARC_SYNTAX_1OP:
4508 case ARC_SYNTAX_NOP:
4509 if (einsn.modsyn & ARC_OP1_MUST_BE_IMM)
4510 as_fatal (_("Improper use of OP1_MUST_BE_IMM"));
4511 break;
4512 default:
4513 break;
4514 }
4515
4516 arc_ext_opcodes = arcExtMap_genOpcode (&einsn, arc_target, &errmsg);
4517 if (arc_ext_opcodes == NULL)
4518 {
4519 if (errmsg)
4520 as_fatal ("%s", errmsg);
4521 else
4522 as_fatal (_("Couldn't generate extension instruction opcodes"));
4523 }
4524 else if (errmsg)
4525 as_warn ("%s", errmsg);
4526
4527 /* Insert the extension instruction. */
4528 arc_insert_opcode ((const struct arc_opcode *) arc_ext_opcodes);
4529
4530 create_extinst_section (&einsn);
4531 }
4532
4533 static void
4534 tokenize_extregister (extRegister_t *ereg, int opertype)
4535 {
4536 char *name;
4537 char *mode;
4538 char c;
4539 char *p;
4540 int number, imode = 0;
4541 bfd_boolean isCore_p = (opertype == EXT_CORE_REGISTER) ? TRUE : FALSE;
4542 bfd_boolean isReg_p = (opertype == EXT_CORE_REGISTER
4543 || opertype == EXT_AUX_REGISTER) ? TRUE : FALSE;
4544
4545 /* 1st: get register name. */
4546 SKIP_WHITESPACE ();
4547 p = input_line_pointer;
4548 c = get_symbol_name (&p);
4549
4550 name = xstrdup (p);
4551 restore_line_pointer (c);
4552
4553 /* 2nd: get register number. */
4554 SKIP_WHITESPACE ();
4555
4556 if (*input_line_pointer != ',')
4557 {
4558 as_bad (_("expected comma after register name"));
4559 ignore_rest_of_line ();
4560 free (name);
4561 return;
4562 }
4563 input_line_pointer++;
4564 number = get_absolute_expression ();
4565
4566 if (number < 0)
4567 {
4568 as_bad (_("negative operand number %d"), number);
4569 ignore_rest_of_line ();
4570 free (name);
4571 return;
4572 }
4573
4574 if (isReg_p)
4575 {
4576 /* 3rd: get register mode. */
4577 SKIP_WHITESPACE ();
4578
4579 if (*input_line_pointer != ',')
4580 {
4581 as_bad (_("expected comma after register number"));
4582 ignore_rest_of_line ();
4583 free (name);
4584 return;
4585 }
4586
4587 input_line_pointer++;
4588 mode = input_line_pointer;
4589
4590 if (!strncmp (mode, "r|w", 3))
4591 {
4592 imode = 0;
4593 input_line_pointer += 3;
4594 }
4595 else if (!strncmp (mode, "r", 1))
4596 {
4597 imode = ARC_REGISTER_READONLY;
4598 input_line_pointer += 1;
4599 }
4600 else if (strncmp (mode, "w", 1))
4601 {
4602 as_bad (_("invalid mode"));
4603 ignore_rest_of_line ();
4604 free (name);
4605 return;
4606 }
4607 else
4608 {
4609 imode = ARC_REGISTER_WRITEONLY;
4610 input_line_pointer += 1;
4611 }
4612 }
4613
4614 if (isCore_p)
4615 {
4616 /* 4th: get core register shortcut. */
4617 SKIP_WHITESPACE ();
4618 if (*input_line_pointer != ',')
4619 {
4620 as_bad (_("expected comma after register mode"));
4621 ignore_rest_of_line ();
4622 free (name);
4623 return;
4624 }
4625
4626 input_line_pointer++;
4627
4628 if (!strncmp (input_line_pointer, "cannot_shortcut", 15))
4629 {
4630 imode |= ARC_REGISTER_NOSHORT_CUT;
4631 input_line_pointer += 15;
4632 }
4633 else if (strncmp (input_line_pointer, "can_shortcut", 12))
4634 {
4635 as_bad (_("shortcut designator invalid"));
4636 ignore_rest_of_line ();
4637 free (name);
4638 return;
4639 }
4640 else
4641 {
4642 input_line_pointer += 12;
4643 }
4644 }
4645 demand_empty_rest_of_line ();
4646
4647 ereg->name = name;
4648 ereg->number = number;
4649 ereg->imode = imode;
4650 }
4651
4652 /* Create an extension register/condition description in the arc
4653 extension section of the output file.
4654
4655 The structure for an instruction is like this:
4656 [0]: Length of the record.
4657 [1]: Type of the record.
4658
4659 For core regs and condition codes:
4660 [2]: Value.
4661 [3]+ Name.
4662
4663 For auxilirary registers:
4664 [2..5]: Value.
4665 [6]+ Name
4666
4667 The sequence is terminated by an empty entry. */
4668
4669 static void
4670 create_extcore_section (extRegister_t *ereg, int opertype)
4671 {
4672 segT old_sec = now_seg;
4673 int old_subsec = now_subseg;
4674 char *p;
4675 int name_len = strlen (ereg->name);
4676
4677 arc_set_ext_seg ();
4678
4679 switch (opertype)
4680 {
4681 case EXT_COND_CODE:
4682 case EXT_CORE_REGISTER:
4683 p = frag_more (1);
4684 *p = 3 + name_len + 1;
4685 p = frag_more (1);
4686 *p = opertype;
4687 p = frag_more (1);
4688 *p = ereg->number;
4689 break;
4690 case EXT_AUX_REGISTER:
4691 p = frag_more (1);
4692 *p = 6 + name_len + 1;
4693 p = frag_more (1);
4694 *p = EXT_AUX_REGISTER;
4695 p = frag_more (1);
4696 *p = (ereg->number >> 24) & 0xff;
4697 p = frag_more (1);
4698 *p = (ereg->number >> 16) & 0xff;
4699 p = frag_more (1);
4700 *p = (ereg->number >> 8) & 0xff;
4701 p = frag_more (1);
4702 *p = (ereg->number) & 0xff;
4703 break;
4704 default:
4705 break;
4706 }
4707
4708 p = frag_more (name_len + 1);
4709 strcpy (p, ereg->name);
4710
4711 subseg_set (old_sec, old_subsec);
4712 }
4713
4714 /* Handler .extCoreRegister pseudo-op. */
4715
4716 static void
4717 arc_extcorereg (int opertype)
4718 {
4719 extRegister_t ereg;
4720 struct arc_aux_reg *auxr;
4721 const char *retval;
4722 struct arc_flag_operand *ccode;
4723
4724 memset (&ereg, 0, sizeof (ereg));
4725 tokenize_extregister (&ereg, opertype);
4726
4727 switch (opertype)
4728 {
4729 case EXT_CORE_REGISTER:
4730 /* Core register. */
4731 if (ereg.number > 60)
4732 as_bad (_("core register %s value (%d) too large"), ereg.name,
4733 ereg.number);
4734 declare_register (ereg.name, ereg.number);
4735 break;
4736 case EXT_AUX_REGISTER:
4737 /* Auxiliary register. */
4738 auxr = XNEW (struct arc_aux_reg);
4739 auxr->name = ereg.name;
4740 auxr->cpu = arc_target;
4741 auxr->subclass = NONE;
4742 auxr->address = ereg.number;
4743 retval = hash_insert (arc_aux_hash, auxr->name, (void *) auxr);
4744 if (retval)
4745 as_fatal (_("internal error: can't hash aux register '%s': %s"),
4746 auxr->name, retval);
4747 break;
4748 case EXT_COND_CODE:
4749 /* Condition code. */
4750 if (ereg.number > 31)
4751 as_bad (_("condition code %s value (%d) too large"), ereg.name,
4752 ereg.number);
4753 ext_condcode.size ++;
4754 ext_condcode.arc_ext_condcode =
4755 XRESIZEVEC (struct arc_flag_operand, ext_condcode.arc_ext_condcode,
4756 ext_condcode.size + 1);
4757 if (ext_condcode.arc_ext_condcode == NULL)
4758 as_fatal (_("Virtual memory exhausted"));
4759
4760 ccode = ext_condcode.arc_ext_condcode + ext_condcode.size - 1;
4761 ccode->name = ereg.name;
4762 ccode->code = ereg.number;
4763 ccode->bits = 5;
4764 ccode->shift = 0;
4765 ccode->favail = 0; /* not used. */
4766 ccode++;
4767 memset (ccode, 0, sizeof (struct arc_flag_operand));
4768 break;
4769 default:
4770 as_bad (_("Unknown extension"));
4771 break;
4772 }
4773 create_extcore_section (&ereg, opertype);
4774 }
4775
4776 /* Local variables:
4777 eval: (c-set-style "gnu")
4778 indent-tabs-mode: t
4779 End: */
This page took 0.121405 seconds and 5 git commands to generate.