fb: adv7393: off by one in probe function
[deliverable/linux.git] / include / linux / mmc / dw_mmc.h
1 /*
2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
4 *
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14 #ifndef LINUX_MMC_DW_MMC_H
15 #define LINUX_MMC_DW_MMC_H
16
17 #include <linux/scatterlist.h>
18 #include <linux/mmc/core.h>
19 #include <linux/dmaengine.h>
20
21 #define MAX_MCI_SLOTS 2
22
23 enum dw_mci_state {
24 STATE_IDLE = 0,
25 STATE_SENDING_CMD,
26 STATE_SENDING_DATA,
27 STATE_DATA_BUSY,
28 STATE_SENDING_STOP,
29 STATE_DATA_ERROR,
30 STATE_SENDING_CMD11,
31 STATE_WAITING_CMD11_DONE,
32 };
33
34 enum {
35 EVENT_CMD_COMPLETE = 0,
36 EVENT_XFER_COMPLETE,
37 EVENT_DATA_COMPLETE,
38 EVENT_DATA_ERROR,
39 };
40
41 struct mmc_data;
42
43 enum {
44 TRANS_MODE_PIO = 0,
45 TRANS_MODE_IDMAC,
46 TRANS_MODE_EDMAC
47 };
48
49 struct dw_mci_dma_slave {
50 struct dma_chan *ch;
51 enum dma_transfer_direction direction;
52 };
53
54 /**
55 * struct dw_mci - MMC controller state shared between all slots
56 * @lock: Spinlock protecting the queue and associated data.
57 * @irq_lock: Spinlock protecting the INTMASK setting.
58 * @regs: Pointer to MMIO registers.
59 * @fifo_reg: Pointer to MMIO registers for data FIFO
60 * @sg: Scatterlist entry currently being processed by PIO code, if any.
61 * @sg_miter: PIO mapping scatterlist iterator.
62 * @cur_slot: The slot which is currently using the controller.
63 * @mrq: The request currently being processed on @cur_slot,
64 * or NULL if the controller is idle.
65 * @cmd: The command currently being sent to the card, or NULL.
66 * @data: The data currently being transferred, or NULL if no data
67 * transfer is in progress.
68 * @stop_abort: The command currently prepared for stoping transfer.
69 * @prev_blksz: The former transfer blksz record.
70 * @timing: Record of current ios timing.
71 * @use_dma: Whether DMA channel is initialized or not.
72 * @using_dma: Whether DMA is in use for the current transfer.
73 * @dma_64bit_address: Whether DMA supports 64-bit address mode or not.
74 * @sg_dma: Bus address of DMA buffer.
75 * @sg_cpu: Virtual address of DMA buffer.
76 * @dma_ops: Pointer to platform-specific DMA callbacks.
77 * @cmd_status: Snapshot of SR taken upon completion of the current
78 * @ring_size: Buffer size for idma descriptors.
79 * command. Only valid when EVENT_CMD_COMPLETE is pending.
80 * @dms: structure of slave-dma private data.
81 * @phy_regs: physical address of controller's register map
82 * @data_status: Snapshot of SR taken upon completion of the current
83 * data transfer. Only valid when EVENT_DATA_COMPLETE or
84 * EVENT_DATA_ERROR is pending.
85 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
86 * to be sent.
87 * @dir_status: Direction of current transfer.
88 * @tasklet: Tasklet running the request state machine.
89 * @pending_events: Bitmask of events flagged by the interrupt handler
90 * to be processed by the tasklet.
91 * @completed_events: Bitmask of events which the state machine has
92 * processed.
93 * @state: Tasklet state.
94 * @queue: List of slots waiting for access to the controller.
95 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
96 * rate and timeout calculations.
97 * @current_speed: Configured rate of the controller.
98 * @num_slots: Number of slots available.
99 * @fifoth_val: The value of FIFOTH register.
100 * @verid: Denote Version ID.
101 * @dev: Device associated with the MMC controller.
102 * @pdata: Platform data associated with the MMC controller.
103 * @drv_data: Driver specific data for identified variant of the controller
104 * @priv: Implementation defined private data.
105 * @biu_clk: Pointer to bus interface unit clock instance.
106 * @ciu_clk: Pointer to card interface unit clock instance.
107 * @slot: Slots sharing this MMC controller.
108 * @fifo_depth: depth of FIFO.
109 * @data_shift: log2 of FIFO item size.
110 * @part_buf_start: Start index in part_buf.
111 * @part_buf_count: Bytes of partial data in part_buf.
112 * @part_buf: Simple buffer for partial fifo reads/writes.
113 * @push_data: Pointer to FIFO push function.
114 * @pull_data: Pointer to FIFO pull function.
115 * @vqmmc_enabled: Status of vqmmc, should be true or false.
116 * @irq_flags: The flags to be passed to request_irq.
117 * @irq: The irq value to be passed to request_irq.
118 * @sdio_id0: Number of slot0 in the SDIO interrupt registers.
119 * @cmd11_timer: Timer for SD3.0 voltage switch over scheme.
120 * @dto_timer: Timer for broken data transfer over scheme.
121 *
122 * Locking
123 * =======
124 *
125 * @lock is a softirq-safe spinlock protecting @queue as well as
126 * @cur_slot, @mrq and @state. These must always be updated
127 * at the same time while holding @lock.
128 *
129 * @irq_lock is an irq-safe spinlock protecting the INTMASK register
130 * to allow the interrupt handler to modify it directly. Held for only long
131 * enough to read-modify-write INTMASK and no other locks are grabbed when
132 * holding this one.
133 *
134 * The @mrq field of struct dw_mci_slot is also protected by @lock,
135 * and must always be written at the same time as the slot is added to
136 * @queue.
137 *
138 * @pending_events and @completed_events are accessed using atomic bit
139 * operations, so they don't need any locking.
140 *
141 * None of the fields touched by the interrupt handler need any
142 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
143 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
144 * interrupts must be disabled and @data_status updated with a
145 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
146 * CMDRDY interrupt must be disabled and @cmd_status updated with a
147 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
148 * bytes_xfered field of @data must be written. This is ensured by
149 * using barriers.
150 */
151 struct dw_mci {
152 spinlock_t lock;
153 spinlock_t irq_lock;
154 void __iomem *regs;
155 void __iomem *fifo_reg;
156
157 struct scatterlist *sg;
158 struct sg_mapping_iter sg_miter;
159
160 struct dw_mci_slot *cur_slot;
161 struct mmc_request *mrq;
162 struct mmc_command *cmd;
163 struct mmc_data *data;
164 struct mmc_command stop_abort;
165 unsigned int prev_blksz;
166 unsigned char timing;
167
168 /* DMA interface members*/
169 int use_dma;
170 int using_dma;
171 int dma_64bit_address;
172
173 dma_addr_t sg_dma;
174 void *sg_cpu;
175 const struct dw_mci_dma_ops *dma_ops;
176 /* For idmac */
177 unsigned int ring_size;
178
179 /* For edmac */
180 struct dw_mci_dma_slave *dms;
181 /* Registers's physical base address */
182 resource_size_t phy_regs;
183
184 u32 cmd_status;
185 u32 data_status;
186 u32 stop_cmdr;
187 u32 dir_status;
188 struct tasklet_struct tasklet;
189 unsigned long pending_events;
190 unsigned long completed_events;
191 enum dw_mci_state state;
192 struct list_head queue;
193
194 u32 bus_hz;
195 u32 current_speed;
196 u32 num_slots;
197 u32 fifoth_val;
198 u16 verid;
199 struct device *dev;
200 struct dw_mci_board *pdata;
201 const struct dw_mci_drv_data *drv_data;
202 void *priv;
203 struct clk *biu_clk;
204 struct clk *ciu_clk;
205 struct dw_mci_slot *slot[MAX_MCI_SLOTS];
206
207 /* FIFO push and pull */
208 int fifo_depth;
209 int data_shift;
210 u8 part_buf_start;
211 u8 part_buf_count;
212 union {
213 u16 part_buf16;
214 u32 part_buf32;
215 u64 part_buf;
216 };
217 void (*push_data)(struct dw_mci *host, void *buf, int cnt);
218 void (*pull_data)(struct dw_mci *host, void *buf, int cnt);
219
220 bool vqmmc_enabled;
221 unsigned long irq_flags; /* IRQ flags */
222 int irq;
223
224 int sdio_id0;
225
226 struct timer_list cmd11_timer;
227 struct timer_list dto_timer;
228 };
229
230 /* DMA ops for Internal/External DMAC interface */
231 struct dw_mci_dma_ops {
232 /* DMA Ops */
233 int (*init)(struct dw_mci *host);
234 int (*start)(struct dw_mci *host, unsigned int sg_len);
235 void (*complete)(void *host);
236 void (*stop)(struct dw_mci *host);
237 void (*cleanup)(struct dw_mci *host);
238 void (*exit)(struct dw_mci *host);
239 };
240
241 struct dma_pdata;
242
243 /* Board platform data */
244 struct dw_mci_board {
245 u32 num_slots;
246
247 unsigned int bus_hz; /* Clock speed at the cclk_in pad */
248
249 u32 caps; /* Capabilities */
250 u32 caps2; /* More capabilities */
251 u32 pm_caps; /* PM capabilities */
252 /*
253 * Override fifo depth. If 0, autodetect it from the FIFOTH register,
254 * but note that this may not be reliable after a bootloader has used
255 * it.
256 */
257 unsigned int fifo_depth;
258
259 /* delay in mS before detecting cards after interrupt */
260 u32 detect_delay_ms;
261
262 struct dw_mci_dma_ops *dma_ops;
263 struct dma_pdata *data;
264 };
265
266 #endif /* LINUX_MMC_DW_MMC_H */
This page took 0.048588 seconds and 5 git commands to generate.