Merge remote-tracking branch 'regulator/for-next'
[deliverable/linux.git] / include / linux / pci.h
1 /*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16 #ifndef LINUX_PCI_H
17 #define LINUX_PCI_H
18
19
20 #include <linux/mod_devicetable.h>
21
22 #include <linux/types.h>
23 #include <linux/init.h>
24 #include <linux/ioport.h>
25 #include <linux/list.h>
26 #include <linux/compiler.h>
27 #include <linux/errno.h>
28 #include <linux/kobject.h>
29 #include <linux/atomic.h>
30 #include <linux/device.h>
31 #include <linux/io.h>
32 #include <linux/resource_ext.h>
33 #include <uapi/linux/pci.h>
34
35 #include <linux/pci_ids.h>
36
37 /*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
46 * In the interest of not exposing interfaces to user-space unnecessarily,
47 * the following kernel-only defines are being added here.
48 */
49 #define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
50 /* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51 #define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
53 /* pci_slot represents a physical slot */
54 struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60 };
61
62 static inline const char *pci_slot_name(const struct pci_slot *slot)
63 {
64 return kobject_name(&slot->kobj);
65 }
66
67 /* File state for mmap()s on /proc/bus/pci/X/Y */
68 enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71 };
72
73 /*
74 * For PCI devices, the region numbers are assigned this way:
75 */
76 enum {
77 /* #0-5: standard PCI resources */
78 PCI_STD_RESOURCES,
79 PCI_STD_RESOURCE_END = 5,
80
81 /* #6: expansion ROM resource */
82 PCI_ROM_RESOURCE,
83
84 /* device specific resources */
85 #ifdef CONFIG_PCI_IOV
86 PCI_IOV_RESOURCES,
87 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
88 #endif
89
90 /* resources assigned to buses behind the bridge */
91 #define PCI_BRIDGE_RESOURCE_NUM 4
92
93 PCI_BRIDGE_RESOURCES,
94 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
95 PCI_BRIDGE_RESOURCE_NUM - 1,
96
97 /* total resources associated with a PCI device */
98 PCI_NUM_RESOURCES,
99
100 /* preserve this for compatibility */
101 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
102 };
103
104 /*
105 * pci_power_t values must match the bits in the Capabilities PME_Support
106 * and Control/Status PowerState fields in the Power Management capability.
107 */
108 typedef int __bitwise pci_power_t;
109
110 #define PCI_D0 ((pci_power_t __force) 0)
111 #define PCI_D1 ((pci_power_t __force) 1)
112 #define PCI_D2 ((pci_power_t __force) 2)
113 #define PCI_D3hot ((pci_power_t __force) 3)
114 #define PCI_D3cold ((pci_power_t __force) 4)
115 #define PCI_UNKNOWN ((pci_power_t __force) 5)
116 #define PCI_POWER_ERROR ((pci_power_t __force) -1)
117
118 /* Remember to update this when the list above changes! */
119 extern const char *pci_power_names[];
120
121 static inline const char *pci_power_name(pci_power_t state)
122 {
123 return pci_power_names[1 + (__force int) state];
124 }
125
126 #define PCI_PM_D2_DELAY 200
127 #define PCI_PM_D3_WAIT 10
128 #define PCI_PM_D3COLD_WAIT 100
129 #define PCI_PM_BUS_WAIT 50
130
131 /** The pci_channel state describes connectivity between the CPU and
132 * the pci device. If some PCI bus between here and the pci device
133 * has crashed or locked up, this info is reflected here.
134 */
135 typedef unsigned int __bitwise pci_channel_state_t;
136
137 enum pci_channel_state {
138 /* I/O channel is in normal state */
139 pci_channel_io_normal = (__force pci_channel_state_t) 1,
140
141 /* I/O to channel is blocked */
142 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
143
144 /* PCI card is dead */
145 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
146 };
147
148 typedef unsigned int __bitwise pcie_reset_state_t;
149
150 enum pcie_reset_state {
151 /* Reset is NOT asserted (Use to deassert reset) */
152 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
153
154 /* Use #PERST to reset PCIe device */
155 pcie_warm_reset = (__force pcie_reset_state_t) 2,
156
157 /* Use PCIe Hot Reset to reset device */
158 pcie_hot_reset = (__force pcie_reset_state_t) 3
159 };
160
161 typedef unsigned short __bitwise pci_dev_flags_t;
162 enum pci_dev_flags {
163 /* INTX_DISABLE in PCI_COMMAND register disables MSI
164 * generation too.
165 */
166 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
167 /* Device configuration is irrevocably lost if disabled into D3 */
168 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
169 /* Provide indication device is assigned by a Virtual Machine Manager */
170 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
171 /* Flag for quirk use to store if quirk-specific ACS is enabled */
172 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
173 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
174 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
175 /* Do not use bus resets for device */
176 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
177 /* Do not use PM reset even if device advertises NoSoftRst- */
178 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
179 /* Get VPD from function 0 VPD */
180 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
181 };
182
183 enum pci_irq_reroute_variant {
184 INTEL_IRQ_REROUTE_VARIANT = 1,
185 MAX_IRQ_REROUTE_VARIANTS = 3
186 };
187
188 typedef unsigned short __bitwise pci_bus_flags_t;
189 enum pci_bus_flags {
190 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
191 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
192 };
193
194 /* These values come from the PCI Express Spec */
195 enum pcie_link_width {
196 PCIE_LNK_WIDTH_RESRV = 0x00,
197 PCIE_LNK_X1 = 0x01,
198 PCIE_LNK_X2 = 0x02,
199 PCIE_LNK_X4 = 0x04,
200 PCIE_LNK_X8 = 0x08,
201 PCIE_LNK_X12 = 0x0C,
202 PCIE_LNK_X16 = 0x10,
203 PCIE_LNK_X32 = 0x20,
204 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
205 };
206
207 /* Based on the PCI Hotplug Spec, but some values are made up by us */
208 enum pci_bus_speed {
209 PCI_SPEED_33MHz = 0x00,
210 PCI_SPEED_66MHz = 0x01,
211 PCI_SPEED_66MHz_PCIX = 0x02,
212 PCI_SPEED_100MHz_PCIX = 0x03,
213 PCI_SPEED_133MHz_PCIX = 0x04,
214 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
215 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
216 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
217 PCI_SPEED_66MHz_PCIX_266 = 0x09,
218 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
219 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
220 AGP_UNKNOWN = 0x0c,
221 AGP_1X = 0x0d,
222 AGP_2X = 0x0e,
223 AGP_4X = 0x0f,
224 AGP_8X = 0x10,
225 PCI_SPEED_66MHz_PCIX_533 = 0x11,
226 PCI_SPEED_100MHz_PCIX_533 = 0x12,
227 PCI_SPEED_133MHz_PCIX_533 = 0x13,
228 PCIE_SPEED_2_5GT = 0x14,
229 PCIE_SPEED_5_0GT = 0x15,
230 PCIE_SPEED_8_0GT = 0x16,
231 PCI_SPEED_UNKNOWN = 0xff,
232 };
233
234 struct pci_cap_saved_data {
235 u16 cap_nr;
236 bool cap_extended;
237 unsigned int size;
238 u32 data[0];
239 };
240
241 struct pci_cap_saved_state {
242 struct hlist_node next;
243 struct pci_cap_saved_data cap;
244 };
245
246 struct pcie_link_state;
247 struct pci_vpd;
248 struct pci_sriov;
249 struct pci_ats;
250
251 /*
252 * The pci_dev structure is used to describe PCI devices.
253 */
254 struct pci_dev {
255 struct list_head bus_list; /* node in per-bus list */
256 struct pci_bus *bus; /* bus this device is on */
257 struct pci_bus *subordinate; /* bus this device bridges to */
258
259 void *sysdata; /* hook for sys-specific extension */
260 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
261 struct pci_slot *slot; /* Physical slot this device is in */
262
263 unsigned int devfn; /* encoded device & function index */
264 unsigned short vendor;
265 unsigned short device;
266 unsigned short subsystem_vendor;
267 unsigned short subsystem_device;
268 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
269 u8 revision; /* PCI revision, low byte of class word */
270 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
271 u8 pcie_cap; /* PCIe capability offset */
272 u8 msi_cap; /* MSI capability offset */
273 u8 msix_cap; /* MSI-X capability offset */
274 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
275 u8 rom_base_reg; /* which config register controls the ROM */
276 u8 pin; /* which interrupt pin this device uses */
277 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
278 unsigned long *dma_alias_mask;/* mask of enabled devfn aliases */
279
280 struct pci_driver *driver; /* which driver has allocated this device */
281 u64 dma_mask; /* Mask of the bits of bus address this
282 device implements. Normally this is
283 0xffffffff. You only need to change
284 this if your device has broken DMA
285 or supports 64-bit transfers. */
286
287 struct device_dma_parameters dma_parms;
288
289 pci_power_t current_state; /* Current operating state. In ACPI-speak,
290 this is D0-D3, D0 being fully functional,
291 and D3 being off. */
292 u8 pm_cap; /* PM capability offset */
293 unsigned int pme_support:5; /* Bitmask of states from which PME#
294 can be generated */
295 unsigned int pme_interrupt:1;
296 unsigned int pme_poll:1; /* Poll device's PME status bit */
297 unsigned int d1_support:1; /* Low power state D1 is supported */
298 unsigned int d2_support:1; /* Low power state D2 is supported */
299 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
300 unsigned int no_d3cold:1; /* D3cold is forbidden */
301 unsigned int bridge_d3:1; /* Allow D3 for bridge */
302 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
303 unsigned int mmio_always_on:1; /* disallow turning off io/mem
304 decoding during bar sizing */
305 unsigned int wakeup_prepared:1;
306 unsigned int runtime_d3cold:1; /* whether go through runtime
307 D3cold, not set for devices
308 powered on/off by the
309 corresponding bridge */
310 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
311 unsigned int d3_delay; /* D3->D0 transition time in ms */
312 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
313
314 #ifdef CONFIG_PCIEASPM
315 struct pcie_link_state *link_state; /* ASPM link state */
316 #endif
317
318 pci_channel_state_t error_state; /* current connectivity state */
319 struct device dev; /* Generic device interface */
320
321 int cfg_size; /* Size of configuration space */
322
323 /*
324 * Instead of touching interrupt line and base address registers
325 * directly, use the values stored here. They might be different!
326 */
327 unsigned int irq;
328 struct cpumask *irq_affinity;
329 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
330
331 bool match_driver; /* Skip attaching driver */
332 /* These fields are used by common fixups */
333 unsigned int transparent:1; /* Subtractive decode PCI bridge */
334 unsigned int multifunction:1;/* Part of multi-function device */
335 /* keep track of device state */
336 unsigned int is_added:1;
337 unsigned int is_busmaster:1; /* device is busmaster */
338 unsigned int no_msi:1; /* device may not use msi */
339 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
340 unsigned int block_cfg_access:1; /* config space access is blocked */
341 unsigned int broken_parity_status:1; /* Device generates false positive parity */
342 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
343 unsigned int msi_enabled:1;
344 unsigned int msix_enabled:1;
345 unsigned int ari_enabled:1; /* ARI forwarding */
346 unsigned int ats_enabled:1; /* Address Translation Service */
347 unsigned int is_managed:1;
348 unsigned int needs_freset:1; /* Dev requires fundamental reset */
349 unsigned int state_saved:1;
350 unsigned int is_physfn:1;
351 unsigned int is_virtfn:1;
352 unsigned int reset_fn:1;
353 unsigned int is_hotplug_bridge:1;
354 unsigned int __aer_firmware_first_valid:1;
355 unsigned int __aer_firmware_first:1;
356 unsigned int broken_intx_masking:1;
357 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
358 unsigned int irq_managed:1;
359 unsigned int has_secondary_link:1;
360 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
361 pci_dev_flags_t dev_flags;
362 atomic_t enable_cnt; /* pci_enable_device has been called */
363
364 u32 saved_config_space[16]; /* config space saved at suspend time */
365 struct hlist_head saved_cap_space;
366 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
367 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
368 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
369 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
370
371 #ifdef CONFIG_PCIE_PTM
372 unsigned int ptm_root:1;
373 unsigned int ptm_enabled:1;
374 u8 ptm_granularity;
375 #endif
376 #ifdef CONFIG_PCI_MSI
377 const struct attribute_group **msi_irq_groups;
378 #endif
379 struct pci_vpd *vpd;
380 #ifdef CONFIG_PCI_ATS
381 union {
382 struct pci_sriov *sriov; /* SR-IOV capability related */
383 struct pci_dev *physfn; /* the PF this VF is associated with */
384 };
385 u16 ats_cap; /* ATS Capability offset */
386 u8 ats_stu; /* ATS Smallest Translation Unit */
387 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
388 #endif
389 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
390 size_t romlen; /* Length of ROM if it's not from the BAR */
391 char *driver_override; /* Driver name to force a match */
392 };
393
394 static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
395 {
396 #ifdef CONFIG_PCI_IOV
397 if (dev->is_virtfn)
398 dev = dev->physfn;
399 #endif
400 return dev;
401 }
402
403 struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
404
405 #define to_pci_dev(n) container_of(n, struct pci_dev, dev)
406 #define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
407
408 static inline int pci_channel_offline(struct pci_dev *pdev)
409 {
410 return (pdev->error_state != pci_channel_io_normal);
411 }
412
413 struct pci_host_bridge {
414 struct device dev;
415 struct pci_bus *bus; /* root bus */
416 struct list_head windows; /* resource_entry */
417 void (*release_fn)(struct pci_host_bridge *);
418 void *release_data;
419 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
420 /* Resource alignment requirements */
421 resource_size_t (*align_resource)(struct pci_dev *dev,
422 const struct resource *res,
423 resource_size_t start,
424 resource_size_t size,
425 resource_size_t align);
426 };
427
428 #define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
429
430 struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
431
432 void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
433 void (*release_fn)(struct pci_host_bridge *),
434 void *release_data);
435
436 int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
437
438 /*
439 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
440 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
441 * buses below host bridges or subtractive decode bridges) go in the list.
442 * Use pci_bus_for_each_resource() to iterate through all the resources.
443 */
444
445 /*
446 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
447 * and there's no way to program the bridge with the details of the window.
448 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
449 * decode bit set, because they are explicit and can be programmed with _SRS.
450 */
451 #define PCI_SUBTRACTIVE_DECODE 0x1
452
453 struct pci_bus_resource {
454 struct list_head list;
455 struct resource *res;
456 unsigned int flags;
457 };
458
459 #define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
460
461 struct pci_bus {
462 struct list_head node; /* node in list of buses */
463 struct pci_bus *parent; /* parent bus this bridge is on */
464 struct list_head children; /* list of child buses */
465 struct list_head devices; /* list of devices on this bus */
466 struct pci_dev *self; /* bridge device as seen by parent */
467 struct list_head slots; /* list of slots on this bus;
468 protected by pci_slot_mutex */
469 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
470 struct list_head resources; /* address space routed to this bus */
471 struct resource busn_res; /* bus numbers routed to this bus */
472
473 struct pci_ops *ops; /* configuration access functions */
474 struct msi_controller *msi; /* MSI controller */
475 void *sysdata; /* hook for sys-specific extension */
476 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
477
478 unsigned char number; /* bus number */
479 unsigned char primary; /* number of primary bridge */
480 unsigned char max_bus_speed; /* enum pci_bus_speed */
481 unsigned char cur_bus_speed; /* enum pci_bus_speed */
482 #ifdef CONFIG_PCI_DOMAINS_GENERIC
483 int domain_nr;
484 #endif
485
486 char name[48];
487
488 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
489 pci_bus_flags_t bus_flags; /* inherited by child buses */
490 struct device *bridge;
491 struct device dev;
492 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
493 struct bin_attribute *legacy_mem; /* legacy mem */
494 unsigned int is_added:1;
495 };
496
497 #define to_pci_bus(n) container_of(n, struct pci_bus, dev)
498
499 /*
500 * Returns true if the PCI bus is root (behind host-PCI bridge),
501 * false otherwise
502 *
503 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
504 * This is incorrect because "virtual" buses added for SR-IOV (via
505 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
506 */
507 static inline bool pci_is_root_bus(struct pci_bus *pbus)
508 {
509 return !(pbus->parent);
510 }
511
512 /**
513 * pci_is_bridge - check if the PCI device is a bridge
514 * @dev: PCI device
515 *
516 * Return true if the PCI device is bridge whether it has subordinate
517 * or not.
518 */
519 static inline bool pci_is_bridge(struct pci_dev *dev)
520 {
521 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
522 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
523 }
524
525 static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
526 {
527 dev = pci_physfn(dev);
528 if (pci_is_root_bus(dev->bus))
529 return NULL;
530
531 return dev->bus->self;
532 }
533
534 struct device *pci_get_host_bridge_device(struct pci_dev *dev);
535 void pci_put_host_bridge_device(struct device *dev);
536
537 #ifdef CONFIG_PCI_MSI
538 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
539 {
540 return pci_dev->msi_enabled || pci_dev->msix_enabled;
541 }
542 #else
543 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
544 #endif
545
546 /*
547 * Error values that may be returned by PCI functions.
548 */
549 #define PCIBIOS_SUCCESSFUL 0x00
550 #define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
551 #define PCIBIOS_BAD_VENDOR_ID 0x83
552 #define PCIBIOS_DEVICE_NOT_FOUND 0x86
553 #define PCIBIOS_BAD_REGISTER_NUMBER 0x87
554 #define PCIBIOS_SET_FAILED 0x88
555 #define PCIBIOS_BUFFER_TOO_SMALL 0x89
556
557 /*
558 * Translate above to generic errno for passing back through non-PCI code.
559 */
560 static inline int pcibios_err_to_errno(int err)
561 {
562 if (err <= PCIBIOS_SUCCESSFUL)
563 return err; /* Assume already errno */
564
565 switch (err) {
566 case PCIBIOS_FUNC_NOT_SUPPORTED:
567 return -ENOENT;
568 case PCIBIOS_BAD_VENDOR_ID:
569 return -ENOTTY;
570 case PCIBIOS_DEVICE_NOT_FOUND:
571 return -ENODEV;
572 case PCIBIOS_BAD_REGISTER_NUMBER:
573 return -EFAULT;
574 case PCIBIOS_SET_FAILED:
575 return -EIO;
576 case PCIBIOS_BUFFER_TOO_SMALL:
577 return -ENOSPC;
578 }
579
580 return -ERANGE;
581 }
582
583 /* Low-level architecture-dependent routines */
584
585 struct pci_ops {
586 int (*add_bus)(struct pci_bus *bus);
587 void (*remove_bus)(struct pci_bus *bus);
588 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
589 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
590 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
591 };
592
593 /*
594 * ACPI needs to be able to access PCI config space before we've done a
595 * PCI bus scan and created pci_bus structures.
596 */
597 int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
598 int reg, int len, u32 *val);
599 int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
600 int reg, int len, u32 val);
601
602 #ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
603 typedef u64 pci_bus_addr_t;
604 #else
605 typedef u32 pci_bus_addr_t;
606 #endif
607
608 struct pci_bus_region {
609 pci_bus_addr_t start;
610 pci_bus_addr_t end;
611 };
612
613 struct pci_dynids {
614 spinlock_t lock; /* protects list, index */
615 struct list_head list; /* for IDs added at runtime */
616 };
617
618
619 /*
620 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
621 * a set of callbacks in struct pci_error_handlers, that device driver
622 * will be notified of PCI bus errors, and will be driven to recovery
623 * when an error occurs.
624 */
625
626 typedef unsigned int __bitwise pci_ers_result_t;
627
628 enum pci_ers_result {
629 /* no result/none/not supported in device driver */
630 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
631
632 /* Device driver can recover without slot reset */
633 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
634
635 /* Device driver wants slot to be reset. */
636 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
637
638 /* Device has completely failed, is unrecoverable */
639 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
640
641 /* Device driver is fully recovered and operational */
642 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
643
644 /* No AER capabilities registered for the driver */
645 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
646 };
647
648 /* PCI bus error event callbacks */
649 struct pci_error_handlers {
650 /* PCI bus error detected on this device */
651 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
652 enum pci_channel_state error);
653
654 /* MMIO has been re-enabled, but not DMA */
655 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
656
657 /* PCI Express link has been reset */
658 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
659
660 /* PCI slot has been reset */
661 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
662
663 /* PCI function reset prepare or completed */
664 void (*reset_notify)(struct pci_dev *dev, bool prepare);
665
666 /* Device driver may resume normal operations */
667 void (*resume)(struct pci_dev *dev);
668 };
669
670
671 struct module;
672 struct pci_driver {
673 struct list_head node;
674 const char *name;
675 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
676 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
677 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
678 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
679 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
680 int (*resume_early) (struct pci_dev *dev);
681 int (*resume) (struct pci_dev *dev); /* Device woken up */
682 void (*shutdown) (struct pci_dev *dev);
683 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
684 const struct pci_error_handlers *err_handler;
685 struct device_driver driver;
686 struct pci_dynids dynids;
687 };
688
689 #define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
690
691 /**
692 * PCI_DEVICE - macro used to describe a specific pci device
693 * @vend: the 16 bit PCI Vendor ID
694 * @dev: the 16 bit PCI Device ID
695 *
696 * This macro is used to create a struct pci_device_id that matches a
697 * specific device. The subvendor and subdevice fields will be set to
698 * PCI_ANY_ID.
699 */
700 #define PCI_DEVICE(vend,dev) \
701 .vendor = (vend), .device = (dev), \
702 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
703
704 /**
705 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
706 * @vend: the 16 bit PCI Vendor ID
707 * @dev: the 16 bit PCI Device ID
708 * @subvend: the 16 bit PCI Subvendor ID
709 * @subdev: the 16 bit PCI Subdevice ID
710 *
711 * This macro is used to create a struct pci_device_id that matches a
712 * specific device with subsystem information.
713 */
714 #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
715 .vendor = (vend), .device = (dev), \
716 .subvendor = (subvend), .subdevice = (subdev)
717
718 /**
719 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
720 * @dev_class: the class, subclass, prog-if triple for this device
721 * @dev_class_mask: the class mask for this device
722 *
723 * This macro is used to create a struct pci_device_id that matches a
724 * specific PCI class. The vendor, device, subvendor, and subdevice
725 * fields will be set to PCI_ANY_ID.
726 */
727 #define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
728 .class = (dev_class), .class_mask = (dev_class_mask), \
729 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
730 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
731
732 /**
733 * PCI_VDEVICE - macro used to describe a specific pci device in short form
734 * @vend: the vendor name
735 * @dev: the 16 bit PCI Device ID
736 *
737 * This macro is used to create a struct pci_device_id that matches a
738 * specific PCI device. The subvendor, and subdevice fields will be set
739 * to PCI_ANY_ID. The macro allows the next field to follow as the device
740 * private data.
741 */
742
743 #define PCI_VDEVICE(vend, dev) \
744 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
745 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
746
747 enum {
748 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
749 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
750 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
751 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
752 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
753 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
754 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
755 };
756
757 /* these external functions are only available when PCI support is enabled */
758 #ifdef CONFIG_PCI
759
760 extern unsigned int pci_flags;
761
762 static inline void pci_set_flags(int flags) { pci_flags = flags; }
763 static inline void pci_add_flags(int flags) { pci_flags |= flags; }
764 static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
765 static inline int pci_has_flag(int flag) { return pci_flags & flag; }
766
767 void pcie_bus_configure_settings(struct pci_bus *bus);
768
769 enum pcie_bus_config_types {
770 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
771 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
772 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
773 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
774 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
775 };
776
777 extern enum pcie_bus_config_types pcie_bus_config;
778
779 extern struct bus_type pci_bus_type;
780
781 /* Do NOT directly access these two variables, unless you are arch-specific PCI
782 * code, or PCI core code. */
783 extern struct list_head pci_root_buses; /* list of all known PCI buses */
784 /* Some device drivers need know if PCI is initiated */
785 int no_pci_devices(void);
786
787 void pcibios_resource_survey_bus(struct pci_bus *bus);
788 void pcibios_bus_add_device(struct pci_dev *pdev);
789 void pcibios_add_bus(struct pci_bus *bus);
790 void pcibios_remove_bus(struct pci_bus *bus);
791 void pcibios_fixup_bus(struct pci_bus *);
792 int __must_check pcibios_enable_device(struct pci_dev *, int mask);
793 /* Architecture-specific versions may override this (weak) */
794 char *pcibios_setup(char *str);
795
796 /* Used only when drivers/pci/setup.c is used */
797 resource_size_t pcibios_align_resource(void *, const struct resource *,
798 resource_size_t,
799 resource_size_t);
800 void pcibios_update_irq(struct pci_dev *, int irq);
801
802 /* Weak but can be overriden by arch */
803 void pci_fixup_cardbus(struct pci_bus *);
804
805 /* Generic PCI functions used internally */
806
807 void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
808 struct resource *res);
809 void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
810 struct pci_bus_region *region);
811 void pcibios_scan_specific_bus(int busn);
812 struct pci_bus *pci_find_bus(int domain, int busnr);
813 void pci_bus_add_devices(const struct pci_bus *bus);
814 struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
815 struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
816 struct pci_ops *ops, void *sysdata,
817 struct list_head *resources);
818 int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
819 int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
820 void pci_bus_release_busn_res(struct pci_bus *b);
821 struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
822 struct pci_ops *ops, void *sysdata,
823 struct list_head *resources,
824 struct msi_controller *msi);
825 struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
826 struct pci_ops *ops, void *sysdata,
827 struct list_head *resources);
828 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
829 int busnr);
830 void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
831 struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
832 const char *name,
833 struct hotplug_slot *hotplug);
834 void pci_destroy_slot(struct pci_slot *slot);
835 #ifdef CONFIG_SYSFS
836 void pci_dev_assign_slot(struct pci_dev *dev);
837 #else
838 static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
839 #endif
840 int pci_scan_slot(struct pci_bus *bus, int devfn);
841 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
842 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
843 unsigned int pci_scan_child_bus(struct pci_bus *bus);
844 void pci_bus_add_device(struct pci_dev *dev);
845 void pci_read_bridge_bases(struct pci_bus *child);
846 struct resource *pci_find_parent_resource(const struct pci_dev *dev,
847 struct resource *res);
848 struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
849 u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
850 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
851 u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
852 struct pci_dev *pci_dev_get(struct pci_dev *dev);
853 void pci_dev_put(struct pci_dev *dev);
854 void pci_remove_bus(struct pci_bus *b);
855 void pci_stop_and_remove_bus_device(struct pci_dev *dev);
856 void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
857 void pci_stop_root_bus(struct pci_bus *bus);
858 void pci_remove_root_bus(struct pci_bus *bus);
859 void pci_setup_cardbus(struct pci_bus *bus);
860 void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
861 void pci_sort_breadthfirst(void);
862 #define dev_is_pci(d) ((d)->bus == &pci_bus_type)
863 #define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
864 #define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
865
866 /* Generic PCI functions exported to card drivers */
867
868 enum pci_lost_interrupt_reason {
869 PCI_LOST_IRQ_NO_INFORMATION = 0,
870 PCI_LOST_IRQ_DISABLE_MSI,
871 PCI_LOST_IRQ_DISABLE_MSIX,
872 PCI_LOST_IRQ_DISABLE_ACPI,
873 };
874 enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
875 int pci_find_capability(struct pci_dev *dev, int cap);
876 int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
877 int pci_find_ext_capability(struct pci_dev *dev, int cap);
878 int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
879 int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
880 int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
881 struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
882
883 struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
884 struct pci_dev *from);
885 struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
886 unsigned int ss_vendor, unsigned int ss_device,
887 struct pci_dev *from);
888 struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
889 struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
890 unsigned int devfn);
891 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
892 unsigned int devfn)
893 {
894 return pci_get_domain_bus_and_slot(0, bus, devfn);
895 }
896 struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
897 int pci_dev_present(const struct pci_device_id *ids);
898
899 int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
900 int where, u8 *val);
901 int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
902 int where, u16 *val);
903 int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
904 int where, u32 *val);
905 int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
906 int where, u8 val);
907 int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
908 int where, u16 val);
909 int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
910 int where, u32 val);
911
912 int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
913 int where, int size, u32 *val);
914 int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
915 int where, int size, u32 val);
916 int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
917 int where, int size, u32 *val);
918 int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
919 int where, int size, u32 val);
920
921 struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
922
923 static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
924 {
925 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
926 }
927 static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
928 {
929 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
930 }
931 static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
932 u32 *val)
933 {
934 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
935 }
936 static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
937 {
938 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
939 }
940 static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
941 {
942 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
943 }
944 static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
945 u32 val)
946 {
947 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
948 }
949
950 int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
951 int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
952 int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
953 int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
954 int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
955 u16 clear, u16 set);
956 int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
957 u32 clear, u32 set);
958
959 static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
960 u16 set)
961 {
962 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
963 }
964
965 static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
966 u32 set)
967 {
968 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
969 }
970
971 static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
972 u16 clear)
973 {
974 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
975 }
976
977 static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
978 u32 clear)
979 {
980 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
981 }
982
983 /* user-space driven config access */
984 int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
985 int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
986 int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
987 int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
988 int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
989 int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
990
991 int __must_check pci_enable_device(struct pci_dev *dev);
992 int __must_check pci_enable_device_io(struct pci_dev *dev);
993 int __must_check pci_enable_device_mem(struct pci_dev *dev);
994 int __must_check pci_reenable_device(struct pci_dev *);
995 int __must_check pcim_enable_device(struct pci_dev *pdev);
996 void pcim_pin_device(struct pci_dev *pdev);
997
998 static inline int pci_is_enabled(struct pci_dev *pdev)
999 {
1000 return (atomic_read(&pdev->enable_cnt) > 0);
1001 }
1002
1003 static inline int pci_is_managed(struct pci_dev *pdev)
1004 {
1005 return pdev->is_managed;
1006 }
1007
1008 void pci_disable_device(struct pci_dev *dev);
1009
1010 extern unsigned int pcibios_max_latency;
1011 void pci_set_master(struct pci_dev *dev);
1012 void pci_clear_master(struct pci_dev *dev);
1013
1014 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1015 int pci_set_cacheline_size(struct pci_dev *dev);
1016 #define HAVE_PCI_SET_MWI
1017 int __must_check pci_set_mwi(struct pci_dev *dev);
1018 int pci_try_set_mwi(struct pci_dev *dev);
1019 void pci_clear_mwi(struct pci_dev *dev);
1020 void pci_intx(struct pci_dev *dev, int enable);
1021 bool pci_intx_mask_supported(struct pci_dev *dev);
1022 bool pci_check_and_mask_intx(struct pci_dev *dev);
1023 bool pci_check_and_unmask_intx(struct pci_dev *dev);
1024 int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
1025 int pci_wait_for_pending_transaction(struct pci_dev *dev);
1026 int pcix_get_max_mmrbc(struct pci_dev *dev);
1027 int pcix_get_mmrbc(struct pci_dev *dev);
1028 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
1029 int pcie_get_readrq(struct pci_dev *dev);
1030 int pcie_set_readrq(struct pci_dev *dev, int rq);
1031 int pcie_get_mps(struct pci_dev *dev);
1032 int pcie_set_mps(struct pci_dev *dev, int mps);
1033 int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1034 enum pcie_link_width *width);
1035 int __pci_reset_function(struct pci_dev *dev);
1036 int __pci_reset_function_locked(struct pci_dev *dev);
1037 int pci_reset_function(struct pci_dev *dev);
1038 int pci_try_reset_function(struct pci_dev *dev);
1039 int pci_probe_reset_slot(struct pci_slot *slot);
1040 int pci_reset_slot(struct pci_slot *slot);
1041 int pci_try_reset_slot(struct pci_slot *slot);
1042 int pci_probe_reset_bus(struct pci_bus *bus);
1043 int pci_reset_bus(struct pci_bus *bus);
1044 int pci_try_reset_bus(struct pci_bus *bus);
1045 void pci_reset_secondary_bus(struct pci_dev *dev);
1046 void pcibios_reset_secondary_bus(struct pci_dev *dev);
1047 void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
1048 void pci_update_resource(struct pci_dev *dev, int resno);
1049 int __must_check pci_assign_resource(struct pci_dev *dev, int i);
1050 int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
1051 int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1052 bool pci_device_is_present(struct pci_dev *pdev);
1053 void pci_ignore_hotplug(struct pci_dev *dev);
1054
1055 /* ROM control related routines */
1056 int pci_enable_rom(struct pci_dev *pdev);
1057 void pci_disable_rom(struct pci_dev *pdev);
1058 void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1059 void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
1060 size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1061 void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1062
1063 /* Power management related routines */
1064 int pci_save_state(struct pci_dev *dev);
1065 void pci_restore_state(struct pci_dev *dev);
1066 struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
1067 int pci_load_saved_state(struct pci_dev *dev,
1068 struct pci_saved_state *state);
1069 int pci_load_and_free_saved_state(struct pci_dev *dev,
1070 struct pci_saved_state **state);
1071 struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1072 struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1073 u16 cap);
1074 int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1075 int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1076 u16 cap, unsigned int size);
1077 int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
1078 int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1079 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
1080 bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
1081 void pci_pme_active(struct pci_dev *dev, bool enable);
1082 int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1083 bool runtime, bool enable);
1084 int pci_wake_from_d3(struct pci_dev *dev, bool enable);
1085 int pci_prepare_to_sleep(struct pci_dev *dev);
1086 int pci_back_from_sleep(struct pci_dev *dev);
1087 bool pci_dev_run_wake(struct pci_dev *dev);
1088 bool pci_check_pme_status(struct pci_dev *dev);
1089 void pci_pme_wakeup_bus(struct pci_bus *bus);
1090 void pci_d3cold_enable(struct pci_dev *dev);
1091 void pci_d3cold_disable(struct pci_dev *dev);
1092
1093 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1094 bool enable)
1095 {
1096 return __pci_enable_wake(dev, state, false, enable);
1097 }
1098
1099 /* PCI Virtual Channel */
1100 int pci_save_vc_state(struct pci_dev *dev);
1101 void pci_restore_vc_state(struct pci_dev *dev);
1102 void pci_allocate_vc_save_buffers(struct pci_dev *dev);
1103
1104 /* For use by arch with custom probe code */
1105 void set_pcie_port_type(struct pci_dev *pdev);
1106 void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1107
1108 /* Functions for PCI Hotplug drivers to use */
1109 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
1110 unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
1111 unsigned int pci_rescan_bus(struct pci_bus *bus);
1112 void pci_lock_rescan_remove(void);
1113 void pci_unlock_rescan_remove(void);
1114
1115 /* Vital product data routines */
1116 ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1117 ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1118 int pci_set_vpd_size(struct pci_dev *dev, size_t len);
1119
1120 /* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
1121 resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
1122 void pci_bus_assign_resources(const struct pci_bus *bus);
1123 void pci_bus_claim_resources(struct pci_bus *bus);
1124 void pci_bus_size_bridges(struct pci_bus *bus);
1125 int pci_claim_resource(struct pci_dev *, int);
1126 int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1127 void pci_assign_unassigned_resources(void);
1128 void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1129 void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
1130 void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1131 void pdev_enable_device(struct pci_dev *);
1132 int pci_enable_resources(struct pci_dev *, int mask);
1133 void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
1134 int (*)(const struct pci_dev *, u8, u8));
1135 #define HAVE_PCI_REQ_REGIONS 2
1136 int __must_check pci_request_regions(struct pci_dev *, const char *);
1137 int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1138 void pci_release_regions(struct pci_dev *);
1139 int __must_check pci_request_region(struct pci_dev *, int, const char *);
1140 int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1141 void pci_release_region(struct pci_dev *, int);
1142 int pci_request_selected_regions(struct pci_dev *, int, const char *);
1143 int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
1144 void pci_release_selected_regions(struct pci_dev *, int);
1145
1146 /* drivers/pci/bus.c */
1147 struct pci_bus *pci_bus_get(struct pci_bus *bus);
1148 void pci_bus_put(struct pci_bus *bus);
1149 void pci_add_resource(struct list_head *resources, struct resource *res);
1150 void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1151 resource_size_t offset);
1152 void pci_free_resource_list(struct list_head *resources);
1153 void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1154 unsigned int flags);
1155 struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1156 void pci_bus_remove_resources(struct pci_bus *bus);
1157 int devm_request_pci_bus_resources(struct device *dev,
1158 struct list_head *resources);
1159
1160 #define pci_bus_for_each_resource(bus, res, i) \
1161 for (i = 0; \
1162 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1163 i++)
1164
1165 int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1166 struct resource *res, resource_size_t size,
1167 resource_size_t align, resource_size_t min,
1168 unsigned long type_mask,
1169 resource_size_t (*alignf)(void *,
1170 const struct resource *,
1171 resource_size_t,
1172 resource_size_t),
1173 void *alignf_data);
1174
1175
1176 int pci_register_io_range(phys_addr_t addr, resource_size_t size);
1177 unsigned long pci_address_to_pio(phys_addr_t addr);
1178 phys_addr_t pci_pio_to_address(unsigned long pio);
1179 int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1180 void pci_unmap_iospace(struct resource *res);
1181
1182 static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1183 {
1184 struct pci_bus_region region;
1185
1186 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1187 return region.start;
1188 }
1189
1190 /* Proper probing supporting hot-pluggable devices */
1191 int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1192 const char *mod_name);
1193
1194 /*
1195 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1196 */
1197 #define pci_register_driver(driver) \
1198 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
1199
1200 void pci_unregister_driver(struct pci_driver *dev);
1201
1202 /**
1203 * module_pci_driver() - Helper macro for registering a PCI driver
1204 * @__pci_driver: pci_driver struct
1205 *
1206 * Helper macro for PCI drivers which do not do anything special in module
1207 * init/exit. This eliminates a lot of boilerplate. Each module may only
1208 * use this macro once, and calling it replaces module_init() and module_exit()
1209 */
1210 #define module_pci_driver(__pci_driver) \
1211 module_driver(__pci_driver, pci_register_driver, \
1212 pci_unregister_driver)
1213
1214 /**
1215 * builtin_pci_driver() - Helper macro for registering a PCI driver
1216 * @__pci_driver: pci_driver struct
1217 *
1218 * Helper macro for PCI drivers which do not do anything special in their
1219 * init code. This eliminates a lot of boilerplate. Each driver may only
1220 * use this macro once, and calling it replaces device_initcall(...)
1221 */
1222 #define builtin_pci_driver(__pci_driver) \
1223 builtin_driver(__pci_driver, pci_register_driver)
1224
1225 struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
1226 int pci_add_dynid(struct pci_driver *drv,
1227 unsigned int vendor, unsigned int device,
1228 unsigned int subvendor, unsigned int subdevice,
1229 unsigned int class, unsigned int class_mask,
1230 unsigned long driver_data);
1231 const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1232 struct pci_dev *dev);
1233 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1234 int pass);
1235
1236 void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
1237 void *userdata);
1238 int pci_cfg_space_size(struct pci_dev *dev);
1239 unsigned char pci_bus_max_busnr(struct pci_bus *bus);
1240 void pci_setup_bridge(struct pci_bus *bus);
1241 resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1242 unsigned long type);
1243 resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
1244
1245 #define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1246 #define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1247
1248 int pci_set_vga_state(struct pci_dev *pdev, bool decode,
1249 unsigned int command_bits, u32 flags);
1250
1251 #define PCI_IRQ_LEGACY (1 << 0) /* allow legacy interrupts */
1252 #define PCI_IRQ_MSI (1 << 1) /* allow MSI interrupts */
1253 #define PCI_IRQ_MSIX (1 << 2) /* allow MSI-X interrupts */
1254 #define PCI_IRQ_AFFINITY (1 << 3) /* auto-assign affinity */
1255 #define PCI_IRQ_ALL_TYPES \
1256 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
1257
1258 /* kmem_cache style wrapper around pci_alloc_consistent() */
1259
1260 #include <linux/pci-dma.h>
1261 #include <linux/dmapool.h>
1262
1263 #define pci_pool dma_pool
1264 #define pci_pool_create(name, pdev, size, align, allocation) \
1265 dma_pool_create(name, &pdev->dev, size, align, allocation)
1266 #define pci_pool_destroy(pool) dma_pool_destroy(pool)
1267 #define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1268 #define pci_pool_zalloc(pool, flags, handle) \
1269 dma_pool_zalloc(pool, flags, handle)
1270 #define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1271
1272 struct msix_entry {
1273 u32 vector; /* kernel uses to write allocated vector */
1274 u16 entry; /* driver uses to specify entry, OS writes */
1275 };
1276
1277 #ifdef CONFIG_PCI_MSI
1278 int pci_msi_vec_count(struct pci_dev *dev);
1279 void pci_msi_shutdown(struct pci_dev *dev);
1280 void pci_disable_msi(struct pci_dev *dev);
1281 int pci_msix_vec_count(struct pci_dev *dev);
1282 int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1283 void pci_msix_shutdown(struct pci_dev *dev);
1284 void pci_disable_msix(struct pci_dev *dev);
1285 void pci_restore_msi_state(struct pci_dev *dev);
1286 int pci_msi_enabled(void);
1287 int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
1288 static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1289 {
1290 int rc = pci_enable_msi_range(dev, nvec, nvec);
1291 if (rc < 0)
1292 return rc;
1293 return 0;
1294 }
1295 int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1296 int minvec, int maxvec);
1297 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1298 struct msix_entry *entries, int nvec)
1299 {
1300 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1301 if (rc < 0)
1302 return rc;
1303 return 0;
1304 }
1305 int pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1306 unsigned int max_vecs, unsigned int flags);
1307 void pci_free_irq_vectors(struct pci_dev *dev);
1308 int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
1309
1310 #else
1311 static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
1312 static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1313 static inline void pci_disable_msi(struct pci_dev *dev) { }
1314 static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
1315 static inline int pci_enable_msix(struct pci_dev *dev,
1316 struct msix_entry *entries, int nvec)
1317 { return -ENOSYS; }
1318 static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1319 static inline void pci_disable_msix(struct pci_dev *dev) { }
1320 static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1321 static inline int pci_msi_enabled(void) { return 0; }
1322 static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1323 int maxvec)
1324 { return -ENOSYS; }
1325 static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1326 { return -ENOSYS; }
1327 static inline int pci_enable_msix_range(struct pci_dev *dev,
1328 struct msix_entry *entries, int minvec, int maxvec)
1329 { return -ENOSYS; }
1330 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1331 struct msix_entry *entries, int nvec)
1332 { return -ENOSYS; }
1333 static inline int pci_alloc_irq_vectors(struct pci_dev *dev,
1334 unsigned int min_vecs, unsigned int max_vecs,
1335 unsigned int flags)
1336 {
1337 if (min_vecs > 1)
1338 return -EINVAL;
1339 return 1;
1340 }
1341 static inline void pci_free_irq_vectors(struct pci_dev *dev)
1342 {
1343 }
1344
1345 static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1346 {
1347 if (WARN_ON_ONCE(nr > 0))
1348 return -EINVAL;
1349 return dev->irq;
1350 }
1351 #endif
1352
1353 #ifdef CONFIG_PCIEPORTBUS
1354 extern bool pcie_ports_disabled;
1355 extern bool pcie_ports_auto;
1356 #else
1357 #define pcie_ports_disabled true
1358 #define pcie_ports_auto false
1359 #endif
1360
1361 #ifdef CONFIG_PCIEASPM
1362 bool pcie_aspm_support_enabled(void);
1363 #else
1364 static inline bool pcie_aspm_support_enabled(void) { return false; }
1365 #endif
1366
1367 #ifdef CONFIG_PCIEAER
1368 void pci_no_aer(void);
1369 bool pci_aer_available(void);
1370 #else
1371 static inline void pci_no_aer(void) { }
1372 static inline bool pci_aer_available(void) { return false; }
1373 #endif
1374
1375 #ifdef CONFIG_PCIE_ECRC
1376 void pcie_set_ecrc_checking(struct pci_dev *dev);
1377 void pcie_ecrc_get_policy(char *str);
1378 #else
1379 static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1380 static inline void pcie_ecrc_get_policy(char *str) { }
1381 #endif
1382
1383 #define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1384
1385 #ifdef CONFIG_HT_IRQ
1386 /* The functions a driver should call */
1387 int ht_create_irq(struct pci_dev *dev, int idx);
1388 void ht_destroy_irq(unsigned int irq);
1389 #endif /* CONFIG_HT_IRQ */
1390
1391 #ifdef CONFIG_PCI_ATS
1392 /* Address Translation Service */
1393 void pci_ats_init(struct pci_dev *dev);
1394 int pci_enable_ats(struct pci_dev *dev, int ps);
1395 void pci_disable_ats(struct pci_dev *dev);
1396 int pci_ats_queue_depth(struct pci_dev *dev);
1397 #else
1398 static inline void pci_ats_init(struct pci_dev *d) { }
1399 static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1400 static inline void pci_disable_ats(struct pci_dev *d) { }
1401 static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
1402 #endif
1403
1404 #ifdef CONFIG_PCIE_PTM
1405 int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1406 #else
1407 static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1408 { return -EINVAL; }
1409 #endif
1410
1411 void pci_cfg_access_lock(struct pci_dev *dev);
1412 bool pci_cfg_access_trylock(struct pci_dev *dev);
1413 void pci_cfg_access_unlock(struct pci_dev *dev);
1414
1415 /*
1416 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1417 * a PCI domain is defined to be a set of PCI buses which share
1418 * configuration space.
1419 */
1420 #ifdef CONFIG_PCI_DOMAINS
1421 extern int pci_domains_supported;
1422 int pci_get_new_domain_nr(void);
1423 #else
1424 enum { pci_domains_supported = 0 };
1425 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1426 static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
1427 static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
1428 #endif /* CONFIG_PCI_DOMAINS */
1429
1430 /*
1431 * Generic implementation for PCI domain support. If your
1432 * architecture does not need custom management of PCI
1433 * domains then this implementation will be used
1434 */
1435 #ifdef CONFIG_PCI_DOMAINS_GENERIC
1436 static inline int pci_domain_nr(struct pci_bus *bus)
1437 {
1438 return bus->domain_nr;
1439 }
1440 #ifdef CONFIG_ACPI
1441 int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
1442 #else
1443 static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1444 { return 0; }
1445 #endif
1446 int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
1447 #endif
1448
1449 /* some architectures require additional setup to direct VGA traffic */
1450 typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1451 unsigned int command_bits, u32 flags);
1452 void pci_register_set_vga_state(arch_set_vga_state_t func);
1453
1454 static inline int
1455 pci_request_io_regions(struct pci_dev *pdev, const char *name)
1456 {
1457 return pci_request_selected_regions(pdev,
1458 pci_select_bars(pdev, IORESOURCE_IO), name);
1459 }
1460
1461 static inline void
1462 pci_release_io_regions(struct pci_dev *pdev)
1463 {
1464 return pci_release_selected_regions(pdev,
1465 pci_select_bars(pdev, IORESOURCE_IO));
1466 }
1467
1468 static inline int
1469 pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1470 {
1471 return pci_request_selected_regions(pdev,
1472 pci_select_bars(pdev, IORESOURCE_MEM), name);
1473 }
1474
1475 static inline void
1476 pci_release_mem_regions(struct pci_dev *pdev)
1477 {
1478 return pci_release_selected_regions(pdev,
1479 pci_select_bars(pdev, IORESOURCE_MEM));
1480 }
1481
1482 #else /* CONFIG_PCI is not enabled */
1483
1484 static inline void pci_set_flags(int flags) { }
1485 static inline void pci_add_flags(int flags) { }
1486 static inline void pci_clear_flags(int flags) { }
1487 static inline int pci_has_flag(int flag) { return 0; }
1488
1489 /*
1490 * If the system does not have PCI, clearly these return errors. Define
1491 * these as simple inline functions to avoid hair in drivers.
1492 */
1493
1494 #define _PCI_NOP(o, s, t) \
1495 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1496 int where, t val) \
1497 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
1498
1499 #define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1500 _PCI_NOP(o, word, u16 x) \
1501 _PCI_NOP(o, dword, u32 x)
1502 _PCI_NOP_ALL(read, *)
1503 _PCI_NOP_ALL(write,)
1504
1505 static inline struct pci_dev *pci_get_device(unsigned int vendor,
1506 unsigned int device,
1507 struct pci_dev *from)
1508 { return NULL; }
1509
1510 static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1511 unsigned int device,
1512 unsigned int ss_vendor,
1513 unsigned int ss_device,
1514 struct pci_dev *from)
1515 { return NULL; }
1516
1517 static inline struct pci_dev *pci_get_class(unsigned int class,
1518 struct pci_dev *from)
1519 { return NULL; }
1520
1521 #define pci_dev_present(ids) (0)
1522 #define no_pci_devices() (1)
1523 #define pci_dev_put(dev) do { } while (0)
1524
1525 static inline void pci_set_master(struct pci_dev *dev) { }
1526 static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1527 static inline void pci_disable_device(struct pci_dev *dev) { }
1528 static inline int pci_assign_resource(struct pci_dev *dev, int i)
1529 { return -EBUSY; }
1530 static inline int __pci_register_driver(struct pci_driver *drv,
1531 struct module *owner)
1532 { return 0; }
1533 static inline int pci_register_driver(struct pci_driver *drv)
1534 { return 0; }
1535 static inline void pci_unregister_driver(struct pci_driver *drv) { }
1536 static inline int pci_find_capability(struct pci_dev *dev, int cap)
1537 { return 0; }
1538 static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1539 int cap)
1540 { return 0; }
1541 static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1542 { return 0; }
1543
1544 /* Power management related routines */
1545 static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1546 static inline void pci_restore_state(struct pci_dev *dev) { }
1547 static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1548 { return 0; }
1549 static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1550 { return 0; }
1551 static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1552 pm_message_t state)
1553 { return PCI_D0; }
1554 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1555 int enable)
1556 { return 0; }
1557
1558 static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1559 { return -EIO; }
1560 static inline void pci_release_regions(struct pci_dev *dev) { }
1561
1562 static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1563
1564 static inline void pci_block_cfg_access(struct pci_dev *dev) { }
1565 static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1566 { return 0; }
1567 static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
1568
1569 static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1570 { return NULL; }
1571 static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1572 unsigned int devfn)
1573 { return NULL; }
1574 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1575 unsigned int devfn)
1576 { return NULL; }
1577
1578 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1579 static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
1580 static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
1581
1582 #define dev_is_pci(d) (false)
1583 #define dev_is_pf(d) (false)
1584 #define dev_num_vf(d) (0)
1585 #endif /* CONFIG_PCI */
1586
1587 /* Include architecture-dependent settings and functions */
1588
1589 #include <asm/pci.h>
1590
1591 #ifndef pci_root_bus_fwnode
1592 #define pci_root_bus_fwnode(bus) NULL
1593 #endif
1594
1595 /* these helpers provide future and backwards compatibility
1596 * for accessing popular PCI BAR info */
1597 #define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1598 #define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1599 #define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1600 #define pci_resource_len(dev,bar) \
1601 ((pci_resource_start((dev), (bar)) == 0 && \
1602 pci_resource_end((dev), (bar)) == \
1603 pci_resource_start((dev), (bar))) ? 0 : \
1604 \
1605 (pci_resource_end((dev), (bar)) - \
1606 pci_resource_start((dev), (bar)) + 1))
1607
1608 /* Similar to the helpers above, these manipulate per-pci_dev
1609 * driver-specific data. They are really just a wrapper around
1610 * the generic device structure functions of these calls.
1611 */
1612 static inline void *pci_get_drvdata(struct pci_dev *pdev)
1613 {
1614 return dev_get_drvdata(&pdev->dev);
1615 }
1616
1617 static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1618 {
1619 dev_set_drvdata(&pdev->dev, data);
1620 }
1621
1622 /* If you want to know what to call your pci_dev, ask this function.
1623 * Again, it's a wrapper around the generic device.
1624 */
1625 static inline const char *pci_name(const struct pci_dev *pdev)
1626 {
1627 return dev_name(&pdev->dev);
1628 }
1629
1630
1631 /* Some archs don't want to expose struct resource to userland as-is
1632 * in sysfs and /proc
1633 */
1634 #ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1635 void pci_resource_to_user(const struct pci_dev *dev, int bar,
1636 const struct resource *rsrc,
1637 resource_size_t *start, resource_size_t *end);
1638 #else
1639 static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
1640 const struct resource *rsrc, resource_size_t *start,
1641 resource_size_t *end)
1642 {
1643 *start = rsrc->start;
1644 *end = rsrc->end;
1645 }
1646 #endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1647
1648
1649 /*
1650 * The world is not perfect and supplies us with broken PCI devices.
1651 * For at least a part of these bugs we need a work-around, so both
1652 * generic (drivers/pci/quirks.c) and per-architecture code can define
1653 * fixup hooks to be called for particular buggy devices.
1654 */
1655
1656 struct pci_fixup {
1657 u16 vendor; /* You can use PCI_ANY_ID here of course */
1658 u16 device; /* You can use PCI_ANY_ID here of course */
1659 u32 class; /* You can use PCI_ANY_ID here too */
1660 unsigned int class_shift; /* should be 0, 8, 16 */
1661 void (*hook)(struct pci_dev *dev);
1662 };
1663
1664 enum pci_fixup_pass {
1665 pci_fixup_early, /* Before probing BARs */
1666 pci_fixup_header, /* After reading configuration header */
1667 pci_fixup_final, /* Final phase of device fixups */
1668 pci_fixup_enable, /* pci_enable_device() time */
1669 pci_fixup_resume, /* pci_device_resume() */
1670 pci_fixup_suspend, /* pci_device_suspend() */
1671 pci_fixup_resume_early, /* pci_device_resume_early() */
1672 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1673 };
1674
1675 /* Anonymous variables would be nice... */
1676 #define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1677 class_shift, hook) \
1678 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
1679 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1680 = { vendor, device, class, class_shift, hook };
1681
1682 #define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1683 class_shift, hook) \
1684 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1685 hook, vendor, device, class, class_shift, hook)
1686 #define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1687 class_shift, hook) \
1688 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1689 hook, vendor, device, class, class_shift, hook)
1690 #define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1691 class_shift, hook) \
1692 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1693 hook, vendor, device, class, class_shift, hook)
1694 #define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1695 class_shift, hook) \
1696 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1697 hook, vendor, device, class, class_shift, hook)
1698 #define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1699 class_shift, hook) \
1700 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1701 resume##hook, vendor, device, class, \
1702 class_shift, hook)
1703 #define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1704 class_shift, hook) \
1705 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1706 resume_early##hook, vendor, device, \
1707 class, class_shift, hook)
1708 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1709 class_shift, hook) \
1710 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1711 suspend##hook, vendor, device, class, \
1712 class_shift, hook)
1713 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1714 class_shift, hook) \
1715 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1716 suspend_late##hook, vendor, device, \
1717 class, class_shift, hook)
1718
1719 #define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1720 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1721 hook, vendor, device, PCI_ANY_ID, 0, hook)
1722 #define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1723 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1724 hook, vendor, device, PCI_ANY_ID, 0, hook)
1725 #define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1726 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1727 hook, vendor, device, PCI_ANY_ID, 0, hook)
1728 #define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1729 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1730 hook, vendor, device, PCI_ANY_ID, 0, hook)
1731 #define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1732 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1733 resume##hook, vendor, device, \
1734 PCI_ANY_ID, 0, hook)
1735 #define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1736 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1737 resume_early##hook, vendor, device, \
1738 PCI_ANY_ID, 0, hook)
1739 #define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1740 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1741 suspend##hook, vendor, device, \
1742 PCI_ANY_ID, 0, hook)
1743 #define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1744 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1745 suspend_late##hook, vendor, device, \
1746 PCI_ANY_ID, 0, hook)
1747
1748 #ifdef CONFIG_PCI_QUIRKS
1749 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1750 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
1751 int pci_dev_specific_enable_acs(struct pci_dev *dev);
1752 #else
1753 static inline void pci_fixup_device(enum pci_fixup_pass pass,
1754 struct pci_dev *dev) { }
1755 static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1756 u16 acs_flags)
1757 {
1758 return -ENOTTY;
1759 }
1760 static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1761 {
1762 return -ENOTTY;
1763 }
1764 #endif
1765
1766 void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
1767 void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
1768 void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
1769 int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1770 int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
1771 const char *name);
1772 void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
1773
1774 extern int pci_pci_problems;
1775 #define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1776 #define PCIPCI_TRITON 2
1777 #define PCIPCI_NATOMA 4
1778 #define PCIPCI_VIAETBF 8
1779 #define PCIPCI_VSFX 16
1780 #define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1781 #define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1782
1783 extern unsigned long pci_cardbus_io_size;
1784 extern unsigned long pci_cardbus_mem_size;
1785 extern u8 pci_dfl_cache_line_size;
1786 extern u8 pci_cache_line_size;
1787
1788 extern unsigned long pci_hotplug_io_size;
1789 extern unsigned long pci_hotplug_mem_size;
1790 extern unsigned long pci_hotplug_bus_size;
1791
1792 /* Architecture-specific versions may override these (weak) */
1793 void pcibios_disable_device(struct pci_dev *dev);
1794 void pcibios_set_master(struct pci_dev *dev);
1795 int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1796 enum pcie_reset_state state);
1797 int pcibios_add_device(struct pci_dev *dev);
1798 void pcibios_release_device(struct pci_dev *dev);
1799 void pcibios_penalize_isa_irq(int irq, int active);
1800 int pcibios_alloc_irq(struct pci_dev *dev);
1801 void pcibios_free_irq(struct pci_dev *dev);
1802
1803 #ifdef CONFIG_HIBERNATE_CALLBACKS
1804 extern struct dev_pm_ops pcibios_pm_ops;
1805 #endif
1806
1807 #if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
1808 void __init pci_mmcfg_early_init(void);
1809 void __init pci_mmcfg_late_init(void);
1810 #else
1811 static inline void pci_mmcfg_early_init(void) { }
1812 static inline void pci_mmcfg_late_init(void) { }
1813 #endif
1814
1815 int pci_ext_cfg_avail(void);
1816
1817 void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
1818 void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
1819
1820 #ifdef CONFIG_PCI_IOV
1821 int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1822 int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1823
1824 int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1825 void pci_disable_sriov(struct pci_dev *dev);
1826 int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset);
1827 void pci_iov_remove_virtfn(struct pci_dev *dev, int id, int reset);
1828 int pci_num_vf(struct pci_dev *dev);
1829 int pci_vfs_assigned(struct pci_dev *dev);
1830 int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1831 int pci_sriov_get_totalvfs(struct pci_dev *dev);
1832 resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
1833 #else
1834 static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1835 {
1836 return -ENOSYS;
1837 }
1838 static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1839 {
1840 return -ENOSYS;
1841 }
1842 static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1843 { return -ENODEV; }
1844 static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset)
1845 {
1846 return -ENOSYS;
1847 }
1848 static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
1849 int id, int reset) { }
1850 static inline void pci_disable_sriov(struct pci_dev *dev) { }
1851 static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
1852 static inline int pci_vfs_assigned(struct pci_dev *dev)
1853 { return 0; }
1854 static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
1855 { return 0; }
1856 static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
1857 { return 0; }
1858 static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1859 { return 0; }
1860 #endif
1861
1862 #if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1863 void pci_hp_create_module_link(struct pci_slot *pci_slot);
1864 void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1865 #endif
1866
1867 /**
1868 * pci_pcie_cap - get the saved PCIe capability offset
1869 * @dev: PCI device
1870 *
1871 * PCIe capability offset is calculated at PCI device initialization
1872 * time and saved in the data structure. This function returns saved
1873 * PCIe capability offset. Using this instead of pci_find_capability()
1874 * reduces unnecessary search in the PCI configuration space. If you
1875 * need to calculate PCIe capability offset from raw device for some
1876 * reasons, please use pci_find_capability() instead.
1877 */
1878 static inline int pci_pcie_cap(struct pci_dev *dev)
1879 {
1880 return dev->pcie_cap;
1881 }
1882
1883 /**
1884 * pci_is_pcie - check if the PCI device is PCI Express capable
1885 * @dev: PCI device
1886 *
1887 * Returns: true if the PCI device is PCI Express capable, false otherwise.
1888 */
1889 static inline bool pci_is_pcie(struct pci_dev *dev)
1890 {
1891 return pci_pcie_cap(dev);
1892 }
1893
1894 /**
1895 * pcie_caps_reg - get the PCIe Capabilities Register
1896 * @dev: PCI device
1897 */
1898 static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1899 {
1900 return dev->pcie_flags_reg;
1901 }
1902
1903 /**
1904 * pci_pcie_type - get the PCIe device/port type
1905 * @dev: PCI device
1906 */
1907 static inline int pci_pcie_type(const struct pci_dev *dev)
1908 {
1909 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
1910 }
1911
1912 void pci_request_acs(void);
1913 bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1914 bool pci_acs_path_enabled(struct pci_dev *start,
1915 struct pci_dev *end, u16 acs_flags);
1916
1917 #define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1918 #define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
1919
1920 /* Large Resource Data Type Tag Item Names */
1921 #define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1922 #define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1923 #define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1924
1925 #define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1926 #define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1927 #define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1928
1929 /* Small Resource Data Type Tag Item Names */
1930 #define PCI_VPD_STIN_END 0x0f /* End */
1931
1932 #define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
1933
1934 #define PCI_VPD_SRDT_TIN_MASK 0x78
1935 #define PCI_VPD_SRDT_LEN_MASK 0x07
1936 #define PCI_VPD_LRDT_TIN_MASK 0x7f
1937
1938 #define PCI_VPD_LRDT_TAG_SIZE 3
1939 #define PCI_VPD_SRDT_TAG_SIZE 1
1940
1941 #define PCI_VPD_INFO_FLD_HDR_SIZE 3
1942
1943 #define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1944 #define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1945 #define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
1946 #define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
1947
1948 /**
1949 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1950 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1951 *
1952 * Returns the extracted Large Resource Data Type length.
1953 */
1954 static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1955 {
1956 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1957 }
1958
1959 /**
1960 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
1961 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1962 *
1963 * Returns the extracted Large Resource Data Type Tag item.
1964 */
1965 static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
1966 {
1967 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
1968 }
1969
1970 /**
1971 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1972 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1973 *
1974 * Returns the extracted Small Resource Data Type length.
1975 */
1976 static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1977 {
1978 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1979 }
1980
1981 /**
1982 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
1983 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1984 *
1985 * Returns the extracted Small Resource Data Type Tag Item.
1986 */
1987 static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
1988 {
1989 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
1990 }
1991
1992 /**
1993 * pci_vpd_info_field_size - Extracts the information field length
1994 * @lrdt: Pointer to the beginning of an information field header
1995 *
1996 * Returns the extracted information field length.
1997 */
1998 static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1999 {
2000 return info_field[2];
2001 }
2002
2003 /**
2004 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2005 * @buf: Pointer to buffered vpd data
2006 * @off: The offset into the buffer at which to begin the search
2007 * @len: The length of the vpd buffer
2008 * @rdt: The Resource Data Type to search for
2009 *
2010 * Returns the index where the Resource Data Type was found or
2011 * -ENOENT otherwise.
2012 */
2013 int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2014
2015 /**
2016 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2017 * @buf: Pointer to buffered vpd data
2018 * @off: The offset into the buffer at which to begin the search
2019 * @len: The length of the buffer area, relative to off, in which to search
2020 * @kw: The keyword to search for
2021 *
2022 * Returns the index where the information field keyword was found or
2023 * -ENOENT otherwise.
2024 */
2025 int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2026 unsigned int len, const char *kw);
2027
2028 /* PCI <-> OF binding helpers */
2029 #ifdef CONFIG_OF
2030 struct device_node;
2031 struct irq_domain;
2032 void pci_set_of_node(struct pci_dev *dev);
2033 void pci_release_of_node(struct pci_dev *dev);
2034 void pci_set_bus_of_node(struct pci_bus *bus);
2035 void pci_release_bus_of_node(struct pci_bus *bus);
2036 struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
2037
2038 /* Arch may override this (weak) */
2039 struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
2040
2041 static inline struct device_node *
2042 pci_device_to_OF_node(const struct pci_dev *pdev)
2043 {
2044 return pdev ? pdev->dev.of_node : NULL;
2045 }
2046
2047 static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2048 {
2049 return bus ? bus->dev.of_node : NULL;
2050 }
2051
2052 #else /* CONFIG_OF */
2053 static inline void pci_set_of_node(struct pci_dev *dev) { }
2054 static inline void pci_release_of_node(struct pci_dev *dev) { }
2055 static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2056 static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
2057 static inline struct device_node *
2058 pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
2059 static inline struct irq_domain *
2060 pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
2061 #endif /* CONFIG_OF */
2062
2063 #ifdef CONFIG_ACPI
2064 struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2065
2066 void
2067 pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2068 #else
2069 static inline struct irq_domain *
2070 pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2071 #endif
2072
2073 #ifdef CONFIG_EEH
2074 static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2075 {
2076 return pdev->dev.archdata.edev;
2077 }
2078 #endif
2079
2080 void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
2081 bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
2082 int pci_for_each_dma_alias(struct pci_dev *pdev,
2083 int (*fn)(struct pci_dev *pdev,
2084 u16 alias, void *data), void *data);
2085
2086 /* helper functions for operation of device flag */
2087 static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2088 {
2089 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2090 }
2091 static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2092 {
2093 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2094 }
2095 static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2096 {
2097 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2098 }
2099
2100 /**
2101 * pci_ari_enabled - query ARI forwarding status
2102 * @bus: the PCI bus
2103 *
2104 * Returns true if ARI forwarding is enabled.
2105 */
2106 static inline bool pci_ari_enabled(struct pci_bus *bus)
2107 {
2108 return bus->self && bus->self->ari_enabled;
2109 }
2110
2111 /* provide the legacy pci_dma_* API */
2112 #include <linux/pci-dma-compat.h>
2113
2114 #endif /* LINUX_PCI_H */
This page took 0.084697 seconds and 5 git commands to generate.