* hppa.h (pa_opcodes): Add remaining PA2.0 FP load/store instructions.
[deliverable/binutils-gdb.git] / include / opcode / hppa.h
1 /* Table of opcodes for the PA-RISC.
2 Copyright (C) 1990, 1991, 1993, 1995, 1999 Free Software Foundation, Inc.
3
4 Contributed by the Center for Software Science at the
5 University of Utah (pa-gdb-bugs@cs.utah.edu).
6
7 This file is part of GAS, the GNU Assembler, and GDB, the GNU disassembler.
8
9 GAS/GDB is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 1, or (at your option)
12 any later version.
13
14 GAS/GDB is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
18
19 You should have received a copy of the GNU General Public License
20 along with GAS or GDB; see the file COPYING. If not, write to
21 the Free Software Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
22
23 #if !defined(__STDC__) && !defined(const)
24 #define const
25 #endif
26
27 /*
28 * Structure of an opcode table entry.
29 */
30
31 /* There are two kinds of delay slot nullification: normal which is
32 * controled by the nullification bit, and conditional, which depends
33 * on the direction of the branch and its success or failure.
34 *
35 * NONE is unfortunately #defined in the hiux system include files.
36 * #undef it away.
37 */
38 #undef NONE
39 struct pa_opcode
40 {
41 const char *name;
42 unsigned long int match; /* Bits that must be set... */
43 unsigned long int mask; /* ... in these bits. */
44 char *args;
45 enum pa_arch arch;
46 char flags;
47 };
48
49 /* Enable/disable strict syntax checking. Not currently used, but will
50 be necessary for PA2.0 support in the future. */
51 #define FLAG_STRICT 0x1
52
53 /*
54 All hppa opcodes are 32 bits.
55
56 The match component is a mask saying which bits must match a
57 particular opcode in order for an instruction to be an instance
58 of that opcode.
59
60 The args component is a string containing one character for each operand of
61 the instruction. Characters used as a prefix allow any second character to
62 be used without conflicting with the main operand characters.
63
64 Bit positions in this description follow HP usage of lsb = 31,
65 "at" is lsb of field.
66
67 In the args field, the following characters must match exactly:
68
69 '+,() '
70
71 In the args field, the following characters are unused:
72
73 ' " & - / 34 6789:;< > @'
74 ' C JK Y [\] '
75 ' e y } '
76
77 Here are all the characters:
78
79 ' !"#$%&'()*+-,./0123456789:;<=>?@'
80 'ABCDEFGHIJKLMNOPQRSTUVWXYZ[\]^_'
81 'abcdefghijklmnopqrstuvwxyz{|}~'
82
83 Kinds of operands:
84 x integer register field at 15.
85 b integer register field at 10.
86 t integer register field at 31.
87 a integer register field at 10 and 15 (for PERMH)
88 5 5 bit immediate at 15.
89 s 2 bit space specifier at 17.
90 S 3 bit space specifier at 18.
91 V 5 bit immediate value at 31
92 i 11 bit immediate value at 31
93 j 14 bit immediate value at 31
94 k 21 bit immediate value at 31
95 n nullification for branch instructions
96 N nullification for spop and copr instructions
97 w 12 bit branch displacement
98 W 17 bit branch displacement (PC relative)
99 X 22 bit branch displacement (PC relative)
100 z 17 bit branch displacement (just a number, not an address)
101
102 Also these:
103
104 . 2 bit shift amount at 25
105 * 4 bit shift amount at 25
106 p 5 bit shift count at 26 (to support the SHD instruction) encoded as
107 31-p
108 ~ 6 bit shift count at 20,22:26 encoded as 63-~.
109 P 5 bit bit position at 26
110 T 5 bit field length at 31 (encoded as 32-T)
111 A 13 bit immediate at 18 (to support the BREAK instruction)
112 ^ like b, but describes a control register
113 ! sar (cr11) register
114 D 26 bit immediate at 31 (to support the DIAG instruction)
115 $ 9 bit immediate at 28 (to support POPBTS)
116
117 v 3 bit Special Function Unit identifier at 25
118 O 20 bit Special Function Unit operation split between 15 bits at 20
119 and 5 bits at 31
120 o 15 bit Special Function Unit operation at 20
121 2 22 bit Special Function Unit operation split between 17 bits at 20
122 and 5 bits at 31
123 1 15 bit Special Function Unit operation split between 10 bits at 20
124 and 5 bits at 31
125 0 10 bit Special Function Unit operation split between 5 bits at 20
126 and 5 bits at 31
127 u 3 bit coprocessor unit identifier at 25
128 F Source Floating Point Operand Format Completer encoded 2 bits at 20
129 I Source Floating Point Operand Format Completer encoded 1 bits at 20
130 (for 0xe format FP instructions)
131 G Destination Floating Point Operand Format Completer encoded 2 bits at 18
132 H Floating Point Operand Format at 26 for 'fmpyadd' and 'fmpysub'
133 (very similar to 'F')
134
135 r 5 bit immediate value at 31 (for the break instruction)
136 (very similar to V above, except the value is unsigned instead of
137 low_sign_ext)
138 R 5 bit immediate value at 15 (for the ssm, rsm, probei instructions)
139 (same as r above, except the value is in a different location)
140 U 10 bit immediate value at 15 (for SSM, RSM on pa2.0)
141 Q 5 bit immediate value at 10 (a bit position specified in
142 the bb instruction. It's the same as r above, except the
143 value is in a different location)
144 Z %r1 -- implicit target of addil instruction.
145 g ,gate completer for new syntax branch
146 l ,l completer for new syntax branch
147 M ,push completer for new syntax branch
148 L ,%r2 completer for new syntax branch
149 B ,pop completer for new syntax branch
150 { Source format completer for fcnv
151 _ Destination format completer for fcnv
152 h cbit for fcmp
153 = gfx tests for ftest
154 d 14bit offset for single precision FP long load/store.
155 # 14bit offset for double precision FP load long/store.
156
157 Completer operands all have 'c' as the prefix:
158
159 cx indexed load completer.
160 cm short load and store completer.
161 cq short load and store completer (like cm, but inserted into a
162 different location in the target instruction).
163 cs store bytes short completer.
164
165 cw read/write completer for PROBE
166 cW wide completer for MFCTL
167 cL local processor completer for cache control
168 cZ System Control Completer (to support LPA, LHA, etc.)
169
170 ci correction completer for DCOR
171 ca add completer
172 cy 32 bit add carry completer
173 cY 64 bit add carry completer
174 cv signed overflow trap completer
175 ct trap on condition completer for ADDI, SUB
176 cT trap on condition completer for UADDCM
177 cb 32 bit borrow completer for SUB
178 cB 64 bit borrow completer for SUB
179
180 ch left/right half completer
181 cH signed/unsigned saturation completer
182 cS signed/unsigned completer at 21
183 c* permutation completer
184
185 Condition operands all have '?' as the prefix:
186
187 ?f Floating point compare conditions (encoded as 5 bits at 31)
188
189 ?a add conditions
190 ?A 64 bit add conditions
191 ?@ add branch conditions followed by nullify
192 ?d non-negated add branch conditions
193 ?D negated add branch conditions
194 ?w wide mode non-negated add branch conditions
195 ?W wide mode negated add branch conditions
196
197 ?s compare/subtract conditions
198 ?S 64 bit compare/subtract conditions
199 ?t non-negated compare conditions
200 ?T negated compare conditions
201 ?r 64 bit non-negated compare conditions
202 ?R 64 bit negated compare conditions
203 ?Q 64 bit compare conditions for CMPIB instruction
204 ?n compare conditions followed by nullify
205
206 ?l logical conditions
207 ?L 64 bit logical conditions
208
209 ?b branch on bit conditions
210 ?B 64 bit branch on bit conditions
211
212 ?x shift/extract/deposit conditions
213 ?X 64 bit shift/extract/deposit conditions
214 ?y shift/extract/deposit conditions followed by nullify for conditional
215 branches
216
217 ?u unit conditions
218 ?U 64 bit unit conditions
219
220 Floating point registers all have 'f' as a prefix:
221
222 ft target register at 31
223 fT target register with L/R halves at 31
224 fa operand 1 register at 10
225 fA operand 1 register with L/R halves at 10
226 fX Same as fA, except prints a space before register during disasm
227 fb operand 2 register at 15
228 fB operand 2 register with L/R halves at 15
229 fC operand 3 register with L/R halves at 16:18,21:23
230 fe Like fT, but encoding is different.
231
232 Float registers for fmpyadd and fmpysub:
233
234 fi mult operand 1 register at 10
235 fj mult operand 2 register at 15
236 fk mult target register at 20
237 fl add/sub operand register at 25
238 fm add/sub target register at 31
239
240 */
241
242
243 /* List of characters not to put a space after. Note that
244 "," is included, as the "spopN" operations use literal
245 commas in their completer sections. */
246 static const char *const completer_chars = ",CcY<>?!@+&U~FfGHINnOoZMadu|/=0123%e$m}";
247
248 /* The order of the opcodes in this table is significant:
249
250 * The assembler requires that all instances of the same mnemonic must be
251 consecutive. If they aren't, the assembler will bomb at runtime.
252
253 * The disassembler should not care about the order of the opcodes. */
254
255 static const struct pa_opcode pa_opcodes[] =
256 {
257
258
259 { "b", 0xe8002000, 0xfc00e000, "gnW,b", pa10, FLAG_STRICT},
260 { "b", 0xe8008000, 0xfc00e000, "lMnXL", pa20, FLAG_STRICT},
261 { "b", 0xe800a000, 0xfc00e000, "lnXL", pa20, FLAG_STRICT},
262 { "b", 0xe8000000, 0xfc00e000, "lnW,b", pa10, FLAG_STRICT},
263 { "b", 0xe8000000, 0xffe0e000, "nW", pa10}, /* bl foo,r0 */
264 { "ldi", 0x34000000, 0xffe0c000, "j,x", pa10}, /* ldo val(r0),r */
265 { "comib", 0x84000000, 0xfc000000, "?nn5,b,w", pa10}, /* comib{tf}*/
266 /* This entry is for the disassembler only. It will never be used by
267 assembler. */
268 { "comib", 0x8c000000, 0xfc000000, "?nn5,b,w", pa10}, /* comib{tf}*/
269 { "comb", 0x80000000, 0xfc000000, "?nnx,b,w", pa10}, /* comb{tf} */
270 /* This entry is for the disassembler only. It will never be used by
271 assembler. */
272 { "comb", 0x88000000, 0xfc000000, "?nnx,b,w", pa10}, /* comb{tf} */
273 { "addb", 0xa0000000, 0xfc000000, "?@nx,b,w", pa10}, /* addb{tf} */
274 /* This entry is for the disassembler only. It will never be used by
275 assembler. */
276 { "addb", 0xa8000000, 0xfc000000, "?@nx,b,w", pa10},
277 { "addib", 0xa4000000, 0xfc000000, "?@n5,b,w", pa10}, /* addib{tf}*/
278 /* This entry is for the disassembler only. It will never be used by
279 assembler. */
280 { "addib", 0xac000000, 0xfc000000, "?@n5,b,w", pa10}, /* addib{tf}*/
281 { "nop", 0x08000240, 0xffffffff, "", pa10}, /* or 0,0,0 */
282 { "copy", 0x08000240, 0xffe0ffe0, "x,t", pa10}, /* or r,0,t */
283 { "mtsar", 0x01601840, 0xffe0ffff, "x", pa10}, /* mtctl r,cr11 */
284
285 /* Loads and Stores for integer registers. */
286 { "ldd", 0x0c0000c0, 0xfc001fc0, "cxx(s,b),t", pa20, FLAG_STRICT},
287 { "ldd", 0x0c0000c0, 0xfc001fc0, "cxx(b),t", pa20, FLAG_STRICT},
288 { "ldd", 0x0c0010c0, 0xfc001fc0, "cm5(s,b),t", pa20, FLAG_STRICT},
289 { "ldd", 0x0c0010c0, 0xfc001fc0, "cm5(b),t", pa20, FLAG_STRICT},
290 { "ldd", 0x50000000, 0xfc000002, "cq#(s,b),x", pa20, FLAG_STRICT},
291 { "ldd", 0x50000000, 0xfc000002, "cq#(b),x", pa20, FLAG_STRICT},
292 { "ldw", 0x0c000080, 0xfc001fc0, "cxx(s,b),t", pa10, FLAG_STRICT},
293 { "ldw", 0x0c000080, 0xfc001fc0, "cxx(b),t", pa10, FLAG_STRICT},
294 { "ldw", 0x0c001080, 0xfc001fc0, "cm5(s,b),t", pa10, FLAG_STRICT},
295 { "ldw", 0x0c001080, 0xfc001fc0, "cm5(b),t", pa10, FLAG_STRICT},
296 { "ldw", 0x48000000, 0xfc000000, "j(s,b),x", pa10},
297 { "ldw", 0x48000000, 0xfc000000, "j(b),x", pa10},
298 { "ldh", 0x0c000040, 0xfc001fc0, "cxx(s,b),t", pa10, FLAG_STRICT},
299 { "ldh", 0x0c000040, 0xfc001fc0, "cxx(b),t", pa10, FLAG_STRICT},
300 { "ldh", 0x0c001040, 0xfc001fc0, "cm5(s,b),t", pa10, FLAG_STRICT},
301 { "ldh", 0x0c001040, 0xfc001fc0, "cm5(b),t", pa10, FLAG_STRICT},
302 { "ldh", 0x44000000, 0xfc000000, "j(s,b),x", pa10},
303 { "ldh", 0x44000000, 0xfc000000, "j(b),x", pa10},
304 { "ldb", 0x0c000000, 0xfc001fc0, "cxx(s,b),t", pa10, FLAG_STRICT},
305 { "ldb", 0x0c000000, 0xfc001fc0, "cxx(b),t", pa10, FLAG_STRICT},
306 { "ldb", 0x0c001000, 0xfc001fc0, "cm5(s,b),t", pa10, FLAG_STRICT},
307 { "ldb", 0x0c001000, 0xfc001fc0, "cm5(b),t", pa10, FLAG_STRICT},
308 { "ldb", 0x40000000, 0xfc000000, "j(s,b),x", pa10},
309 { "ldb", 0x40000000, 0xfc000000, "j(b),x", pa10},
310 { "std", 0x0c0012c0, 0xfc001fc0, "cmx,V(s,b)", pa20, FLAG_STRICT},
311 { "std", 0x0c0012c0, 0xfc001fc0, "cmx,V(b)", pa20, FLAG_STRICT},
312 { "std", 0x70000000, 0xfc000002, "cqx,#(s,b)", pa20, FLAG_STRICT},
313 { "std", 0x70000000, 0xfc000002, "cqx,#(b)", pa20, FLAG_STRICT},
314 { "stw", 0x0c001280, 0xfc001fc0, "cmx,V(s,b)", pa10, FLAG_STRICT},
315 { "stw", 0x0c001280, 0xfc001fc0, "cmx,V(b)", pa10, FLAG_STRICT},
316 { "stw", 0x68000000, 0xfc000000, "x,j(s,b)", pa10},
317 { "stw", 0x68000000, 0xfc000000, "x,j(b)", pa10},
318 { "sth", 0x0c001240, 0xfc001fc0, "cmx,V(s,b)", pa10, FLAG_STRICT},
319 { "sth", 0x0c001240, 0xfc001fc0, "cmx,V(b)", pa10, FLAG_STRICT},
320 { "sth", 0x64000000, 0xfc000000, "x,j(s,b)", pa10},
321 { "sth", 0x64000000, 0xfc000000, "x,j(b)", pa10},
322 { "stb", 0x0c001200, 0xfc001fc0, "cmx,V(s,b)", pa10, FLAG_STRICT},
323 { "stb", 0x0c001200, 0xfc001fc0, "cmx,V(b)", pa10, FLAG_STRICT},
324 { "stb", 0x60000000, 0xfc000000, "x,j(s,b)", pa10},
325 { "stb", 0x60000000, 0xfc000000, "x,j(b)", pa10},
326 { "ldwm", 0x4c000000, 0xfc000000, "j(s,b),x", pa10},
327 { "ldwm", 0x4c000000, 0xfc000000, "j(b),x", pa10},
328 { "stwm", 0x6c000000, 0xfc000000, "x,j(s,b)", pa10},
329 { "stwm", 0x6c000000, 0xfc000000, "x,j(b)", pa10},
330 { "ldwx", 0x0c000080, 0xfc001fc0, "cxx(s,b),t", pa10},
331 { "ldwx", 0x0c000080, 0xfc001fc0, "cxx(b),t", pa10},
332 { "ldhx", 0x0c000040, 0xfc001fc0, "cxx(s,b),t", pa10},
333 { "ldhx", 0x0c000040, 0xfc001fc0, "cxx(b),t", pa10},
334 { "ldbx", 0x0c000000, 0xfc001fc0, "cxx(s,b),t", pa10},
335 { "ldbx", 0x0c000000, 0xfc001fc0, "cxx(b),t", pa10},
336 { "ldwa", 0x0c000180, 0xfc00dfc0, "cxx(b),t", pa10, FLAG_STRICT},
337 { "ldwa", 0x0c001180, 0xfc00dfc0, "cm5(b),t", pa10, FLAG_STRICT},
338 { "ldcw", 0x0c0001c0, 0xfc001fc0, "cxx(s,b),t", pa10, FLAG_STRICT},
339 { "ldcw", 0x0c0001c0, 0xfc001fc0, "cxx(b),t", pa10, FLAG_STRICT},
340 { "ldcw", 0x0c0011c0, 0xfc001fc0, "cm5(s,b),t", pa10, FLAG_STRICT},
341 { "ldcw", 0x0c0011c0, 0xfc001fc0, "cm5(b),t", pa10, FLAG_STRICT},
342 { "stwa", 0x0c001380, 0xfc00dfc0, "cmx,V(b)", pa10, FLAG_STRICT},
343 { "stby", 0x0c001300, 0xfc001fc0, "csx,V(s,b)", pa10, FLAG_STRICT},
344 { "stby", 0x0c001300, 0xfc001fc0, "csx,V(b)", pa10, FLAG_STRICT},
345 { "ldda", 0x0c000100, 0xfc00dfc0, "cxx(b),t", pa20, FLAG_STRICT},
346 { "ldda", 0x0c001100, 0xfc00dfc0, "cm5(b),t", pa20, FLAG_STRICT},
347 { "ldcd", 0x0c000140, 0xfc001fc0, "cxx(s,b),t", pa20, FLAG_STRICT},
348 { "ldcd", 0x0c000140, 0xfc001fc0, "cxx(b),t", pa20, FLAG_STRICT},
349 { "ldcd", 0x0c001140, 0xfc001fc0, "cm5(s,b),t", pa20, FLAG_STRICT},
350 { "ldcd", 0x0c001140, 0xfc001fc0, "cm5(b),t", pa20, FLAG_STRICT},
351 { "stda", 0x0c0013c0, 0xfc001fc0, "cmx,V(s,b)", pa20, FLAG_STRICT},
352 { "stda", 0x0c0013c0, 0xfc001fc0, "cmx,V(b)", pa20, FLAG_STRICT},
353 { "ldwax", 0x0c000180, 0xfc00dfc0, "cxx(b),t", pa10},
354 { "ldcwx", 0x0c0001c0, 0xfc001fc0, "cxx(s,b),t", pa10},
355 { "ldcwx", 0x0c0001c0, 0xfc001fc0, "cxx(b),t", pa10},
356 { "ldws", 0x0c001080, 0xfc001fc0, "cm5(s,b),t", pa10},
357 { "ldws", 0x0c001080, 0xfc001fc0, "cm5(b),t", pa10},
358 { "ldhs", 0x0c001040, 0xfc001fc0, "cm5(s,b),t", pa10},
359 { "ldhs", 0x0c001040, 0xfc001fc0, "cm5(b),t", pa10},
360 { "ldbs", 0x0c001000, 0xfc001fc0, "cm5(s,b),t", pa10},
361 { "ldbs", 0x0c001000, 0xfc001fc0, "cm5(b),t", pa10},
362 { "ldwas", 0x0c001180, 0xfc00dfc0, "cm5(b),t", pa10},
363 { "ldcws", 0x0c0011c0, 0xfc001fc0, "cm5(s,b),t", pa10},
364 { "ldcws", 0x0c0011c0, 0xfc001fc0, "cm5(b),t", pa10},
365 { "stws", 0x0c001280, 0xfc001fc0, "cmx,V(s,b)", pa10},
366 { "stws", 0x0c001280, 0xfc001fc0, "cmx,V(b)", pa10},
367 { "sths", 0x0c001240, 0xfc001fc0, "cmx,V(s,b)", pa10},
368 { "sths", 0x0c001240, 0xfc001fc0, "cmx,V(b)", pa10},
369 { "stbs", 0x0c001200, 0xfc001fc0, "cmx,V(s,b)", pa10},
370 { "stbs", 0x0c001200, 0xfc001fc0, "cmx,V(b)", pa10},
371 { "stwas", 0x0c001380, 0xfc00dfc0, "cmx,V(b)", pa10},
372 { "stdby", 0x0c001340, 0xfc001fc0, "csx,V(s,b)", pa20, FLAG_STRICT},
373 { "stdby", 0x0c001340, 0xfc001fc0, "csx,V(b)", pa20, FLAG_STRICT},
374 { "stbys", 0x0c001300, 0xfc001fc0, "csx,V(s,b)", pa10},
375 { "stbys", 0x0c001300, 0xfc001fc0, "csx,V(b)", pa10},
376
377 /* Immediate instructions. */
378 { "ldo", 0x34000000, 0xfc00c000, "j(b),x", pa10},
379 { "ldil", 0x20000000, 0xfc000000, "k,b", pa10},
380 { "addil", 0x28000000, 0xfc000000, "k,b,Z", pa10},
381 { "addil", 0x28000000, 0xfc000000, "k,b", pa10},
382
383 /* Branching instructions. */
384 { "bl", 0xe8000000, 0xfc00e000, "nW,b", pa10},
385 { "gate", 0xe8002000, 0xfc00e000, "nW,b", pa10},
386 { "blr", 0xe8004000, 0xfc00e001, "nx,b", pa10},
387 { "bv", 0xe800c000, 0xfc00fffd, "nx(b)", pa10},
388 { "bv", 0xe800c000, 0xfc00fffd, "n(b)", pa10},
389 { "bve", 0xe800f000, 0xfc00fffe, "ln(b)L", pa20, FLAG_STRICT},
390 { "bve", 0xe800f001, 0xfc00fffe, "lMn(b)L", pa20, FLAG_STRICT},
391 { "bve", 0xe800f001, 0xfc00fffe, "Bn(b)", pa20, FLAG_STRICT},
392 { "bve", 0xe800d000, 0xfc00fffe, "n(b)", pa20, FLAG_STRICT},
393 { "be", 0xe4000000, 0xfc000000, "lnz(S,b)", pa10, FLAG_STRICT},
394 { "be", 0xe0000000, 0xfc000000, "nz(S,b)", pa10, FLAG_STRICT},
395 { "be", 0xe0000000, 0xfc000000, "nz(S,b)", pa10},
396 { "ble", 0xe4000000, 0xfc000000, "nz(S,b)", pa10},
397 { "movb", 0xc8000000, 0xfc000000, "?ynx,b,w", pa10},
398 { "movib", 0xcc000000, 0xfc000000, "?yn5,b,w", pa10},
399 { "combt", 0x80000000, 0xfc000000, "?tnx,b,w", pa10},
400 { "combf", 0x88000000, 0xfc000000, "?tnx,b,w", pa10},
401 { "comibt", 0x84000000, 0xfc000000, "?tn5,b,w", pa10},
402 { "comibf", 0x8c000000, 0xfc000000, "?tn5,b,w", pa10},
403 { "addbt", 0xa0000000, 0xfc000000, "?dnx,b,w", pa10},
404 { "addbf", 0xa8000000, 0xfc000000, "?dnx,b,w", pa10},
405 { "addibt", 0xa4000000, 0xfc000000, "?dn5,b,w", pa10},
406 { "addibf", 0xac000000, 0xfc000000, "?dn5,b,w", pa10},
407 { "bb", 0xc0006000, 0xffe06000, "?Bnx,!,w", pa20, FLAG_STRICT},
408 { "bb", 0xc4006000, 0xfc006000, "?Bnx,Q,w", pa20, FLAG_STRICT},
409 { "bb", 0xc0004000, 0xffe06000, "?bnx,!,w", pa10, FLAG_STRICT},
410 { "bb", 0xc4004000, 0xfc004000, "?bnx,Q,w", pa10},
411 { "bvb", 0xc0004000, 0xffe04000, "?bnx,w", pa10},
412 { "clrbts", 0xe8004005, 0xffffffff, "", pa20, FLAG_STRICT},
413 { "popbts", 0xe8004005, 0xfffff007, "$", pa20, FLAG_STRICT},
414 { "pushnom", 0xe8004001, 0xffffffff, "", pa20, FLAG_STRICT},
415 { "pushbts", 0xe8004001, 0xffe0ffff, "x", pa20, FLAG_STRICT},
416
417 /* Computation Instructions */
418
419 { "cmpclr", 0x080008a0, 0xfc000fe0, "?Sx,b,t", pa20, FLAG_STRICT},
420 { "cmpclr", 0x08000880, 0xfc000fe0, "?sx,b,t", pa10, FLAG_STRICT},
421 { "comclr", 0x08000880, 0xfc000fe0, "?sx,b,t", pa10},
422 { "or", 0x08000260, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
423 { "or", 0x08000240, 0xfc000fe0, "?lx,b,t", pa10},
424 { "xor", 0x080002a0, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
425 { "xor", 0x08000280, 0xfc000fe0, "?lx,b,t", pa10},
426 { "and", 0x08000220, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
427 { "and", 0x08000200, 0xfc000fe0, "?lx,b,t", pa10},
428 { "andcm", 0x08000020, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
429 { "andcm", 0x08000000, 0xfc000fe0, "?lx,b,t", pa10},
430 { "uxor", 0x080003a0, 0xfc000fe0, "?Ux,b,t", pa20, FLAG_STRICT},
431 { "uxor", 0x08000380, 0xfc000fe0, "?ux,b,t", pa10},
432 { "uaddcm", 0x080009a0, 0xfc000fa0, "cT?Ux,b,t", pa20, FLAG_STRICT},
433 { "uaddcm", 0x08000980, 0xfc000fa0, "cT?ux,b,t", pa10, FLAG_STRICT},
434 { "uaddcm", 0x08000980, 0xfc000fe0, "?ux,b,t", pa10},
435 { "uaddcmt", 0x080009c0, 0xfc000fe0, "?ux,b,t", pa10},
436 { "dcor", 0x08000ba0, 0xfc1f0fa0, "ci?Ub,t", pa20, FLAG_STRICT},
437 { "dcor", 0x08000b80, 0xfc1f0fa0, "ci?ub,t", pa10, FLAG_STRICT},
438 { "dcor", 0x08000b80, 0xfc1f0fe0, "?ub,t", pa10},
439 { "idcor", 0x08000bc0, 0xfc1f0fe0, "?ub,t", pa10},
440 { "addi", 0xb0000000, 0xfc000000, "ct?ai,b,x", pa10, FLAG_STRICT},
441 { "addi", 0xb4000000, 0xfc000000, "cv?ai,b,x", pa10, FLAG_STRICT},
442 { "addi", 0xb4000000, 0xfc000800, "?ai,b,x", pa10},
443 { "addio", 0xb4000800, 0xfc000800, "?ai,b,x", pa10},
444 { "addit", 0xb0000000, 0xfc000800, "?ai,b,x", pa10},
445 { "addito", 0xb0000800, 0xfc000800, "?ai,b,x", pa10},
446 { "add", 0x08000720, 0xfc0007e0, "cY?Ax,b,t", pa20, FLAG_STRICT},
447 { "add", 0x08000700, 0xfc0007e0, "cy?ax,b,t", pa10, FLAG_STRICT},
448 { "add", 0x08000220, 0xfc0003e0, "ca?Ax,b,t", pa20, FLAG_STRICT},
449 { "add", 0x08000200, 0xfc0003e0, "ca?ax,b,t", pa10, FLAG_STRICT},
450 { "add", 0x08000600, 0xfc000fe0, "?ax,b,t", pa10},
451 { "addl", 0x08000a00, 0xfc000fe0, "?ax,b,t", pa10},
452 { "addo", 0x08000e00, 0xfc000fe0, "?ax,b,t", pa10},
453 { "addc", 0x08000700, 0xfc000fe0, "?ax,b,t", pa10},
454 { "addco", 0x08000f00, 0xfc000fe0, "?ax,b,t", pa10},
455 { "sub", 0x080004e0, 0xfc0007e0, "ct?Sx,b,t", pa20, FLAG_STRICT},
456 { "sub", 0x080004c0, 0xfc0007e0, "ct?sx,b,t", pa10, FLAG_STRICT},
457 { "sub", 0x08000520, 0xfc0007e0, "cB?Sx,b,t", pa20, FLAG_STRICT},
458 { "sub", 0x08000500, 0xfc0007e0, "cb?sx,b,t", pa10, FLAG_STRICT},
459 { "sub", 0x08000420, 0xfc0007e0, "cv?Sx,b,t", pa20, FLAG_STRICT},
460 { "sub", 0x08000400, 0xfc0007e0, "cv?sx,b,t", pa10, FLAG_STRICT},
461 { "sub", 0x08000400, 0xfc000fe0, "?sx,b,t", pa10},
462 { "subo", 0x08000c00, 0xfc000fe0, "?sx,b,t", pa10},
463 { "subb", 0x08000500, 0xfc000fe0, "?sx,b,t", pa10},
464 { "subbo", 0x08000d00, 0xfc000fe0, "?sx,b,t", pa10},
465 { "subt", 0x080004c0, 0xfc000fe0, "?sx,b,t", pa10},
466 { "subto", 0x08000cc0, 0xfc000fe0, "?sx,b,t", pa10},
467 { "ds", 0x08000440, 0xfc000fe0, "?sx,b,t", pa10},
468 { "subi", 0x94000000, 0xfc000000, "cv?si,b,x", pa10, FLAG_STRICT},
469 { "subi", 0x94000000, 0xfc000800, "?si,b,x", pa10},
470 { "subio", 0x94000800, 0xfc000800, "?si,b,x", pa10},
471 { "cmpiclr", 0x90000800, 0xfc000800, "?Si,b,x", pa20, FLAG_STRICT},
472 { "cmpiclr", 0x90000000, 0xfc000800, "?si,b,x", pa10, FLAG_STRICT},
473 { "comiclr", 0x90000000, 0xfc000800, "?si,b,x", pa10},
474 { "shladd", 0x08000220, 0xfc000320, "ca?Ax,.,b,t", pa20, FLAG_STRICT},
475 { "shladd", 0x08000200, 0xfc000320, "ca?ax,.,b,t", pa10, FLAG_STRICT},
476 { "sh1add", 0x08000640, 0xfc000fe0, "?ax,b,t", pa10},
477 { "sh1addl", 0x08000a40, 0xfc000fe0, "?ax,b,t", pa10},
478 { "sh1addo", 0x08000e40, 0xfc000fe0, "?ax,b,t", pa10},
479 { "sh2add", 0x08000680, 0xfc000fe0, "?ax,b,t", pa10},
480 { "sh2addl", 0x08000a80, 0xfc000fe0, "?ax,b,t", pa10},
481 { "sh2addo", 0x08000e80, 0xfc000fe0, "?ax,b,t", pa10},
482 { "sh3add", 0x080006c0, 0xfc000fe0, "?ax,b,t", pa10},
483 { "sh3addl", 0x08000ac0, 0xfc000fe0, "?ax,b,t", pa10},
484 { "sh3addo", 0x08000ec0, 0xfc000fe0, "?ax,b,t", pa10},
485
486 /* Subword Operation Instructions */
487
488 { "hadd", 0x08000300, 0xfc00ff20, "cHx,b,t", pa20, FLAG_STRICT},
489 { "havg", 0x080002c0, 0xfc00ffe0, "x,b,t", pa20, FLAG_STRICT},
490 { "hshl", 0xf8008800, 0xffe0fc20, "x,*,t", pa20, FLAG_STRICT},
491 { "hshladd", 0x08000700, 0xfc00ff20, "x,.,b,t", pa20, FLAG_STRICT},
492 { "hshr", 0xf800c800, 0xfc1ff820, "cSb,*,t", pa20, FLAG_STRICT},
493 { "hshradd", 0x08000500, 0xfc00ff20, "x,.,b,t", pa20, FLAG_STRICT},
494 { "hsub", 0x08000100, 0xfc00ff20, "cHx,b,t", pa20, FLAG_STRICT},
495 { "mixh", 0xf8008400, 0xfc009fe0, "chx,b,t", pa20, FLAG_STRICT},
496 { "mixw", 0xf8008000, 0xfc009fe0, "chx,b,t", pa20, FLAG_STRICT},
497 { "permh", 0xf8000000, 0xfc009020, "c*a,t", pa20, FLAG_STRICT},
498
499
500 /* Extract and Deposit Instructions */
501
502 { "shrpd", 0xd0000200, 0xfc001fe0, "?Xx,b,!,t", pa20, FLAG_STRICT},
503 { "shrpd", 0xd0000400, 0xfc001400, "?Xx,b,~,t", pa20, FLAG_STRICT},
504 { "shrpw", 0xd0000000, 0xfc001fe0, "?xx,b,!,t", pa10, FLAG_STRICT},
505 { "shrpw", 0xd0000800, 0xfc001c00, "?xx,b,p,t", pa10, FLAG_STRICT},
506 { "vshd", 0xd0000000, 0xfc001fe0, "?xx,b,t", pa10},
507 { "shd", 0xd0000800, 0xfc001c00, "?xx,b,p,t", pa10},
508 { "extrd", 0xd0001200, 0xfc001ae0, "cS?Xb,!,%,x", pa20, FLAG_STRICT},
509 { "extrd", 0xd8000000, 0xfc000000, "cS?Xb,q,|,x", pa20, FLAG_STRICT},
510 { "extrw", 0xd0001000, 0xfc001be0, "cS?xb,!,T,x", pa10, FLAG_STRICT},
511 { "extrw", 0xd0001800, 0xfc001800, "cS?xb,P,T,x", pa10, FLAG_STRICT},
512 { "vextru", 0xd0001000, 0xfc001fe0, "?xb,T,x", pa10},
513 { "vextrs", 0xd0001400, 0xfc001fe0, "?xb,T,x", pa10},
514 { "extru", 0xd0001800, 0xfc001c00, "?xb,P,T,x", pa10},
515 { "extrs", 0xd0001c00, 0xfc001c00, "?xb,P,T,x", pa10},
516 { "depd", 0xd4000200, 0xfc001ae0, "cz?Xx,!,%,b", pa20, FLAG_STRICT},
517 { "depd", 0xf0000000, 0xfc000000, "cz?Xx,~,|,b", pa20, FLAG_STRICT},
518 { "depdi", 0xd4001200, 0xfc001ae0, "cz?X5,!,%,b", pa20, FLAG_STRICT},
519 { "depdi", 0xf4000000, 0xfc000000, "cz?X5,~,|,b", pa20, FLAG_STRICT},
520 { "depw", 0xd4000000, 0xfc001be0, "cz?xx,!,T,b", pa10, FLAG_STRICT},
521 { "depw", 0xd4000800, 0xfc001800, "cz?xx,p,T,b", pa10, FLAG_STRICT},
522 { "depwi", 0xd4001000, 0xfc001be0, "cz?x5,!,T,b", pa10, FLAG_STRICT},
523 { "depwi", 0xd4001800, 0xfc001800, "cz?x5,p,T,b", pa10, FLAG_STRICT},
524 { "zvdep", 0xd4000000, 0xfc001fe0, "?xx,T,b", pa10},
525 { "vdep", 0xd4000400, 0xfc001fe0, "?xx,T,b", pa10},
526 { "zdep", 0xd4000800, 0xfc001c00, "?xx,p,T,b", pa10},
527 { "dep", 0xd4000c00, 0xfc001c00, "?xx,p,T,b", pa10},
528 { "zvdepi", 0xd4001000, 0xfc001fe0, "?x5,T,b", pa10},
529 { "vdepi", 0xd4001400, 0xfc001fe0, "?x5,T,b", pa10},
530 { "zdepi", 0xd4001800, 0xfc001c00, "?x5,p,T,b", pa10},
531 { "depi", 0xd4001c00, 0xfc001c00, "?x5,p,T,b", pa10},
532
533 /* System Control Instructions */
534
535 { "break", 0x00000000, 0xfc001fe0, "r,A", pa10},
536 { "rfi", 0x00000c00, 0xffffff1f, "cr", pa10, FLAG_STRICT},
537 { "rfi", 0x00000c00, 0xffffffff, "", pa10},
538 { "rfir", 0x00000ca0, 0xffffffff, "", pa11},
539 { "ssm", 0x00000d60, 0xfc00ffe0, "U,t", pa20, FLAG_STRICT},
540 { "ssm", 0x00000d60, 0xffe0ffe0, "R,t", pa10},
541 { "rsm", 0x00000e60, 0xfc00ffe0, "U,t", pa20, FLAG_STRICT},
542 { "rsm", 0x00000e60, 0xffe0ffe0, "R,t", pa10},
543 { "mtsm", 0x00001860, 0xffe0ffff, "x", pa10},
544 { "ldsid", 0x000010a0, 0xfc1f3fe0, "(s,b),t", pa10},
545 { "ldsid", 0x000010a0, 0xfc1f3fe0, "(b),t", pa10},
546 { "mtsp", 0x00001820, 0xffe01fff, "x,S", pa10},
547 { "mtctl", 0x00001840, 0xfc00ffff, "x,^", pa10},
548 { "mtsarcm", 0x016018C0, 0xffe0ffff, "x", pa20, FLAG_STRICT},
549 { "mfia", 0x000014A0, 0xffffffe0, "t", pa20, FLAG_STRICT},
550 { "mfsp", 0x000004a0, 0xffff1fe0, "S,t", pa10},
551 { "mfctl", 0x016048a0, 0xffffffe0, "cW!,t", pa20, FLAG_STRICT},
552 { "mfctl", 0x000008a0, 0xfc1fffe0, "^,t", pa10},
553 { "sync", 0x00000400, 0xffffffff, "", pa10},
554 { "syncdma", 0x00100400, 0xffffffff, "", pa10},
555 { "probe", 0x04001180, 0xfc003fa0, "cw(s,b),x,t", pa10, FLAG_STRICT},
556 { "probe", 0x04001180, 0xfc003fa0, "cw(b),x,t", pa10, FLAG_STRICT},
557 { "probei", 0x04003180, 0xfc003fa0, "cw(s,b),R,t", pa10, FLAG_STRICT},
558 { "probei", 0x04003180, 0xfc003fa0, "cw(b),R,t", pa10, FLAG_STRICT},
559 { "prober", 0x04001180, 0xfc003fe0, "(s,b),x,t", pa10},
560 { "prober", 0x04001180, 0xfc003fe0, "(b),x,t", pa10},
561 { "proberi", 0x04003180, 0xfc003fe0, "(s,b),R,t", pa10},
562 { "proberi", 0x04003180, 0xfc003fe0, "(b),R,t", pa10},
563 { "probew", 0x040011c0, 0xfc003fe0, "(s,b),x,t", pa10},
564 { "probew", 0x040011c0, 0xfc003fe0, "(b),x,t", pa10},
565 { "probewi", 0x040031c0, 0xfc003fe0, "(s,b),R,t", pa10},
566 { "probewi", 0x040031c0, 0xfc003fe0, "(b),R,t", pa10},
567 { "lpa", 0x04001340, 0xfc003fc0, "cZx(s,b),t", pa10},
568 { "lpa", 0x04001340, 0xfc003fc0, "cZx(b),t", pa10},
569 { "lha", 0x04001300, 0xfc003fc0, "cZx(s,b),t", pa10},
570 { "lha", 0x04001300, 0xfc003fc0, "cZx(b),t", pa10},
571 { "lci", 0x04001300, 0xfc003fe0, "x(s,b),t", pa10},
572 { "lci", 0x04001300, 0xfc003fe0, "x(b),t", pa10},
573 { "pdtlb", 0x04001600, 0xfc003fdf, "cLcZx(s,b)", pa20, FLAG_STRICT},
574 { "pdtlb", 0x04001600, 0xfc003fdf, "cLcZx(b)", pa20, FLAG_STRICT},
575 { "pdtlb", 0x04001200, 0xfc003fdf, "cZx(s,b)", pa10},
576 { "pdtlb", 0x04001200, 0xfc003fdf, "cZx(b)", pa10},
577 { "pitlb", 0x04000600, 0xfc001fdf, "cLcZx(S,b)", pa20, FLAG_STRICT},
578 { "pitlb", 0x04000600, 0xfc001fdf, "cLcZx(b)", pa20, FLAG_STRICT},
579 { "pitlb", 0x04000200, 0xfc001fdf, "cZx(S,b)", pa10},
580 { "pitlb", 0x04000200, 0xfc001fdf, "cZx(b)", pa10},
581 { "pdtlbe", 0x04001240, 0xfc003fdf, "cZx(s,b)", pa10},
582 { "pdtlbe", 0x04001240, 0xfc003fdf, "cZx(b)", pa10},
583 { "pitlbe", 0x04000240, 0xfc001fdf, "cZx(S,b)", pa10},
584 { "pitlbe", 0x04000240, 0xfc001fdf, "cZx(b)", pa10},
585 { "idtlba", 0x04001040, 0xfc003fff, "x,(s,b)", pa10},
586 { "idtlba", 0x04001040, 0xfc003fff, "x,(b)", pa10},
587 { "iitlba", 0x04000040, 0xfc001fff, "x,(S,b)", pa10},
588 { "iitlba", 0x04000040, 0xfc001fff, "x,(b)", pa10},
589 { "idtlbp", 0x04001000, 0xfc003fff, "x,(s,b)", pa10},
590 { "idtlbp", 0x04001000, 0xfc003fff, "x,(b)", pa10},
591 { "iitlbp", 0x04000000, 0xfc001fff, "x,(S,b)", pa10},
592 { "iitlbp", 0x04000000, 0xfc001fff, "x,(b)", pa10},
593 { "pdc", 0x04001380, 0xfc003fdf, "cZx(s,b)", pa10},
594 { "pdc", 0x04001380, 0xfc003fdf, "cZx(b)", pa10},
595 { "fdc", 0x04001280, 0xfc003fdf, "cZx(s,b)", pa10},
596 { "fdc", 0x04001280, 0xfc003fdf, "cZx(b)", pa10},
597 { "fic", 0x04000280, 0xfc001fdf, "cZx(S,b)", pa10},
598 { "fic", 0x04000280, 0xfc001fdf, "cZx(b)", pa10},
599 { "fdce", 0x040012c0, 0xfc003fdf, "cZx(s,b)", pa10},
600 { "fdce", 0x040012c0, 0xfc003fdf, "cZx(b)", pa10},
601 { "fice", 0x040002c0, 0xfc001fdf, "cZx(S,b)", pa10},
602 { "fice", 0x040002c0, 0xfc001fdf, "cZx(b)", pa10},
603 { "diag", 0x14000000, 0xfc000000, "D", pa10},
604 { "idtlbt", 0x04001800, 0xfc00ffff, "x,b", pa20, FLAG_STRICT},
605 { "iitlbt", 0x04000800, 0xfc00ffff, "x,b", pa20, FLAG_STRICT},
606
607 /* These may be specific to certain versions of the PA. Joel claimed
608 they were 72000 (7200?) specific. However, I'm almost certain the
609 mtcpu/mfcpu were undocumented, but available in the older 700 machines. */
610 { "mtcpu", 0x14001600, 0xfc00ffff, "x,^"},
611 { "mfcpu", 0x14001A00, 0xfc00ffff, "^,x"},
612 { "tocen", 0x14403600, 0xffffffff, ""},
613 { "tocdis", 0x14401620, 0xffffffff, ""},
614 { "shdwgr", 0x14402600, 0xffffffff, ""},
615 { "grshdw", 0x14400620, 0xffffffff, ""},
616
617 /* gfw and gfr are not in the HP PA 1.1 manual, but they are in either
618 the Timex FPU or the Mustang ERS (not sure which) manual. */
619 { "gfw", 0x04001680, 0xfc003fdf, "cZx(s,b)", pa11},
620 { "gfw", 0x04001680, 0xfc003fdf, "cZx(b)", pa11},
621 { "gfr", 0x04001a80, 0xfc003fdf, "cZx(s,b)", pa11},
622 { "gfr", 0x04001a80, 0xfc003fdf, "cZx(b)", pa11},
623
624 /* Floating Point Coprocessor Instructions */
625
626 { "fldw", 0x24000000, 0xfc001f80, "cxx(s,b),fT", pa10, FLAG_STRICT},
627 { "fldw", 0x24000000, 0xfc001f80, "cxx(b),fT", pa10, FLAG_STRICT},
628 { "fldw", 0x24001000, 0xfc001f80, "cm5(s,b),fT", pa10, FLAG_STRICT},
629 { "fldw", 0x24001000, 0xfc001f80, "cm5(b),fT", pa10, FLAG_STRICT},
630 { "fldw", 0x5c000000, 0xfc000004, "d(s,b),fe", pa20, FLAG_STRICT},
631 { "fldw", 0x5c000000, 0xfc000004, "d(b),fe", pa20, FLAG_STRICT},
632 { "fldw", 0x58000000, 0xfc000004, "cJd(s,b),fe", pa20, FLAG_STRICT},
633 { "fldw", 0x58000000, 0xfc000004, "cJd(b),fe", pa20, FLAG_STRICT},
634 { "fldd", 0x2c000000, 0xfc001fc0, "cxx(s,b),ft", pa10, FLAG_STRICT},
635 { "fldd", 0x2c000000, 0xfc001fc0, "cxx(b),ft", pa10, FLAG_STRICT},
636 { "fldd", 0x2c001000, 0xfc001fc0, "cm5(s,b),ft", pa10, FLAG_STRICT},
637 { "fldd", 0x2c001000, 0xfc001fc0, "cm5(b),ft", pa10, FLAG_STRICT},
638 { "fldd", 0x50000002, 0xfc000002, "cq#(s,b),x", pa20, FLAG_STRICT},
639 { "fldd", 0x50000002, 0xfc000002, "cq#(b),x", pa20, FLAG_STRICT},
640 { "fstw", 0x24000200, 0xfc001f80, "cxfT,x(s,b)", pa10, FLAG_STRICT},
641 { "fstw", 0x24000200, 0xfc001f80, "cxfT,x(b)", pa10, FLAG_STRICT},
642 { "fstw", 0x24001200, 0xfc001f80, "cmfT,5(s,b)", pa10, FLAG_STRICT},
643 { "fstw", 0x24001200, 0xfc001f80, "cmfT,5(b)", pa10, FLAG_STRICT},
644 { "fstw", 0x78000000, 0xfc000004, "fe,d(s,b)", pa20, FLAG_STRICT},
645 { "fstw", 0x78000000, 0xfc000004, "fe,d(b)", pa20, FLAG_STRICT},
646 { "fstw", 0x7c000000, 0xfc000004, "cJfe,d(s,b)", pa20, FLAG_STRICT},
647 { "fstw", 0x7c000000, 0xfc000004, "cJfe,d(b)", pa20, FLAG_STRICT},
648 { "fstd", 0x2c000200, 0xfc001fc0, "cxft,x(s,b)", pa10, FLAG_STRICT},
649 { "fstd", 0x2c000200, 0xfc001fc0, "cxft,x(b)", pa10, FLAG_STRICT},
650 { "fstd", 0x2c001200, 0xfc001fc0, "cmft,5(s,b)", pa10, FLAG_STRICT},
651 { "fstd", 0x2c001200, 0xfc001fc0, "cmft,5(b)", pa10, FLAG_STRICT},
652 { "fstd", 0x70000002, 0xfc000002, "cqx,#(s,b)", pa20, FLAG_STRICT},
653 { "fstd", 0x70000002, 0xfc000002, "cqx,#(b)", pa20, FLAG_STRICT},
654 { "fldwx", 0x24000000, 0xfc001f80, "cxx(s,b),fT", pa10},
655 { "fldwx", 0x24000000, 0xfc001f80, "cxx(b),fT", pa10},
656 { "flddx", 0x2c000000, 0xfc001fc0, "cxx(s,b),ft", pa10},
657 { "flddx", 0x2c000000, 0xfc001fc0, "cxx(b),ft", pa10},
658 { "fstwx", 0x24000200, 0xfc001f80, "cxfT,x(s,b)", pa10},
659 { "fstwx", 0x24000200, 0xfc001f80, "cxfT,x(b)", pa10},
660 { "fstdx", 0x2c000200, 0xfc001fc0, "cxft,x(s,b)", pa10},
661 { "fstdx", 0x2c000200, 0xfc001fc0, "cxft,x(b)", pa10},
662 { "fstqx", 0x3c000200, 0xfc001fc0, "cxft,x(s,b)", pa10},
663 { "fstqx", 0x3c000200, 0xfc001fc0, "cxft,x(b)", pa10},
664 { "fldws", 0x24001000, 0xfc001f80, "cm5(s,b),fT", pa10},
665 { "fldws", 0x24001000, 0xfc001f80, "cm5(b),fT", pa10},
666 { "fldds", 0x2c001000, 0xfc001fc0, "cm5(s,b),ft", pa10},
667 { "fldds", 0x2c001000, 0xfc001fc0, "cm5(b),ft", pa10},
668 { "fstws", 0x24001200, 0xfc001f80, "cmfT,5(s,b)", pa10},
669 { "fstws", 0x24001200, 0xfc001f80, "cmfT,5(b)", pa10},
670 { "fstds", 0x2c001200, 0xfc001fc0, "cmft,5(s,b)", pa10},
671 { "fstds", 0x2c001200, 0xfc001fc0, "cmft,5(b)", pa10},
672 { "fstqs", 0x3c001200, 0xfc001fc0, "cmft,5(s,b)", pa10},
673 { "fstqs", 0x3c001200, 0xfc001fc0, "cmft,5(b)", pa10},
674 { "fadd", 0x30000600, 0xfc00e7e0, "Ffa,fb,fT", pa10},
675 { "fadd", 0x38000600, 0xfc00e720, "IfA,fB,fT", pa10},
676 { "fsub", 0x30002600, 0xfc00e7e0, "Ffa,fb,fT", pa10},
677 { "fsub", 0x38002600, 0xfc00e720, "IfA,fB,fT", pa10},
678 { "fmpy", 0x30004600, 0xfc00e7e0, "Ffa,fb,fT", pa10},
679 { "fmpy", 0x38004600, 0xfc00e720, "IfA,fB,fT", pa10},
680 { "fdiv", 0x30006600, 0xfc00e7e0, "Ffa,fb,fT", pa10},
681 { "fdiv", 0x38006600, 0xfc00e720, "IfA,fB,fT", pa10},
682 { "fsqrt", 0x30008000, 0xfc1fe7e0, "Ffa,fT", pa10},
683 { "fsqrt", 0x38008000, 0xfc1fe720, "FfA,fT", pa10},
684 { "fabs", 0x30006000, 0xfc1fe7e0, "Ffa,fT", pa10},
685 { "fabs", 0x38006000, 0xfc1fe720, "FfA,fT", pa10},
686 { "frem", 0x30008600, 0xfc00e7e0, "Ffa,fb,fT", pa10},
687 { "frem", 0x38008600, 0xfc00e720, "FfA,fB,fT", pa10},
688 { "frnd", 0x3000a000, 0xfc1fe7e0, "Ffa,fT", pa10},
689 { "frnd", 0x3800a000, 0xfc1fe720, "FfA,fT", pa10},
690 { "fcpy", 0x30004000, 0xfc1fe7e0, "Ffa,fT", pa10},
691 { "fcpy", 0x38004000, 0xfc1fe720, "FfA,fT", pa10},
692 { "fcnvff", 0x30000200, 0xfc1f87e0, "FGfa,fT", pa10},
693 { "fcnvff", 0x38000200, 0xfc1f8720, "FGfA,fT", pa10},
694 { "fcnvxf", 0x30008200, 0xfc1f87e0, "FGfa,fT", pa10},
695 { "fcnvxf", 0x38008200, 0xfc1f8720, "FGfA,fT", pa10},
696 { "fcnvfx", 0x30010200, 0xfc1f87e0, "FGfa,fT", pa10},
697 { "fcnvfx", 0x38010200, 0xfc1f8720, "FGfA,fT", pa10},
698 { "fcnvfxt", 0x30018200, 0xfc1f87e0, "FGfa,fT", pa10},
699 { "fcnvfxt", 0x38018200, 0xfc1f8720, "FGfA,fT", pa10},
700 { "fmpyfadd", 0xb8000000, 0xfc000020, "IfA,fB,fC,fT", pa20, FLAG_STRICT},
701 { "fmpynfadd", 0xb8000020, 0xfc000020, "IfA,fB,fC,fT", pa20, FLAG_STRICT},
702 { "fneg", 0x3000c000, 0xfc1fe7e0, "Ffa,fT", pa20, FLAG_STRICT},
703 { "fneg", 0x3800c000, 0xfc1fe720, "IfA,fT", pa20, FLAG_STRICT},
704 { "fnegabs", 0x3000e000, 0xfc1fe7e0, "Ffa,fT", pa20, FLAG_STRICT},
705 { "fnegabs", 0x3800e000, 0xfc1fe720, "IfA,fT", pa20, FLAG_STRICT},
706 { "fcnv", 0x30000200, 0xfc1c0720, "{_fa,fT", pa20, FLAG_STRICT},
707 { "fcnv", 0x38000200, 0xfc1c0720, "FGfA,fT", pa20, FLAG_STRICT},
708 { "fcmp", 0x30000400, 0xfc0007e0, "F?ffa,fb,h", pa20, FLAG_STRICT},
709 { "fcmp", 0x38000400, 0xfc000720, "I?ffA,fB,h", pa20, FLAG_STRICT},
710 { "fcmp", 0x30000400, 0xfc00e7e0, "F?ffa,fb", pa10},
711 { "fcmp", 0x38000400, 0xfc00e720, "I?ffA,fB", pa10},
712 { "xmpyu", 0x38004700, 0xfc00e720, "fX,fB,fT", pa11},
713 { "fmpyadd", 0x18000000, 0xfc000000, "Hfi,fj,fk,fl,fm", pa11},
714 { "fmpysub", 0x98000000, 0xfc000000, "Hfi,fj,fk,fl,fm", pa11},
715 { "ftest", 0x30002420, 0xffffffe0, ",=", pa20, FLAG_STRICT},
716 { "ftest", 0x30000420, 0xffff1fff, "m", pa20, FLAG_STRICT},
717 { "ftest", 0x30002420, 0xffffffff, "", pa10},
718 { "fid", 0x30000000, 0xffffffff, "", pa11},
719
720 /* Performance Monitor Instructions */
721
722 { "pmdis", 0x30000280, 0xffffffdf, "N", pa20, FLAG_STRICT},
723 { "pmenb", 0x30000680, 0xffffffff, "", pa20, FLAG_STRICT},
724
725 /* Assist Instructions */
726
727 { "spop0", 0x10000000, 0xfc000600, "v,ON", pa10},
728 { "spop1", 0x10000200, 0xfc000600, "v,oNt", pa10},
729 { "spop2", 0x10000400, 0xfc000600, "v,1Nb", pa10},
730 { "spop3", 0x10000600, 0xfc000600, "v,0Nx,b", pa10},
731 { "copr", 0x30000000, 0xfc000000, "u,2N", pa10},
732 { "cldwx", 0x24000000, 0xfc001e00, "ucxx(s,b),t", pa10},
733 { "cldwx", 0x24000000, 0xfc001e00, "ucxx(b),t", pa10},
734 { "clddx", 0x2c000000, 0xfc001e00, "ucxx(s,b),t", pa10},
735 { "clddx", 0x2c000000, 0xfc001e00, "ucxx(b),t", pa10},
736 { "cstwx", 0x24000200, 0xfc001e00, "ucxt,x(s,b)", pa10},
737 { "cstwx", 0x24000200, 0xfc001e00, "ucxt,x(b)", pa10},
738 { "cstdx", 0x2c000200, 0xfc001e00, "ucxt,x(s,b)", pa10},
739 { "cstdx", 0x2c000200, 0xfc001e00, "ucxt,x(b)", pa10},
740 { "cldws", 0x24001000, 0xfc001e00, "ucm5(s,b),t", pa10},
741 { "cldws", 0x24001000, 0xfc001e00, "ucm5(b),t", pa10},
742 { "cldds", 0x2c001000, 0xfc001e00, "ucm5(s,b),t", pa10},
743 { "cldds", 0x2c001000, 0xfc001e00, "ucm5(b),t", pa10},
744 { "cstws", 0x24001200, 0xfc001e00, "ucmt,5(s,b)", pa10},
745 { "cstws", 0x24001200, 0xfc001e00, "ucmt,5(b)", pa10},
746 { "cstds", 0x2c001200, 0xfc001e00, "ucmt,5(s,b)", pa10},
747 { "cstds", 0x2c001200, 0xfc001e00, "ucmt,5(b)", pa10},
748 { "cldw", 0x24000000, 0xfc001e00, "ucxx(s,b),t", pa10, FLAG_STRICT},
749 { "cldw", 0x24000000, 0xfc001e00, "ucxx(b),t", pa10, FLAG_STRICT},
750 { "cldw", 0x24001000, 0xfc001e00, "ucm5(s,b),t", pa10, FLAG_STRICT},
751 { "cldw", 0x24001000, 0xfc001e00, "ucm5(b),t", pa10, FLAG_STRICT},
752 { "cldd", 0x2c000000, 0xfc001e00, "ucxx(s,b),t", pa10, FLAG_STRICT},
753 { "cldd", 0x2c000000, 0xfc001e00, "ucxx(b),t", pa10, FLAG_STRICT},
754 { "cldd", 0x2c001000, 0xfc001e00, "ucm5(s,b),t", pa10, FLAG_STRICT},
755 { "cldd", 0x2c001000, 0xfc001e00, "ucm5(b),t", pa20, FLAG_STRICT},
756 { "cstw", 0x24000200, 0xfc001e00, "ucxt,x(s,b)", pa10, FLAG_STRICT},
757 { "cstw", 0x24000200, 0xfc001e00, "ucxt,x(b)", pa10, FLAG_STRICT},
758 { "cstw", 0x24001200, 0xfc001e00, "ucmt,5(s,b)", pa10, FLAG_STRICT},
759 { "cstw", 0x24001200, 0xfc001e00, "ucmt,5(b)", pa10, FLAG_STRICT},
760 { "cstd", 0x2c000200, 0xfc001e00, "ucxt,x(s,b)", pa10, FLAG_STRICT},
761 { "cstd", 0x2c000200, 0xfc001e00, "ucxt,x(b)", pa10, FLAG_STRICT},
762 { "cstd", 0x2c001200, 0xfc001e00, "ucmt,5(s,b)", pa10, FLAG_STRICT},
763 { "cstd", 0x2c001200, 0xfc001e00, "ucmt,5(b)", pa10, FLAG_STRICT},
764 };
765
766 #define NUMOPCODES ((sizeof pa_opcodes)/(sizeof pa_opcodes[0]))
767
768 /* SKV 12/18/92. Added some denotations for various operands. */
769
770 #define PA_IMM11_AT_31 'i'
771 #define PA_IMM14_AT_31 'j'
772 #define PA_IMM21_AT_31 'k'
773 #define PA_DISP12 'w'
774 #define PA_DISP17 'W'
775
776 #define N_HPPA_OPERAND_FORMATS 5
This page took 0.080508 seconds and 5 git commands to generate.