Enable Intel MOVDIRI, MOVDIR64B instructions.
[deliverable/binutils-gdb.git] / opcodes / i386-dis.c
1 /* Print i386 instructions for GDB, the GNU debugger.
2 Copyright (C) 1988-2018 Free Software Foundation, Inc.
3
4 This file is part of the GNU opcodes library.
5
6 This library is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3, or (at your option)
9 any later version.
10
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
19 MA 02110-1301, USA. */
20
21
22 /* 80386 instruction printer by Pace Willisson (pace@prep.ai.mit.edu)
23 July 1988
24 modified by John Hassey (hassey@dg-rtp.dg.com)
25 x86-64 support added by Jan Hubicka (jh@suse.cz)
26 VIA PadLock support by Michal Ludvig (mludvig@suse.cz). */
27
28 /* The main tables describing the instructions is essentially a copy
29 of the "Opcode Map" chapter (Appendix A) of the Intel 80386
30 Programmers Manual. Usually, there is a capital letter, followed
31 by a small letter. The capital letter tell the addressing mode,
32 and the small letter tells about the operand size. Refer to
33 the Intel manual for details. */
34
35 #include "sysdep.h"
36 #include "disassemble.h"
37 #include "opintl.h"
38 #include "opcode/i386.h"
39 #include "libiberty.h"
40
41 #include <setjmp.h>
42
43 static int print_insn (bfd_vma, disassemble_info *);
44 static void dofloat (int);
45 static void OP_ST (int, int);
46 static void OP_STi (int, int);
47 static int putop (const char *, int);
48 static void oappend (const char *);
49 static void append_seg (void);
50 static void OP_indirE (int, int);
51 static void print_operand_value (char *, int, bfd_vma);
52 static void OP_E_register (int, int);
53 static void OP_E_memory (int, int);
54 static void print_displacement (char *, bfd_vma);
55 static void OP_E (int, int);
56 static void OP_G (int, int);
57 static bfd_vma get64 (void);
58 static bfd_signed_vma get32 (void);
59 static bfd_signed_vma get32s (void);
60 static int get16 (void);
61 static void set_op (bfd_vma, int);
62 static void OP_Skip_MODRM (int, int);
63 static void OP_REG (int, int);
64 static void OP_IMREG (int, int);
65 static void OP_I (int, int);
66 static void OP_I64 (int, int);
67 static void OP_sI (int, int);
68 static void OP_J (int, int);
69 static void OP_SEG (int, int);
70 static void OP_DIR (int, int);
71 static void OP_OFF (int, int);
72 static void OP_OFF64 (int, int);
73 static void ptr_reg (int, int);
74 static void OP_ESreg (int, int);
75 static void OP_DSreg (int, int);
76 static void OP_C (int, int);
77 static void OP_D (int, int);
78 static void OP_T (int, int);
79 static void OP_R (int, int);
80 static void OP_MMX (int, int);
81 static void OP_XMM (int, int);
82 static void OP_EM (int, int);
83 static void OP_EX (int, int);
84 static void OP_EMC (int,int);
85 static void OP_MXC (int,int);
86 static void OP_MS (int, int);
87 static void OP_XS (int, int);
88 static void OP_M (int, int);
89 static void OP_VEX (int, int);
90 static void OP_EX_Vex (int, int);
91 static void OP_EX_VexW (int, int);
92 static void OP_EX_VexImmW (int, int);
93 static void OP_XMM_Vex (int, int);
94 static void OP_XMM_VexW (int, int);
95 static void OP_Rounding (int, int);
96 static void OP_REG_VexI4 (int, int);
97 static void PCLMUL_Fixup (int, int);
98 static void VZERO_Fixup (int, int);
99 static void VCMP_Fixup (int, int);
100 static void VPCMP_Fixup (int, int);
101 static void VPCOM_Fixup (int, int);
102 static void OP_0f07 (int, int);
103 static void OP_Monitor (int, int);
104 static void OP_Mwait (int, int);
105 static void OP_Mwaitx (int, int);
106 static void NOP_Fixup1 (int, int);
107 static void NOP_Fixup2 (int, int);
108 static void OP_3DNowSuffix (int, int);
109 static void CMP_Fixup (int, int);
110 static void BadOp (void);
111 static void REP_Fixup (int, int);
112 static void BND_Fixup (int, int);
113 static void NOTRACK_Fixup (int, int);
114 static void HLE_Fixup1 (int, int);
115 static void HLE_Fixup2 (int, int);
116 static void HLE_Fixup3 (int, int);
117 static void CMPXCHG8B_Fixup (int, int);
118 static void XMM_Fixup (int, int);
119 static void CRC32_Fixup (int, int);
120 static void FXSAVE_Fixup (int, int);
121 static void PCMPESTR_Fixup (int, int);
122 static void OP_LWPCB_E (int, int);
123 static void OP_LWP_E (int, int);
124 static void OP_Vex_2src_1 (int, int);
125 static void OP_Vex_2src_2 (int, int);
126
127 static void MOVBE_Fixup (int, int);
128
129 static void OP_Mask (int, int);
130
131 struct dis_private {
132 /* Points to first byte not fetched. */
133 bfd_byte *max_fetched;
134 bfd_byte the_buffer[MAX_MNEM_SIZE];
135 bfd_vma insn_start;
136 int orig_sizeflag;
137 OPCODES_SIGJMP_BUF bailout;
138 };
139
140 enum address_mode
141 {
142 mode_16bit,
143 mode_32bit,
144 mode_64bit
145 };
146
147 enum address_mode address_mode;
148
149 /* Flags for the prefixes for the current instruction. See below. */
150 static int prefixes;
151
152 /* REX prefix the current instruction. See below. */
153 static int rex;
154 /* Bits of REX we've already used. */
155 static int rex_used;
156 /* REX bits in original REX prefix ignored. */
157 static int rex_ignored;
158 /* Mark parts used in the REX prefix. When we are testing for
159 empty prefix (for 8bit register REX extension), just mask it
160 out. Otherwise test for REX bit is excuse for existence of REX
161 only in case value is nonzero. */
162 #define USED_REX(value) \
163 { \
164 if (value) \
165 { \
166 if ((rex & value)) \
167 rex_used |= (value) | REX_OPCODE; \
168 } \
169 else \
170 rex_used |= REX_OPCODE; \
171 }
172
173 /* Flags for prefixes which we somehow handled when printing the
174 current instruction. */
175 static int used_prefixes;
176
177 /* Flags stored in PREFIXES. */
178 #define PREFIX_REPZ 1
179 #define PREFIX_REPNZ 2
180 #define PREFIX_LOCK 4
181 #define PREFIX_CS 8
182 #define PREFIX_SS 0x10
183 #define PREFIX_DS 0x20
184 #define PREFIX_ES 0x40
185 #define PREFIX_FS 0x80
186 #define PREFIX_GS 0x100
187 #define PREFIX_DATA 0x200
188 #define PREFIX_ADDR 0x400
189 #define PREFIX_FWAIT 0x800
190
191 /* Make sure that bytes from INFO->PRIVATE_DATA->BUFFER (inclusive)
192 to ADDR (exclusive) are valid. Returns 1 for success, longjmps
193 on error. */
194 #define FETCH_DATA(info, addr) \
195 ((addr) <= ((struct dis_private *) (info->private_data))->max_fetched \
196 ? 1 : fetch_data ((info), (addr)))
197
198 static int
199 fetch_data (struct disassemble_info *info, bfd_byte *addr)
200 {
201 int status;
202 struct dis_private *priv = (struct dis_private *) info->private_data;
203 bfd_vma start = priv->insn_start + (priv->max_fetched - priv->the_buffer);
204
205 if (addr <= priv->the_buffer + MAX_MNEM_SIZE)
206 status = (*info->read_memory_func) (start,
207 priv->max_fetched,
208 addr - priv->max_fetched,
209 info);
210 else
211 status = -1;
212 if (status != 0)
213 {
214 /* If we did manage to read at least one byte, then
215 print_insn_i386 will do something sensible. Otherwise, print
216 an error. We do that here because this is where we know
217 STATUS. */
218 if (priv->max_fetched == priv->the_buffer)
219 (*info->memory_error_func) (status, start, info);
220 OPCODES_SIGLONGJMP (priv->bailout, 1);
221 }
222 else
223 priv->max_fetched = addr;
224 return 1;
225 }
226
227 /* Possible values for prefix requirement. */
228 #define PREFIX_IGNORED_SHIFT 16
229 #define PREFIX_IGNORED_REPZ (PREFIX_REPZ << PREFIX_IGNORED_SHIFT)
230 #define PREFIX_IGNORED_REPNZ (PREFIX_REPNZ << PREFIX_IGNORED_SHIFT)
231 #define PREFIX_IGNORED_DATA (PREFIX_DATA << PREFIX_IGNORED_SHIFT)
232 #define PREFIX_IGNORED_ADDR (PREFIX_ADDR << PREFIX_IGNORED_SHIFT)
233 #define PREFIX_IGNORED_LOCK (PREFIX_LOCK << PREFIX_IGNORED_SHIFT)
234
235 /* Opcode prefixes. */
236 #define PREFIX_OPCODE (PREFIX_REPZ \
237 | PREFIX_REPNZ \
238 | PREFIX_DATA)
239
240 /* Prefixes ignored. */
241 #define PREFIX_IGNORED (PREFIX_IGNORED_REPZ \
242 | PREFIX_IGNORED_REPNZ \
243 | PREFIX_IGNORED_DATA)
244
245 #define XX { NULL, 0 }
246 #define Bad_Opcode NULL, { { NULL, 0 } }, 0
247
248 #define Eb { OP_E, b_mode }
249 #define Ebnd { OP_E, bnd_mode }
250 #define EbS { OP_E, b_swap_mode }
251 #define EbndS { OP_E, bnd_swap_mode }
252 #define Ev { OP_E, v_mode }
253 #define Eva { OP_E, va_mode }
254 #define Ev_bnd { OP_E, v_bnd_mode }
255 #define EvS { OP_E, v_swap_mode }
256 #define Ed { OP_E, d_mode }
257 #define Edq { OP_E, dq_mode }
258 #define Edqw { OP_E, dqw_mode }
259 #define Edqb { OP_E, dqb_mode }
260 #define Edb { OP_E, db_mode }
261 #define Edw { OP_E, dw_mode }
262 #define Edqd { OP_E, dqd_mode }
263 #define Eq { OP_E, q_mode }
264 #define indirEv { OP_indirE, indir_v_mode }
265 #define indirEp { OP_indirE, f_mode }
266 #define stackEv { OP_E, stack_v_mode }
267 #define Em { OP_E, m_mode }
268 #define Ew { OP_E, w_mode }
269 #define M { OP_M, 0 } /* lea, lgdt, etc. */
270 #define Ma { OP_M, a_mode }
271 #define Mb { OP_M, b_mode }
272 #define Md { OP_M, d_mode }
273 #define Mo { OP_M, o_mode }
274 #define Mp { OP_M, f_mode } /* 32 or 48 bit memory operand for LDS, LES etc */
275 #define Mq { OP_M, q_mode }
276 #define Mx { OP_M, x_mode }
277 #define Mxmm { OP_M, xmm_mode }
278 #define Gb { OP_G, b_mode }
279 #define Gbnd { OP_G, bnd_mode }
280 #define Gv { OP_G, v_mode }
281 #define Gd { OP_G, d_mode }
282 #define Gdq { OP_G, dq_mode }
283 #define Gm { OP_G, m_mode }
284 #define Gva { OP_G, va_mode }
285 #define Gw { OP_G, w_mode }
286 #define Rd { OP_R, d_mode }
287 #define Rdq { OP_R, dq_mode }
288 #define Rm { OP_R, m_mode }
289 #define Ib { OP_I, b_mode }
290 #define sIb { OP_sI, b_mode } /* sign extened byte */
291 #define sIbT { OP_sI, b_T_mode } /* sign extened byte like 'T' */
292 #define Iv { OP_I, v_mode }
293 #define sIv { OP_sI, v_mode }
294 #define Iq { OP_I, q_mode }
295 #define Iv64 { OP_I64, v_mode }
296 #define Iw { OP_I, w_mode }
297 #define I1 { OP_I, const_1_mode }
298 #define Jb { OP_J, b_mode }
299 #define Jv { OP_J, v_mode }
300 #define Cm { OP_C, m_mode }
301 #define Dm { OP_D, m_mode }
302 #define Td { OP_T, d_mode }
303 #define Skip_MODRM { OP_Skip_MODRM, 0 }
304
305 #define RMeAX { OP_REG, eAX_reg }
306 #define RMeBX { OP_REG, eBX_reg }
307 #define RMeCX { OP_REG, eCX_reg }
308 #define RMeDX { OP_REG, eDX_reg }
309 #define RMeSP { OP_REG, eSP_reg }
310 #define RMeBP { OP_REG, eBP_reg }
311 #define RMeSI { OP_REG, eSI_reg }
312 #define RMeDI { OP_REG, eDI_reg }
313 #define RMrAX { OP_REG, rAX_reg }
314 #define RMrBX { OP_REG, rBX_reg }
315 #define RMrCX { OP_REG, rCX_reg }
316 #define RMrDX { OP_REG, rDX_reg }
317 #define RMrSP { OP_REG, rSP_reg }
318 #define RMrBP { OP_REG, rBP_reg }
319 #define RMrSI { OP_REG, rSI_reg }
320 #define RMrDI { OP_REG, rDI_reg }
321 #define RMAL { OP_REG, al_reg }
322 #define RMCL { OP_REG, cl_reg }
323 #define RMDL { OP_REG, dl_reg }
324 #define RMBL { OP_REG, bl_reg }
325 #define RMAH { OP_REG, ah_reg }
326 #define RMCH { OP_REG, ch_reg }
327 #define RMDH { OP_REG, dh_reg }
328 #define RMBH { OP_REG, bh_reg }
329 #define RMAX { OP_REG, ax_reg }
330 #define RMDX { OP_REG, dx_reg }
331
332 #define eAX { OP_IMREG, eAX_reg }
333 #define eBX { OP_IMREG, eBX_reg }
334 #define eCX { OP_IMREG, eCX_reg }
335 #define eDX { OP_IMREG, eDX_reg }
336 #define eSP { OP_IMREG, eSP_reg }
337 #define eBP { OP_IMREG, eBP_reg }
338 #define eSI { OP_IMREG, eSI_reg }
339 #define eDI { OP_IMREG, eDI_reg }
340 #define AL { OP_IMREG, al_reg }
341 #define CL { OP_IMREG, cl_reg }
342 #define DL { OP_IMREG, dl_reg }
343 #define BL { OP_IMREG, bl_reg }
344 #define AH { OP_IMREG, ah_reg }
345 #define CH { OP_IMREG, ch_reg }
346 #define DH { OP_IMREG, dh_reg }
347 #define BH { OP_IMREG, bh_reg }
348 #define AX { OP_IMREG, ax_reg }
349 #define DX { OP_IMREG, dx_reg }
350 #define zAX { OP_IMREG, z_mode_ax_reg }
351 #define indirDX { OP_IMREG, indir_dx_reg }
352
353 #define Sw { OP_SEG, w_mode }
354 #define Sv { OP_SEG, v_mode }
355 #define Ap { OP_DIR, 0 }
356 #define Ob { OP_OFF64, b_mode }
357 #define Ov { OP_OFF64, v_mode }
358 #define Xb { OP_DSreg, eSI_reg }
359 #define Xv { OP_DSreg, eSI_reg }
360 #define Xz { OP_DSreg, eSI_reg }
361 #define Yb { OP_ESreg, eDI_reg }
362 #define Yv { OP_ESreg, eDI_reg }
363 #define DSBX { OP_DSreg, eBX_reg }
364
365 #define es { OP_REG, es_reg }
366 #define ss { OP_REG, ss_reg }
367 #define cs { OP_REG, cs_reg }
368 #define ds { OP_REG, ds_reg }
369 #define fs { OP_REG, fs_reg }
370 #define gs { OP_REG, gs_reg }
371
372 #define MX { OP_MMX, 0 }
373 #define XM { OP_XMM, 0 }
374 #define XMScalar { OP_XMM, scalar_mode }
375 #define XMGatherQ { OP_XMM, vex_vsib_q_w_dq_mode }
376 #define XMM { OP_XMM, xmm_mode }
377 #define XMxmmq { OP_XMM, xmmq_mode }
378 #define EM { OP_EM, v_mode }
379 #define EMS { OP_EM, v_swap_mode }
380 #define EMd { OP_EM, d_mode }
381 #define EMx { OP_EM, x_mode }
382 #define EXbScalar { OP_EX, b_scalar_mode }
383 #define EXw { OP_EX, w_mode }
384 #define EXwScalar { OP_EX, w_scalar_mode }
385 #define EXd { OP_EX, d_mode }
386 #define EXdScalar { OP_EX, d_scalar_mode }
387 #define EXdS { OP_EX, d_swap_mode }
388 #define EXdScalarS { OP_EX, d_scalar_swap_mode }
389 #define EXq { OP_EX, q_mode }
390 #define EXqScalar { OP_EX, q_scalar_mode }
391 #define EXqScalarS { OP_EX, q_scalar_swap_mode }
392 #define EXqS { OP_EX, q_swap_mode }
393 #define EXx { OP_EX, x_mode }
394 #define EXxS { OP_EX, x_swap_mode }
395 #define EXxmm { OP_EX, xmm_mode }
396 #define EXymm { OP_EX, ymm_mode }
397 #define EXxmmq { OP_EX, xmmq_mode }
398 #define EXEvexHalfBcstXmmq { OP_EX, evex_half_bcst_xmmq_mode }
399 #define EXxmm_mb { OP_EX, xmm_mb_mode }
400 #define EXxmm_mw { OP_EX, xmm_mw_mode }
401 #define EXxmm_md { OP_EX, xmm_md_mode }
402 #define EXxmm_mq { OP_EX, xmm_mq_mode }
403 #define EXxmm_mdq { OP_EX, xmm_mdq_mode }
404 #define EXxmmdw { OP_EX, xmmdw_mode }
405 #define EXxmmqd { OP_EX, xmmqd_mode }
406 #define EXymmq { OP_EX, ymmq_mode }
407 #define EXVexWdq { OP_EX, vex_w_dq_mode }
408 #define EXVexWdqScalar { OP_EX, vex_scalar_w_dq_mode }
409 #define EXEvexXGscat { OP_EX, evex_x_gscat_mode }
410 #define EXEvexXNoBcst { OP_EX, evex_x_nobcst_mode }
411 #define MS { OP_MS, v_mode }
412 #define XS { OP_XS, v_mode }
413 #define EMCq { OP_EMC, q_mode }
414 #define MXC { OP_MXC, 0 }
415 #define OPSUF { OP_3DNowSuffix, 0 }
416 #define CMP { CMP_Fixup, 0 }
417 #define XMM0 { XMM_Fixup, 0 }
418 #define FXSAVE { FXSAVE_Fixup, 0 }
419 #define Vex_2src_1 { OP_Vex_2src_1, 0 }
420 #define Vex_2src_2 { OP_Vex_2src_2, 0 }
421
422 #define Vex { OP_VEX, vex_mode }
423 #define VexScalar { OP_VEX, vex_scalar_mode }
424 #define VexGatherQ { OP_VEX, vex_vsib_q_w_dq_mode }
425 #define Vex128 { OP_VEX, vex128_mode }
426 #define Vex256 { OP_VEX, vex256_mode }
427 #define VexGdq { OP_VEX, dq_mode }
428 #define EXdVex { OP_EX_Vex, d_mode }
429 #define EXdVexS { OP_EX_Vex, d_swap_mode }
430 #define EXdVexScalarS { OP_EX_Vex, d_scalar_swap_mode }
431 #define EXqVex { OP_EX_Vex, q_mode }
432 #define EXqVexS { OP_EX_Vex, q_swap_mode }
433 #define EXqVexScalarS { OP_EX_Vex, q_scalar_swap_mode }
434 #define EXVexW { OP_EX_VexW, x_mode }
435 #define EXdVexW { OP_EX_VexW, d_mode }
436 #define EXqVexW { OP_EX_VexW, q_mode }
437 #define EXVexImmW { OP_EX_VexImmW, x_mode }
438 #define XMVex { OP_XMM_Vex, 0 }
439 #define XMVexScalar { OP_XMM_Vex, scalar_mode }
440 #define XMVexW { OP_XMM_VexW, 0 }
441 #define XMVexI4 { OP_REG_VexI4, x_mode }
442 #define PCLMUL { PCLMUL_Fixup, 0 }
443 #define VZERO { VZERO_Fixup, 0 }
444 #define VCMP { VCMP_Fixup, 0 }
445 #define VPCMP { VPCMP_Fixup, 0 }
446 #define VPCOM { VPCOM_Fixup, 0 }
447
448 #define EXxEVexR { OP_Rounding, evex_rounding_mode }
449 #define EXxEVexS { OP_Rounding, evex_sae_mode }
450
451 #define XMask { OP_Mask, mask_mode }
452 #define MaskG { OP_G, mask_mode }
453 #define MaskE { OP_E, mask_mode }
454 #define MaskBDE { OP_E, mask_bd_mode }
455 #define MaskR { OP_R, mask_mode }
456 #define MaskVex { OP_VEX, mask_mode }
457
458 #define MVexVSIBDWpX { OP_M, vex_vsib_d_w_dq_mode }
459 #define MVexVSIBDQWpX { OP_M, vex_vsib_d_w_d_mode }
460 #define MVexVSIBQWpX { OP_M, vex_vsib_q_w_dq_mode }
461 #define MVexVSIBQDWpX { OP_M, vex_vsib_q_w_d_mode }
462
463 /* Used handle "rep" prefix for string instructions. */
464 #define Xbr { REP_Fixup, eSI_reg }
465 #define Xvr { REP_Fixup, eSI_reg }
466 #define Ybr { REP_Fixup, eDI_reg }
467 #define Yvr { REP_Fixup, eDI_reg }
468 #define Yzr { REP_Fixup, eDI_reg }
469 #define indirDXr { REP_Fixup, indir_dx_reg }
470 #define ALr { REP_Fixup, al_reg }
471 #define eAXr { REP_Fixup, eAX_reg }
472
473 /* Used handle HLE prefix for lockable instructions. */
474 #define Ebh1 { HLE_Fixup1, b_mode }
475 #define Evh1 { HLE_Fixup1, v_mode }
476 #define Ebh2 { HLE_Fixup2, b_mode }
477 #define Evh2 { HLE_Fixup2, v_mode }
478 #define Ebh3 { HLE_Fixup3, b_mode }
479 #define Evh3 { HLE_Fixup3, v_mode }
480
481 #define BND { BND_Fixup, 0 }
482 #define NOTRACK { NOTRACK_Fixup, 0 }
483
484 #define cond_jump_flag { NULL, cond_jump_mode }
485 #define loop_jcxz_flag { NULL, loop_jcxz_mode }
486
487 /* bits in sizeflag */
488 #define SUFFIX_ALWAYS 4
489 #define AFLAG 2
490 #define DFLAG 1
491
492 enum
493 {
494 /* byte operand */
495 b_mode = 1,
496 /* byte operand with operand swapped */
497 b_swap_mode,
498 /* byte operand, sign extend like 'T' suffix */
499 b_T_mode,
500 /* operand size depends on prefixes */
501 v_mode,
502 /* operand size depends on prefixes with operand swapped */
503 v_swap_mode,
504 /* operand size depends on address prefix */
505 va_mode,
506 /* word operand */
507 w_mode,
508 /* double word operand */
509 d_mode,
510 /* double word operand with operand swapped */
511 d_swap_mode,
512 /* quad word operand */
513 q_mode,
514 /* quad word operand with operand swapped */
515 q_swap_mode,
516 /* ten-byte operand */
517 t_mode,
518 /* 16-byte XMM, 32-byte YMM or 64-byte ZMM operand. In EVEX with
519 broadcast enabled. */
520 x_mode,
521 /* Similar to x_mode, but with different EVEX mem shifts. */
522 evex_x_gscat_mode,
523 /* Similar to x_mode, but with disabled broadcast. */
524 evex_x_nobcst_mode,
525 /* Similar to x_mode, but with operands swapped and disabled broadcast
526 in EVEX. */
527 x_swap_mode,
528 /* 16-byte XMM operand */
529 xmm_mode,
530 /* XMM, XMM or YMM register operand, or quad word, xmmword or ymmword
531 memory operand (depending on vector length). Broadcast isn't
532 allowed. */
533 xmmq_mode,
534 /* Same as xmmq_mode, but broadcast is allowed. */
535 evex_half_bcst_xmmq_mode,
536 /* XMM register or byte memory operand */
537 xmm_mb_mode,
538 /* XMM register or word memory operand */
539 xmm_mw_mode,
540 /* XMM register or double word memory operand */
541 xmm_md_mode,
542 /* XMM register or quad word memory operand */
543 xmm_mq_mode,
544 /* XMM register or double/quad word memory operand, depending on
545 VEX.W. */
546 xmm_mdq_mode,
547 /* 16-byte XMM, word, double word or quad word operand. */
548 xmmdw_mode,
549 /* 16-byte XMM, double word, quad word operand or xmm word operand. */
550 xmmqd_mode,
551 /* 32-byte YMM operand */
552 ymm_mode,
553 /* quad word, ymmword or zmmword memory operand. */
554 ymmq_mode,
555 /* 32-byte YMM or 16-byte word operand */
556 ymmxmm_mode,
557 /* d_mode in 32bit, q_mode in 64bit mode. */
558 m_mode,
559 /* pair of v_mode operands */
560 a_mode,
561 cond_jump_mode,
562 loop_jcxz_mode,
563 v_bnd_mode,
564 /* operand size depends on REX prefixes. */
565 dq_mode,
566 /* registers like dq_mode, memory like w_mode. */
567 dqw_mode,
568 /* bounds operand */
569 bnd_mode,
570 /* bounds operand with operand swapped */
571 bnd_swap_mode,
572 /* 4- or 6-byte pointer operand */
573 f_mode,
574 const_1_mode,
575 /* v_mode for indirect branch opcodes. */
576 indir_v_mode,
577 /* v_mode for stack-related opcodes. */
578 stack_v_mode,
579 /* non-quad operand size depends on prefixes */
580 z_mode,
581 /* 16-byte operand */
582 o_mode,
583 /* registers like dq_mode, memory like b_mode. */
584 dqb_mode,
585 /* registers like d_mode, memory like b_mode. */
586 db_mode,
587 /* registers like d_mode, memory like w_mode. */
588 dw_mode,
589 /* registers like dq_mode, memory like d_mode. */
590 dqd_mode,
591 /* normal vex mode */
592 vex_mode,
593 /* 128bit vex mode */
594 vex128_mode,
595 /* 256bit vex mode */
596 vex256_mode,
597 /* operand size depends on the VEX.W bit. */
598 vex_w_dq_mode,
599
600 /* Similar to vex_w_dq_mode, with VSIB dword indices. */
601 vex_vsib_d_w_dq_mode,
602 /* Similar to vex_vsib_d_w_dq_mode, with smaller memory. */
603 vex_vsib_d_w_d_mode,
604 /* Similar to vex_w_dq_mode, with VSIB qword indices. */
605 vex_vsib_q_w_dq_mode,
606 /* Similar to vex_vsib_q_w_dq_mode, with smaller memory. */
607 vex_vsib_q_w_d_mode,
608
609 /* scalar, ignore vector length. */
610 scalar_mode,
611 /* like b_mode, ignore vector length. */
612 b_scalar_mode,
613 /* like w_mode, ignore vector length. */
614 w_scalar_mode,
615 /* like d_mode, ignore vector length. */
616 d_scalar_mode,
617 /* like d_swap_mode, ignore vector length. */
618 d_scalar_swap_mode,
619 /* like q_mode, ignore vector length. */
620 q_scalar_mode,
621 /* like q_swap_mode, ignore vector length. */
622 q_scalar_swap_mode,
623 /* like vex_mode, ignore vector length. */
624 vex_scalar_mode,
625 /* like vex_w_dq_mode, ignore vector length. */
626 vex_scalar_w_dq_mode,
627
628 /* Static rounding. */
629 evex_rounding_mode,
630 /* Supress all exceptions. */
631 evex_sae_mode,
632
633 /* Mask register operand. */
634 mask_mode,
635 /* Mask register operand. */
636 mask_bd_mode,
637
638 es_reg,
639 cs_reg,
640 ss_reg,
641 ds_reg,
642 fs_reg,
643 gs_reg,
644
645 eAX_reg,
646 eCX_reg,
647 eDX_reg,
648 eBX_reg,
649 eSP_reg,
650 eBP_reg,
651 eSI_reg,
652 eDI_reg,
653
654 al_reg,
655 cl_reg,
656 dl_reg,
657 bl_reg,
658 ah_reg,
659 ch_reg,
660 dh_reg,
661 bh_reg,
662
663 ax_reg,
664 cx_reg,
665 dx_reg,
666 bx_reg,
667 sp_reg,
668 bp_reg,
669 si_reg,
670 di_reg,
671
672 rAX_reg,
673 rCX_reg,
674 rDX_reg,
675 rBX_reg,
676 rSP_reg,
677 rBP_reg,
678 rSI_reg,
679 rDI_reg,
680
681 z_mode_ax_reg,
682 indir_dx_reg
683 };
684
685 enum
686 {
687 FLOATCODE = 1,
688 USE_REG_TABLE,
689 USE_MOD_TABLE,
690 USE_RM_TABLE,
691 USE_PREFIX_TABLE,
692 USE_X86_64_TABLE,
693 USE_3BYTE_TABLE,
694 USE_XOP_8F_TABLE,
695 USE_VEX_C4_TABLE,
696 USE_VEX_C5_TABLE,
697 USE_VEX_LEN_TABLE,
698 USE_VEX_W_TABLE,
699 USE_EVEX_TABLE
700 };
701
702 #define FLOAT NULL, { { NULL, FLOATCODE } }, 0
703
704 #define DIS386(T, I) NULL, { { NULL, (T)}, { NULL, (I) } }, 0
705 #define DIS386_PREFIX(T, I, P) NULL, { { NULL, (T)}, { NULL, (I) } }, P
706 #define REG_TABLE(I) DIS386 (USE_REG_TABLE, (I))
707 #define MOD_TABLE(I) DIS386 (USE_MOD_TABLE, (I))
708 #define RM_TABLE(I) DIS386 (USE_RM_TABLE, (I))
709 #define PREFIX_TABLE(I) DIS386 (USE_PREFIX_TABLE, (I))
710 #define X86_64_TABLE(I) DIS386 (USE_X86_64_TABLE, (I))
711 #define THREE_BYTE_TABLE(I) DIS386 (USE_3BYTE_TABLE, (I))
712 #define THREE_BYTE_TABLE_PREFIX(I, P) DIS386_PREFIX (USE_3BYTE_TABLE, (I), P)
713 #define XOP_8F_TABLE(I) DIS386 (USE_XOP_8F_TABLE, (I))
714 #define VEX_C4_TABLE(I) DIS386 (USE_VEX_C4_TABLE, (I))
715 #define VEX_C5_TABLE(I) DIS386 (USE_VEX_C5_TABLE, (I))
716 #define VEX_LEN_TABLE(I) DIS386 (USE_VEX_LEN_TABLE, (I))
717 #define VEX_W_TABLE(I) DIS386 (USE_VEX_W_TABLE, (I))
718 #define EVEX_TABLE(I) DIS386 (USE_EVEX_TABLE, (I))
719
720 enum
721 {
722 REG_80 = 0,
723 REG_81,
724 REG_83,
725 REG_8F,
726 REG_C0,
727 REG_C1,
728 REG_C6,
729 REG_C7,
730 REG_D0,
731 REG_D1,
732 REG_D2,
733 REG_D3,
734 REG_F6,
735 REG_F7,
736 REG_FE,
737 REG_FF,
738 REG_0F00,
739 REG_0F01,
740 REG_0F0D,
741 REG_0F18,
742 REG_0F1C_MOD_0,
743 REG_0F1E_MOD_3,
744 REG_0F71,
745 REG_0F72,
746 REG_0F73,
747 REG_0FA6,
748 REG_0FA7,
749 REG_0FAE,
750 REG_0FBA,
751 REG_0FC7,
752 REG_VEX_0F71,
753 REG_VEX_0F72,
754 REG_VEX_0F73,
755 REG_VEX_0FAE,
756 REG_VEX_0F38F3,
757 REG_XOP_LWPCB,
758 REG_XOP_LWP,
759 REG_XOP_TBM_01,
760 REG_XOP_TBM_02,
761
762 REG_EVEX_0F71,
763 REG_EVEX_0F72,
764 REG_EVEX_0F73,
765 REG_EVEX_0F38C6,
766 REG_EVEX_0F38C7
767 };
768
769 enum
770 {
771 MOD_8D = 0,
772 MOD_C6_REG_7,
773 MOD_C7_REG_7,
774 MOD_FF_REG_3,
775 MOD_FF_REG_5,
776 MOD_0F01_REG_0,
777 MOD_0F01_REG_1,
778 MOD_0F01_REG_2,
779 MOD_0F01_REG_3,
780 MOD_0F01_REG_5,
781 MOD_0F01_REG_7,
782 MOD_0F12_PREFIX_0,
783 MOD_0F13,
784 MOD_0F16_PREFIX_0,
785 MOD_0F17,
786 MOD_0F18_REG_0,
787 MOD_0F18_REG_1,
788 MOD_0F18_REG_2,
789 MOD_0F18_REG_3,
790 MOD_0F18_REG_4,
791 MOD_0F18_REG_5,
792 MOD_0F18_REG_6,
793 MOD_0F18_REG_7,
794 MOD_0F1A_PREFIX_0,
795 MOD_0F1B_PREFIX_0,
796 MOD_0F1B_PREFIX_1,
797 MOD_0F1C_PREFIX_0,
798 MOD_0F1E_PREFIX_1,
799 MOD_0F24,
800 MOD_0F26,
801 MOD_0F2B_PREFIX_0,
802 MOD_0F2B_PREFIX_1,
803 MOD_0F2B_PREFIX_2,
804 MOD_0F2B_PREFIX_3,
805 MOD_0F51,
806 MOD_0F71_REG_2,
807 MOD_0F71_REG_4,
808 MOD_0F71_REG_6,
809 MOD_0F72_REG_2,
810 MOD_0F72_REG_4,
811 MOD_0F72_REG_6,
812 MOD_0F73_REG_2,
813 MOD_0F73_REG_3,
814 MOD_0F73_REG_6,
815 MOD_0F73_REG_7,
816 MOD_0FAE_REG_0,
817 MOD_0FAE_REG_1,
818 MOD_0FAE_REG_2,
819 MOD_0FAE_REG_3,
820 MOD_0FAE_REG_4,
821 MOD_0FAE_REG_5,
822 MOD_0FAE_REG_6,
823 MOD_0FAE_REG_7,
824 MOD_0FB2,
825 MOD_0FB4,
826 MOD_0FB5,
827 MOD_0FC3,
828 MOD_0FC7_REG_3,
829 MOD_0FC7_REG_4,
830 MOD_0FC7_REG_5,
831 MOD_0FC7_REG_6,
832 MOD_0FC7_REG_7,
833 MOD_0FD7,
834 MOD_0FE7_PREFIX_2,
835 MOD_0FF0_PREFIX_3,
836 MOD_0F382A_PREFIX_2,
837 MOD_0F38F5_PREFIX_2,
838 MOD_0F38F6_PREFIX_0,
839 MOD_0F38F8_PREFIX_2,
840 MOD_0F38F9_PREFIX_0,
841 MOD_62_32BIT,
842 MOD_C4_32BIT,
843 MOD_C5_32BIT,
844 MOD_VEX_0F12_PREFIX_0,
845 MOD_VEX_0F13,
846 MOD_VEX_0F16_PREFIX_0,
847 MOD_VEX_0F17,
848 MOD_VEX_0F2B,
849 MOD_VEX_W_0_0F41_P_0_LEN_1,
850 MOD_VEX_W_1_0F41_P_0_LEN_1,
851 MOD_VEX_W_0_0F41_P_2_LEN_1,
852 MOD_VEX_W_1_0F41_P_2_LEN_1,
853 MOD_VEX_W_0_0F42_P_0_LEN_1,
854 MOD_VEX_W_1_0F42_P_0_LEN_1,
855 MOD_VEX_W_0_0F42_P_2_LEN_1,
856 MOD_VEX_W_1_0F42_P_2_LEN_1,
857 MOD_VEX_W_0_0F44_P_0_LEN_1,
858 MOD_VEX_W_1_0F44_P_0_LEN_1,
859 MOD_VEX_W_0_0F44_P_2_LEN_1,
860 MOD_VEX_W_1_0F44_P_2_LEN_1,
861 MOD_VEX_W_0_0F45_P_0_LEN_1,
862 MOD_VEX_W_1_0F45_P_0_LEN_1,
863 MOD_VEX_W_0_0F45_P_2_LEN_1,
864 MOD_VEX_W_1_0F45_P_2_LEN_1,
865 MOD_VEX_W_0_0F46_P_0_LEN_1,
866 MOD_VEX_W_1_0F46_P_0_LEN_1,
867 MOD_VEX_W_0_0F46_P_2_LEN_1,
868 MOD_VEX_W_1_0F46_P_2_LEN_1,
869 MOD_VEX_W_0_0F47_P_0_LEN_1,
870 MOD_VEX_W_1_0F47_P_0_LEN_1,
871 MOD_VEX_W_0_0F47_P_2_LEN_1,
872 MOD_VEX_W_1_0F47_P_2_LEN_1,
873 MOD_VEX_W_0_0F4A_P_0_LEN_1,
874 MOD_VEX_W_1_0F4A_P_0_LEN_1,
875 MOD_VEX_W_0_0F4A_P_2_LEN_1,
876 MOD_VEX_W_1_0F4A_P_2_LEN_1,
877 MOD_VEX_W_0_0F4B_P_0_LEN_1,
878 MOD_VEX_W_1_0F4B_P_0_LEN_1,
879 MOD_VEX_W_0_0F4B_P_2_LEN_1,
880 MOD_VEX_0F50,
881 MOD_VEX_0F71_REG_2,
882 MOD_VEX_0F71_REG_4,
883 MOD_VEX_0F71_REG_6,
884 MOD_VEX_0F72_REG_2,
885 MOD_VEX_0F72_REG_4,
886 MOD_VEX_0F72_REG_6,
887 MOD_VEX_0F73_REG_2,
888 MOD_VEX_0F73_REG_3,
889 MOD_VEX_0F73_REG_6,
890 MOD_VEX_0F73_REG_7,
891 MOD_VEX_W_0_0F91_P_0_LEN_0,
892 MOD_VEX_W_1_0F91_P_0_LEN_0,
893 MOD_VEX_W_0_0F91_P_2_LEN_0,
894 MOD_VEX_W_1_0F91_P_2_LEN_0,
895 MOD_VEX_W_0_0F92_P_0_LEN_0,
896 MOD_VEX_W_0_0F92_P_2_LEN_0,
897 MOD_VEX_W_0_0F92_P_3_LEN_0,
898 MOD_VEX_W_1_0F92_P_3_LEN_0,
899 MOD_VEX_W_0_0F93_P_0_LEN_0,
900 MOD_VEX_W_0_0F93_P_2_LEN_0,
901 MOD_VEX_W_0_0F93_P_3_LEN_0,
902 MOD_VEX_W_1_0F93_P_3_LEN_0,
903 MOD_VEX_W_0_0F98_P_0_LEN_0,
904 MOD_VEX_W_1_0F98_P_0_LEN_0,
905 MOD_VEX_W_0_0F98_P_2_LEN_0,
906 MOD_VEX_W_1_0F98_P_2_LEN_0,
907 MOD_VEX_W_0_0F99_P_0_LEN_0,
908 MOD_VEX_W_1_0F99_P_0_LEN_0,
909 MOD_VEX_W_0_0F99_P_2_LEN_0,
910 MOD_VEX_W_1_0F99_P_2_LEN_0,
911 MOD_VEX_0FAE_REG_2,
912 MOD_VEX_0FAE_REG_3,
913 MOD_VEX_0FD7_PREFIX_2,
914 MOD_VEX_0FE7_PREFIX_2,
915 MOD_VEX_0FF0_PREFIX_3,
916 MOD_VEX_0F381A_PREFIX_2,
917 MOD_VEX_0F382A_PREFIX_2,
918 MOD_VEX_0F382C_PREFIX_2,
919 MOD_VEX_0F382D_PREFIX_2,
920 MOD_VEX_0F382E_PREFIX_2,
921 MOD_VEX_0F382F_PREFIX_2,
922 MOD_VEX_0F385A_PREFIX_2,
923 MOD_VEX_0F388C_PREFIX_2,
924 MOD_VEX_0F388E_PREFIX_2,
925 MOD_VEX_W_0_0F3A30_P_2_LEN_0,
926 MOD_VEX_W_1_0F3A30_P_2_LEN_0,
927 MOD_VEX_W_0_0F3A31_P_2_LEN_0,
928 MOD_VEX_W_1_0F3A31_P_2_LEN_0,
929 MOD_VEX_W_0_0F3A32_P_2_LEN_0,
930 MOD_VEX_W_1_0F3A32_P_2_LEN_0,
931 MOD_VEX_W_0_0F3A33_P_2_LEN_0,
932 MOD_VEX_W_1_0F3A33_P_2_LEN_0,
933
934 MOD_EVEX_0F10_PREFIX_1,
935 MOD_EVEX_0F10_PREFIX_3,
936 MOD_EVEX_0F11_PREFIX_1,
937 MOD_EVEX_0F11_PREFIX_3,
938 MOD_EVEX_0F12_PREFIX_0,
939 MOD_EVEX_0F16_PREFIX_0,
940 MOD_EVEX_0F38C6_REG_1,
941 MOD_EVEX_0F38C6_REG_2,
942 MOD_EVEX_0F38C6_REG_5,
943 MOD_EVEX_0F38C6_REG_6,
944 MOD_EVEX_0F38C7_REG_1,
945 MOD_EVEX_0F38C7_REG_2,
946 MOD_EVEX_0F38C7_REG_5,
947 MOD_EVEX_0F38C7_REG_6
948 };
949
950 enum
951 {
952 RM_C6_REG_7 = 0,
953 RM_C7_REG_7,
954 RM_0F01_REG_0,
955 RM_0F01_REG_1,
956 RM_0F01_REG_2,
957 RM_0F01_REG_3,
958 RM_0F01_REG_5,
959 RM_0F01_REG_7,
960 RM_0F1E_MOD_3_REG_7,
961 RM_0FAE_REG_6,
962 RM_0FAE_REG_7
963 };
964
965 enum
966 {
967 PREFIX_90 = 0,
968 PREFIX_MOD_0_0F01_REG_5,
969 PREFIX_MOD_3_0F01_REG_5_RM_0,
970 PREFIX_MOD_3_0F01_REG_5_RM_2,
971 PREFIX_0F09,
972 PREFIX_0F10,
973 PREFIX_0F11,
974 PREFIX_0F12,
975 PREFIX_0F16,
976 PREFIX_0F1A,
977 PREFIX_0F1B,
978 PREFIX_0F1C,
979 PREFIX_0F1E,
980 PREFIX_0F2A,
981 PREFIX_0F2B,
982 PREFIX_0F2C,
983 PREFIX_0F2D,
984 PREFIX_0F2E,
985 PREFIX_0F2F,
986 PREFIX_0F51,
987 PREFIX_0F52,
988 PREFIX_0F53,
989 PREFIX_0F58,
990 PREFIX_0F59,
991 PREFIX_0F5A,
992 PREFIX_0F5B,
993 PREFIX_0F5C,
994 PREFIX_0F5D,
995 PREFIX_0F5E,
996 PREFIX_0F5F,
997 PREFIX_0F60,
998 PREFIX_0F61,
999 PREFIX_0F62,
1000 PREFIX_0F6C,
1001 PREFIX_0F6D,
1002 PREFIX_0F6F,
1003 PREFIX_0F70,
1004 PREFIX_0F73_REG_3,
1005 PREFIX_0F73_REG_7,
1006 PREFIX_0F78,
1007 PREFIX_0F79,
1008 PREFIX_0F7C,
1009 PREFIX_0F7D,
1010 PREFIX_0F7E,
1011 PREFIX_0F7F,
1012 PREFIX_0FAE_REG_0,
1013 PREFIX_0FAE_REG_1,
1014 PREFIX_0FAE_REG_2,
1015 PREFIX_0FAE_REG_3,
1016 PREFIX_MOD_0_0FAE_REG_4,
1017 PREFIX_MOD_3_0FAE_REG_4,
1018 PREFIX_MOD_0_0FAE_REG_5,
1019 PREFIX_MOD_3_0FAE_REG_5,
1020 PREFIX_MOD_0_0FAE_REG_6,
1021 PREFIX_MOD_1_0FAE_REG_6,
1022 PREFIX_0FAE_REG_7,
1023 PREFIX_0FB8,
1024 PREFIX_0FBC,
1025 PREFIX_0FBD,
1026 PREFIX_0FC2,
1027 PREFIX_MOD_0_0FC3,
1028 PREFIX_MOD_0_0FC7_REG_6,
1029 PREFIX_MOD_3_0FC7_REG_6,
1030 PREFIX_MOD_3_0FC7_REG_7,
1031 PREFIX_0FD0,
1032 PREFIX_0FD6,
1033 PREFIX_0FE6,
1034 PREFIX_0FE7,
1035 PREFIX_0FF0,
1036 PREFIX_0FF7,
1037 PREFIX_0F3810,
1038 PREFIX_0F3814,
1039 PREFIX_0F3815,
1040 PREFIX_0F3817,
1041 PREFIX_0F3820,
1042 PREFIX_0F3821,
1043 PREFIX_0F3822,
1044 PREFIX_0F3823,
1045 PREFIX_0F3824,
1046 PREFIX_0F3825,
1047 PREFIX_0F3828,
1048 PREFIX_0F3829,
1049 PREFIX_0F382A,
1050 PREFIX_0F382B,
1051 PREFIX_0F3830,
1052 PREFIX_0F3831,
1053 PREFIX_0F3832,
1054 PREFIX_0F3833,
1055 PREFIX_0F3834,
1056 PREFIX_0F3835,
1057 PREFIX_0F3837,
1058 PREFIX_0F3838,
1059 PREFIX_0F3839,
1060 PREFIX_0F383A,
1061 PREFIX_0F383B,
1062 PREFIX_0F383C,
1063 PREFIX_0F383D,
1064 PREFIX_0F383E,
1065 PREFIX_0F383F,
1066 PREFIX_0F3840,
1067 PREFIX_0F3841,
1068 PREFIX_0F3880,
1069 PREFIX_0F3881,
1070 PREFIX_0F3882,
1071 PREFIX_0F38C8,
1072 PREFIX_0F38C9,
1073 PREFIX_0F38CA,
1074 PREFIX_0F38CB,
1075 PREFIX_0F38CC,
1076 PREFIX_0F38CD,
1077 PREFIX_0F38CF,
1078 PREFIX_0F38DB,
1079 PREFIX_0F38DC,
1080 PREFIX_0F38DD,
1081 PREFIX_0F38DE,
1082 PREFIX_0F38DF,
1083 PREFIX_0F38F0,
1084 PREFIX_0F38F1,
1085 PREFIX_0F38F5,
1086 PREFIX_0F38F6,
1087 PREFIX_0F38F8,
1088 PREFIX_0F38F9,
1089 PREFIX_0F3A08,
1090 PREFIX_0F3A09,
1091 PREFIX_0F3A0A,
1092 PREFIX_0F3A0B,
1093 PREFIX_0F3A0C,
1094 PREFIX_0F3A0D,
1095 PREFIX_0F3A0E,
1096 PREFIX_0F3A14,
1097 PREFIX_0F3A15,
1098 PREFIX_0F3A16,
1099 PREFIX_0F3A17,
1100 PREFIX_0F3A20,
1101 PREFIX_0F3A21,
1102 PREFIX_0F3A22,
1103 PREFIX_0F3A40,
1104 PREFIX_0F3A41,
1105 PREFIX_0F3A42,
1106 PREFIX_0F3A44,
1107 PREFIX_0F3A60,
1108 PREFIX_0F3A61,
1109 PREFIX_0F3A62,
1110 PREFIX_0F3A63,
1111 PREFIX_0F3ACC,
1112 PREFIX_0F3ACE,
1113 PREFIX_0F3ACF,
1114 PREFIX_0F3ADF,
1115 PREFIX_VEX_0F10,
1116 PREFIX_VEX_0F11,
1117 PREFIX_VEX_0F12,
1118 PREFIX_VEX_0F16,
1119 PREFIX_VEX_0F2A,
1120 PREFIX_VEX_0F2C,
1121 PREFIX_VEX_0F2D,
1122 PREFIX_VEX_0F2E,
1123 PREFIX_VEX_0F2F,
1124 PREFIX_VEX_0F41,
1125 PREFIX_VEX_0F42,
1126 PREFIX_VEX_0F44,
1127 PREFIX_VEX_0F45,
1128 PREFIX_VEX_0F46,
1129 PREFIX_VEX_0F47,
1130 PREFIX_VEX_0F4A,
1131 PREFIX_VEX_0F4B,
1132 PREFIX_VEX_0F51,
1133 PREFIX_VEX_0F52,
1134 PREFIX_VEX_0F53,
1135 PREFIX_VEX_0F58,
1136 PREFIX_VEX_0F59,
1137 PREFIX_VEX_0F5A,
1138 PREFIX_VEX_0F5B,
1139 PREFIX_VEX_0F5C,
1140 PREFIX_VEX_0F5D,
1141 PREFIX_VEX_0F5E,
1142 PREFIX_VEX_0F5F,
1143 PREFIX_VEX_0F60,
1144 PREFIX_VEX_0F61,
1145 PREFIX_VEX_0F62,
1146 PREFIX_VEX_0F63,
1147 PREFIX_VEX_0F64,
1148 PREFIX_VEX_0F65,
1149 PREFIX_VEX_0F66,
1150 PREFIX_VEX_0F67,
1151 PREFIX_VEX_0F68,
1152 PREFIX_VEX_0F69,
1153 PREFIX_VEX_0F6A,
1154 PREFIX_VEX_0F6B,
1155 PREFIX_VEX_0F6C,
1156 PREFIX_VEX_0F6D,
1157 PREFIX_VEX_0F6E,
1158 PREFIX_VEX_0F6F,
1159 PREFIX_VEX_0F70,
1160 PREFIX_VEX_0F71_REG_2,
1161 PREFIX_VEX_0F71_REG_4,
1162 PREFIX_VEX_0F71_REG_6,
1163 PREFIX_VEX_0F72_REG_2,
1164 PREFIX_VEX_0F72_REG_4,
1165 PREFIX_VEX_0F72_REG_6,
1166 PREFIX_VEX_0F73_REG_2,
1167 PREFIX_VEX_0F73_REG_3,
1168 PREFIX_VEX_0F73_REG_6,
1169 PREFIX_VEX_0F73_REG_7,
1170 PREFIX_VEX_0F74,
1171 PREFIX_VEX_0F75,
1172 PREFIX_VEX_0F76,
1173 PREFIX_VEX_0F77,
1174 PREFIX_VEX_0F7C,
1175 PREFIX_VEX_0F7D,
1176 PREFIX_VEX_0F7E,
1177 PREFIX_VEX_0F7F,
1178 PREFIX_VEX_0F90,
1179 PREFIX_VEX_0F91,
1180 PREFIX_VEX_0F92,
1181 PREFIX_VEX_0F93,
1182 PREFIX_VEX_0F98,
1183 PREFIX_VEX_0F99,
1184 PREFIX_VEX_0FC2,
1185 PREFIX_VEX_0FC4,
1186 PREFIX_VEX_0FC5,
1187 PREFIX_VEX_0FD0,
1188 PREFIX_VEX_0FD1,
1189 PREFIX_VEX_0FD2,
1190 PREFIX_VEX_0FD3,
1191 PREFIX_VEX_0FD4,
1192 PREFIX_VEX_0FD5,
1193 PREFIX_VEX_0FD6,
1194 PREFIX_VEX_0FD7,
1195 PREFIX_VEX_0FD8,
1196 PREFIX_VEX_0FD9,
1197 PREFIX_VEX_0FDA,
1198 PREFIX_VEX_0FDB,
1199 PREFIX_VEX_0FDC,
1200 PREFIX_VEX_0FDD,
1201 PREFIX_VEX_0FDE,
1202 PREFIX_VEX_0FDF,
1203 PREFIX_VEX_0FE0,
1204 PREFIX_VEX_0FE1,
1205 PREFIX_VEX_0FE2,
1206 PREFIX_VEX_0FE3,
1207 PREFIX_VEX_0FE4,
1208 PREFIX_VEX_0FE5,
1209 PREFIX_VEX_0FE6,
1210 PREFIX_VEX_0FE7,
1211 PREFIX_VEX_0FE8,
1212 PREFIX_VEX_0FE9,
1213 PREFIX_VEX_0FEA,
1214 PREFIX_VEX_0FEB,
1215 PREFIX_VEX_0FEC,
1216 PREFIX_VEX_0FED,
1217 PREFIX_VEX_0FEE,
1218 PREFIX_VEX_0FEF,
1219 PREFIX_VEX_0FF0,
1220 PREFIX_VEX_0FF1,
1221 PREFIX_VEX_0FF2,
1222 PREFIX_VEX_0FF3,
1223 PREFIX_VEX_0FF4,
1224 PREFIX_VEX_0FF5,
1225 PREFIX_VEX_0FF6,
1226 PREFIX_VEX_0FF7,
1227 PREFIX_VEX_0FF8,
1228 PREFIX_VEX_0FF9,
1229 PREFIX_VEX_0FFA,
1230 PREFIX_VEX_0FFB,
1231 PREFIX_VEX_0FFC,
1232 PREFIX_VEX_0FFD,
1233 PREFIX_VEX_0FFE,
1234 PREFIX_VEX_0F3800,
1235 PREFIX_VEX_0F3801,
1236 PREFIX_VEX_0F3802,
1237 PREFIX_VEX_0F3803,
1238 PREFIX_VEX_0F3804,
1239 PREFIX_VEX_0F3805,
1240 PREFIX_VEX_0F3806,
1241 PREFIX_VEX_0F3807,
1242 PREFIX_VEX_0F3808,
1243 PREFIX_VEX_0F3809,
1244 PREFIX_VEX_0F380A,
1245 PREFIX_VEX_0F380B,
1246 PREFIX_VEX_0F380C,
1247 PREFIX_VEX_0F380D,
1248 PREFIX_VEX_0F380E,
1249 PREFIX_VEX_0F380F,
1250 PREFIX_VEX_0F3813,
1251 PREFIX_VEX_0F3816,
1252 PREFIX_VEX_0F3817,
1253 PREFIX_VEX_0F3818,
1254 PREFIX_VEX_0F3819,
1255 PREFIX_VEX_0F381A,
1256 PREFIX_VEX_0F381C,
1257 PREFIX_VEX_0F381D,
1258 PREFIX_VEX_0F381E,
1259 PREFIX_VEX_0F3820,
1260 PREFIX_VEX_0F3821,
1261 PREFIX_VEX_0F3822,
1262 PREFIX_VEX_0F3823,
1263 PREFIX_VEX_0F3824,
1264 PREFIX_VEX_0F3825,
1265 PREFIX_VEX_0F3828,
1266 PREFIX_VEX_0F3829,
1267 PREFIX_VEX_0F382A,
1268 PREFIX_VEX_0F382B,
1269 PREFIX_VEX_0F382C,
1270 PREFIX_VEX_0F382D,
1271 PREFIX_VEX_0F382E,
1272 PREFIX_VEX_0F382F,
1273 PREFIX_VEX_0F3830,
1274 PREFIX_VEX_0F3831,
1275 PREFIX_VEX_0F3832,
1276 PREFIX_VEX_0F3833,
1277 PREFIX_VEX_0F3834,
1278 PREFIX_VEX_0F3835,
1279 PREFIX_VEX_0F3836,
1280 PREFIX_VEX_0F3837,
1281 PREFIX_VEX_0F3838,
1282 PREFIX_VEX_0F3839,
1283 PREFIX_VEX_0F383A,
1284 PREFIX_VEX_0F383B,
1285 PREFIX_VEX_0F383C,
1286 PREFIX_VEX_0F383D,
1287 PREFIX_VEX_0F383E,
1288 PREFIX_VEX_0F383F,
1289 PREFIX_VEX_0F3840,
1290 PREFIX_VEX_0F3841,
1291 PREFIX_VEX_0F3845,
1292 PREFIX_VEX_0F3846,
1293 PREFIX_VEX_0F3847,
1294 PREFIX_VEX_0F3858,
1295 PREFIX_VEX_0F3859,
1296 PREFIX_VEX_0F385A,
1297 PREFIX_VEX_0F3878,
1298 PREFIX_VEX_0F3879,
1299 PREFIX_VEX_0F388C,
1300 PREFIX_VEX_0F388E,
1301 PREFIX_VEX_0F3890,
1302 PREFIX_VEX_0F3891,
1303 PREFIX_VEX_0F3892,
1304 PREFIX_VEX_0F3893,
1305 PREFIX_VEX_0F3896,
1306 PREFIX_VEX_0F3897,
1307 PREFIX_VEX_0F3898,
1308 PREFIX_VEX_0F3899,
1309 PREFIX_VEX_0F389A,
1310 PREFIX_VEX_0F389B,
1311 PREFIX_VEX_0F389C,
1312 PREFIX_VEX_0F389D,
1313 PREFIX_VEX_0F389E,
1314 PREFIX_VEX_0F389F,
1315 PREFIX_VEX_0F38A6,
1316 PREFIX_VEX_0F38A7,
1317 PREFIX_VEX_0F38A8,
1318 PREFIX_VEX_0F38A9,
1319 PREFIX_VEX_0F38AA,
1320 PREFIX_VEX_0F38AB,
1321 PREFIX_VEX_0F38AC,
1322 PREFIX_VEX_0F38AD,
1323 PREFIX_VEX_0F38AE,
1324 PREFIX_VEX_0F38AF,
1325 PREFIX_VEX_0F38B6,
1326 PREFIX_VEX_0F38B7,
1327 PREFIX_VEX_0F38B8,
1328 PREFIX_VEX_0F38B9,
1329 PREFIX_VEX_0F38BA,
1330 PREFIX_VEX_0F38BB,
1331 PREFIX_VEX_0F38BC,
1332 PREFIX_VEX_0F38BD,
1333 PREFIX_VEX_0F38BE,
1334 PREFIX_VEX_0F38BF,
1335 PREFIX_VEX_0F38CF,
1336 PREFIX_VEX_0F38DB,
1337 PREFIX_VEX_0F38DC,
1338 PREFIX_VEX_0F38DD,
1339 PREFIX_VEX_0F38DE,
1340 PREFIX_VEX_0F38DF,
1341 PREFIX_VEX_0F38F2,
1342 PREFIX_VEX_0F38F3_REG_1,
1343 PREFIX_VEX_0F38F3_REG_2,
1344 PREFIX_VEX_0F38F3_REG_3,
1345 PREFIX_VEX_0F38F5,
1346 PREFIX_VEX_0F38F6,
1347 PREFIX_VEX_0F38F7,
1348 PREFIX_VEX_0F3A00,
1349 PREFIX_VEX_0F3A01,
1350 PREFIX_VEX_0F3A02,
1351 PREFIX_VEX_0F3A04,
1352 PREFIX_VEX_0F3A05,
1353 PREFIX_VEX_0F3A06,
1354 PREFIX_VEX_0F3A08,
1355 PREFIX_VEX_0F3A09,
1356 PREFIX_VEX_0F3A0A,
1357 PREFIX_VEX_0F3A0B,
1358 PREFIX_VEX_0F3A0C,
1359 PREFIX_VEX_0F3A0D,
1360 PREFIX_VEX_0F3A0E,
1361 PREFIX_VEX_0F3A0F,
1362 PREFIX_VEX_0F3A14,
1363 PREFIX_VEX_0F3A15,
1364 PREFIX_VEX_0F3A16,
1365 PREFIX_VEX_0F3A17,
1366 PREFIX_VEX_0F3A18,
1367 PREFIX_VEX_0F3A19,
1368 PREFIX_VEX_0F3A1D,
1369 PREFIX_VEX_0F3A20,
1370 PREFIX_VEX_0F3A21,
1371 PREFIX_VEX_0F3A22,
1372 PREFIX_VEX_0F3A30,
1373 PREFIX_VEX_0F3A31,
1374 PREFIX_VEX_0F3A32,
1375 PREFIX_VEX_0F3A33,
1376 PREFIX_VEX_0F3A38,
1377 PREFIX_VEX_0F3A39,
1378 PREFIX_VEX_0F3A40,
1379 PREFIX_VEX_0F3A41,
1380 PREFIX_VEX_0F3A42,
1381 PREFIX_VEX_0F3A44,
1382 PREFIX_VEX_0F3A46,
1383 PREFIX_VEX_0F3A48,
1384 PREFIX_VEX_0F3A49,
1385 PREFIX_VEX_0F3A4A,
1386 PREFIX_VEX_0F3A4B,
1387 PREFIX_VEX_0F3A4C,
1388 PREFIX_VEX_0F3A5C,
1389 PREFIX_VEX_0F3A5D,
1390 PREFIX_VEX_0F3A5E,
1391 PREFIX_VEX_0F3A5F,
1392 PREFIX_VEX_0F3A60,
1393 PREFIX_VEX_0F3A61,
1394 PREFIX_VEX_0F3A62,
1395 PREFIX_VEX_0F3A63,
1396 PREFIX_VEX_0F3A68,
1397 PREFIX_VEX_0F3A69,
1398 PREFIX_VEX_0F3A6A,
1399 PREFIX_VEX_0F3A6B,
1400 PREFIX_VEX_0F3A6C,
1401 PREFIX_VEX_0F3A6D,
1402 PREFIX_VEX_0F3A6E,
1403 PREFIX_VEX_0F3A6F,
1404 PREFIX_VEX_0F3A78,
1405 PREFIX_VEX_0F3A79,
1406 PREFIX_VEX_0F3A7A,
1407 PREFIX_VEX_0F3A7B,
1408 PREFIX_VEX_0F3A7C,
1409 PREFIX_VEX_0F3A7D,
1410 PREFIX_VEX_0F3A7E,
1411 PREFIX_VEX_0F3A7F,
1412 PREFIX_VEX_0F3ACE,
1413 PREFIX_VEX_0F3ACF,
1414 PREFIX_VEX_0F3ADF,
1415 PREFIX_VEX_0F3AF0,
1416
1417 PREFIX_EVEX_0F10,
1418 PREFIX_EVEX_0F11,
1419 PREFIX_EVEX_0F12,
1420 PREFIX_EVEX_0F13,
1421 PREFIX_EVEX_0F14,
1422 PREFIX_EVEX_0F15,
1423 PREFIX_EVEX_0F16,
1424 PREFIX_EVEX_0F17,
1425 PREFIX_EVEX_0F28,
1426 PREFIX_EVEX_0F29,
1427 PREFIX_EVEX_0F2A,
1428 PREFIX_EVEX_0F2B,
1429 PREFIX_EVEX_0F2C,
1430 PREFIX_EVEX_0F2D,
1431 PREFIX_EVEX_0F2E,
1432 PREFIX_EVEX_0F2F,
1433 PREFIX_EVEX_0F51,
1434 PREFIX_EVEX_0F54,
1435 PREFIX_EVEX_0F55,
1436 PREFIX_EVEX_0F56,
1437 PREFIX_EVEX_0F57,
1438 PREFIX_EVEX_0F58,
1439 PREFIX_EVEX_0F59,
1440 PREFIX_EVEX_0F5A,
1441 PREFIX_EVEX_0F5B,
1442 PREFIX_EVEX_0F5C,
1443 PREFIX_EVEX_0F5D,
1444 PREFIX_EVEX_0F5E,
1445 PREFIX_EVEX_0F5F,
1446 PREFIX_EVEX_0F60,
1447 PREFIX_EVEX_0F61,
1448 PREFIX_EVEX_0F62,
1449 PREFIX_EVEX_0F63,
1450 PREFIX_EVEX_0F64,
1451 PREFIX_EVEX_0F65,
1452 PREFIX_EVEX_0F66,
1453 PREFIX_EVEX_0F67,
1454 PREFIX_EVEX_0F68,
1455 PREFIX_EVEX_0F69,
1456 PREFIX_EVEX_0F6A,
1457 PREFIX_EVEX_0F6B,
1458 PREFIX_EVEX_0F6C,
1459 PREFIX_EVEX_0F6D,
1460 PREFIX_EVEX_0F6E,
1461 PREFIX_EVEX_0F6F,
1462 PREFIX_EVEX_0F70,
1463 PREFIX_EVEX_0F71_REG_2,
1464 PREFIX_EVEX_0F71_REG_4,
1465 PREFIX_EVEX_0F71_REG_6,
1466 PREFIX_EVEX_0F72_REG_0,
1467 PREFIX_EVEX_0F72_REG_1,
1468 PREFIX_EVEX_0F72_REG_2,
1469 PREFIX_EVEX_0F72_REG_4,
1470 PREFIX_EVEX_0F72_REG_6,
1471 PREFIX_EVEX_0F73_REG_2,
1472 PREFIX_EVEX_0F73_REG_3,
1473 PREFIX_EVEX_0F73_REG_6,
1474 PREFIX_EVEX_0F73_REG_7,
1475 PREFIX_EVEX_0F74,
1476 PREFIX_EVEX_0F75,
1477 PREFIX_EVEX_0F76,
1478 PREFIX_EVEX_0F78,
1479 PREFIX_EVEX_0F79,
1480 PREFIX_EVEX_0F7A,
1481 PREFIX_EVEX_0F7B,
1482 PREFIX_EVEX_0F7E,
1483 PREFIX_EVEX_0F7F,
1484 PREFIX_EVEX_0FC2,
1485 PREFIX_EVEX_0FC4,
1486 PREFIX_EVEX_0FC5,
1487 PREFIX_EVEX_0FC6,
1488 PREFIX_EVEX_0FD1,
1489 PREFIX_EVEX_0FD2,
1490 PREFIX_EVEX_0FD3,
1491 PREFIX_EVEX_0FD4,
1492 PREFIX_EVEX_0FD5,
1493 PREFIX_EVEX_0FD6,
1494 PREFIX_EVEX_0FD8,
1495 PREFIX_EVEX_0FD9,
1496 PREFIX_EVEX_0FDA,
1497 PREFIX_EVEX_0FDB,
1498 PREFIX_EVEX_0FDC,
1499 PREFIX_EVEX_0FDD,
1500 PREFIX_EVEX_0FDE,
1501 PREFIX_EVEX_0FDF,
1502 PREFIX_EVEX_0FE0,
1503 PREFIX_EVEX_0FE1,
1504 PREFIX_EVEX_0FE2,
1505 PREFIX_EVEX_0FE3,
1506 PREFIX_EVEX_0FE4,
1507 PREFIX_EVEX_0FE5,
1508 PREFIX_EVEX_0FE6,
1509 PREFIX_EVEX_0FE7,
1510 PREFIX_EVEX_0FE8,
1511 PREFIX_EVEX_0FE9,
1512 PREFIX_EVEX_0FEA,
1513 PREFIX_EVEX_0FEB,
1514 PREFIX_EVEX_0FEC,
1515 PREFIX_EVEX_0FED,
1516 PREFIX_EVEX_0FEE,
1517 PREFIX_EVEX_0FEF,
1518 PREFIX_EVEX_0FF1,
1519 PREFIX_EVEX_0FF2,
1520 PREFIX_EVEX_0FF3,
1521 PREFIX_EVEX_0FF4,
1522 PREFIX_EVEX_0FF5,
1523 PREFIX_EVEX_0FF6,
1524 PREFIX_EVEX_0FF8,
1525 PREFIX_EVEX_0FF9,
1526 PREFIX_EVEX_0FFA,
1527 PREFIX_EVEX_0FFB,
1528 PREFIX_EVEX_0FFC,
1529 PREFIX_EVEX_0FFD,
1530 PREFIX_EVEX_0FFE,
1531 PREFIX_EVEX_0F3800,
1532 PREFIX_EVEX_0F3804,
1533 PREFIX_EVEX_0F380B,
1534 PREFIX_EVEX_0F380C,
1535 PREFIX_EVEX_0F380D,
1536 PREFIX_EVEX_0F3810,
1537 PREFIX_EVEX_0F3811,
1538 PREFIX_EVEX_0F3812,
1539 PREFIX_EVEX_0F3813,
1540 PREFIX_EVEX_0F3814,
1541 PREFIX_EVEX_0F3815,
1542 PREFIX_EVEX_0F3816,
1543 PREFIX_EVEX_0F3818,
1544 PREFIX_EVEX_0F3819,
1545 PREFIX_EVEX_0F381A,
1546 PREFIX_EVEX_0F381B,
1547 PREFIX_EVEX_0F381C,
1548 PREFIX_EVEX_0F381D,
1549 PREFIX_EVEX_0F381E,
1550 PREFIX_EVEX_0F381F,
1551 PREFIX_EVEX_0F3820,
1552 PREFIX_EVEX_0F3821,
1553 PREFIX_EVEX_0F3822,
1554 PREFIX_EVEX_0F3823,
1555 PREFIX_EVEX_0F3824,
1556 PREFIX_EVEX_0F3825,
1557 PREFIX_EVEX_0F3826,
1558 PREFIX_EVEX_0F3827,
1559 PREFIX_EVEX_0F3828,
1560 PREFIX_EVEX_0F3829,
1561 PREFIX_EVEX_0F382A,
1562 PREFIX_EVEX_0F382B,
1563 PREFIX_EVEX_0F382C,
1564 PREFIX_EVEX_0F382D,
1565 PREFIX_EVEX_0F3830,
1566 PREFIX_EVEX_0F3831,
1567 PREFIX_EVEX_0F3832,
1568 PREFIX_EVEX_0F3833,
1569 PREFIX_EVEX_0F3834,
1570 PREFIX_EVEX_0F3835,
1571 PREFIX_EVEX_0F3836,
1572 PREFIX_EVEX_0F3837,
1573 PREFIX_EVEX_0F3838,
1574 PREFIX_EVEX_0F3839,
1575 PREFIX_EVEX_0F383A,
1576 PREFIX_EVEX_0F383B,
1577 PREFIX_EVEX_0F383C,
1578 PREFIX_EVEX_0F383D,
1579 PREFIX_EVEX_0F383E,
1580 PREFIX_EVEX_0F383F,
1581 PREFIX_EVEX_0F3840,
1582 PREFIX_EVEX_0F3842,
1583 PREFIX_EVEX_0F3843,
1584 PREFIX_EVEX_0F3844,
1585 PREFIX_EVEX_0F3845,
1586 PREFIX_EVEX_0F3846,
1587 PREFIX_EVEX_0F3847,
1588 PREFIX_EVEX_0F384C,
1589 PREFIX_EVEX_0F384D,
1590 PREFIX_EVEX_0F384E,
1591 PREFIX_EVEX_0F384F,
1592 PREFIX_EVEX_0F3850,
1593 PREFIX_EVEX_0F3851,
1594 PREFIX_EVEX_0F3852,
1595 PREFIX_EVEX_0F3853,
1596 PREFIX_EVEX_0F3854,
1597 PREFIX_EVEX_0F3855,
1598 PREFIX_EVEX_0F3858,
1599 PREFIX_EVEX_0F3859,
1600 PREFIX_EVEX_0F385A,
1601 PREFIX_EVEX_0F385B,
1602 PREFIX_EVEX_0F3862,
1603 PREFIX_EVEX_0F3863,
1604 PREFIX_EVEX_0F3864,
1605 PREFIX_EVEX_0F3865,
1606 PREFIX_EVEX_0F3866,
1607 PREFIX_EVEX_0F3870,
1608 PREFIX_EVEX_0F3871,
1609 PREFIX_EVEX_0F3872,
1610 PREFIX_EVEX_0F3873,
1611 PREFIX_EVEX_0F3875,
1612 PREFIX_EVEX_0F3876,
1613 PREFIX_EVEX_0F3877,
1614 PREFIX_EVEX_0F3878,
1615 PREFIX_EVEX_0F3879,
1616 PREFIX_EVEX_0F387A,
1617 PREFIX_EVEX_0F387B,
1618 PREFIX_EVEX_0F387C,
1619 PREFIX_EVEX_0F387D,
1620 PREFIX_EVEX_0F387E,
1621 PREFIX_EVEX_0F387F,
1622 PREFIX_EVEX_0F3883,
1623 PREFIX_EVEX_0F3888,
1624 PREFIX_EVEX_0F3889,
1625 PREFIX_EVEX_0F388A,
1626 PREFIX_EVEX_0F388B,
1627 PREFIX_EVEX_0F388D,
1628 PREFIX_EVEX_0F388F,
1629 PREFIX_EVEX_0F3890,
1630 PREFIX_EVEX_0F3891,
1631 PREFIX_EVEX_0F3892,
1632 PREFIX_EVEX_0F3893,
1633 PREFIX_EVEX_0F3896,
1634 PREFIX_EVEX_0F3897,
1635 PREFIX_EVEX_0F3898,
1636 PREFIX_EVEX_0F3899,
1637 PREFIX_EVEX_0F389A,
1638 PREFIX_EVEX_0F389B,
1639 PREFIX_EVEX_0F389C,
1640 PREFIX_EVEX_0F389D,
1641 PREFIX_EVEX_0F389E,
1642 PREFIX_EVEX_0F389F,
1643 PREFIX_EVEX_0F38A0,
1644 PREFIX_EVEX_0F38A1,
1645 PREFIX_EVEX_0F38A2,
1646 PREFIX_EVEX_0F38A3,
1647 PREFIX_EVEX_0F38A6,
1648 PREFIX_EVEX_0F38A7,
1649 PREFIX_EVEX_0F38A8,
1650 PREFIX_EVEX_0F38A9,
1651 PREFIX_EVEX_0F38AA,
1652 PREFIX_EVEX_0F38AB,
1653 PREFIX_EVEX_0F38AC,
1654 PREFIX_EVEX_0F38AD,
1655 PREFIX_EVEX_0F38AE,
1656 PREFIX_EVEX_0F38AF,
1657 PREFIX_EVEX_0F38B4,
1658 PREFIX_EVEX_0F38B5,
1659 PREFIX_EVEX_0F38B6,
1660 PREFIX_EVEX_0F38B7,
1661 PREFIX_EVEX_0F38B8,
1662 PREFIX_EVEX_0F38B9,
1663 PREFIX_EVEX_0F38BA,
1664 PREFIX_EVEX_0F38BB,
1665 PREFIX_EVEX_0F38BC,
1666 PREFIX_EVEX_0F38BD,
1667 PREFIX_EVEX_0F38BE,
1668 PREFIX_EVEX_0F38BF,
1669 PREFIX_EVEX_0F38C4,
1670 PREFIX_EVEX_0F38C6_REG_1,
1671 PREFIX_EVEX_0F38C6_REG_2,
1672 PREFIX_EVEX_0F38C6_REG_5,
1673 PREFIX_EVEX_0F38C6_REG_6,
1674 PREFIX_EVEX_0F38C7_REG_1,
1675 PREFIX_EVEX_0F38C7_REG_2,
1676 PREFIX_EVEX_0F38C7_REG_5,
1677 PREFIX_EVEX_0F38C7_REG_6,
1678 PREFIX_EVEX_0F38C8,
1679 PREFIX_EVEX_0F38CA,
1680 PREFIX_EVEX_0F38CB,
1681 PREFIX_EVEX_0F38CC,
1682 PREFIX_EVEX_0F38CD,
1683 PREFIX_EVEX_0F38CF,
1684 PREFIX_EVEX_0F38DC,
1685 PREFIX_EVEX_0F38DD,
1686 PREFIX_EVEX_0F38DE,
1687 PREFIX_EVEX_0F38DF,
1688
1689 PREFIX_EVEX_0F3A00,
1690 PREFIX_EVEX_0F3A01,
1691 PREFIX_EVEX_0F3A03,
1692 PREFIX_EVEX_0F3A04,
1693 PREFIX_EVEX_0F3A05,
1694 PREFIX_EVEX_0F3A08,
1695 PREFIX_EVEX_0F3A09,
1696 PREFIX_EVEX_0F3A0A,
1697 PREFIX_EVEX_0F3A0B,
1698 PREFIX_EVEX_0F3A0F,
1699 PREFIX_EVEX_0F3A14,
1700 PREFIX_EVEX_0F3A15,
1701 PREFIX_EVEX_0F3A16,
1702 PREFIX_EVEX_0F3A17,
1703 PREFIX_EVEX_0F3A18,
1704 PREFIX_EVEX_0F3A19,
1705 PREFIX_EVEX_0F3A1A,
1706 PREFIX_EVEX_0F3A1B,
1707 PREFIX_EVEX_0F3A1D,
1708 PREFIX_EVEX_0F3A1E,
1709 PREFIX_EVEX_0F3A1F,
1710 PREFIX_EVEX_0F3A20,
1711 PREFIX_EVEX_0F3A21,
1712 PREFIX_EVEX_0F3A22,
1713 PREFIX_EVEX_0F3A23,
1714 PREFIX_EVEX_0F3A25,
1715 PREFIX_EVEX_0F3A26,
1716 PREFIX_EVEX_0F3A27,
1717 PREFIX_EVEX_0F3A38,
1718 PREFIX_EVEX_0F3A39,
1719 PREFIX_EVEX_0F3A3A,
1720 PREFIX_EVEX_0F3A3B,
1721 PREFIX_EVEX_0F3A3E,
1722 PREFIX_EVEX_0F3A3F,
1723 PREFIX_EVEX_0F3A42,
1724 PREFIX_EVEX_0F3A43,
1725 PREFIX_EVEX_0F3A44,
1726 PREFIX_EVEX_0F3A50,
1727 PREFIX_EVEX_0F3A51,
1728 PREFIX_EVEX_0F3A54,
1729 PREFIX_EVEX_0F3A55,
1730 PREFIX_EVEX_0F3A56,
1731 PREFIX_EVEX_0F3A57,
1732 PREFIX_EVEX_0F3A66,
1733 PREFIX_EVEX_0F3A67,
1734 PREFIX_EVEX_0F3A70,
1735 PREFIX_EVEX_0F3A71,
1736 PREFIX_EVEX_0F3A72,
1737 PREFIX_EVEX_0F3A73,
1738 PREFIX_EVEX_0F3ACE,
1739 PREFIX_EVEX_0F3ACF
1740 };
1741
1742 enum
1743 {
1744 X86_64_06 = 0,
1745 X86_64_07,
1746 X86_64_0D,
1747 X86_64_16,
1748 X86_64_17,
1749 X86_64_1E,
1750 X86_64_1F,
1751 X86_64_27,
1752 X86_64_2F,
1753 X86_64_37,
1754 X86_64_3F,
1755 X86_64_60,
1756 X86_64_61,
1757 X86_64_62,
1758 X86_64_63,
1759 X86_64_6D,
1760 X86_64_6F,
1761 X86_64_82,
1762 X86_64_9A,
1763 X86_64_C4,
1764 X86_64_C5,
1765 X86_64_CE,
1766 X86_64_D4,
1767 X86_64_D5,
1768 X86_64_E8,
1769 X86_64_E9,
1770 X86_64_EA,
1771 X86_64_0F01_REG_0,
1772 X86_64_0F01_REG_1,
1773 X86_64_0F01_REG_2,
1774 X86_64_0F01_REG_3
1775 };
1776
1777 enum
1778 {
1779 THREE_BYTE_0F38 = 0,
1780 THREE_BYTE_0F3A
1781 };
1782
1783 enum
1784 {
1785 XOP_08 = 0,
1786 XOP_09,
1787 XOP_0A
1788 };
1789
1790 enum
1791 {
1792 VEX_0F = 0,
1793 VEX_0F38,
1794 VEX_0F3A
1795 };
1796
1797 enum
1798 {
1799 EVEX_0F = 0,
1800 EVEX_0F38,
1801 EVEX_0F3A
1802 };
1803
1804 enum
1805 {
1806 VEX_LEN_0F10_P_1 = 0,
1807 VEX_LEN_0F10_P_3,
1808 VEX_LEN_0F11_P_1,
1809 VEX_LEN_0F11_P_3,
1810 VEX_LEN_0F12_P_0_M_0,
1811 VEX_LEN_0F12_P_0_M_1,
1812 VEX_LEN_0F12_P_2,
1813 VEX_LEN_0F13_M_0,
1814 VEX_LEN_0F16_P_0_M_0,
1815 VEX_LEN_0F16_P_0_M_1,
1816 VEX_LEN_0F16_P_2,
1817 VEX_LEN_0F17_M_0,
1818 VEX_LEN_0F2A_P_1,
1819 VEX_LEN_0F2A_P_3,
1820 VEX_LEN_0F2C_P_1,
1821 VEX_LEN_0F2C_P_3,
1822 VEX_LEN_0F2D_P_1,
1823 VEX_LEN_0F2D_P_3,
1824 VEX_LEN_0F2E_P_0,
1825 VEX_LEN_0F2E_P_2,
1826 VEX_LEN_0F2F_P_0,
1827 VEX_LEN_0F2F_P_2,
1828 VEX_LEN_0F41_P_0,
1829 VEX_LEN_0F41_P_2,
1830 VEX_LEN_0F42_P_0,
1831 VEX_LEN_0F42_P_2,
1832 VEX_LEN_0F44_P_0,
1833 VEX_LEN_0F44_P_2,
1834 VEX_LEN_0F45_P_0,
1835 VEX_LEN_0F45_P_2,
1836 VEX_LEN_0F46_P_0,
1837 VEX_LEN_0F46_P_2,
1838 VEX_LEN_0F47_P_0,
1839 VEX_LEN_0F47_P_2,
1840 VEX_LEN_0F4A_P_0,
1841 VEX_LEN_0F4A_P_2,
1842 VEX_LEN_0F4B_P_0,
1843 VEX_LEN_0F4B_P_2,
1844 VEX_LEN_0F51_P_1,
1845 VEX_LEN_0F51_P_3,
1846 VEX_LEN_0F52_P_1,
1847 VEX_LEN_0F53_P_1,
1848 VEX_LEN_0F58_P_1,
1849 VEX_LEN_0F58_P_3,
1850 VEX_LEN_0F59_P_1,
1851 VEX_LEN_0F59_P_3,
1852 VEX_LEN_0F5A_P_1,
1853 VEX_LEN_0F5A_P_3,
1854 VEX_LEN_0F5C_P_1,
1855 VEX_LEN_0F5C_P_3,
1856 VEX_LEN_0F5D_P_1,
1857 VEX_LEN_0F5D_P_3,
1858 VEX_LEN_0F5E_P_1,
1859 VEX_LEN_0F5E_P_3,
1860 VEX_LEN_0F5F_P_1,
1861 VEX_LEN_0F5F_P_3,
1862 VEX_LEN_0F6E_P_2,
1863 VEX_LEN_0F7E_P_1,
1864 VEX_LEN_0F7E_P_2,
1865 VEX_LEN_0F90_P_0,
1866 VEX_LEN_0F90_P_2,
1867 VEX_LEN_0F91_P_0,
1868 VEX_LEN_0F91_P_2,
1869 VEX_LEN_0F92_P_0,
1870 VEX_LEN_0F92_P_2,
1871 VEX_LEN_0F92_P_3,
1872 VEX_LEN_0F93_P_0,
1873 VEX_LEN_0F93_P_2,
1874 VEX_LEN_0F93_P_3,
1875 VEX_LEN_0F98_P_0,
1876 VEX_LEN_0F98_P_2,
1877 VEX_LEN_0F99_P_0,
1878 VEX_LEN_0F99_P_2,
1879 VEX_LEN_0FAE_R_2_M_0,
1880 VEX_LEN_0FAE_R_3_M_0,
1881 VEX_LEN_0FC2_P_1,
1882 VEX_LEN_0FC2_P_3,
1883 VEX_LEN_0FC4_P_2,
1884 VEX_LEN_0FC5_P_2,
1885 VEX_LEN_0FD6_P_2,
1886 VEX_LEN_0FF7_P_2,
1887 VEX_LEN_0F3816_P_2,
1888 VEX_LEN_0F3819_P_2,
1889 VEX_LEN_0F381A_P_2_M_0,
1890 VEX_LEN_0F3836_P_2,
1891 VEX_LEN_0F3841_P_2,
1892 VEX_LEN_0F385A_P_2_M_0,
1893 VEX_LEN_0F38DB_P_2,
1894 VEX_LEN_0F38F2_P_0,
1895 VEX_LEN_0F38F3_R_1_P_0,
1896 VEX_LEN_0F38F3_R_2_P_0,
1897 VEX_LEN_0F38F3_R_3_P_0,
1898 VEX_LEN_0F38F5_P_0,
1899 VEX_LEN_0F38F5_P_1,
1900 VEX_LEN_0F38F5_P_3,
1901 VEX_LEN_0F38F6_P_3,
1902 VEX_LEN_0F38F7_P_0,
1903 VEX_LEN_0F38F7_P_1,
1904 VEX_LEN_0F38F7_P_2,
1905 VEX_LEN_0F38F7_P_3,
1906 VEX_LEN_0F3A00_P_2,
1907 VEX_LEN_0F3A01_P_2,
1908 VEX_LEN_0F3A06_P_2,
1909 VEX_LEN_0F3A0A_P_2,
1910 VEX_LEN_0F3A0B_P_2,
1911 VEX_LEN_0F3A14_P_2,
1912 VEX_LEN_0F3A15_P_2,
1913 VEX_LEN_0F3A16_P_2,
1914 VEX_LEN_0F3A17_P_2,
1915 VEX_LEN_0F3A18_P_2,
1916 VEX_LEN_0F3A19_P_2,
1917 VEX_LEN_0F3A20_P_2,
1918 VEX_LEN_0F3A21_P_2,
1919 VEX_LEN_0F3A22_P_2,
1920 VEX_LEN_0F3A30_P_2,
1921 VEX_LEN_0F3A31_P_2,
1922 VEX_LEN_0F3A32_P_2,
1923 VEX_LEN_0F3A33_P_2,
1924 VEX_LEN_0F3A38_P_2,
1925 VEX_LEN_0F3A39_P_2,
1926 VEX_LEN_0F3A41_P_2,
1927 VEX_LEN_0F3A46_P_2,
1928 VEX_LEN_0F3A60_P_2,
1929 VEX_LEN_0F3A61_P_2,
1930 VEX_LEN_0F3A62_P_2,
1931 VEX_LEN_0F3A63_P_2,
1932 VEX_LEN_0F3A6A_P_2,
1933 VEX_LEN_0F3A6B_P_2,
1934 VEX_LEN_0F3A6E_P_2,
1935 VEX_LEN_0F3A6F_P_2,
1936 VEX_LEN_0F3A7A_P_2,
1937 VEX_LEN_0F3A7B_P_2,
1938 VEX_LEN_0F3A7E_P_2,
1939 VEX_LEN_0F3A7F_P_2,
1940 VEX_LEN_0F3ADF_P_2,
1941 VEX_LEN_0F3AF0_P_3,
1942 VEX_LEN_0FXOP_08_CC,
1943 VEX_LEN_0FXOP_08_CD,
1944 VEX_LEN_0FXOP_08_CE,
1945 VEX_LEN_0FXOP_08_CF,
1946 VEX_LEN_0FXOP_08_EC,
1947 VEX_LEN_0FXOP_08_ED,
1948 VEX_LEN_0FXOP_08_EE,
1949 VEX_LEN_0FXOP_08_EF,
1950 VEX_LEN_0FXOP_09_80,
1951 VEX_LEN_0FXOP_09_81
1952 };
1953
1954 enum
1955 {
1956 VEX_W_0F10_P_0 = 0,
1957 VEX_W_0F10_P_1,
1958 VEX_W_0F10_P_2,
1959 VEX_W_0F10_P_3,
1960 VEX_W_0F11_P_0,
1961 VEX_W_0F11_P_1,
1962 VEX_W_0F11_P_2,
1963 VEX_W_0F11_P_3,
1964 VEX_W_0F12_P_0_M_0,
1965 VEX_W_0F12_P_0_M_1,
1966 VEX_W_0F12_P_1,
1967 VEX_W_0F12_P_2,
1968 VEX_W_0F12_P_3,
1969 VEX_W_0F13_M_0,
1970 VEX_W_0F14,
1971 VEX_W_0F15,
1972 VEX_W_0F16_P_0_M_0,
1973 VEX_W_0F16_P_0_M_1,
1974 VEX_W_0F16_P_1,
1975 VEX_W_0F16_P_2,
1976 VEX_W_0F17_M_0,
1977 VEX_W_0F28,
1978 VEX_W_0F29,
1979 VEX_W_0F2B_M_0,
1980 VEX_W_0F2E_P_0,
1981 VEX_W_0F2E_P_2,
1982 VEX_W_0F2F_P_0,
1983 VEX_W_0F2F_P_2,
1984 VEX_W_0F41_P_0_LEN_1,
1985 VEX_W_0F41_P_2_LEN_1,
1986 VEX_W_0F42_P_0_LEN_1,
1987 VEX_W_0F42_P_2_LEN_1,
1988 VEX_W_0F44_P_0_LEN_0,
1989 VEX_W_0F44_P_2_LEN_0,
1990 VEX_W_0F45_P_0_LEN_1,
1991 VEX_W_0F45_P_2_LEN_1,
1992 VEX_W_0F46_P_0_LEN_1,
1993 VEX_W_0F46_P_2_LEN_1,
1994 VEX_W_0F47_P_0_LEN_1,
1995 VEX_W_0F47_P_2_LEN_1,
1996 VEX_W_0F4A_P_0_LEN_1,
1997 VEX_W_0F4A_P_2_LEN_1,
1998 VEX_W_0F4B_P_0_LEN_1,
1999 VEX_W_0F4B_P_2_LEN_1,
2000 VEX_W_0F50_M_0,
2001 VEX_W_0F51_P_0,
2002 VEX_W_0F51_P_1,
2003 VEX_W_0F51_P_2,
2004 VEX_W_0F51_P_3,
2005 VEX_W_0F52_P_0,
2006 VEX_W_0F52_P_1,
2007 VEX_W_0F53_P_0,
2008 VEX_W_0F53_P_1,
2009 VEX_W_0F58_P_0,
2010 VEX_W_0F58_P_1,
2011 VEX_W_0F58_P_2,
2012 VEX_W_0F58_P_3,
2013 VEX_W_0F59_P_0,
2014 VEX_W_0F59_P_1,
2015 VEX_W_0F59_P_2,
2016 VEX_W_0F59_P_3,
2017 VEX_W_0F5A_P_0,
2018 VEX_W_0F5A_P_1,
2019 VEX_W_0F5A_P_3,
2020 VEX_W_0F5B_P_0,
2021 VEX_W_0F5B_P_1,
2022 VEX_W_0F5B_P_2,
2023 VEX_W_0F5C_P_0,
2024 VEX_W_0F5C_P_1,
2025 VEX_W_0F5C_P_2,
2026 VEX_W_0F5C_P_3,
2027 VEX_W_0F5D_P_0,
2028 VEX_W_0F5D_P_1,
2029 VEX_W_0F5D_P_2,
2030 VEX_W_0F5D_P_3,
2031 VEX_W_0F5E_P_0,
2032 VEX_W_0F5E_P_1,
2033 VEX_W_0F5E_P_2,
2034 VEX_W_0F5E_P_3,
2035 VEX_W_0F5F_P_0,
2036 VEX_W_0F5F_P_1,
2037 VEX_W_0F5F_P_2,
2038 VEX_W_0F5F_P_3,
2039 VEX_W_0F60_P_2,
2040 VEX_W_0F61_P_2,
2041 VEX_W_0F62_P_2,
2042 VEX_W_0F63_P_2,
2043 VEX_W_0F64_P_2,
2044 VEX_W_0F65_P_2,
2045 VEX_W_0F66_P_2,
2046 VEX_W_0F67_P_2,
2047 VEX_W_0F68_P_2,
2048 VEX_W_0F69_P_2,
2049 VEX_W_0F6A_P_2,
2050 VEX_W_0F6B_P_2,
2051 VEX_W_0F6C_P_2,
2052 VEX_W_0F6D_P_2,
2053 VEX_W_0F6F_P_1,
2054 VEX_W_0F6F_P_2,
2055 VEX_W_0F70_P_1,
2056 VEX_W_0F70_P_2,
2057 VEX_W_0F70_P_3,
2058 VEX_W_0F71_R_2_P_2,
2059 VEX_W_0F71_R_4_P_2,
2060 VEX_W_0F71_R_6_P_2,
2061 VEX_W_0F72_R_2_P_2,
2062 VEX_W_0F72_R_4_P_2,
2063 VEX_W_0F72_R_6_P_2,
2064 VEX_W_0F73_R_2_P_2,
2065 VEX_W_0F73_R_3_P_2,
2066 VEX_W_0F73_R_6_P_2,
2067 VEX_W_0F73_R_7_P_2,
2068 VEX_W_0F74_P_2,
2069 VEX_W_0F75_P_2,
2070 VEX_W_0F76_P_2,
2071 VEX_W_0F77_P_0,
2072 VEX_W_0F7C_P_2,
2073 VEX_W_0F7C_P_3,
2074 VEX_W_0F7D_P_2,
2075 VEX_W_0F7D_P_3,
2076 VEX_W_0F7E_P_1,
2077 VEX_W_0F7F_P_1,
2078 VEX_W_0F7F_P_2,
2079 VEX_W_0F90_P_0_LEN_0,
2080 VEX_W_0F90_P_2_LEN_0,
2081 VEX_W_0F91_P_0_LEN_0,
2082 VEX_W_0F91_P_2_LEN_0,
2083 VEX_W_0F92_P_0_LEN_0,
2084 VEX_W_0F92_P_2_LEN_0,
2085 VEX_W_0F92_P_3_LEN_0,
2086 VEX_W_0F93_P_0_LEN_0,
2087 VEX_W_0F93_P_2_LEN_0,
2088 VEX_W_0F93_P_3_LEN_0,
2089 VEX_W_0F98_P_0_LEN_0,
2090 VEX_W_0F98_P_2_LEN_0,
2091 VEX_W_0F99_P_0_LEN_0,
2092 VEX_W_0F99_P_2_LEN_0,
2093 VEX_W_0FAE_R_2_M_0,
2094 VEX_W_0FAE_R_3_M_0,
2095 VEX_W_0FC2_P_0,
2096 VEX_W_0FC2_P_1,
2097 VEX_W_0FC2_P_2,
2098 VEX_W_0FC2_P_3,
2099 VEX_W_0FC4_P_2,
2100 VEX_W_0FC5_P_2,
2101 VEX_W_0FD0_P_2,
2102 VEX_W_0FD0_P_3,
2103 VEX_W_0FD1_P_2,
2104 VEX_W_0FD2_P_2,
2105 VEX_W_0FD3_P_2,
2106 VEX_W_0FD4_P_2,
2107 VEX_W_0FD5_P_2,
2108 VEX_W_0FD6_P_2,
2109 VEX_W_0FD7_P_2_M_1,
2110 VEX_W_0FD8_P_2,
2111 VEX_W_0FD9_P_2,
2112 VEX_W_0FDA_P_2,
2113 VEX_W_0FDB_P_2,
2114 VEX_W_0FDC_P_2,
2115 VEX_W_0FDD_P_2,
2116 VEX_W_0FDE_P_2,
2117 VEX_W_0FDF_P_2,
2118 VEX_W_0FE0_P_2,
2119 VEX_W_0FE1_P_2,
2120 VEX_W_0FE2_P_2,
2121 VEX_W_0FE3_P_2,
2122 VEX_W_0FE4_P_2,
2123 VEX_W_0FE5_P_2,
2124 VEX_W_0FE6_P_1,
2125 VEX_W_0FE6_P_2,
2126 VEX_W_0FE6_P_3,
2127 VEX_W_0FE7_P_2_M_0,
2128 VEX_W_0FE8_P_2,
2129 VEX_W_0FE9_P_2,
2130 VEX_W_0FEA_P_2,
2131 VEX_W_0FEB_P_2,
2132 VEX_W_0FEC_P_2,
2133 VEX_W_0FED_P_2,
2134 VEX_W_0FEE_P_2,
2135 VEX_W_0FEF_P_2,
2136 VEX_W_0FF0_P_3_M_0,
2137 VEX_W_0FF1_P_2,
2138 VEX_W_0FF2_P_2,
2139 VEX_W_0FF3_P_2,
2140 VEX_W_0FF4_P_2,
2141 VEX_W_0FF5_P_2,
2142 VEX_W_0FF6_P_2,
2143 VEX_W_0FF7_P_2,
2144 VEX_W_0FF8_P_2,
2145 VEX_W_0FF9_P_2,
2146 VEX_W_0FFA_P_2,
2147 VEX_W_0FFB_P_2,
2148 VEX_W_0FFC_P_2,
2149 VEX_W_0FFD_P_2,
2150 VEX_W_0FFE_P_2,
2151 VEX_W_0F3800_P_2,
2152 VEX_W_0F3801_P_2,
2153 VEX_W_0F3802_P_2,
2154 VEX_W_0F3803_P_2,
2155 VEX_W_0F3804_P_2,
2156 VEX_W_0F3805_P_2,
2157 VEX_W_0F3806_P_2,
2158 VEX_W_0F3807_P_2,
2159 VEX_W_0F3808_P_2,
2160 VEX_W_0F3809_P_2,
2161 VEX_W_0F380A_P_2,
2162 VEX_W_0F380B_P_2,
2163 VEX_W_0F380C_P_2,
2164 VEX_W_0F380D_P_2,
2165 VEX_W_0F380E_P_2,
2166 VEX_W_0F380F_P_2,
2167 VEX_W_0F3816_P_2,
2168 VEX_W_0F3817_P_2,
2169 VEX_W_0F3818_P_2,
2170 VEX_W_0F3819_P_2,
2171 VEX_W_0F381A_P_2_M_0,
2172 VEX_W_0F381C_P_2,
2173 VEX_W_0F381D_P_2,
2174 VEX_W_0F381E_P_2,
2175 VEX_W_0F3820_P_2,
2176 VEX_W_0F3821_P_2,
2177 VEX_W_0F3822_P_2,
2178 VEX_W_0F3823_P_2,
2179 VEX_W_0F3824_P_2,
2180 VEX_W_0F3825_P_2,
2181 VEX_W_0F3828_P_2,
2182 VEX_W_0F3829_P_2,
2183 VEX_W_0F382A_P_2_M_0,
2184 VEX_W_0F382B_P_2,
2185 VEX_W_0F382C_P_2_M_0,
2186 VEX_W_0F382D_P_2_M_0,
2187 VEX_W_0F382E_P_2_M_0,
2188 VEX_W_0F382F_P_2_M_0,
2189 VEX_W_0F3830_P_2,
2190 VEX_W_0F3831_P_2,
2191 VEX_W_0F3832_P_2,
2192 VEX_W_0F3833_P_2,
2193 VEX_W_0F3834_P_2,
2194 VEX_W_0F3835_P_2,
2195 VEX_W_0F3836_P_2,
2196 VEX_W_0F3837_P_2,
2197 VEX_W_0F3838_P_2,
2198 VEX_W_0F3839_P_2,
2199 VEX_W_0F383A_P_2,
2200 VEX_W_0F383B_P_2,
2201 VEX_W_0F383C_P_2,
2202 VEX_W_0F383D_P_2,
2203 VEX_W_0F383E_P_2,
2204 VEX_W_0F383F_P_2,
2205 VEX_W_0F3840_P_2,
2206 VEX_W_0F3841_P_2,
2207 VEX_W_0F3846_P_2,
2208 VEX_W_0F3858_P_2,
2209 VEX_W_0F3859_P_2,
2210 VEX_W_0F385A_P_2_M_0,
2211 VEX_W_0F3878_P_2,
2212 VEX_W_0F3879_P_2,
2213 VEX_W_0F38CF_P_2,
2214 VEX_W_0F38DB_P_2,
2215 VEX_W_0F3A00_P_2,
2216 VEX_W_0F3A01_P_2,
2217 VEX_W_0F3A02_P_2,
2218 VEX_W_0F3A04_P_2,
2219 VEX_W_0F3A05_P_2,
2220 VEX_W_0F3A06_P_2,
2221 VEX_W_0F3A08_P_2,
2222 VEX_W_0F3A09_P_2,
2223 VEX_W_0F3A0A_P_2,
2224 VEX_W_0F3A0B_P_2,
2225 VEX_W_0F3A0C_P_2,
2226 VEX_W_0F3A0D_P_2,
2227 VEX_W_0F3A0E_P_2,
2228 VEX_W_0F3A0F_P_2,
2229 VEX_W_0F3A14_P_2,
2230 VEX_W_0F3A15_P_2,
2231 VEX_W_0F3A18_P_2,
2232 VEX_W_0F3A19_P_2,
2233 VEX_W_0F3A20_P_2,
2234 VEX_W_0F3A21_P_2,
2235 VEX_W_0F3A30_P_2_LEN_0,
2236 VEX_W_0F3A31_P_2_LEN_0,
2237 VEX_W_0F3A32_P_2_LEN_0,
2238 VEX_W_0F3A33_P_2_LEN_0,
2239 VEX_W_0F3A38_P_2,
2240 VEX_W_0F3A39_P_2,
2241 VEX_W_0F3A40_P_2,
2242 VEX_W_0F3A41_P_2,
2243 VEX_W_0F3A42_P_2,
2244 VEX_W_0F3A46_P_2,
2245 VEX_W_0F3A48_P_2,
2246 VEX_W_0F3A49_P_2,
2247 VEX_W_0F3A4A_P_2,
2248 VEX_W_0F3A4B_P_2,
2249 VEX_W_0F3A4C_P_2,
2250 VEX_W_0F3A62_P_2,
2251 VEX_W_0F3A63_P_2,
2252 VEX_W_0F3ACE_P_2,
2253 VEX_W_0F3ACF_P_2,
2254 VEX_W_0F3ADF_P_2,
2255
2256 EVEX_W_0F10_P_0,
2257 EVEX_W_0F10_P_1_M_0,
2258 EVEX_W_0F10_P_1_M_1,
2259 EVEX_W_0F10_P_2,
2260 EVEX_W_0F10_P_3_M_0,
2261 EVEX_W_0F10_P_3_M_1,
2262 EVEX_W_0F11_P_0,
2263 EVEX_W_0F11_P_1_M_0,
2264 EVEX_W_0F11_P_1_M_1,
2265 EVEX_W_0F11_P_2,
2266 EVEX_W_0F11_P_3_M_0,
2267 EVEX_W_0F11_P_3_M_1,
2268 EVEX_W_0F12_P_0_M_0,
2269 EVEX_W_0F12_P_0_M_1,
2270 EVEX_W_0F12_P_1,
2271 EVEX_W_0F12_P_2,
2272 EVEX_W_0F12_P_3,
2273 EVEX_W_0F13_P_0,
2274 EVEX_W_0F13_P_2,
2275 EVEX_W_0F14_P_0,
2276 EVEX_W_0F14_P_2,
2277 EVEX_W_0F15_P_0,
2278 EVEX_W_0F15_P_2,
2279 EVEX_W_0F16_P_0_M_0,
2280 EVEX_W_0F16_P_0_M_1,
2281 EVEX_W_0F16_P_1,
2282 EVEX_W_0F16_P_2,
2283 EVEX_W_0F17_P_0,
2284 EVEX_W_0F17_P_2,
2285 EVEX_W_0F28_P_0,
2286 EVEX_W_0F28_P_2,
2287 EVEX_W_0F29_P_0,
2288 EVEX_W_0F29_P_2,
2289 EVEX_W_0F2A_P_1,
2290 EVEX_W_0F2A_P_3,
2291 EVEX_W_0F2B_P_0,
2292 EVEX_W_0F2B_P_2,
2293 EVEX_W_0F2E_P_0,
2294 EVEX_W_0F2E_P_2,
2295 EVEX_W_0F2F_P_0,
2296 EVEX_W_0F2F_P_2,
2297 EVEX_W_0F51_P_0,
2298 EVEX_W_0F51_P_1,
2299 EVEX_W_0F51_P_2,
2300 EVEX_W_0F51_P_3,
2301 EVEX_W_0F54_P_0,
2302 EVEX_W_0F54_P_2,
2303 EVEX_W_0F55_P_0,
2304 EVEX_W_0F55_P_2,
2305 EVEX_W_0F56_P_0,
2306 EVEX_W_0F56_P_2,
2307 EVEX_W_0F57_P_0,
2308 EVEX_W_0F57_P_2,
2309 EVEX_W_0F58_P_0,
2310 EVEX_W_0F58_P_1,
2311 EVEX_W_0F58_P_2,
2312 EVEX_W_0F58_P_3,
2313 EVEX_W_0F59_P_0,
2314 EVEX_W_0F59_P_1,
2315 EVEX_W_0F59_P_2,
2316 EVEX_W_0F59_P_3,
2317 EVEX_W_0F5A_P_0,
2318 EVEX_W_0F5A_P_1,
2319 EVEX_W_0F5A_P_2,
2320 EVEX_W_0F5A_P_3,
2321 EVEX_W_0F5B_P_0,
2322 EVEX_W_0F5B_P_1,
2323 EVEX_W_0F5B_P_2,
2324 EVEX_W_0F5C_P_0,
2325 EVEX_W_0F5C_P_1,
2326 EVEX_W_0F5C_P_2,
2327 EVEX_W_0F5C_P_3,
2328 EVEX_W_0F5D_P_0,
2329 EVEX_W_0F5D_P_1,
2330 EVEX_W_0F5D_P_2,
2331 EVEX_W_0F5D_P_3,
2332 EVEX_W_0F5E_P_0,
2333 EVEX_W_0F5E_P_1,
2334 EVEX_W_0F5E_P_2,
2335 EVEX_W_0F5E_P_3,
2336 EVEX_W_0F5F_P_0,
2337 EVEX_W_0F5F_P_1,
2338 EVEX_W_0F5F_P_2,
2339 EVEX_W_0F5F_P_3,
2340 EVEX_W_0F62_P_2,
2341 EVEX_W_0F66_P_2,
2342 EVEX_W_0F6A_P_2,
2343 EVEX_W_0F6B_P_2,
2344 EVEX_W_0F6C_P_2,
2345 EVEX_W_0F6D_P_2,
2346 EVEX_W_0F6E_P_2,
2347 EVEX_W_0F6F_P_1,
2348 EVEX_W_0F6F_P_2,
2349 EVEX_W_0F6F_P_3,
2350 EVEX_W_0F70_P_2,
2351 EVEX_W_0F72_R_2_P_2,
2352 EVEX_W_0F72_R_6_P_2,
2353 EVEX_W_0F73_R_2_P_2,
2354 EVEX_W_0F73_R_6_P_2,
2355 EVEX_W_0F76_P_2,
2356 EVEX_W_0F78_P_0,
2357 EVEX_W_0F78_P_2,
2358 EVEX_W_0F79_P_0,
2359 EVEX_W_0F79_P_2,
2360 EVEX_W_0F7A_P_1,
2361 EVEX_W_0F7A_P_2,
2362 EVEX_W_0F7A_P_3,
2363 EVEX_W_0F7B_P_1,
2364 EVEX_W_0F7B_P_2,
2365 EVEX_W_0F7B_P_3,
2366 EVEX_W_0F7E_P_1,
2367 EVEX_W_0F7E_P_2,
2368 EVEX_W_0F7F_P_1,
2369 EVEX_W_0F7F_P_2,
2370 EVEX_W_0F7F_P_3,
2371 EVEX_W_0FC2_P_0,
2372 EVEX_W_0FC2_P_1,
2373 EVEX_W_0FC2_P_2,
2374 EVEX_W_0FC2_P_3,
2375 EVEX_W_0FC6_P_0,
2376 EVEX_W_0FC6_P_2,
2377 EVEX_W_0FD2_P_2,
2378 EVEX_W_0FD3_P_2,
2379 EVEX_W_0FD4_P_2,
2380 EVEX_W_0FD6_P_2,
2381 EVEX_W_0FE6_P_1,
2382 EVEX_W_0FE6_P_2,
2383 EVEX_W_0FE6_P_3,
2384 EVEX_W_0FE7_P_2,
2385 EVEX_W_0FF2_P_2,
2386 EVEX_W_0FF3_P_2,
2387 EVEX_W_0FF4_P_2,
2388 EVEX_W_0FFA_P_2,
2389 EVEX_W_0FFB_P_2,
2390 EVEX_W_0FFE_P_2,
2391 EVEX_W_0F380C_P_2,
2392 EVEX_W_0F380D_P_2,
2393 EVEX_W_0F3810_P_1,
2394 EVEX_W_0F3810_P_2,
2395 EVEX_W_0F3811_P_1,
2396 EVEX_W_0F3811_P_2,
2397 EVEX_W_0F3812_P_1,
2398 EVEX_W_0F3812_P_2,
2399 EVEX_W_0F3813_P_1,
2400 EVEX_W_0F3813_P_2,
2401 EVEX_W_0F3814_P_1,
2402 EVEX_W_0F3815_P_1,
2403 EVEX_W_0F3818_P_2,
2404 EVEX_W_0F3819_P_2,
2405 EVEX_W_0F381A_P_2,
2406 EVEX_W_0F381B_P_2,
2407 EVEX_W_0F381E_P_2,
2408 EVEX_W_0F381F_P_2,
2409 EVEX_W_0F3820_P_1,
2410 EVEX_W_0F3821_P_1,
2411 EVEX_W_0F3822_P_1,
2412 EVEX_W_0F3823_P_1,
2413 EVEX_W_0F3824_P_1,
2414 EVEX_W_0F3825_P_1,
2415 EVEX_W_0F3825_P_2,
2416 EVEX_W_0F3826_P_1,
2417 EVEX_W_0F3826_P_2,
2418 EVEX_W_0F3828_P_1,
2419 EVEX_W_0F3828_P_2,
2420 EVEX_W_0F3829_P_1,
2421 EVEX_W_0F3829_P_2,
2422 EVEX_W_0F382A_P_1,
2423 EVEX_W_0F382A_P_2,
2424 EVEX_W_0F382B_P_2,
2425 EVEX_W_0F3830_P_1,
2426 EVEX_W_0F3831_P_1,
2427 EVEX_W_0F3832_P_1,
2428 EVEX_W_0F3833_P_1,
2429 EVEX_W_0F3834_P_1,
2430 EVEX_W_0F3835_P_1,
2431 EVEX_W_0F3835_P_2,
2432 EVEX_W_0F3837_P_2,
2433 EVEX_W_0F3838_P_1,
2434 EVEX_W_0F3839_P_1,
2435 EVEX_W_0F383A_P_1,
2436 EVEX_W_0F3840_P_2,
2437 EVEX_W_0F3854_P_2,
2438 EVEX_W_0F3855_P_2,
2439 EVEX_W_0F3858_P_2,
2440 EVEX_W_0F3859_P_2,
2441 EVEX_W_0F385A_P_2,
2442 EVEX_W_0F385B_P_2,
2443 EVEX_W_0F3862_P_2,
2444 EVEX_W_0F3863_P_2,
2445 EVEX_W_0F3866_P_2,
2446 EVEX_W_0F3870_P_2,
2447 EVEX_W_0F3871_P_2,
2448 EVEX_W_0F3872_P_2,
2449 EVEX_W_0F3873_P_2,
2450 EVEX_W_0F3875_P_2,
2451 EVEX_W_0F3878_P_2,
2452 EVEX_W_0F3879_P_2,
2453 EVEX_W_0F387A_P_2,
2454 EVEX_W_0F387B_P_2,
2455 EVEX_W_0F387D_P_2,
2456 EVEX_W_0F3883_P_2,
2457 EVEX_W_0F388D_P_2,
2458 EVEX_W_0F3891_P_2,
2459 EVEX_W_0F3893_P_2,
2460 EVEX_W_0F38A1_P_2,
2461 EVEX_W_0F38A3_P_2,
2462 EVEX_W_0F38C7_R_1_P_2,
2463 EVEX_W_0F38C7_R_2_P_2,
2464 EVEX_W_0F38C7_R_5_P_2,
2465 EVEX_W_0F38C7_R_6_P_2,
2466
2467 EVEX_W_0F3A00_P_2,
2468 EVEX_W_0F3A01_P_2,
2469 EVEX_W_0F3A04_P_2,
2470 EVEX_W_0F3A05_P_2,
2471 EVEX_W_0F3A08_P_2,
2472 EVEX_W_0F3A09_P_2,
2473 EVEX_W_0F3A0A_P_2,
2474 EVEX_W_0F3A0B_P_2,
2475 EVEX_W_0F3A16_P_2,
2476 EVEX_W_0F3A18_P_2,
2477 EVEX_W_0F3A19_P_2,
2478 EVEX_W_0F3A1A_P_2,
2479 EVEX_W_0F3A1B_P_2,
2480 EVEX_W_0F3A1D_P_2,
2481 EVEX_W_0F3A21_P_2,
2482 EVEX_W_0F3A22_P_2,
2483 EVEX_W_0F3A23_P_2,
2484 EVEX_W_0F3A38_P_2,
2485 EVEX_W_0F3A39_P_2,
2486 EVEX_W_0F3A3A_P_2,
2487 EVEX_W_0F3A3B_P_2,
2488 EVEX_W_0F3A3E_P_2,
2489 EVEX_W_0F3A3F_P_2,
2490 EVEX_W_0F3A42_P_2,
2491 EVEX_W_0F3A43_P_2,
2492 EVEX_W_0F3A50_P_2,
2493 EVEX_W_0F3A51_P_2,
2494 EVEX_W_0F3A56_P_2,
2495 EVEX_W_0F3A57_P_2,
2496 EVEX_W_0F3A66_P_2,
2497 EVEX_W_0F3A67_P_2,
2498 EVEX_W_0F3A70_P_2,
2499 EVEX_W_0F3A71_P_2,
2500 EVEX_W_0F3A72_P_2,
2501 EVEX_W_0F3A73_P_2,
2502 EVEX_W_0F3ACE_P_2,
2503 EVEX_W_0F3ACF_P_2
2504 };
2505
2506 typedef void (*op_rtn) (int bytemode, int sizeflag);
2507
2508 struct dis386 {
2509 const char *name;
2510 struct
2511 {
2512 op_rtn rtn;
2513 int bytemode;
2514 } op[MAX_OPERANDS];
2515 unsigned int prefix_requirement;
2516 };
2517
2518 /* Upper case letters in the instruction names here are macros.
2519 'A' => print 'b' if no register operands or suffix_always is true
2520 'B' => print 'b' if suffix_always is true
2521 'C' => print 's' or 'l' ('w' or 'd' in Intel mode) depending on operand
2522 size prefix
2523 'D' => print 'w' if no register operands or 'w', 'l' or 'q', if
2524 suffix_always is true
2525 'E' => print 'e' if 32-bit form of jcxz
2526 'F' => print 'w' or 'l' depending on address size prefix (loop insns)
2527 'G' => print 'w' or 'l' depending on operand size prefix (i/o insns)
2528 'H' => print ",pt" or ",pn" branch hint
2529 'I' => honor following macro letter even in Intel mode (implemented only
2530 for some of the macro letters)
2531 'J' => print 'l'
2532 'K' => print 'd' or 'q' if rex prefix is present.
2533 'L' => print 'l' if suffix_always is true
2534 'M' => print 'r' if intel_mnemonic is false.
2535 'N' => print 'n' if instruction has no wait "prefix"
2536 'O' => print 'd' or 'o' (or 'q' in Intel mode)
2537 'P' => print 'w', 'l' or 'q' if instruction has an operand size prefix,
2538 or suffix_always is true. print 'q' if rex prefix is present.
2539 'Q' => print 'w', 'l' or 'q' for memory operand or suffix_always
2540 is true
2541 'R' => print 'w', 'l' or 'q' ('d' for 'l' and 'e' in Intel mode)
2542 'S' => print 'w', 'l' or 'q' if suffix_always is true
2543 'T' => print 'q' in 64bit mode if instruction has no operand size
2544 prefix and behave as 'P' otherwise
2545 'U' => print 'q' in 64bit mode if instruction has no operand size
2546 prefix and behave as 'Q' otherwise
2547 'V' => print 'q' in 64bit mode if instruction has no operand size
2548 prefix and behave as 'S' otherwise
2549 'W' => print 'b', 'w' or 'l' ('d' in Intel mode)
2550 'X' => print 's', 'd' depending on data16 prefix (for XMM)
2551 'Y' unused.
2552 'Z' => print 'q' in 64bit mode and behave as 'L' otherwise
2553 '!' => change condition from true to false or from false to true.
2554 '%' => add 1 upper case letter to the macro.
2555 '^' => print 'w' or 'l' depending on operand size prefix or
2556 suffix_always is true (lcall/ljmp).
2557 '@' => print 'q' for Intel64 ISA, 'w' or 'q' for AMD64 ISA depending
2558 on operand size prefix.
2559 '&' => print 'q' in 64bit mode for Intel64 ISA or if instruction
2560 has no operand size prefix for AMD64 ISA, behave as 'P'
2561 otherwise
2562
2563 2 upper case letter macros:
2564 "XY" => print 'x' or 'y' if suffix_always is true or no register
2565 operands and no broadcast.
2566 "XZ" => print 'x', 'y', or 'z' if suffix_always is true or no
2567 register operands and no broadcast.
2568 "XW" => print 's', 'd' depending on the VEX.W bit (for FMA)
2569 "LQ" => print 'l' ('d' in Intel mode) or 'q' for memory operand
2570 or suffix_always is true
2571 "LB" => print "abs" in 64bit mode and behave as 'B' otherwise
2572 "LS" => print "abs" in 64bit mode and behave as 'S' otherwise
2573 "LV" => print "abs" for 64bit operand and behave as 'S' otherwise
2574 "LW" => print 'd', 'q' depending on the VEX.W bit
2575 "LP" => print 'w' or 'l' ('d' in Intel mode) if instruction has
2576 an operand size prefix, or suffix_always is true. print
2577 'q' if rex prefix is present.
2578
2579 Many of the above letters print nothing in Intel mode. See "putop"
2580 for the details.
2581
2582 Braces '{' and '}', and vertical bars '|', indicate alternative
2583 mnemonic strings for AT&T and Intel. */
2584
2585 static const struct dis386 dis386[] = {
2586 /* 00 */
2587 { "addB", { Ebh1, Gb }, 0 },
2588 { "addS", { Evh1, Gv }, 0 },
2589 { "addB", { Gb, EbS }, 0 },
2590 { "addS", { Gv, EvS }, 0 },
2591 { "addB", { AL, Ib }, 0 },
2592 { "addS", { eAX, Iv }, 0 },
2593 { X86_64_TABLE (X86_64_06) },
2594 { X86_64_TABLE (X86_64_07) },
2595 /* 08 */
2596 { "orB", { Ebh1, Gb }, 0 },
2597 { "orS", { Evh1, Gv }, 0 },
2598 { "orB", { Gb, EbS }, 0 },
2599 { "orS", { Gv, EvS }, 0 },
2600 { "orB", { AL, Ib }, 0 },
2601 { "orS", { eAX, Iv }, 0 },
2602 { X86_64_TABLE (X86_64_0D) },
2603 { Bad_Opcode }, /* 0x0f extended opcode escape */
2604 /* 10 */
2605 { "adcB", { Ebh1, Gb }, 0 },
2606 { "adcS", { Evh1, Gv }, 0 },
2607 { "adcB", { Gb, EbS }, 0 },
2608 { "adcS", { Gv, EvS }, 0 },
2609 { "adcB", { AL, Ib }, 0 },
2610 { "adcS", { eAX, Iv }, 0 },
2611 { X86_64_TABLE (X86_64_16) },
2612 { X86_64_TABLE (X86_64_17) },
2613 /* 18 */
2614 { "sbbB", { Ebh1, Gb }, 0 },
2615 { "sbbS", { Evh1, Gv }, 0 },
2616 { "sbbB", { Gb, EbS }, 0 },
2617 { "sbbS", { Gv, EvS }, 0 },
2618 { "sbbB", { AL, Ib }, 0 },
2619 { "sbbS", { eAX, Iv }, 0 },
2620 { X86_64_TABLE (X86_64_1E) },
2621 { X86_64_TABLE (X86_64_1F) },
2622 /* 20 */
2623 { "andB", { Ebh1, Gb }, 0 },
2624 { "andS", { Evh1, Gv }, 0 },
2625 { "andB", { Gb, EbS }, 0 },
2626 { "andS", { Gv, EvS }, 0 },
2627 { "andB", { AL, Ib }, 0 },
2628 { "andS", { eAX, Iv }, 0 },
2629 { Bad_Opcode }, /* SEG ES prefix */
2630 { X86_64_TABLE (X86_64_27) },
2631 /* 28 */
2632 { "subB", { Ebh1, Gb }, 0 },
2633 { "subS", { Evh1, Gv }, 0 },
2634 { "subB", { Gb, EbS }, 0 },
2635 { "subS", { Gv, EvS }, 0 },
2636 { "subB", { AL, Ib }, 0 },
2637 { "subS", { eAX, Iv }, 0 },
2638 { Bad_Opcode }, /* SEG CS prefix */
2639 { X86_64_TABLE (X86_64_2F) },
2640 /* 30 */
2641 { "xorB", { Ebh1, Gb }, 0 },
2642 { "xorS", { Evh1, Gv }, 0 },
2643 { "xorB", { Gb, EbS }, 0 },
2644 { "xorS", { Gv, EvS }, 0 },
2645 { "xorB", { AL, Ib }, 0 },
2646 { "xorS", { eAX, Iv }, 0 },
2647 { Bad_Opcode }, /* SEG SS prefix */
2648 { X86_64_TABLE (X86_64_37) },
2649 /* 38 */
2650 { "cmpB", { Eb, Gb }, 0 },
2651 { "cmpS", { Ev, Gv }, 0 },
2652 { "cmpB", { Gb, EbS }, 0 },
2653 { "cmpS", { Gv, EvS }, 0 },
2654 { "cmpB", { AL, Ib }, 0 },
2655 { "cmpS", { eAX, Iv }, 0 },
2656 { Bad_Opcode }, /* SEG DS prefix */
2657 { X86_64_TABLE (X86_64_3F) },
2658 /* 40 */
2659 { "inc{S|}", { RMeAX }, 0 },
2660 { "inc{S|}", { RMeCX }, 0 },
2661 { "inc{S|}", { RMeDX }, 0 },
2662 { "inc{S|}", { RMeBX }, 0 },
2663 { "inc{S|}", { RMeSP }, 0 },
2664 { "inc{S|}", { RMeBP }, 0 },
2665 { "inc{S|}", { RMeSI }, 0 },
2666 { "inc{S|}", { RMeDI }, 0 },
2667 /* 48 */
2668 { "dec{S|}", { RMeAX }, 0 },
2669 { "dec{S|}", { RMeCX }, 0 },
2670 { "dec{S|}", { RMeDX }, 0 },
2671 { "dec{S|}", { RMeBX }, 0 },
2672 { "dec{S|}", { RMeSP }, 0 },
2673 { "dec{S|}", { RMeBP }, 0 },
2674 { "dec{S|}", { RMeSI }, 0 },
2675 { "dec{S|}", { RMeDI }, 0 },
2676 /* 50 */
2677 { "pushV", { RMrAX }, 0 },
2678 { "pushV", { RMrCX }, 0 },
2679 { "pushV", { RMrDX }, 0 },
2680 { "pushV", { RMrBX }, 0 },
2681 { "pushV", { RMrSP }, 0 },
2682 { "pushV", { RMrBP }, 0 },
2683 { "pushV", { RMrSI }, 0 },
2684 { "pushV", { RMrDI }, 0 },
2685 /* 58 */
2686 { "popV", { RMrAX }, 0 },
2687 { "popV", { RMrCX }, 0 },
2688 { "popV", { RMrDX }, 0 },
2689 { "popV", { RMrBX }, 0 },
2690 { "popV", { RMrSP }, 0 },
2691 { "popV", { RMrBP }, 0 },
2692 { "popV", { RMrSI }, 0 },
2693 { "popV", { RMrDI }, 0 },
2694 /* 60 */
2695 { X86_64_TABLE (X86_64_60) },
2696 { X86_64_TABLE (X86_64_61) },
2697 { X86_64_TABLE (X86_64_62) },
2698 { X86_64_TABLE (X86_64_63) },
2699 { Bad_Opcode }, /* seg fs */
2700 { Bad_Opcode }, /* seg gs */
2701 { Bad_Opcode }, /* op size prefix */
2702 { Bad_Opcode }, /* adr size prefix */
2703 /* 68 */
2704 { "pushT", { sIv }, 0 },
2705 { "imulS", { Gv, Ev, Iv }, 0 },
2706 { "pushT", { sIbT }, 0 },
2707 { "imulS", { Gv, Ev, sIb }, 0 },
2708 { "ins{b|}", { Ybr, indirDX }, 0 },
2709 { X86_64_TABLE (X86_64_6D) },
2710 { "outs{b|}", { indirDXr, Xb }, 0 },
2711 { X86_64_TABLE (X86_64_6F) },
2712 /* 70 */
2713 { "joH", { Jb, BND, cond_jump_flag }, 0 },
2714 { "jnoH", { Jb, BND, cond_jump_flag }, 0 },
2715 { "jbH", { Jb, BND, cond_jump_flag }, 0 },
2716 { "jaeH", { Jb, BND, cond_jump_flag }, 0 },
2717 { "jeH", { Jb, BND, cond_jump_flag }, 0 },
2718 { "jneH", { Jb, BND, cond_jump_flag }, 0 },
2719 { "jbeH", { Jb, BND, cond_jump_flag }, 0 },
2720 { "jaH", { Jb, BND, cond_jump_flag }, 0 },
2721 /* 78 */
2722 { "jsH", { Jb, BND, cond_jump_flag }, 0 },
2723 { "jnsH", { Jb, BND, cond_jump_flag }, 0 },
2724 { "jpH", { Jb, BND, cond_jump_flag }, 0 },
2725 { "jnpH", { Jb, BND, cond_jump_flag }, 0 },
2726 { "jlH", { Jb, BND, cond_jump_flag }, 0 },
2727 { "jgeH", { Jb, BND, cond_jump_flag }, 0 },
2728 { "jleH", { Jb, BND, cond_jump_flag }, 0 },
2729 { "jgH", { Jb, BND, cond_jump_flag }, 0 },
2730 /* 80 */
2731 { REG_TABLE (REG_80) },
2732 { REG_TABLE (REG_81) },
2733 { X86_64_TABLE (X86_64_82) },
2734 { REG_TABLE (REG_83) },
2735 { "testB", { Eb, Gb }, 0 },
2736 { "testS", { Ev, Gv }, 0 },
2737 { "xchgB", { Ebh2, Gb }, 0 },
2738 { "xchgS", { Evh2, Gv }, 0 },
2739 /* 88 */
2740 { "movB", { Ebh3, Gb }, 0 },
2741 { "movS", { Evh3, Gv }, 0 },
2742 { "movB", { Gb, EbS }, 0 },
2743 { "movS", { Gv, EvS }, 0 },
2744 { "movD", { Sv, Sw }, 0 },
2745 { MOD_TABLE (MOD_8D) },
2746 { "movD", { Sw, Sv }, 0 },
2747 { REG_TABLE (REG_8F) },
2748 /* 90 */
2749 { PREFIX_TABLE (PREFIX_90) },
2750 { "xchgS", { RMeCX, eAX }, 0 },
2751 { "xchgS", { RMeDX, eAX }, 0 },
2752 { "xchgS", { RMeBX, eAX }, 0 },
2753 { "xchgS", { RMeSP, eAX }, 0 },
2754 { "xchgS", { RMeBP, eAX }, 0 },
2755 { "xchgS", { RMeSI, eAX }, 0 },
2756 { "xchgS", { RMeDI, eAX }, 0 },
2757 /* 98 */
2758 { "cW{t|}R", { XX }, 0 },
2759 { "cR{t|}O", { XX }, 0 },
2760 { X86_64_TABLE (X86_64_9A) },
2761 { Bad_Opcode }, /* fwait */
2762 { "pushfT", { XX }, 0 },
2763 { "popfT", { XX }, 0 },
2764 { "sahf", { XX }, 0 },
2765 { "lahf", { XX }, 0 },
2766 /* a0 */
2767 { "mov%LB", { AL, Ob }, 0 },
2768 { "mov%LS", { eAX, Ov }, 0 },
2769 { "mov%LB", { Ob, AL }, 0 },
2770 { "mov%LS", { Ov, eAX }, 0 },
2771 { "movs{b|}", { Ybr, Xb }, 0 },
2772 { "movs{R|}", { Yvr, Xv }, 0 },
2773 { "cmps{b|}", { Xb, Yb }, 0 },
2774 { "cmps{R|}", { Xv, Yv }, 0 },
2775 /* a8 */
2776 { "testB", { AL, Ib }, 0 },
2777 { "testS", { eAX, Iv }, 0 },
2778 { "stosB", { Ybr, AL }, 0 },
2779 { "stosS", { Yvr, eAX }, 0 },
2780 { "lodsB", { ALr, Xb }, 0 },
2781 { "lodsS", { eAXr, Xv }, 0 },
2782 { "scasB", { AL, Yb }, 0 },
2783 { "scasS", { eAX, Yv }, 0 },
2784 /* b0 */
2785 { "movB", { RMAL, Ib }, 0 },
2786 { "movB", { RMCL, Ib }, 0 },
2787 { "movB", { RMDL, Ib }, 0 },
2788 { "movB", { RMBL, Ib }, 0 },
2789 { "movB", { RMAH, Ib }, 0 },
2790 { "movB", { RMCH, Ib }, 0 },
2791 { "movB", { RMDH, Ib }, 0 },
2792 { "movB", { RMBH, Ib }, 0 },
2793 /* b8 */
2794 { "mov%LV", { RMeAX, Iv64 }, 0 },
2795 { "mov%LV", { RMeCX, Iv64 }, 0 },
2796 { "mov%LV", { RMeDX, Iv64 }, 0 },
2797 { "mov%LV", { RMeBX, Iv64 }, 0 },
2798 { "mov%LV", { RMeSP, Iv64 }, 0 },
2799 { "mov%LV", { RMeBP, Iv64 }, 0 },
2800 { "mov%LV", { RMeSI, Iv64 }, 0 },
2801 { "mov%LV", { RMeDI, Iv64 }, 0 },
2802 /* c0 */
2803 { REG_TABLE (REG_C0) },
2804 { REG_TABLE (REG_C1) },
2805 { "retT", { Iw, BND }, 0 },
2806 { "retT", { BND }, 0 },
2807 { X86_64_TABLE (X86_64_C4) },
2808 { X86_64_TABLE (X86_64_C5) },
2809 { REG_TABLE (REG_C6) },
2810 { REG_TABLE (REG_C7) },
2811 /* c8 */
2812 { "enterT", { Iw, Ib }, 0 },
2813 { "leaveT", { XX }, 0 },
2814 { "Jret{|f}P", { Iw }, 0 },
2815 { "Jret{|f}P", { XX }, 0 },
2816 { "int3", { XX }, 0 },
2817 { "int", { Ib }, 0 },
2818 { X86_64_TABLE (X86_64_CE) },
2819 { "iret%LP", { XX }, 0 },
2820 /* d0 */
2821 { REG_TABLE (REG_D0) },
2822 { REG_TABLE (REG_D1) },
2823 { REG_TABLE (REG_D2) },
2824 { REG_TABLE (REG_D3) },
2825 { X86_64_TABLE (X86_64_D4) },
2826 { X86_64_TABLE (X86_64_D5) },
2827 { Bad_Opcode },
2828 { "xlat", { DSBX }, 0 },
2829 /* d8 */
2830 { FLOAT },
2831 { FLOAT },
2832 { FLOAT },
2833 { FLOAT },
2834 { FLOAT },
2835 { FLOAT },
2836 { FLOAT },
2837 { FLOAT },
2838 /* e0 */
2839 { "loopneFH", { Jb, XX, loop_jcxz_flag }, 0 },
2840 { "loopeFH", { Jb, XX, loop_jcxz_flag }, 0 },
2841 { "loopFH", { Jb, XX, loop_jcxz_flag }, 0 },
2842 { "jEcxzH", { Jb, XX, loop_jcxz_flag }, 0 },
2843 { "inB", { AL, Ib }, 0 },
2844 { "inG", { zAX, Ib }, 0 },
2845 { "outB", { Ib, AL }, 0 },
2846 { "outG", { Ib, zAX }, 0 },
2847 /* e8 */
2848 { X86_64_TABLE (X86_64_E8) },
2849 { X86_64_TABLE (X86_64_E9) },
2850 { X86_64_TABLE (X86_64_EA) },
2851 { "jmp", { Jb, BND }, 0 },
2852 { "inB", { AL, indirDX }, 0 },
2853 { "inG", { zAX, indirDX }, 0 },
2854 { "outB", { indirDX, AL }, 0 },
2855 { "outG", { indirDX, zAX }, 0 },
2856 /* f0 */
2857 { Bad_Opcode }, /* lock prefix */
2858 { "icebp", { XX }, 0 },
2859 { Bad_Opcode }, /* repne */
2860 { Bad_Opcode }, /* repz */
2861 { "hlt", { XX }, 0 },
2862 { "cmc", { XX }, 0 },
2863 { REG_TABLE (REG_F6) },
2864 { REG_TABLE (REG_F7) },
2865 /* f8 */
2866 { "clc", { XX }, 0 },
2867 { "stc", { XX }, 0 },
2868 { "cli", { XX }, 0 },
2869 { "sti", { XX }, 0 },
2870 { "cld", { XX }, 0 },
2871 { "std", { XX }, 0 },
2872 { REG_TABLE (REG_FE) },
2873 { REG_TABLE (REG_FF) },
2874 };
2875
2876 static const struct dis386 dis386_twobyte[] = {
2877 /* 00 */
2878 { REG_TABLE (REG_0F00 ) },
2879 { REG_TABLE (REG_0F01 ) },
2880 { "larS", { Gv, Ew }, 0 },
2881 { "lslS", { Gv, Ew }, 0 },
2882 { Bad_Opcode },
2883 { "syscall", { XX }, 0 },
2884 { "clts", { XX }, 0 },
2885 { "sysret%LP", { XX }, 0 },
2886 /* 08 */
2887 { "invd", { XX }, 0 },
2888 { PREFIX_TABLE (PREFIX_0F09) },
2889 { Bad_Opcode },
2890 { "ud2", { XX }, 0 },
2891 { Bad_Opcode },
2892 { REG_TABLE (REG_0F0D) },
2893 { "femms", { XX }, 0 },
2894 { "", { MX, EM, OPSUF }, 0 }, /* See OP_3DNowSuffix. */
2895 /* 10 */
2896 { PREFIX_TABLE (PREFIX_0F10) },
2897 { PREFIX_TABLE (PREFIX_0F11) },
2898 { PREFIX_TABLE (PREFIX_0F12) },
2899 { MOD_TABLE (MOD_0F13) },
2900 { "unpcklpX", { XM, EXx }, PREFIX_OPCODE },
2901 { "unpckhpX", { XM, EXx }, PREFIX_OPCODE },
2902 { PREFIX_TABLE (PREFIX_0F16) },
2903 { MOD_TABLE (MOD_0F17) },
2904 /* 18 */
2905 { REG_TABLE (REG_0F18) },
2906 { "nopQ", { Ev }, 0 },
2907 { PREFIX_TABLE (PREFIX_0F1A) },
2908 { PREFIX_TABLE (PREFIX_0F1B) },
2909 { PREFIX_TABLE (PREFIX_0F1C) },
2910 { "nopQ", { Ev }, 0 },
2911 { PREFIX_TABLE (PREFIX_0F1E) },
2912 { "nopQ", { Ev }, 0 },
2913 /* 20 */
2914 { "movZ", { Rm, Cm }, 0 },
2915 { "movZ", { Rm, Dm }, 0 },
2916 { "movZ", { Cm, Rm }, 0 },
2917 { "movZ", { Dm, Rm }, 0 },
2918 { MOD_TABLE (MOD_0F24) },
2919 { Bad_Opcode },
2920 { MOD_TABLE (MOD_0F26) },
2921 { Bad_Opcode },
2922 /* 28 */
2923 { "movapX", { XM, EXx }, PREFIX_OPCODE },
2924 { "movapX", { EXxS, XM }, PREFIX_OPCODE },
2925 { PREFIX_TABLE (PREFIX_0F2A) },
2926 { PREFIX_TABLE (PREFIX_0F2B) },
2927 { PREFIX_TABLE (PREFIX_0F2C) },
2928 { PREFIX_TABLE (PREFIX_0F2D) },
2929 { PREFIX_TABLE (PREFIX_0F2E) },
2930 { PREFIX_TABLE (PREFIX_0F2F) },
2931 /* 30 */
2932 { "wrmsr", { XX }, 0 },
2933 { "rdtsc", { XX }, 0 },
2934 { "rdmsr", { XX }, 0 },
2935 { "rdpmc", { XX }, 0 },
2936 { "sysenter", { XX }, 0 },
2937 { "sysexit", { XX }, 0 },
2938 { Bad_Opcode },
2939 { "getsec", { XX }, 0 },
2940 /* 38 */
2941 { THREE_BYTE_TABLE_PREFIX (THREE_BYTE_0F38, PREFIX_OPCODE) },
2942 { Bad_Opcode },
2943 { THREE_BYTE_TABLE_PREFIX (THREE_BYTE_0F3A, PREFIX_OPCODE) },
2944 { Bad_Opcode },
2945 { Bad_Opcode },
2946 { Bad_Opcode },
2947 { Bad_Opcode },
2948 { Bad_Opcode },
2949 /* 40 */
2950 { "cmovoS", { Gv, Ev }, 0 },
2951 { "cmovnoS", { Gv, Ev }, 0 },
2952 { "cmovbS", { Gv, Ev }, 0 },
2953 { "cmovaeS", { Gv, Ev }, 0 },
2954 { "cmoveS", { Gv, Ev }, 0 },
2955 { "cmovneS", { Gv, Ev }, 0 },
2956 { "cmovbeS", { Gv, Ev }, 0 },
2957 { "cmovaS", { Gv, Ev }, 0 },
2958 /* 48 */
2959 { "cmovsS", { Gv, Ev }, 0 },
2960 { "cmovnsS", { Gv, Ev }, 0 },
2961 { "cmovpS", { Gv, Ev }, 0 },
2962 { "cmovnpS", { Gv, Ev }, 0 },
2963 { "cmovlS", { Gv, Ev }, 0 },
2964 { "cmovgeS", { Gv, Ev }, 0 },
2965 { "cmovleS", { Gv, Ev }, 0 },
2966 { "cmovgS", { Gv, Ev }, 0 },
2967 /* 50 */
2968 { MOD_TABLE (MOD_0F51) },
2969 { PREFIX_TABLE (PREFIX_0F51) },
2970 { PREFIX_TABLE (PREFIX_0F52) },
2971 { PREFIX_TABLE (PREFIX_0F53) },
2972 { "andpX", { XM, EXx }, PREFIX_OPCODE },
2973 { "andnpX", { XM, EXx }, PREFIX_OPCODE },
2974 { "orpX", { XM, EXx }, PREFIX_OPCODE },
2975 { "xorpX", { XM, EXx }, PREFIX_OPCODE },
2976 /* 58 */
2977 { PREFIX_TABLE (PREFIX_0F58) },
2978 { PREFIX_TABLE (PREFIX_0F59) },
2979 { PREFIX_TABLE (PREFIX_0F5A) },
2980 { PREFIX_TABLE (PREFIX_0F5B) },
2981 { PREFIX_TABLE (PREFIX_0F5C) },
2982 { PREFIX_TABLE (PREFIX_0F5D) },
2983 { PREFIX_TABLE (PREFIX_0F5E) },
2984 { PREFIX_TABLE (PREFIX_0F5F) },
2985 /* 60 */
2986 { PREFIX_TABLE (PREFIX_0F60) },
2987 { PREFIX_TABLE (PREFIX_0F61) },
2988 { PREFIX_TABLE (PREFIX_0F62) },
2989 { "packsswb", { MX, EM }, PREFIX_OPCODE },
2990 { "pcmpgtb", { MX, EM }, PREFIX_OPCODE },
2991 { "pcmpgtw", { MX, EM }, PREFIX_OPCODE },
2992 { "pcmpgtd", { MX, EM }, PREFIX_OPCODE },
2993 { "packuswb", { MX, EM }, PREFIX_OPCODE },
2994 /* 68 */
2995 { "punpckhbw", { MX, EM }, PREFIX_OPCODE },
2996 { "punpckhwd", { MX, EM }, PREFIX_OPCODE },
2997 { "punpckhdq", { MX, EM }, PREFIX_OPCODE },
2998 { "packssdw", { MX, EM }, PREFIX_OPCODE },
2999 { PREFIX_TABLE (PREFIX_0F6C) },
3000 { PREFIX_TABLE (PREFIX_0F6D) },
3001 { "movK", { MX, Edq }, PREFIX_OPCODE },
3002 { PREFIX_TABLE (PREFIX_0F6F) },
3003 /* 70 */
3004 { PREFIX_TABLE (PREFIX_0F70) },
3005 { REG_TABLE (REG_0F71) },
3006 { REG_TABLE (REG_0F72) },
3007 { REG_TABLE (REG_0F73) },
3008 { "pcmpeqb", { MX, EM }, PREFIX_OPCODE },
3009 { "pcmpeqw", { MX, EM }, PREFIX_OPCODE },
3010 { "pcmpeqd", { MX, EM }, PREFIX_OPCODE },
3011 { "emms", { XX }, PREFIX_OPCODE },
3012 /* 78 */
3013 { PREFIX_TABLE (PREFIX_0F78) },
3014 { PREFIX_TABLE (PREFIX_0F79) },
3015 { Bad_Opcode },
3016 { Bad_Opcode },
3017 { PREFIX_TABLE (PREFIX_0F7C) },
3018 { PREFIX_TABLE (PREFIX_0F7D) },
3019 { PREFIX_TABLE (PREFIX_0F7E) },
3020 { PREFIX_TABLE (PREFIX_0F7F) },
3021 /* 80 */
3022 { "joH", { Jv, BND, cond_jump_flag }, 0 },
3023 { "jnoH", { Jv, BND, cond_jump_flag }, 0 },
3024 { "jbH", { Jv, BND, cond_jump_flag }, 0 },
3025 { "jaeH", { Jv, BND, cond_jump_flag }, 0 },
3026 { "jeH", { Jv, BND, cond_jump_flag }, 0 },
3027 { "jneH", { Jv, BND, cond_jump_flag }, 0 },
3028 { "jbeH", { Jv, BND, cond_jump_flag }, 0 },
3029 { "jaH", { Jv, BND, cond_jump_flag }, 0 },
3030 /* 88 */
3031 { "jsH", { Jv, BND, cond_jump_flag }, 0 },
3032 { "jnsH", { Jv, BND, cond_jump_flag }, 0 },
3033 { "jpH", { Jv, BND, cond_jump_flag }, 0 },
3034 { "jnpH", { Jv, BND, cond_jump_flag }, 0 },
3035 { "jlH", { Jv, BND, cond_jump_flag }, 0 },
3036 { "jgeH", { Jv, BND, cond_jump_flag }, 0 },
3037 { "jleH", { Jv, BND, cond_jump_flag }, 0 },
3038 { "jgH", { Jv, BND, cond_jump_flag }, 0 },
3039 /* 90 */
3040 { "seto", { Eb }, 0 },
3041 { "setno", { Eb }, 0 },
3042 { "setb", { Eb }, 0 },
3043 { "setae", { Eb }, 0 },
3044 { "sete", { Eb }, 0 },
3045 { "setne", { Eb }, 0 },
3046 { "setbe", { Eb }, 0 },
3047 { "seta", { Eb }, 0 },
3048 /* 98 */
3049 { "sets", { Eb }, 0 },
3050 { "setns", { Eb }, 0 },
3051 { "setp", { Eb }, 0 },
3052 { "setnp", { Eb }, 0 },
3053 { "setl", { Eb }, 0 },
3054 { "setge", { Eb }, 0 },
3055 { "setle", { Eb }, 0 },
3056 { "setg", { Eb }, 0 },
3057 /* a0 */
3058 { "pushT", { fs }, 0 },
3059 { "popT", { fs }, 0 },
3060 { "cpuid", { XX }, 0 },
3061 { "btS", { Ev, Gv }, 0 },
3062 { "shldS", { Ev, Gv, Ib }, 0 },
3063 { "shldS", { Ev, Gv, CL }, 0 },
3064 { REG_TABLE (REG_0FA6) },
3065 { REG_TABLE (REG_0FA7) },
3066 /* a8 */
3067 { "pushT", { gs }, 0 },
3068 { "popT", { gs }, 0 },
3069 { "rsm", { XX }, 0 },
3070 { "btsS", { Evh1, Gv }, 0 },
3071 { "shrdS", { Ev, Gv, Ib }, 0 },
3072 { "shrdS", { Ev, Gv, CL }, 0 },
3073 { REG_TABLE (REG_0FAE) },
3074 { "imulS", { Gv, Ev }, 0 },
3075 /* b0 */
3076 { "cmpxchgB", { Ebh1, Gb }, 0 },
3077 { "cmpxchgS", { Evh1, Gv }, 0 },
3078 { MOD_TABLE (MOD_0FB2) },
3079 { "btrS", { Evh1, Gv }, 0 },
3080 { MOD_TABLE (MOD_0FB4) },
3081 { MOD_TABLE (MOD_0FB5) },
3082 { "movz{bR|x}", { Gv, Eb }, 0 },
3083 { "movz{wR|x}", { Gv, Ew }, 0 }, /* yes, there really is movzww ! */
3084 /* b8 */
3085 { PREFIX_TABLE (PREFIX_0FB8) },
3086 { "ud1S", { Gv, Ev }, 0 },
3087 { REG_TABLE (REG_0FBA) },
3088 { "btcS", { Evh1, Gv }, 0 },
3089 { PREFIX_TABLE (PREFIX_0FBC) },
3090 { PREFIX_TABLE (PREFIX_0FBD) },
3091 { "movs{bR|x}", { Gv, Eb }, 0 },
3092 { "movs{wR|x}", { Gv, Ew }, 0 }, /* yes, there really is movsww ! */
3093 /* c0 */
3094 { "xaddB", { Ebh1, Gb }, 0 },
3095 { "xaddS", { Evh1, Gv }, 0 },
3096 { PREFIX_TABLE (PREFIX_0FC2) },
3097 { MOD_TABLE (MOD_0FC3) },
3098 { "pinsrw", { MX, Edqw, Ib }, PREFIX_OPCODE },
3099 { "pextrw", { Gdq, MS, Ib }, PREFIX_OPCODE },
3100 { "shufpX", { XM, EXx, Ib }, PREFIX_OPCODE },
3101 { REG_TABLE (REG_0FC7) },
3102 /* c8 */
3103 { "bswap", { RMeAX }, 0 },
3104 { "bswap", { RMeCX }, 0 },
3105 { "bswap", { RMeDX }, 0 },
3106 { "bswap", { RMeBX }, 0 },
3107 { "bswap", { RMeSP }, 0 },
3108 { "bswap", { RMeBP }, 0 },
3109 { "bswap", { RMeSI }, 0 },
3110 { "bswap", { RMeDI }, 0 },
3111 /* d0 */
3112 { PREFIX_TABLE (PREFIX_0FD0) },
3113 { "psrlw", { MX, EM }, PREFIX_OPCODE },
3114 { "psrld", { MX, EM }, PREFIX_OPCODE },
3115 { "psrlq", { MX, EM }, PREFIX_OPCODE },
3116 { "paddq", { MX, EM }, PREFIX_OPCODE },
3117 { "pmullw", { MX, EM }, PREFIX_OPCODE },
3118 { PREFIX_TABLE (PREFIX_0FD6) },
3119 { MOD_TABLE (MOD_0FD7) },
3120 /* d8 */
3121 { "psubusb", { MX, EM }, PREFIX_OPCODE },
3122 { "psubusw", { MX, EM }, PREFIX_OPCODE },
3123 { "pminub", { MX, EM }, PREFIX_OPCODE },
3124 { "pand", { MX, EM }, PREFIX_OPCODE },
3125 { "paddusb", { MX, EM }, PREFIX_OPCODE },
3126 { "paddusw", { MX, EM }, PREFIX_OPCODE },
3127 { "pmaxub", { MX, EM }, PREFIX_OPCODE },
3128 { "pandn", { MX, EM }, PREFIX_OPCODE },
3129 /* e0 */
3130 { "pavgb", { MX, EM }, PREFIX_OPCODE },
3131 { "psraw", { MX, EM }, PREFIX_OPCODE },
3132 { "psrad", { MX, EM }, PREFIX_OPCODE },
3133 { "pavgw", { MX, EM }, PREFIX_OPCODE },
3134 { "pmulhuw", { MX, EM }, PREFIX_OPCODE },
3135 { "pmulhw", { MX, EM }, PREFIX_OPCODE },
3136 { PREFIX_TABLE (PREFIX_0FE6) },
3137 { PREFIX_TABLE (PREFIX_0FE7) },
3138 /* e8 */
3139 { "psubsb", { MX, EM }, PREFIX_OPCODE },
3140 { "psubsw", { MX, EM }, PREFIX_OPCODE },
3141 { "pminsw", { MX, EM }, PREFIX_OPCODE },
3142 { "por", { MX, EM }, PREFIX_OPCODE },
3143 { "paddsb", { MX, EM }, PREFIX_OPCODE },
3144 { "paddsw", { MX, EM }, PREFIX_OPCODE },
3145 { "pmaxsw", { MX, EM }, PREFIX_OPCODE },
3146 { "pxor", { MX, EM }, PREFIX_OPCODE },
3147 /* f0 */
3148 { PREFIX_TABLE (PREFIX_0FF0) },
3149 { "psllw", { MX, EM }, PREFIX_OPCODE },
3150 { "pslld", { MX, EM }, PREFIX_OPCODE },
3151 { "psllq", { MX, EM }, PREFIX_OPCODE },
3152 { "pmuludq", { MX, EM }, PREFIX_OPCODE },
3153 { "pmaddwd", { MX, EM }, PREFIX_OPCODE },
3154 { "psadbw", { MX, EM }, PREFIX_OPCODE },
3155 { PREFIX_TABLE (PREFIX_0FF7) },
3156 /* f8 */
3157 { "psubb", { MX, EM }, PREFIX_OPCODE },
3158 { "psubw", { MX, EM }, PREFIX_OPCODE },
3159 { "psubd", { MX, EM }, PREFIX_OPCODE },
3160 { "psubq", { MX, EM }, PREFIX_OPCODE },
3161 { "paddb", { MX, EM }, PREFIX_OPCODE },
3162 { "paddw", { MX, EM }, PREFIX_OPCODE },
3163 { "paddd", { MX, EM }, PREFIX_OPCODE },
3164 { "ud0S", { Gv, Ev }, 0 },
3165 };
3166
3167 static const unsigned char onebyte_has_modrm[256] = {
3168 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
3169 /* ------------------------------- */
3170 /* 00 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 00 */
3171 /* 10 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 10 */
3172 /* 20 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 20 */
3173 /* 30 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 30 */
3174 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 40 */
3175 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 50 */
3176 /* 60 */ 0,0,1,1,0,0,0,0,0,1,0,1,0,0,0,0, /* 60 */
3177 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 70 */
3178 /* 80 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 80 */
3179 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 90 */
3180 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* a0 */
3181 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* b0 */
3182 /* c0 */ 1,1,0,0,1,1,1,1,0,0,0,0,0,0,0,0, /* c0 */
3183 /* d0 */ 1,1,1,1,0,0,0,0,1,1,1,1,1,1,1,1, /* d0 */
3184 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* e0 */
3185 /* f0 */ 0,0,0,0,0,0,1,1,0,0,0,0,0,0,1,1 /* f0 */
3186 /* ------------------------------- */
3187 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
3188 };
3189
3190 static const unsigned char twobyte_has_modrm[256] = {
3191 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
3192 /* ------------------------------- */
3193 /* 00 */ 1,1,1,1,0,0,0,0,0,0,0,0,0,1,0,1, /* 0f */
3194 /* 10 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 1f */
3195 /* 20 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 2f */
3196 /* 30 */ 0,0,0,0,0,0,0,0,1,0,1,0,0,0,0,0, /* 3f */
3197 /* 40 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 4f */
3198 /* 50 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 5f */
3199 /* 60 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 6f */
3200 /* 70 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 7f */
3201 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
3202 /* 90 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 9f */
3203 /* a0 */ 0,0,0,1,1,1,1,1,0,0,0,1,1,1,1,1, /* af */
3204 /* b0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* bf */
3205 /* c0 */ 1,1,1,1,1,1,1,1,0,0,0,0,0,0,0,0, /* cf */
3206 /* d0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* df */
3207 /* e0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* ef */
3208 /* f0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1 /* ff */
3209 /* ------------------------------- */
3210 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
3211 };
3212
3213 static char obuf[100];
3214 static char *obufp;
3215 static char *mnemonicendp;
3216 static char scratchbuf[100];
3217 static unsigned char *start_codep;
3218 static unsigned char *insn_codep;
3219 static unsigned char *codep;
3220 static unsigned char *end_codep;
3221 static int last_lock_prefix;
3222 static int last_repz_prefix;
3223 static int last_repnz_prefix;
3224 static int last_data_prefix;
3225 static int last_addr_prefix;
3226 static int last_rex_prefix;
3227 static int last_seg_prefix;
3228 static int fwait_prefix;
3229 /* The active segment register prefix. */
3230 static int active_seg_prefix;
3231 #define MAX_CODE_LENGTH 15
3232 /* We can up to 14 prefixes since the maximum instruction length is
3233 15bytes. */
3234 static int all_prefixes[MAX_CODE_LENGTH - 1];
3235 static disassemble_info *the_info;
3236 static struct
3237 {
3238 int mod;
3239 int reg;
3240 int rm;
3241 }
3242 modrm;
3243 static unsigned char need_modrm;
3244 static struct
3245 {
3246 int scale;
3247 int index;
3248 int base;
3249 }
3250 sib;
3251 static struct
3252 {
3253 int register_specifier;
3254 int length;
3255 int prefix;
3256 int w;
3257 int evex;
3258 int r;
3259 int v;
3260 int mask_register_specifier;
3261 int zeroing;
3262 int ll;
3263 int b;
3264 }
3265 vex;
3266 static unsigned char need_vex;
3267 static unsigned char need_vex_reg;
3268 static unsigned char vex_w_done;
3269
3270 struct op
3271 {
3272 const char *name;
3273 unsigned int len;
3274 };
3275
3276 /* If we are accessing mod/rm/reg without need_modrm set, then the
3277 values are stale. Hitting this abort likely indicates that you
3278 need to update onebyte_has_modrm or twobyte_has_modrm. */
3279 #define MODRM_CHECK if (!need_modrm) abort ()
3280
3281 static const char **names64;
3282 static const char **names32;
3283 static const char **names16;
3284 static const char **names8;
3285 static const char **names8rex;
3286 static const char **names_seg;
3287 static const char *index64;
3288 static const char *index32;
3289 static const char **index16;
3290 static const char **names_bnd;
3291
3292 static const char *intel_names64[] = {
3293 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
3294 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
3295 };
3296 static const char *intel_names32[] = {
3297 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
3298 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d"
3299 };
3300 static const char *intel_names16[] = {
3301 "ax", "cx", "dx", "bx", "sp", "bp", "si", "di",
3302 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
3303 };
3304 static const char *intel_names8[] = {
3305 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh",
3306 };
3307 static const char *intel_names8rex[] = {
3308 "al", "cl", "dl", "bl", "spl", "bpl", "sil", "dil",
3309 "r8b", "r9b", "r10b", "r11b", "r12b", "r13b", "r14b", "r15b"
3310 };
3311 static const char *intel_names_seg[] = {
3312 "es", "cs", "ss", "ds", "fs", "gs", "?", "?",
3313 };
3314 static const char *intel_index64 = "riz";
3315 static const char *intel_index32 = "eiz";
3316 static const char *intel_index16[] = {
3317 "bx+si", "bx+di", "bp+si", "bp+di", "si", "di", "bp", "bx"
3318 };
3319
3320 static const char *att_names64[] = {
3321 "%rax", "%rcx", "%rdx", "%rbx", "%rsp", "%rbp", "%rsi", "%rdi",
3322 "%r8", "%r9", "%r10", "%r11", "%r12", "%r13", "%r14", "%r15"
3323 };
3324 static const char *att_names32[] = {
3325 "%eax", "%ecx", "%edx", "%ebx", "%esp", "%ebp", "%esi", "%edi",
3326 "%r8d", "%r9d", "%r10d", "%r11d", "%r12d", "%r13d", "%r14d", "%r15d"
3327 };
3328 static const char *att_names16[] = {
3329 "%ax", "%cx", "%dx", "%bx", "%sp", "%bp", "%si", "%di",
3330 "%r8w", "%r9w", "%r10w", "%r11w", "%r12w", "%r13w", "%r14w", "%r15w"
3331 };
3332 static const char *att_names8[] = {
3333 "%al", "%cl", "%dl", "%bl", "%ah", "%ch", "%dh", "%bh",
3334 };
3335 static const char *att_names8rex[] = {
3336 "%al", "%cl", "%dl", "%bl", "%spl", "%bpl", "%sil", "%dil",
3337 "%r8b", "%r9b", "%r10b", "%r11b", "%r12b", "%r13b", "%r14b", "%r15b"
3338 };
3339 static const char *att_names_seg[] = {
3340 "%es", "%cs", "%ss", "%ds", "%fs", "%gs", "%?", "%?",
3341 };
3342 static const char *att_index64 = "%riz";
3343 static const char *att_index32 = "%eiz";
3344 static const char *att_index16[] = {
3345 "%bx,%si", "%bx,%di", "%bp,%si", "%bp,%di", "%si", "%di", "%bp", "%bx"
3346 };
3347
3348 static const char **names_mm;
3349 static const char *intel_names_mm[] = {
3350 "mm0", "mm1", "mm2", "mm3",
3351 "mm4", "mm5", "mm6", "mm7"
3352 };
3353 static const char *att_names_mm[] = {
3354 "%mm0", "%mm1", "%mm2", "%mm3",
3355 "%mm4", "%mm5", "%mm6", "%mm7"
3356 };
3357
3358 static const char *intel_names_bnd[] = {
3359 "bnd0", "bnd1", "bnd2", "bnd3"
3360 };
3361
3362 static const char *att_names_bnd[] = {
3363 "%bnd0", "%bnd1", "%bnd2", "%bnd3"
3364 };
3365
3366 static const char **names_xmm;
3367 static const char *intel_names_xmm[] = {
3368 "xmm0", "xmm1", "xmm2", "xmm3",
3369 "xmm4", "xmm5", "xmm6", "xmm7",
3370 "xmm8", "xmm9", "xmm10", "xmm11",
3371 "xmm12", "xmm13", "xmm14", "xmm15",
3372 "xmm16", "xmm17", "xmm18", "xmm19",
3373 "xmm20", "xmm21", "xmm22", "xmm23",
3374 "xmm24", "xmm25", "xmm26", "xmm27",
3375 "xmm28", "xmm29", "xmm30", "xmm31"
3376 };
3377 static const char *att_names_xmm[] = {
3378 "%xmm0", "%xmm1", "%xmm2", "%xmm3",
3379 "%xmm4", "%xmm5", "%xmm6", "%xmm7",
3380 "%xmm8", "%xmm9", "%xmm10", "%xmm11",
3381 "%xmm12", "%xmm13", "%xmm14", "%xmm15",
3382 "%xmm16", "%xmm17", "%xmm18", "%xmm19",
3383 "%xmm20", "%xmm21", "%xmm22", "%xmm23",
3384 "%xmm24", "%xmm25", "%xmm26", "%xmm27",
3385 "%xmm28", "%xmm29", "%xmm30", "%xmm31"
3386 };
3387
3388 static const char **names_ymm;
3389 static const char *intel_names_ymm[] = {
3390 "ymm0", "ymm1", "ymm2", "ymm3",
3391 "ymm4", "ymm5", "ymm6", "ymm7",
3392 "ymm8", "ymm9", "ymm10", "ymm11",
3393 "ymm12", "ymm13", "ymm14", "ymm15",
3394 "ymm16", "ymm17", "ymm18", "ymm19",
3395 "ymm20", "ymm21", "ymm22", "ymm23",
3396 "ymm24", "ymm25", "ymm26", "ymm27",
3397 "ymm28", "ymm29", "ymm30", "ymm31"
3398 };
3399 static const char *att_names_ymm[] = {
3400 "%ymm0", "%ymm1", "%ymm2", "%ymm3",
3401 "%ymm4", "%ymm5", "%ymm6", "%ymm7",
3402 "%ymm8", "%ymm9", "%ymm10", "%ymm11",
3403 "%ymm12", "%ymm13", "%ymm14", "%ymm15",
3404 "%ymm16", "%ymm17", "%ymm18", "%ymm19",
3405 "%ymm20", "%ymm21", "%ymm22", "%ymm23",
3406 "%ymm24", "%ymm25", "%ymm26", "%ymm27",
3407 "%ymm28", "%ymm29", "%ymm30", "%ymm31"
3408 };
3409
3410 static const char **names_zmm;
3411 static const char *intel_names_zmm[] = {
3412 "zmm0", "zmm1", "zmm2", "zmm3",
3413 "zmm4", "zmm5", "zmm6", "zmm7",
3414 "zmm8", "zmm9", "zmm10", "zmm11",
3415 "zmm12", "zmm13", "zmm14", "zmm15",
3416 "zmm16", "zmm17", "zmm18", "zmm19",
3417 "zmm20", "zmm21", "zmm22", "zmm23",
3418 "zmm24", "zmm25", "zmm26", "zmm27",
3419 "zmm28", "zmm29", "zmm30", "zmm31"
3420 };
3421 static const char *att_names_zmm[] = {
3422 "%zmm0", "%zmm1", "%zmm2", "%zmm3",
3423 "%zmm4", "%zmm5", "%zmm6", "%zmm7",
3424 "%zmm8", "%zmm9", "%zmm10", "%zmm11",
3425 "%zmm12", "%zmm13", "%zmm14", "%zmm15",
3426 "%zmm16", "%zmm17", "%zmm18", "%zmm19",
3427 "%zmm20", "%zmm21", "%zmm22", "%zmm23",
3428 "%zmm24", "%zmm25", "%zmm26", "%zmm27",
3429 "%zmm28", "%zmm29", "%zmm30", "%zmm31"
3430 };
3431
3432 static const char **names_mask;
3433 static const char *intel_names_mask[] = {
3434 "k0", "k1", "k2", "k3", "k4", "k5", "k6", "k7"
3435 };
3436 static const char *att_names_mask[] = {
3437 "%k0", "%k1", "%k2", "%k3", "%k4", "%k5", "%k6", "%k7"
3438 };
3439
3440 static const char *names_rounding[] =
3441 {
3442 "{rn-sae}",
3443 "{rd-sae}",
3444 "{ru-sae}",
3445 "{rz-sae}"
3446 };
3447
3448 static const struct dis386 reg_table[][8] = {
3449 /* REG_80 */
3450 {
3451 { "addA", { Ebh1, Ib }, 0 },
3452 { "orA", { Ebh1, Ib }, 0 },
3453 { "adcA", { Ebh1, Ib }, 0 },
3454 { "sbbA", { Ebh1, Ib }, 0 },
3455 { "andA", { Ebh1, Ib }, 0 },
3456 { "subA", { Ebh1, Ib }, 0 },
3457 { "xorA", { Ebh1, Ib }, 0 },
3458 { "cmpA", { Eb, Ib }, 0 },
3459 },
3460 /* REG_81 */
3461 {
3462 { "addQ", { Evh1, Iv }, 0 },
3463 { "orQ", { Evh1, Iv }, 0 },
3464 { "adcQ", { Evh1, Iv }, 0 },
3465 { "sbbQ", { Evh1, Iv }, 0 },
3466 { "andQ", { Evh1, Iv }, 0 },
3467 { "subQ", { Evh1, Iv }, 0 },
3468 { "xorQ", { Evh1, Iv }, 0 },
3469 { "cmpQ", { Ev, Iv }, 0 },
3470 },
3471 /* REG_83 */
3472 {
3473 { "addQ", { Evh1, sIb }, 0 },
3474 { "orQ", { Evh1, sIb }, 0 },
3475 { "adcQ", { Evh1, sIb }, 0 },
3476 { "sbbQ", { Evh1, sIb }, 0 },
3477 { "andQ", { Evh1, sIb }, 0 },
3478 { "subQ", { Evh1, sIb }, 0 },
3479 { "xorQ", { Evh1, sIb }, 0 },
3480 { "cmpQ", { Ev, sIb }, 0 },
3481 },
3482 /* REG_8F */
3483 {
3484 { "popU", { stackEv }, 0 },
3485 { XOP_8F_TABLE (XOP_09) },
3486 { Bad_Opcode },
3487 { Bad_Opcode },
3488 { Bad_Opcode },
3489 { XOP_8F_TABLE (XOP_09) },
3490 },
3491 /* REG_C0 */
3492 {
3493 { "rolA", { Eb, Ib }, 0 },
3494 { "rorA", { Eb, Ib }, 0 },
3495 { "rclA", { Eb, Ib }, 0 },
3496 { "rcrA", { Eb, Ib }, 0 },
3497 { "shlA", { Eb, Ib }, 0 },
3498 { "shrA", { Eb, Ib }, 0 },
3499 { "shlA", { Eb, Ib }, 0 },
3500 { "sarA", { Eb, Ib }, 0 },
3501 },
3502 /* REG_C1 */
3503 {
3504 { "rolQ", { Ev, Ib }, 0 },
3505 { "rorQ", { Ev, Ib }, 0 },
3506 { "rclQ", { Ev, Ib }, 0 },
3507 { "rcrQ", { Ev, Ib }, 0 },
3508 { "shlQ", { Ev, Ib }, 0 },
3509 { "shrQ", { Ev, Ib }, 0 },
3510 { "shlQ", { Ev, Ib }, 0 },
3511 { "sarQ", { Ev, Ib }, 0 },
3512 },
3513 /* REG_C6 */
3514 {
3515 { "movA", { Ebh3, Ib }, 0 },
3516 { Bad_Opcode },
3517 { Bad_Opcode },
3518 { Bad_Opcode },
3519 { Bad_Opcode },
3520 { Bad_Opcode },
3521 { Bad_Opcode },
3522 { MOD_TABLE (MOD_C6_REG_7) },
3523 },
3524 /* REG_C7 */
3525 {
3526 { "movQ", { Evh3, Iv }, 0 },
3527 { Bad_Opcode },
3528 { Bad_Opcode },
3529 { Bad_Opcode },
3530 { Bad_Opcode },
3531 { Bad_Opcode },
3532 { Bad_Opcode },
3533 { MOD_TABLE (MOD_C7_REG_7) },
3534 },
3535 /* REG_D0 */
3536 {
3537 { "rolA", { Eb, I1 }, 0 },
3538 { "rorA", { Eb, I1 }, 0 },
3539 { "rclA", { Eb, I1 }, 0 },
3540 { "rcrA", { Eb, I1 }, 0 },
3541 { "shlA", { Eb, I1 }, 0 },
3542 { "shrA", { Eb, I1 }, 0 },
3543 { "shlA", { Eb, I1 }, 0 },
3544 { "sarA", { Eb, I1 }, 0 },
3545 },
3546 /* REG_D1 */
3547 {
3548 { "rolQ", { Ev, I1 }, 0 },
3549 { "rorQ", { Ev, I1 }, 0 },
3550 { "rclQ", { Ev, I1 }, 0 },
3551 { "rcrQ", { Ev, I1 }, 0 },
3552 { "shlQ", { Ev, I1 }, 0 },
3553 { "shrQ", { Ev, I1 }, 0 },
3554 { "shlQ", { Ev, I1 }, 0 },
3555 { "sarQ", { Ev, I1 }, 0 },
3556 },
3557 /* REG_D2 */
3558 {
3559 { "rolA", { Eb, CL }, 0 },
3560 { "rorA", { Eb, CL }, 0 },
3561 { "rclA", { Eb, CL }, 0 },
3562 { "rcrA", { Eb, CL }, 0 },
3563 { "shlA", { Eb, CL }, 0 },
3564 { "shrA", { Eb, CL }, 0 },
3565 { "shlA", { Eb, CL }, 0 },
3566 { "sarA", { Eb, CL }, 0 },
3567 },
3568 /* REG_D3 */
3569 {
3570 { "rolQ", { Ev, CL }, 0 },
3571 { "rorQ", { Ev, CL }, 0 },
3572 { "rclQ", { Ev, CL }, 0 },
3573 { "rcrQ", { Ev, CL }, 0 },
3574 { "shlQ", { Ev, CL }, 0 },
3575 { "shrQ", { Ev, CL }, 0 },
3576 { "shlQ", { Ev, CL }, 0 },
3577 { "sarQ", { Ev, CL }, 0 },
3578 },
3579 /* REG_F6 */
3580 {
3581 { "testA", { Eb, Ib }, 0 },
3582 { "testA", { Eb, Ib }, 0 },
3583 { "notA", { Ebh1 }, 0 },
3584 { "negA", { Ebh1 }, 0 },
3585 { "mulA", { Eb }, 0 }, /* Don't print the implicit %al register, */
3586 { "imulA", { Eb }, 0 }, /* to distinguish these opcodes from other */
3587 { "divA", { Eb }, 0 }, /* mul/imul opcodes. Do the same for div */
3588 { "idivA", { Eb }, 0 }, /* and idiv for consistency. */
3589 },
3590 /* REG_F7 */
3591 {
3592 { "testQ", { Ev, Iv }, 0 },
3593 { "testQ", { Ev, Iv }, 0 },
3594 { "notQ", { Evh1 }, 0 },
3595 { "negQ", { Evh1 }, 0 },
3596 { "mulQ", { Ev }, 0 }, /* Don't print the implicit register. */
3597 { "imulQ", { Ev }, 0 },
3598 { "divQ", { Ev }, 0 },
3599 { "idivQ", { Ev }, 0 },
3600 },
3601 /* REG_FE */
3602 {
3603 { "incA", { Ebh1 }, 0 },
3604 { "decA", { Ebh1 }, 0 },
3605 },
3606 /* REG_FF */
3607 {
3608 { "incQ", { Evh1 }, 0 },
3609 { "decQ", { Evh1 }, 0 },
3610 { "call{&|}", { NOTRACK, indirEv, BND }, 0 },
3611 { MOD_TABLE (MOD_FF_REG_3) },
3612 { "jmp{&|}", { NOTRACK, indirEv, BND }, 0 },
3613 { MOD_TABLE (MOD_FF_REG_5) },
3614 { "pushU", { stackEv }, 0 },
3615 { Bad_Opcode },
3616 },
3617 /* REG_0F00 */
3618 {
3619 { "sldtD", { Sv }, 0 },
3620 { "strD", { Sv }, 0 },
3621 { "lldt", { Ew }, 0 },
3622 { "ltr", { Ew }, 0 },
3623 { "verr", { Ew }, 0 },
3624 { "verw", { Ew }, 0 },
3625 { Bad_Opcode },
3626 { Bad_Opcode },
3627 },
3628 /* REG_0F01 */
3629 {
3630 { MOD_TABLE (MOD_0F01_REG_0) },
3631 { MOD_TABLE (MOD_0F01_REG_1) },
3632 { MOD_TABLE (MOD_0F01_REG_2) },
3633 { MOD_TABLE (MOD_0F01_REG_3) },
3634 { "smswD", { Sv }, 0 },
3635 { MOD_TABLE (MOD_0F01_REG_5) },
3636 { "lmsw", { Ew }, 0 },
3637 { MOD_TABLE (MOD_0F01_REG_7) },
3638 },
3639 /* REG_0F0D */
3640 {
3641 { "prefetch", { Mb }, 0 },
3642 { "prefetchw", { Mb }, 0 },
3643 { "prefetchwt1", { Mb }, 0 },
3644 { "prefetch", { Mb }, 0 },
3645 { "prefetch", { Mb }, 0 },
3646 { "prefetch", { Mb }, 0 },
3647 { "prefetch", { Mb }, 0 },
3648 { "prefetch", { Mb }, 0 },
3649 },
3650 /* REG_0F18 */
3651 {
3652 { MOD_TABLE (MOD_0F18_REG_0) },
3653 { MOD_TABLE (MOD_0F18_REG_1) },
3654 { MOD_TABLE (MOD_0F18_REG_2) },
3655 { MOD_TABLE (MOD_0F18_REG_3) },
3656 { MOD_TABLE (MOD_0F18_REG_4) },
3657 { MOD_TABLE (MOD_0F18_REG_5) },
3658 { MOD_TABLE (MOD_0F18_REG_6) },
3659 { MOD_TABLE (MOD_0F18_REG_7) },
3660 },
3661 /* REG_0F1C_MOD_0 */
3662 {
3663 { "cldemote", { Mb }, 0 },
3664 { "nopQ", { Ev }, 0 },
3665 { "nopQ", { Ev }, 0 },
3666 { "nopQ", { Ev }, 0 },
3667 { "nopQ", { Ev }, 0 },
3668 { "nopQ", { Ev }, 0 },
3669 { "nopQ", { Ev }, 0 },
3670 { "nopQ", { Ev }, 0 },
3671 },
3672 /* REG_0F1E_MOD_3 */
3673 {
3674 { "nopQ", { Ev }, 0 },
3675 { "rdsspK", { Rdq }, PREFIX_OPCODE },
3676 { "nopQ", { Ev }, 0 },
3677 { "nopQ", { Ev }, 0 },
3678 { "nopQ", { Ev }, 0 },
3679 { "nopQ", { Ev }, 0 },
3680 { "nopQ", { Ev }, 0 },
3681 { RM_TABLE (RM_0F1E_MOD_3_REG_7) },
3682 },
3683 /* REG_0F71 */
3684 {
3685 { Bad_Opcode },
3686 { Bad_Opcode },
3687 { MOD_TABLE (MOD_0F71_REG_2) },
3688 { Bad_Opcode },
3689 { MOD_TABLE (MOD_0F71_REG_4) },
3690 { Bad_Opcode },
3691 { MOD_TABLE (MOD_0F71_REG_6) },
3692 },
3693 /* REG_0F72 */
3694 {
3695 { Bad_Opcode },
3696 { Bad_Opcode },
3697 { MOD_TABLE (MOD_0F72_REG_2) },
3698 { Bad_Opcode },
3699 { MOD_TABLE (MOD_0F72_REG_4) },
3700 { Bad_Opcode },
3701 { MOD_TABLE (MOD_0F72_REG_6) },
3702 },
3703 /* REG_0F73 */
3704 {
3705 { Bad_Opcode },
3706 { Bad_Opcode },
3707 { MOD_TABLE (MOD_0F73_REG_2) },
3708 { MOD_TABLE (MOD_0F73_REG_3) },
3709 { Bad_Opcode },
3710 { Bad_Opcode },
3711 { MOD_TABLE (MOD_0F73_REG_6) },
3712 { MOD_TABLE (MOD_0F73_REG_7) },
3713 },
3714 /* REG_0FA6 */
3715 {
3716 { "montmul", { { OP_0f07, 0 } }, 0 },
3717 { "xsha1", { { OP_0f07, 0 } }, 0 },
3718 { "xsha256", { { OP_0f07, 0 } }, 0 },
3719 },
3720 /* REG_0FA7 */
3721 {
3722 { "xstore-rng", { { OP_0f07, 0 } }, 0 },
3723 { "xcrypt-ecb", { { OP_0f07, 0 } }, 0 },
3724 { "xcrypt-cbc", { { OP_0f07, 0 } }, 0 },
3725 { "xcrypt-ctr", { { OP_0f07, 0 } }, 0 },
3726 { "xcrypt-cfb", { { OP_0f07, 0 } }, 0 },
3727 { "xcrypt-ofb", { { OP_0f07, 0 } }, 0 },
3728 },
3729 /* REG_0FAE */
3730 {
3731 { MOD_TABLE (MOD_0FAE_REG_0) },
3732 { MOD_TABLE (MOD_0FAE_REG_1) },
3733 { MOD_TABLE (MOD_0FAE_REG_2) },
3734 { MOD_TABLE (MOD_0FAE_REG_3) },
3735 { MOD_TABLE (MOD_0FAE_REG_4) },
3736 { MOD_TABLE (MOD_0FAE_REG_5) },
3737 { MOD_TABLE (MOD_0FAE_REG_6) },
3738 { MOD_TABLE (MOD_0FAE_REG_7) },
3739 },
3740 /* REG_0FBA */
3741 {
3742 { Bad_Opcode },
3743 { Bad_Opcode },
3744 { Bad_Opcode },
3745 { Bad_Opcode },
3746 { "btQ", { Ev, Ib }, 0 },
3747 { "btsQ", { Evh1, Ib }, 0 },
3748 { "btrQ", { Evh1, Ib }, 0 },
3749 { "btcQ", { Evh1, Ib }, 0 },
3750 },
3751 /* REG_0FC7 */
3752 {
3753 { Bad_Opcode },
3754 { "cmpxchg8b", { { CMPXCHG8B_Fixup, q_mode } }, 0 },
3755 { Bad_Opcode },
3756 { MOD_TABLE (MOD_0FC7_REG_3) },
3757 { MOD_TABLE (MOD_0FC7_REG_4) },
3758 { MOD_TABLE (MOD_0FC7_REG_5) },
3759 { MOD_TABLE (MOD_0FC7_REG_6) },
3760 { MOD_TABLE (MOD_0FC7_REG_7) },
3761 },
3762 /* REG_VEX_0F71 */
3763 {
3764 { Bad_Opcode },
3765 { Bad_Opcode },
3766 { MOD_TABLE (MOD_VEX_0F71_REG_2) },
3767 { Bad_Opcode },
3768 { MOD_TABLE (MOD_VEX_0F71_REG_4) },
3769 { Bad_Opcode },
3770 { MOD_TABLE (MOD_VEX_0F71_REG_6) },
3771 },
3772 /* REG_VEX_0F72 */
3773 {
3774 { Bad_Opcode },
3775 { Bad_Opcode },
3776 { MOD_TABLE (MOD_VEX_0F72_REG_2) },
3777 { Bad_Opcode },
3778 { MOD_TABLE (MOD_VEX_0F72_REG_4) },
3779 { Bad_Opcode },
3780 { MOD_TABLE (MOD_VEX_0F72_REG_6) },
3781 },
3782 /* REG_VEX_0F73 */
3783 {
3784 { Bad_Opcode },
3785 { Bad_Opcode },
3786 { MOD_TABLE (MOD_VEX_0F73_REG_2) },
3787 { MOD_TABLE (MOD_VEX_0F73_REG_3) },
3788 { Bad_Opcode },
3789 { Bad_Opcode },
3790 { MOD_TABLE (MOD_VEX_0F73_REG_6) },
3791 { MOD_TABLE (MOD_VEX_0F73_REG_7) },
3792 },
3793 /* REG_VEX_0FAE */
3794 {
3795 { Bad_Opcode },
3796 { Bad_Opcode },
3797 { MOD_TABLE (MOD_VEX_0FAE_REG_2) },
3798 { MOD_TABLE (MOD_VEX_0FAE_REG_3) },
3799 },
3800 /* REG_VEX_0F38F3 */
3801 {
3802 { Bad_Opcode },
3803 { PREFIX_TABLE (PREFIX_VEX_0F38F3_REG_1) },
3804 { PREFIX_TABLE (PREFIX_VEX_0F38F3_REG_2) },
3805 { PREFIX_TABLE (PREFIX_VEX_0F38F3_REG_3) },
3806 },
3807 /* REG_XOP_LWPCB */
3808 {
3809 { "llwpcb", { { OP_LWPCB_E, 0 } }, 0 },
3810 { "slwpcb", { { OP_LWPCB_E, 0 } }, 0 },
3811 },
3812 /* REG_XOP_LWP */
3813 {
3814 { "lwpins", { { OP_LWP_E, 0 }, Ed, Iq }, 0 },
3815 { "lwpval", { { OP_LWP_E, 0 }, Ed, Iq }, 0 },
3816 },
3817 /* REG_XOP_TBM_01 */
3818 {
3819 { Bad_Opcode },
3820 { "blcfill", { { OP_LWP_E, 0 }, Ev }, 0 },
3821 { "blsfill", { { OP_LWP_E, 0 }, Ev }, 0 },
3822 { "blcs", { { OP_LWP_E, 0 }, Ev }, 0 },
3823 { "tzmsk", { { OP_LWP_E, 0 }, Ev }, 0 },
3824 { "blcic", { { OP_LWP_E, 0 }, Ev }, 0 },
3825 { "blsic", { { OP_LWP_E, 0 }, Ev }, 0 },
3826 { "t1mskc", { { OP_LWP_E, 0 }, Ev }, 0 },
3827 },
3828 /* REG_XOP_TBM_02 */
3829 {
3830 { Bad_Opcode },
3831 { "blcmsk", { { OP_LWP_E, 0 }, Ev }, 0 },
3832 { Bad_Opcode },
3833 { Bad_Opcode },
3834 { Bad_Opcode },
3835 { Bad_Opcode },
3836 { "blci", { { OP_LWP_E, 0 }, Ev }, 0 },
3837 },
3838 #define NEED_REG_TABLE
3839 #include "i386-dis-evex.h"
3840 #undef NEED_REG_TABLE
3841 };
3842
3843 static const struct dis386 prefix_table[][4] = {
3844 /* PREFIX_90 */
3845 {
3846 { "xchgS", { { NOP_Fixup1, eAX_reg }, { NOP_Fixup2, eAX_reg } }, 0 },
3847 { "pause", { XX }, 0 },
3848 { "xchgS", { { NOP_Fixup1, eAX_reg }, { NOP_Fixup2, eAX_reg } }, 0 },
3849 { NULL, { { NULL, 0 } }, PREFIX_IGNORED }
3850 },
3851
3852 /* PREFIX_MOD_0_0F01_REG_5 */
3853 {
3854 { Bad_Opcode },
3855 { "rstorssp", { Mq }, PREFIX_OPCODE },
3856 },
3857
3858 /* PREFIX_MOD_3_0F01_REG_5_RM_0 */
3859 {
3860 { Bad_Opcode },
3861 { "setssbsy", { Skip_MODRM }, PREFIX_OPCODE },
3862 },
3863
3864 /* PREFIX_MOD_3_0F01_REG_5_RM_2 */
3865 {
3866 { Bad_Opcode },
3867 { "saveprevssp", { Skip_MODRM }, PREFIX_OPCODE },
3868 },
3869
3870 /* PREFIX_0F09 */
3871 {
3872 { "wbinvd", { XX }, 0 },
3873 { "wbnoinvd", { XX }, 0 },
3874 },
3875
3876 /* PREFIX_0F10 */
3877 {
3878 { "movups", { XM, EXx }, PREFIX_OPCODE },
3879 { "movss", { XM, EXd }, PREFIX_OPCODE },
3880 { "movupd", { XM, EXx }, PREFIX_OPCODE },
3881 { "movsd", { XM, EXq }, PREFIX_OPCODE },
3882 },
3883
3884 /* PREFIX_0F11 */
3885 {
3886 { "movups", { EXxS, XM }, PREFIX_OPCODE },
3887 { "movss", { EXdS, XM }, PREFIX_OPCODE },
3888 { "movupd", { EXxS, XM }, PREFIX_OPCODE },
3889 { "movsd", { EXqS, XM }, PREFIX_OPCODE },
3890 },
3891
3892 /* PREFIX_0F12 */
3893 {
3894 { MOD_TABLE (MOD_0F12_PREFIX_0) },
3895 { "movsldup", { XM, EXx }, PREFIX_OPCODE },
3896 { "movlpd", { XM, EXq }, PREFIX_OPCODE },
3897 { "movddup", { XM, EXq }, PREFIX_OPCODE },
3898 },
3899
3900 /* PREFIX_0F16 */
3901 {
3902 { MOD_TABLE (MOD_0F16_PREFIX_0) },
3903 { "movshdup", { XM, EXx }, PREFIX_OPCODE },
3904 { "movhpd", { XM, EXq }, PREFIX_OPCODE },
3905 },
3906
3907 /* PREFIX_0F1A */
3908 {
3909 { MOD_TABLE (MOD_0F1A_PREFIX_0) },
3910 { "bndcl", { Gbnd, Ev_bnd }, 0 },
3911 { "bndmov", { Gbnd, Ebnd }, 0 },
3912 { "bndcu", { Gbnd, Ev_bnd }, 0 },
3913 },
3914
3915 /* PREFIX_0F1B */
3916 {
3917 { MOD_TABLE (MOD_0F1B_PREFIX_0) },
3918 { MOD_TABLE (MOD_0F1B_PREFIX_1) },
3919 { "bndmov", { EbndS, Gbnd }, 0 },
3920 { "bndcn", { Gbnd, Ev_bnd }, 0 },
3921 },
3922
3923 /* PREFIX_0F1C */
3924 {
3925 { MOD_TABLE (MOD_0F1C_PREFIX_0) },
3926 { "nopQ", { Ev }, PREFIX_OPCODE },
3927 { "nopQ", { Ev }, PREFIX_OPCODE },
3928 { "nopQ", { Ev }, PREFIX_OPCODE },
3929 },
3930
3931 /* PREFIX_0F1E */
3932 {
3933 { "nopQ", { Ev }, PREFIX_OPCODE },
3934 { MOD_TABLE (MOD_0F1E_PREFIX_1) },
3935 { "nopQ", { Ev }, PREFIX_OPCODE },
3936 { "nopQ", { Ev }, PREFIX_OPCODE },
3937 },
3938
3939 /* PREFIX_0F2A */
3940 {
3941 { "cvtpi2ps", { XM, EMCq }, PREFIX_OPCODE },
3942 { "cvtsi2ss%LQ", { XM, Ev }, PREFIX_OPCODE },
3943 { "cvtpi2pd", { XM, EMCq }, PREFIX_OPCODE },
3944 { "cvtsi2sd%LQ", { XM, Ev }, 0 },
3945 },
3946
3947 /* PREFIX_0F2B */
3948 {
3949 { MOD_TABLE (MOD_0F2B_PREFIX_0) },
3950 { MOD_TABLE (MOD_0F2B_PREFIX_1) },
3951 { MOD_TABLE (MOD_0F2B_PREFIX_2) },
3952 { MOD_TABLE (MOD_0F2B_PREFIX_3) },
3953 },
3954
3955 /* PREFIX_0F2C */
3956 {
3957 { "cvttps2pi", { MXC, EXq }, PREFIX_OPCODE },
3958 { "cvttss2si", { Gv, EXd }, PREFIX_OPCODE },
3959 { "cvttpd2pi", { MXC, EXx }, PREFIX_OPCODE },
3960 { "cvttsd2si", { Gv, EXq }, PREFIX_OPCODE },
3961 },
3962
3963 /* PREFIX_0F2D */
3964 {
3965 { "cvtps2pi", { MXC, EXq }, PREFIX_OPCODE },
3966 { "cvtss2si", { Gv, EXd }, PREFIX_OPCODE },
3967 { "cvtpd2pi", { MXC, EXx }, PREFIX_OPCODE },
3968 { "cvtsd2si", { Gv, EXq }, PREFIX_OPCODE },
3969 },
3970
3971 /* PREFIX_0F2E */
3972 {
3973 { "ucomiss",{ XM, EXd }, 0 },
3974 { Bad_Opcode },
3975 { "ucomisd",{ XM, EXq }, 0 },
3976 },
3977
3978 /* PREFIX_0F2F */
3979 {
3980 { "comiss", { XM, EXd }, 0 },
3981 { Bad_Opcode },
3982 { "comisd", { XM, EXq }, 0 },
3983 },
3984
3985 /* PREFIX_0F51 */
3986 {
3987 { "sqrtps", { XM, EXx }, PREFIX_OPCODE },
3988 { "sqrtss", { XM, EXd }, PREFIX_OPCODE },
3989 { "sqrtpd", { XM, EXx }, PREFIX_OPCODE },
3990 { "sqrtsd", { XM, EXq }, PREFIX_OPCODE },
3991 },
3992
3993 /* PREFIX_0F52 */
3994 {
3995 { "rsqrtps",{ XM, EXx }, PREFIX_OPCODE },
3996 { "rsqrtss",{ XM, EXd }, PREFIX_OPCODE },
3997 },
3998
3999 /* PREFIX_0F53 */
4000 {
4001 { "rcpps", { XM, EXx }, PREFIX_OPCODE },
4002 { "rcpss", { XM, EXd }, PREFIX_OPCODE },
4003 },
4004
4005 /* PREFIX_0F58 */
4006 {
4007 { "addps", { XM, EXx }, PREFIX_OPCODE },
4008 { "addss", { XM, EXd }, PREFIX_OPCODE },
4009 { "addpd", { XM, EXx }, PREFIX_OPCODE },
4010 { "addsd", { XM, EXq }, PREFIX_OPCODE },
4011 },
4012
4013 /* PREFIX_0F59 */
4014 {
4015 { "mulps", { XM, EXx }, PREFIX_OPCODE },
4016 { "mulss", { XM, EXd }, PREFIX_OPCODE },
4017 { "mulpd", { XM, EXx }, PREFIX_OPCODE },
4018 { "mulsd", { XM, EXq }, PREFIX_OPCODE },
4019 },
4020
4021 /* PREFIX_0F5A */
4022 {
4023 { "cvtps2pd", { XM, EXq }, PREFIX_OPCODE },
4024 { "cvtss2sd", { XM, EXd }, PREFIX_OPCODE },
4025 { "cvtpd2ps", { XM, EXx }, PREFIX_OPCODE },
4026 { "cvtsd2ss", { XM, EXq }, PREFIX_OPCODE },
4027 },
4028
4029 /* PREFIX_0F5B */
4030 {
4031 { "cvtdq2ps", { XM, EXx }, PREFIX_OPCODE },
4032 { "cvttps2dq", { XM, EXx }, PREFIX_OPCODE },
4033 { "cvtps2dq", { XM, EXx }, PREFIX_OPCODE },
4034 },
4035
4036 /* PREFIX_0F5C */
4037 {
4038 { "subps", { XM, EXx }, PREFIX_OPCODE },
4039 { "subss", { XM, EXd }, PREFIX_OPCODE },
4040 { "subpd", { XM, EXx }, PREFIX_OPCODE },
4041 { "subsd", { XM, EXq }, PREFIX_OPCODE },
4042 },
4043
4044 /* PREFIX_0F5D */
4045 {
4046 { "minps", { XM, EXx }, PREFIX_OPCODE },
4047 { "minss", { XM, EXd }, PREFIX_OPCODE },
4048 { "minpd", { XM, EXx }, PREFIX_OPCODE },
4049 { "minsd", { XM, EXq }, PREFIX_OPCODE },
4050 },
4051
4052 /* PREFIX_0F5E */
4053 {
4054 { "divps", { XM, EXx }, PREFIX_OPCODE },
4055 { "divss", { XM, EXd }, PREFIX_OPCODE },
4056 { "divpd", { XM, EXx }, PREFIX_OPCODE },
4057 { "divsd", { XM, EXq }, PREFIX_OPCODE },
4058 },
4059
4060 /* PREFIX_0F5F */
4061 {
4062 { "maxps", { XM, EXx }, PREFIX_OPCODE },
4063 { "maxss", { XM, EXd }, PREFIX_OPCODE },
4064 { "maxpd", { XM, EXx }, PREFIX_OPCODE },
4065 { "maxsd", { XM, EXq }, PREFIX_OPCODE },
4066 },
4067
4068 /* PREFIX_0F60 */
4069 {
4070 { "punpcklbw",{ MX, EMd }, PREFIX_OPCODE },
4071 { Bad_Opcode },
4072 { "punpcklbw",{ MX, EMx }, PREFIX_OPCODE },
4073 },
4074
4075 /* PREFIX_0F61 */
4076 {
4077 { "punpcklwd",{ MX, EMd }, PREFIX_OPCODE },
4078 { Bad_Opcode },
4079 { "punpcklwd",{ MX, EMx }, PREFIX_OPCODE },
4080 },
4081
4082 /* PREFIX_0F62 */
4083 {
4084 { "punpckldq",{ MX, EMd }, PREFIX_OPCODE },
4085 { Bad_Opcode },
4086 { "punpckldq",{ MX, EMx }, PREFIX_OPCODE },
4087 },
4088
4089 /* PREFIX_0F6C */
4090 {
4091 { Bad_Opcode },
4092 { Bad_Opcode },
4093 { "punpcklqdq", { XM, EXx }, PREFIX_OPCODE },
4094 },
4095
4096 /* PREFIX_0F6D */
4097 {
4098 { Bad_Opcode },
4099 { Bad_Opcode },
4100 { "punpckhqdq", { XM, EXx }, PREFIX_OPCODE },
4101 },
4102
4103 /* PREFIX_0F6F */
4104 {
4105 { "movq", { MX, EM }, PREFIX_OPCODE },
4106 { "movdqu", { XM, EXx }, PREFIX_OPCODE },
4107 { "movdqa", { XM, EXx }, PREFIX_OPCODE },
4108 },
4109
4110 /* PREFIX_0F70 */
4111 {
4112 { "pshufw", { MX, EM, Ib }, PREFIX_OPCODE },
4113 { "pshufhw",{ XM, EXx, Ib }, PREFIX_OPCODE },
4114 { "pshufd", { XM, EXx, Ib }, PREFIX_OPCODE },
4115 { "pshuflw",{ XM, EXx, Ib }, PREFIX_OPCODE },
4116 },
4117
4118 /* PREFIX_0F73_REG_3 */
4119 {
4120 { Bad_Opcode },
4121 { Bad_Opcode },
4122 { "psrldq", { XS, Ib }, 0 },
4123 },
4124
4125 /* PREFIX_0F73_REG_7 */
4126 {
4127 { Bad_Opcode },
4128 { Bad_Opcode },
4129 { "pslldq", { XS, Ib }, 0 },
4130 },
4131
4132 /* PREFIX_0F78 */
4133 {
4134 {"vmread", { Em, Gm }, 0 },
4135 { Bad_Opcode },
4136 {"extrq", { XS, Ib, Ib }, 0 },
4137 {"insertq", { XM, XS, Ib, Ib }, 0 },
4138 },
4139
4140 /* PREFIX_0F79 */
4141 {
4142 {"vmwrite", { Gm, Em }, 0 },
4143 { Bad_Opcode },
4144 {"extrq", { XM, XS }, 0 },
4145 {"insertq", { XM, XS }, 0 },
4146 },
4147
4148 /* PREFIX_0F7C */
4149 {
4150 { Bad_Opcode },
4151 { Bad_Opcode },
4152 { "haddpd", { XM, EXx }, PREFIX_OPCODE },
4153 { "haddps", { XM, EXx }, PREFIX_OPCODE },
4154 },
4155
4156 /* PREFIX_0F7D */
4157 {
4158 { Bad_Opcode },
4159 { Bad_Opcode },
4160 { "hsubpd", { XM, EXx }, PREFIX_OPCODE },
4161 { "hsubps", { XM, EXx }, PREFIX_OPCODE },
4162 },
4163
4164 /* PREFIX_0F7E */
4165 {
4166 { "movK", { Edq, MX }, PREFIX_OPCODE },
4167 { "movq", { XM, EXq }, PREFIX_OPCODE },
4168 { "movK", { Edq, XM }, PREFIX_OPCODE },
4169 },
4170
4171 /* PREFIX_0F7F */
4172 {
4173 { "movq", { EMS, MX }, PREFIX_OPCODE },
4174 { "movdqu", { EXxS, XM }, PREFIX_OPCODE },
4175 { "movdqa", { EXxS, XM }, PREFIX_OPCODE },
4176 },
4177
4178 /* PREFIX_0FAE_REG_0 */
4179 {
4180 { Bad_Opcode },
4181 { "rdfsbase", { Ev }, 0 },
4182 },
4183
4184 /* PREFIX_0FAE_REG_1 */
4185 {
4186 { Bad_Opcode },
4187 { "rdgsbase", { Ev }, 0 },
4188 },
4189
4190 /* PREFIX_0FAE_REG_2 */
4191 {
4192 { Bad_Opcode },
4193 { "wrfsbase", { Ev }, 0 },
4194 },
4195
4196 /* PREFIX_0FAE_REG_3 */
4197 {
4198 { Bad_Opcode },
4199 { "wrgsbase", { Ev }, 0 },
4200 },
4201
4202 /* PREFIX_MOD_0_0FAE_REG_4 */
4203 {
4204 { "xsave", { FXSAVE }, 0 },
4205 { "ptwrite%LQ", { Edq }, 0 },
4206 },
4207
4208 /* PREFIX_MOD_3_0FAE_REG_4 */
4209 {
4210 { Bad_Opcode },
4211 { "ptwrite%LQ", { Edq }, 0 },
4212 },
4213
4214 /* PREFIX_MOD_0_0FAE_REG_5 */
4215 {
4216 { "xrstor", { FXSAVE }, PREFIX_OPCODE },
4217 },
4218
4219 /* PREFIX_MOD_3_0FAE_REG_5 */
4220 {
4221 { "lfence", { Skip_MODRM }, 0 },
4222 { "incsspK", { Rdq }, PREFIX_OPCODE },
4223 },
4224
4225 /* PREFIX_MOD_0_0FAE_REG_6 */
4226 {
4227 { "xsaveopt", { FXSAVE }, PREFIX_OPCODE },
4228 { "clrssbsy", { Mq }, PREFIX_OPCODE },
4229 { "clwb", { Mb }, PREFIX_OPCODE },
4230 },
4231
4232 /* PREFIX_MOD_1_0FAE_REG_6 */
4233 {
4234 { RM_TABLE (RM_0FAE_REG_6) },
4235 { "umonitor", { Eva }, PREFIX_OPCODE },
4236 { "tpause", { Edq }, PREFIX_OPCODE },
4237 { "umwait", { Edq }, PREFIX_OPCODE },
4238 },
4239
4240 /* PREFIX_0FAE_REG_7 */
4241 {
4242 { "clflush", { Mb }, 0 },
4243 { Bad_Opcode },
4244 { "clflushopt", { Mb }, 0 },
4245 },
4246
4247 /* PREFIX_0FB8 */
4248 {
4249 { Bad_Opcode },
4250 { "popcntS", { Gv, Ev }, 0 },
4251 },
4252
4253 /* PREFIX_0FBC */
4254 {
4255 { "bsfS", { Gv, Ev }, 0 },
4256 { "tzcntS", { Gv, Ev }, 0 },
4257 { "bsfS", { Gv, Ev }, 0 },
4258 },
4259
4260 /* PREFIX_0FBD */
4261 {
4262 { "bsrS", { Gv, Ev }, 0 },
4263 { "lzcntS", { Gv, Ev }, 0 },
4264 { "bsrS", { Gv, Ev }, 0 },
4265 },
4266
4267 /* PREFIX_0FC2 */
4268 {
4269 { "cmpps", { XM, EXx, CMP }, PREFIX_OPCODE },
4270 { "cmpss", { XM, EXd, CMP }, PREFIX_OPCODE },
4271 { "cmppd", { XM, EXx, CMP }, PREFIX_OPCODE },
4272 { "cmpsd", { XM, EXq, CMP }, PREFIX_OPCODE },
4273 },
4274
4275 /* PREFIX_MOD_0_0FC3 */
4276 {
4277 { "movntiS", { Ev, Gv }, PREFIX_OPCODE },
4278 },
4279
4280 /* PREFIX_MOD_0_0FC7_REG_6 */
4281 {
4282 { "vmptrld",{ Mq }, 0 },
4283 { "vmxon", { Mq }, 0 },
4284 { "vmclear",{ Mq }, 0 },
4285 },
4286
4287 /* PREFIX_MOD_3_0FC7_REG_6 */
4288 {
4289 { "rdrand", { Ev }, 0 },
4290 { Bad_Opcode },
4291 { "rdrand", { Ev }, 0 }
4292 },
4293
4294 /* PREFIX_MOD_3_0FC7_REG_7 */
4295 {
4296 { "rdseed", { Ev }, 0 },
4297 { "rdpid", { Em }, 0 },
4298 { "rdseed", { Ev }, 0 },
4299 },
4300
4301 /* PREFIX_0FD0 */
4302 {
4303 { Bad_Opcode },
4304 { Bad_Opcode },
4305 { "addsubpd", { XM, EXx }, 0 },
4306 { "addsubps", { XM, EXx }, 0 },
4307 },
4308
4309 /* PREFIX_0FD6 */
4310 {
4311 { Bad_Opcode },
4312 { "movq2dq",{ XM, MS }, 0 },
4313 { "movq", { EXqS, XM }, 0 },
4314 { "movdq2q",{ MX, XS }, 0 },
4315 },
4316
4317 /* PREFIX_0FE6 */
4318 {
4319 { Bad_Opcode },
4320 { "cvtdq2pd", { XM, EXq }, PREFIX_OPCODE },
4321 { "cvttpd2dq", { XM, EXx }, PREFIX_OPCODE },
4322 { "cvtpd2dq", { XM, EXx }, PREFIX_OPCODE },
4323 },
4324
4325 /* PREFIX_0FE7 */
4326 {
4327 { "movntq", { Mq, MX }, PREFIX_OPCODE },
4328 { Bad_Opcode },
4329 { MOD_TABLE (MOD_0FE7_PREFIX_2) },
4330 },
4331
4332 /* PREFIX_0FF0 */
4333 {
4334 { Bad_Opcode },
4335 { Bad_Opcode },
4336 { Bad_Opcode },
4337 { MOD_TABLE (MOD_0FF0_PREFIX_3) },
4338 },
4339
4340 /* PREFIX_0FF7 */
4341 {
4342 { "maskmovq", { MX, MS }, PREFIX_OPCODE },
4343 { Bad_Opcode },
4344 { "maskmovdqu", { XM, XS }, PREFIX_OPCODE },
4345 },
4346
4347 /* PREFIX_0F3810 */
4348 {
4349 { Bad_Opcode },
4350 { Bad_Opcode },
4351 { "pblendvb", { XM, EXx, XMM0 }, PREFIX_OPCODE },
4352 },
4353
4354 /* PREFIX_0F3814 */
4355 {
4356 { Bad_Opcode },
4357 { Bad_Opcode },
4358 { "blendvps", { XM, EXx, XMM0 }, PREFIX_OPCODE },
4359 },
4360
4361 /* PREFIX_0F3815 */
4362 {
4363 { Bad_Opcode },
4364 { Bad_Opcode },
4365 { "blendvpd", { XM, EXx, XMM0 }, PREFIX_OPCODE },
4366 },
4367
4368 /* PREFIX_0F3817 */
4369 {
4370 { Bad_Opcode },
4371 { Bad_Opcode },
4372 { "ptest", { XM, EXx }, PREFIX_OPCODE },
4373 },
4374
4375 /* PREFIX_0F3820 */
4376 {
4377 { Bad_Opcode },
4378 { Bad_Opcode },
4379 { "pmovsxbw", { XM, EXq }, PREFIX_OPCODE },
4380 },
4381
4382 /* PREFIX_0F3821 */
4383 {
4384 { Bad_Opcode },
4385 { Bad_Opcode },
4386 { "pmovsxbd", { XM, EXd }, PREFIX_OPCODE },
4387 },
4388
4389 /* PREFIX_0F3822 */
4390 {
4391 { Bad_Opcode },
4392 { Bad_Opcode },
4393 { "pmovsxbq", { XM, EXw }, PREFIX_OPCODE },
4394 },
4395
4396 /* PREFIX_0F3823 */
4397 {
4398 { Bad_Opcode },
4399 { Bad_Opcode },
4400 { "pmovsxwd", { XM, EXq }, PREFIX_OPCODE },
4401 },
4402
4403 /* PREFIX_0F3824 */
4404 {
4405 { Bad_Opcode },
4406 { Bad_Opcode },
4407 { "pmovsxwq", { XM, EXd }, PREFIX_OPCODE },
4408 },
4409
4410 /* PREFIX_0F3825 */
4411 {
4412 { Bad_Opcode },
4413 { Bad_Opcode },
4414 { "pmovsxdq", { XM, EXq }, PREFIX_OPCODE },
4415 },
4416
4417 /* PREFIX_0F3828 */
4418 {
4419 { Bad_Opcode },
4420 { Bad_Opcode },
4421 { "pmuldq", { XM, EXx }, PREFIX_OPCODE },
4422 },
4423
4424 /* PREFIX_0F3829 */
4425 {
4426 { Bad_Opcode },
4427 { Bad_Opcode },
4428 { "pcmpeqq", { XM, EXx }, PREFIX_OPCODE },
4429 },
4430
4431 /* PREFIX_0F382A */
4432 {
4433 { Bad_Opcode },
4434 { Bad_Opcode },
4435 { MOD_TABLE (MOD_0F382A_PREFIX_2) },
4436 },
4437
4438 /* PREFIX_0F382B */
4439 {
4440 { Bad_Opcode },
4441 { Bad_Opcode },
4442 { "packusdw", { XM, EXx }, PREFIX_OPCODE },
4443 },
4444
4445 /* PREFIX_0F3830 */
4446 {
4447 { Bad_Opcode },
4448 { Bad_Opcode },
4449 { "pmovzxbw", { XM, EXq }, PREFIX_OPCODE },
4450 },
4451
4452 /* PREFIX_0F3831 */
4453 {
4454 { Bad_Opcode },
4455 { Bad_Opcode },
4456 { "pmovzxbd", { XM, EXd }, PREFIX_OPCODE },
4457 },
4458
4459 /* PREFIX_0F3832 */
4460 {
4461 { Bad_Opcode },
4462 { Bad_Opcode },
4463 { "pmovzxbq", { XM, EXw }, PREFIX_OPCODE },
4464 },
4465
4466 /* PREFIX_0F3833 */
4467 {
4468 { Bad_Opcode },
4469 { Bad_Opcode },
4470 { "pmovzxwd", { XM, EXq }, PREFIX_OPCODE },
4471 },
4472
4473 /* PREFIX_0F3834 */
4474 {
4475 { Bad_Opcode },
4476 { Bad_Opcode },
4477 { "pmovzxwq", { XM, EXd }, PREFIX_OPCODE },
4478 },
4479
4480 /* PREFIX_0F3835 */
4481 {
4482 { Bad_Opcode },
4483 { Bad_Opcode },
4484 { "pmovzxdq", { XM, EXq }, PREFIX_OPCODE },
4485 },
4486
4487 /* PREFIX_0F3837 */
4488 {
4489 { Bad_Opcode },
4490 { Bad_Opcode },
4491 { "pcmpgtq", { XM, EXx }, PREFIX_OPCODE },
4492 },
4493
4494 /* PREFIX_0F3838 */
4495 {
4496 { Bad_Opcode },
4497 { Bad_Opcode },
4498 { "pminsb", { XM, EXx }, PREFIX_OPCODE },
4499 },
4500
4501 /* PREFIX_0F3839 */
4502 {
4503 { Bad_Opcode },
4504 { Bad_Opcode },
4505 { "pminsd", { XM, EXx }, PREFIX_OPCODE },
4506 },
4507
4508 /* PREFIX_0F383A */
4509 {
4510 { Bad_Opcode },
4511 { Bad_Opcode },
4512 { "pminuw", { XM, EXx }, PREFIX_OPCODE },
4513 },
4514
4515 /* PREFIX_0F383B */
4516 {
4517 { Bad_Opcode },
4518 { Bad_Opcode },
4519 { "pminud", { XM, EXx }, PREFIX_OPCODE },
4520 },
4521
4522 /* PREFIX_0F383C */
4523 {
4524 { Bad_Opcode },
4525 { Bad_Opcode },
4526 { "pmaxsb", { XM, EXx }, PREFIX_OPCODE },
4527 },
4528
4529 /* PREFIX_0F383D */
4530 {
4531 { Bad_Opcode },
4532 { Bad_Opcode },
4533 { "pmaxsd", { XM, EXx }, PREFIX_OPCODE },
4534 },
4535
4536 /* PREFIX_0F383E */
4537 {
4538 { Bad_Opcode },
4539 { Bad_Opcode },
4540 { "pmaxuw", { XM, EXx }, PREFIX_OPCODE },
4541 },
4542
4543 /* PREFIX_0F383F */
4544 {
4545 { Bad_Opcode },
4546 { Bad_Opcode },
4547 { "pmaxud", { XM, EXx }, PREFIX_OPCODE },
4548 },
4549
4550 /* PREFIX_0F3840 */
4551 {
4552 { Bad_Opcode },
4553 { Bad_Opcode },
4554 { "pmulld", { XM, EXx }, PREFIX_OPCODE },
4555 },
4556
4557 /* PREFIX_0F3841 */
4558 {
4559 { Bad_Opcode },
4560 { Bad_Opcode },
4561 { "phminposuw", { XM, EXx }, PREFIX_OPCODE },
4562 },
4563
4564 /* PREFIX_0F3880 */
4565 {
4566 { Bad_Opcode },
4567 { Bad_Opcode },
4568 { "invept", { Gm, Mo }, PREFIX_OPCODE },
4569 },
4570
4571 /* PREFIX_0F3881 */
4572 {
4573 { Bad_Opcode },
4574 { Bad_Opcode },
4575 { "invvpid", { Gm, Mo }, PREFIX_OPCODE },
4576 },
4577
4578 /* PREFIX_0F3882 */
4579 {
4580 { Bad_Opcode },
4581 { Bad_Opcode },
4582 { "invpcid", { Gm, M }, PREFIX_OPCODE },
4583 },
4584
4585 /* PREFIX_0F38C8 */
4586 {
4587 { "sha1nexte", { XM, EXxmm }, PREFIX_OPCODE },
4588 },
4589
4590 /* PREFIX_0F38C9 */
4591 {
4592 { "sha1msg1", { XM, EXxmm }, PREFIX_OPCODE },
4593 },
4594
4595 /* PREFIX_0F38CA */
4596 {
4597 { "sha1msg2", { XM, EXxmm }, PREFIX_OPCODE },
4598 },
4599
4600 /* PREFIX_0F38CB */
4601 {
4602 { "sha256rnds2", { XM, EXxmm, XMM0 }, PREFIX_OPCODE },
4603 },
4604
4605 /* PREFIX_0F38CC */
4606 {
4607 { "sha256msg1", { XM, EXxmm }, PREFIX_OPCODE },
4608 },
4609
4610 /* PREFIX_0F38CD */
4611 {
4612 { "sha256msg2", { XM, EXxmm }, PREFIX_OPCODE },
4613 },
4614
4615 /* PREFIX_0F38CF */
4616 {
4617 { Bad_Opcode },
4618 { Bad_Opcode },
4619 { "gf2p8mulb", { XM, EXxmm }, PREFIX_OPCODE },
4620 },
4621
4622 /* PREFIX_0F38DB */
4623 {
4624 { Bad_Opcode },
4625 { Bad_Opcode },
4626 { "aesimc", { XM, EXx }, PREFIX_OPCODE },
4627 },
4628
4629 /* PREFIX_0F38DC */
4630 {
4631 { Bad_Opcode },
4632 { Bad_Opcode },
4633 { "aesenc", { XM, EXx }, PREFIX_OPCODE },
4634 },
4635
4636 /* PREFIX_0F38DD */
4637 {
4638 { Bad_Opcode },
4639 { Bad_Opcode },
4640 { "aesenclast", { XM, EXx }, PREFIX_OPCODE },
4641 },
4642
4643 /* PREFIX_0F38DE */
4644 {
4645 { Bad_Opcode },
4646 { Bad_Opcode },
4647 { "aesdec", { XM, EXx }, PREFIX_OPCODE },
4648 },
4649
4650 /* PREFIX_0F38DF */
4651 {
4652 { Bad_Opcode },
4653 { Bad_Opcode },
4654 { "aesdeclast", { XM, EXx }, PREFIX_OPCODE },
4655 },
4656
4657 /* PREFIX_0F38F0 */
4658 {
4659 { "movbeS", { Gv, { MOVBE_Fixup, v_mode } }, PREFIX_OPCODE },
4660 { Bad_Opcode },
4661 { "movbeS", { Gv, { MOVBE_Fixup, v_mode } }, PREFIX_OPCODE },
4662 { "crc32", { Gdq, { CRC32_Fixup, b_mode } }, PREFIX_OPCODE },
4663 },
4664
4665 /* PREFIX_0F38F1 */
4666 {
4667 { "movbeS", { { MOVBE_Fixup, v_mode }, Gv }, PREFIX_OPCODE },
4668 { Bad_Opcode },
4669 { "movbeS", { { MOVBE_Fixup, v_mode }, Gv }, PREFIX_OPCODE },
4670 { "crc32", { Gdq, { CRC32_Fixup, v_mode } }, PREFIX_OPCODE },
4671 },
4672
4673 /* PREFIX_0F38F5 */
4674 {
4675 { Bad_Opcode },
4676 { Bad_Opcode },
4677 { MOD_TABLE (MOD_0F38F5_PREFIX_2) },
4678 },
4679
4680 /* PREFIX_0F38F6 */
4681 {
4682 { MOD_TABLE (MOD_0F38F6_PREFIX_0) },
4683 { "adoxS", { Gdq, Edq}, PREFIX_OPCODE },
4684 { "adcxS", { Gdq, Edq}, PREFIX_OPCODE },
4685 { Bad_Opcode },
4686 },
4687
4688 /* PREFIX_0F38F8 */
4689 {
4690 { Bad_Opcode },
4691 { Bad_Opcode },
4692 { MOD_TABLE (MOD_0F38F8_PREFIX_2) },
4693 },
4694
4695 /* PREFIX_0F38F9 */
4696 {
4697 { MOD_TABLE (MOD_0F38F9_PREFIX_0) },
4698 },
4699
4700 /* PREFIX_0F3A08 */
4701 {
4702 { Bad_Opcode },
4703 { Bad_Opcode },
4704 { "roundps", { XM, EXx, Ib }, PREFIX_OPCODE },
4705 },
4706
4707 /* PREFIX_0F3A09 */
4708 {
4709 { Bad_Opcode },
4710 { Bad_Opcode },
4711 { "roundpd", { XM, EXx, Ib }, PREFIX_OPCODE },
4712 },
4713
4714 /* PREFIX_0F3A0A */
4715 {
4716 { Bad_Opcode },
4717 { Bad_Opcode },
4718 { "roundss", { XM, EXd, Ib }, PREFIX_OPCODE },
4719 },
4720
4721 /* PREFIX_0F3A0B */
4722 {
4723 { Bad_Opcode },
4724 { Bad_Opcode },
4725 { "roundsd", { XM, EXq, Ib }, PREFIX_OPCODE },
4726 },
4727
4728 /* PREFIX_0F3A0C */
4729 {
4730 { Bad_Opcode },
4731 { Bad_Opcode },
4732 { "blendps", { XM, EXx, Ib }, PREFIX_OPCODE },
4733 },
4734
4735 /* PREFIX_0F3A0D */
4736 {
4737 { Bad_Opcode },
4738 { Bad_Opcode },
4739 { "blendpd", { XM, EXx, Ib }, PREFIX_OPCODE },
4740 },
4741
4742 /* PREFIX_0F3A0E */
4743 {
4744 { Bad_Opcode },
4745 { Bad_Opcode },
4746 { "pblendw", { XM, EXx, Ib }, PREFIX_OPCODE },
4747 },
4748
4749 /* PREFIX_0F3A14 */
4750 {
4751 { Bad_Opcode },
4752 { Bad_Opcode },
4753 { "pextrb", { Edqb, XM, Ib }, PREFIX_OPCODE },
4754 },
4755
4756 /* PREFIX_0F3A15 */
4757 {
4758 { Bad_Opcode },
4759 { Bad_Opcode },
4760 { "pextrw", { Edqw, XM, Ib }, PREFIX_OPCODE },
4761 },
4762
4763 /* PREFIX_0F3A16 */
4764 {
4765 { Bad_Opcode },
4766 { Bad_Opcode },
4767 { "pextrK", { Edq, XM, Ib }, PREFIX_OPCODE },
4768 },
4769
4770 /* PREFIX_0F3A17 */
4771 {
4772 { Bad_Opcode },
4773 { Bad_Opcode },
4774 { "extractps", { Edqd, XM, Ib }, PREFIX_OPCODE },
4775 },
4776
4777 /* PREFIX_0F3A20 */
4778 {
4779 { Bad_Opcode },
4780 { Bad_Opcode },
4781 { "pinsrb", { XM, Edqb, Ib }, PREFIX_OPCODE },
4782 },
4783
4784 /* PREFIX_0F3A21 */
4785 {
4786 { Bad_Opcode },
4787 { Bad_Opcode },
4788 { "insertps", { XM, EXd, Ib }, PREFIX_OPCODE },
4789 },
4790
4791 /* PREFIX_0F3A22 */
4792 {
4793 { Bad_Opcode },
4794 { Bad_Opcode },
4795 { "pinsrK", { XM, Edq, Ib }, PREFIX_OPCODE },
4796 },
4797
4798 /* PREFIX_0F3A40 */
4799 {
4800 { Bad_Opcode },
4801 { Bad_Opcode },
4802 { "dpps", { XM, EXx, Ib }, PREFIX_OPCODE },
4803 },
4804
4805 /* PREFIX_0F3A41 */
4806 {
4807 { Bad_Opcode },
4808 { Bad_Opcode },
4809 { "dppd", { XM, EXx, Ib }, PREFIX_OPCODE },
4810 },
4811
4812 /* PREFIX_0F3A42 */
4813 {
4814 { Bad_Opcode },
4815 { Bad_Opcode },
4816 { "mpsadbw", { XM, EXx, Ib }, PREFIX_OPCODE },
4817 },
4818
4819 /* PREFIX_0F3A44 */
4820 {
4821 { Bad_Opcode },
4822 { Bad_Opcode },
4823 { "pclmulqdq", { XM, EXx, PCLMUL }, PREFIX_OPCODE },
4824 },
4825
4826 /* PREFIX_0F3A60 */
4827 {
4828 { Bad_Opcode },
4829 { Bad_Opcode },
4830 { "pcmpestrm", { XM, { PCMPESTR_Fixup, x_mode }, Ib }, PREFIX_OPCODE },
4831 },
4832
4833 /* PREFIX_0F3A61 */
4834 {
4835 { Bad_Opcode },
4836 { Bad_Opcode },
4837 { "pcmpestri", { XM, { PCMPESTR_Fixup, x_mode }, Ib }, PREFIX_OPCODE },
4838 },
4839
4840 /* PREFIX_0F3A62 */
4841 {
4842 { Bad_Opcode },
4843 { Bad_Opcode },
4844 { "pcmpistrm", { XM, EXx, Ib }, PREFIX_OPCODE },
4845 },
4846
4847 /* PREFIX_0F3A63 */
4848 {
4849 { Bad_Opcode },
4850 { Bad_Opcode },
4851 { "pcmpistri", { XM, EXx, Ib }, PREFIX_OPCODE },
4852 },
4853
4854 /* PREFIX_0F3ACC */
4855 {
4856 { "sha1rnds4", { XM, EXxmm, Ib }, PREFIX_OPCODE },
4857 },
4858
4859 /* PREFIX_0F3ACE */
4860 {
4861 { Bad_Opcode },
4862 { Bad_Opcode },
4863 { "gf2p8affineqb", { XM, EXxmm, Ib }, PREFIX_OPCODE },
4864 },
4865
4866 /* PREFIX_0F3ACF */
4867 {
4868 { Bad_Opcode },
4869 { Bad_Opcode },
4870 { "gf2p8affineinvqb", { XM, EXxmm, Ib }, PREFIX_OPCODE },
4871 },
4872
4873 /* PREFIX_0F3ADF */
4874 {
4875 { Bad_Opcode },
4876 { Bad_Opcode },
4877 { "aeskeygenassist", { XM, EXx, Ib }, PREFIX_OPCODE },
4878 },
4879
4880 /* PREFIX_VEX_0F10 */
4881 {
4882 { VEX_W_TABLE (VEX_W_0F10_P_0) },
4883 { VEX_LEN_TABLE (VEX_LEN_0F10_P_1) },
4884 { VEX_W_TABLE (VEX_W_0F10_P_2) },
4885 { VEX_LEN_TABLE (VEX_LEN_0F10_P_3) },
4886 },
4887
4888 /* PREFIX_VEX_0F11 */
4889 {
4890 { VEX_W_TABLE (VEX_W_0F11_P_0) },
4891 { VEX_LEN_TABLE (VEX_LEN_0F11_P_1) },
4892 { VEX_W_TABLE (VEX_W_0F11_P_2) },
4893 { VEX_LEN_TABLE (VEX_LEN_0F11_P_3) },
4894 },
4895
4896 /* PREFIX_VEX_0F12 */
4897 {
4898 { MOD_TABLE (MOD_VEX_0F12_PREFIX_0) },
4899 { VEX_W_TABLE (VEX_W_0F12_P_1) },
4900 { VEX_LEN_TABLE (VEX_LEN_0F12_P_2) },
4901 { VEX_W_TABLE (VEX_W_0F12_P_3) },
4902 },
4903
4904 /* PREFIX_VEX_0F16 */
4905 {
4906 { MOD_TABLE (MOD_VEX_0F16_PREFIX_0) },
4907 { VEX_W_TABLE (VEX_W_0F16_P_1) },
4908 { VEX_LEN_TABLE (VEX_LEN_0F16_P_2) },
4909 },
4910
4911 /* PREFIX_VEX_0F2A */
4912 {
4913 { Bad_Opcode },
4914 { VEX_LEN_TABLE (VEX_LEN_0F2A_P_1) },
4915 { Bad_Opcode },
4916 { VEX_LEN_TABLE (VEX_LEN_0F2A_P_3) },
4917 },
4918
4919 /* PREFIX_VEX_0F2C */
4920 {
4921 { Bad_Opcode },
4922 { VEX_LEN_TABLE (VEX_LEN_0F2C_P_1) },
4923 { Bad_Opcode },
4924 { VEX_LEN_TABLE (VEX_LEN_0F2C_P_3) },
4925 },
4926
4927 /* PREFIX_VEX_0F2D */
4928 {
4929 { Bad_Opcode },
4930 { VEX_LEN_TABLE (VEX_LEN_0F2D_P_1) },
4931 { Bad_Opcode },
4932 { VEX_LEN_TABLE (VEX_LEN_0F2D_P_3) },
4933 },
4934
4935 /* PREFIX_VEX_0F2E */
4936 {
4937 { VEX_LEN_TABLE (VEX_LEN_0F2E_P_0) },
4938 { Bad_Opcode },
4939 { VEX_LEN_TABLE (VEX_LEN_0F2E_P_2) },
4940 },
4941
4942 /* PREFIX_VEX_0F2F */
4943 {
4944 { VEX_LEN_TABLE (VEX_LEN_0F2F_P_0) },
4945 { Bad_Opcode },
4946 { VEX_LEN_TABLE (VEX_LEN_0F2F_P_2) },
4947 },
4948
4949 /* PREFIX_VEX_0F41 */
4950 {
4951 { VEX_LEN_TABLE (VEX_LEN_0F41_P_0) },
4952 { Bad_Opcode },
4953 { VEX_LEN_TABLE (VEX_LEN_0F41_P_2) },
4954 },
4955
4956 /* PREFIX_VEX_0F42 */
4957 {
4958 { VEX_LEN_TABLE (VEX_LEN_0F42_P_0) },
4959 { Bad_Opcode },
4960 { VEX_LEN_TABLE (VEX_LEN_0F42_P_2) },
4961 },
4962
4963 /* PREFIX_VEX_0F44 */
4964 {
4965 { VEX_LEN_TABLE (VEX_LEN_0F44_P_0) },
4966 { Bad_Opcode },
4967 { VEX_LEN_TABLE (VEX_LEN_0F44_P_2) },
4968 },
4969
4970 /* PREFIX_VEX_0F45 */
4971 {
4972 { VEX_LEN_TABLE (VEX_LEN_0F45_P_0) },
4973 { Bad_Opcode },
4974 { VEX_LEN_TABLE (VEX_LEN_0F45_P_2) },
4975 },
4976
4977 /* PREFIX_VEX_0F46 */
4978 {
4979 { VEX_LEN_TABLE (VEX_LEN_0F46_P_0) },
4980 { Bad_Opcode },
4981 { VEX_LEN_TABLE (VEX_LEN_0F46_P_2) },
4982 },
4983
4984 /* PREFIX_VEX_0F47 */
4985 {
4986 { VEX_LEN_TABLE (VEX_LEN_0F47_P_0) },
4987 { Bad_Opcode },
4988 { VEX_LEN_TABLE (VEX_LEN_0F47_P_2) },
4989 },
4990
4991 /* PREFIX_VEX_0F4A */
4992 {
4993 { VEX_LEN_TABLE (VEX_LEN_0F4A_P_0) },
4994 { Bad_Opcode },
4995 { VEX_LEN_TABLE (VEX_LEN_0F4A_P_2) },
4996 },
4997
4998 /* PREFIX_VEX_0F4B */
4999 {
5000 { VEX_LEN_TABLE (VEX_LEN_0F4B_P_0) },
5001 { Bad_Opcode },
5002 { VEX_LEN_TABLE (VEX_LEN_0F4B_P_2) },
5003 },
5004
5005 /* PREFIX_VEX_0F51 */
5006 {
5007 { VEX_W_TABLE (VEX_W_0F51_P_0) },
5008 { VEX_LEN_TABLE (VEX_LEN_0F51_P_1) },
5009 { VEX_W_TABLE (VEX_W_0F51_P_2) },
5010 { VEX_LEN_TABLE (VEX_LEN_0F51_P_3) },
5011 },
5012
5013 /* PREFIX_VEX_0F52 */
5014 {
5015 { VEX_W_TABLE (VEX_W_0F52_P_0) },
5016 { VEX_LEN_TABLE (VEX_LEN_0F52_P_1) },
5017 },
5018
5019 /* PREFIX_VEX_0F53 */
5020 {
5021 { VEX_W_TABLE (VEX_W_0F53_P_0) },
5022 { VEX_LEN_TABLE (VEX_LEN_0F53_P_1) },
5023 },
5024
5025 /* PREFIX_VEX_0F58 */
5026 {
5027 { VEX_W_TABLE (VEX_W_0F58_P_0) },
5028 { VEX_LEN_TABLE (VEX_LEN_0F58_P_1) },
5029 { VEX_W_TABLE (VEX_W_0F58_P_2) },
5030 { VEX_LEN_TABLE (VEX_LEN_0F58_P_3) },
5031 },
5032
5033 /* PREFIX_VEX_0F59 */
5034 {
5035 { VEX_W_TABLE (VEX_W_0F59_P_0) },
5036 { VEX_LEN_TABLE (VEX_LEN_0F59_P_1) },
5037 { VEX_W_TABLE (VEX_W_0F59_P_2) },
5038 { VEX_LEN_TABLE (VEX_LEN_0F59_P_3) },
5039 },
5040
5041 /* PREFIX_VEX_0F5A */
5042 {
5043 { VEX_W_TABLE (VEX_W_0F5A_P_0) },
5044 { VEX_LEN_TABLE (VEX_LEN_0F5A_P_1) },
5045 { "vcvtpd2ps%XY", { XMM, EXx }, 0 },
5046 { VEX_LEN_TABLE (VEX_LEN_0F5A_P_3) },
5047 },
5048
5049 /* PREFIX_VEX_0F5B */
5050 {
5051 { VEX_W_TABLE (VEX_W_0F5B_P_0) },
5052 { VEX_W_TABLE (VEX_W_0F5B_P_1) },
5053 { VEX_W_TABLE (VEX_W_0F5B_P_2) },
5054 },
5055
5056 /* PREFIX_VEX_0F5C */
5057 {
5058 { VEX_W_TABLE (VEX_W_0F5C_P_0) },
5059 { VEX_LEN_TABLE (VEX_LEN_0F5C_P_1) },
5060 { VEX_W_TABLE (VEX_W_0F5C_P_2) },
5061 { VEX_LEN_TABLE (VEX_LEN_0F5C_P_3) },
5062 },
5063
5064 /* PREFIX_VEX_0F5D */
5065 {
5066 { VEX_W_TABLE (VEX_W_0F5D_P_0) },
5067 { VEX_LEN_TABLE (VEX_LEN_0F5D_P_1) },
5068 { VEX_W_TABLE (VEX_W_0F5D_P_2) },
5069 { VEX_LEN_TABLE (VEX_LEN_0F5D_P_3) },
5070 },
5071
5072 /* PREFIX_VEX_0F5E */
5073 {
5074 { VEX_W_TABLE (VEX_W_0F5E_P_0) },
5075 { VEX_LEN_TABLE (VEX_LEN_0F5E_P_1) },
5076 { VEX_W_TABLE (VEX_W_0F5E_P_2) },
5077 { VEX_LEN_TABLE (VEX_LEN_0F5E_P_3) },
5078 },
5079
5080 /* PREFIX_VEX_0F5F */
5081 {
5082 { VEX_W_TABLE (VEX_W_0F5F_P_0) },
5083 { VEX_LEN_TABLE (VEX_LEN_0F5F_P_1) },
5084 { VEX_W_TABLE (VEX_W_0F5F_P_2) },
5085 { VEX_LEN_TABLE (VEX_LEN_0F5F_P_3) },
5086 },
5087
5088 /* PREFIX_VEX_0F60 */
5089 {
5090 { Bad_Opcode },
5091 { Bad_Opcode },
5092 { VEX_W_TABLE (VEX_W_0F60_P_2) },
5093 },
5094
5095 /* PREFIX_VEX_0F61 */
5096 {
5097 { Bad_Opcode },
5098 { Bad_Opcode },
5099 { VEX_W_TABLE (VEX_W_0F61_P_2) },
5100 },
5101
5102 /* PREFIX_VEX_0F62 */
5103 {
5104 { Bad_Opcode },
5105 { Bad_Opcode },
5106 { VEX_W_TABLE (VEX_W_0F62_P_2) },
5107 },
5108
5109 /* PREFIX_VEX_0F63 */
5110 {
5111 { Bad_Opcode },
5112 { Bad_Opcode },
5113 { VEX_W_TABLE (VEX_W_0F63_P_2) },
5114 },
5115
5116 /* PREFIX_VEX_0F64 */
5117 {
5118 { Bad_Opcode },
5119 { Bad_Opcode },
5120 { VEX_W_TABLE (VEX_W_0F64_P_2) },
5121 },
5122
5123 /* PREFIX_VEX_0F65 */
5124 {
5125 { Bad_Opcode },
5126 { Bad_Opcode },
5127 { VEX_W_TABLE (VEX_W_0F65_P_2) },
5128 },
5129
5130 /* PREFIX_VEX_0F66 */
5131 {
5132 { Bad_Opcode },
5133 { Bad_Opcode },
5134 { VEX_W_TABLE (VEX_W_0F66_P_2) },
5135 },
5136
5137 /* PREFIX_VEX_0F67 */
5138 {
5139 { Bad_Opcode },
5140 { Bad_Opcode },
5141 { VEX_W_TABLE (VEX_W_0F67_P_2) },
5142 },
5143
5144 /* PREFIX_VEX_0F68 */
5145 {
5146 { Bad_Opcode },
5147 { Bad_Opcode },
5148 { VEX_W_TABLE (VEX_W_0F68_P_2) },
5149 },
5150
5151 /* PREFIX_VEX_0F69 */
5152 {
5153 { Bad_Opcode },
5154 { Bad_Opcode },
5155 { VEX_W_TABLE (VEX_W_0F69_P_2) },
5156 },
5157
5158 /* PREFIX_VEX_0F6A */
5159 {
5160 { Bad_Opcode },
5161 { Bad_Opcode },
5162 { VEX_W_TABLE (VEX_W_0F6A_P_2) },
5163 },
5164
5165 /* PREFIX_VEX_0F6B */
5166 {
5167 { Bad_Opcode },
5168 { Bad_Opcode },
5169 { VEX_W_TABLE (VEX_W_0F6B_P_2) },
5170 },
5171
5172 /* PREFIX_VEX_0F6C */
5173 {
5174 { Bad_Opcode },
5175 { Bad_Opcode },
5176 { VEX_W_TABLE (VEX_W_0F6C_P_2) },
5177 },
5178
5179 /* PREFIX_VEX_0F6D */
5180 {
5181 { Bad_Opcode },
5182 { Bad_Opcode },
5183 { VEX_W_TABLE (VEX_W_0F6D_P_2) },
5184 },
5185
5186 /* PREFIX_VEX_0F6E */
5187 {
5188 { Bad_Opcode },
5189 { Bad_Opcode },
5190 { VEX_LEN_TABLE (VEX_LEN_0F6E_P_2) },
5191 },
5192
5193 /* PREFIX_VEX_0F6F */
5194 {
5195 { Bad_Opcode },
5196 { VEX_W_TABLE (VEX_W_0F6F_P_1) },
5197 { VEX_W_TABLE (VEX_W_0F6F_P_2) },
5198 },
5199
5200 /* PREFIX_VEX_0F70 */
5201 {
5202 { Bad_Opcode },
5203 { VEX_W_TABLE (VEX_W_0F70_P_1) },
5204 { VEX_W_TABLE (VEX_W_0F70_P_2) },
5205 { VEX_W_TABLE (VEX_W_0F70_P_3) },
5206 },
5207
5208 /* PREFIX_VEX_0F71_REG_2 */
5209 {
5210 { Bad_Opcode },
5211 { Bad_Opcode },
5212 { VEX_W_TABLE (VEX_W_0F71_R_2_P_2) },
5213 },
5214
5215 /* PREFIX_VEX_0F71_REG_4 */
5216 {
5217 { Bad_Opcode },
5218 { Bad_Opcode },
5219 { VEX_W_TABLE (VEX_W_0F71_R_4_P_2) },
5220 },
5221
5222 /* PREFIX_VEX_0F71_REG_6 */
5223 {
5224 { Bad_Opcode },
5225 { Bad_Opcode },
5226 { VEX_W_TABLE (VEX_W_0F71_R_6_P_2) },
5227 },
5228
5229 /* PREFIX_VEX_0F72_REG_2 */
5230 {
5231 { Bad_Opcode },
5232 { Bad_Opcode },
5233 { VEX_W_TABLE (VEX_W_0F72_R_2_P_2) },
5234 },
5235
5236 /* PREFIX_VEX_0F72_REG_4 */
5237 {
5238 { Bad_Opcode },
5239 { Bad_Opcode },
5240 { VEX_W_TABLE (VEX_W_0F72_R_4_P_2) },
5241 },
5242
5243 /* PREFIX_VEX_0F72_REG_6 */
5244 {
5245 { Bad_Opcode },
5246 { Bad_Opcode },
5247 { VEX_W_TABLE (VEX_W_0F72_R_6_P_2) },
5248 },
5249
5250 /* PREFIX_VEX_0F73_REG_2 */
5251 {
5252 { Bad_Opcode },
5253 { Bad_Opcode },
5254 { VEX_W_TABLE (VEX_W_0F73_R_2_P_2) },
5255 },
5256
5257 /* PREFIX_VEX_0F73_REG_3 */
5258 {
5259 { Bad_Opcode },
5260 { Bad_Opcode },
5261 { VEX_W_TABLE (VEX_W_0F73_R_3_P_2) },
5262 },
5263
5264 /* PREFIX_VEX_0F73_REG_6 */
5265 {
5266 { Bad_Opcode },
5267 { Bad_Opcode },
5268 { VEX_W_TABLE (VEX_W_0F73_R_6_P_2) },
5269 },
5270
5271 /* PREFIX_VEX_0F73_REG_7 */
5272 {
5273 { Bad_Opcode },
5274 { Bad_Opcode },
5275 { VEX_W_TABLE (VEX_W_0F73_R_7_P_2) },
5276 },
5277
5278 /* PREFIX_VEX_0F74 */
5279 {
5280 { Bad_Opcode },
5281 { Bad_Opcode },
5282 { VEX_W_TABLE (VEX_W_0F74_P_2) },
5283 },
5284
5285 /* PREFIX_VEX_0F75 */
5286 {
5287 { Bad_Opcode },
5288 { Bad_Opcode },
5289 { VEX_W_TABLE (VEX_W_0F75_P_2) },
5290 },
5291
5292 /* PREFIX_VEX_0F76 */
5293 {
5294 { Bad_Opcode },
5295 { Bad_Opcode },
5296 { VEX_W_TABLE (VEX_W_0F76_P_2) },
5297 },
5298
5299 /* PREFIX_VEX_0F77 */
5300 {
5301 { VEX_W_TABLE (VEX_W_0F77_P_0) },
5302 },
5303
5304 /* PREFIX_VEX_0F7C */
5305 {
5306 { Bad_Opcode },
5307 { Bad_Opcode },
5308 { VEX_W_TABLE (VEX_W_0F7C_P_2) },
5309 { VEX_W_TABLE (VEX_W_0F7C_P_3) },
5310 },
5311
5312 /* PREFIX_VEX_0F7D */
5313 {
5314 { Bad_Opcode },
5315 { Bad_Opcode },
5316 { VEX_W_TABLE (VEX_W_0F7D_P_2) },
5317 { VEX_W_TABLE (VEX_W_0F7D_P_3) },
5318 },
5319
5320 /* PREFIX_VEX_0F7E */
5321 {
5322 { Bad_Opcode },
5323 { VEX_LEN_TABLE (VEX_LEN_0F7E_P_1) },
5324 { VEX_LEN_TABLE (VEX_LEN_0F7E_P_2) },
5325 },
5326
5327 /* PREFIX_VEX_0F7F */
5328 {
5329 { Bad_Opcode },
5330 { VEX_W_TABLE (VEX_W_0F7F_P_1) },
5331 { VEX_W_TABLE (VEX_W_0F7F_P_2) },
5332 },
5333
5334 /* PREFIX_VEX_0F90 */
5335 {
5336 { VEX_LEN_TABLE (VEX_LEN_0F90_P_0) },
5337 { Bad_Opcode },
5338 { VEX_LEN_TABLE (VEX_LEN_0F90_P_2) },
5339 },
5340
5341 /* PREFIX_VEX_0F91 */
5342 {
5343 { VEX_LEN_TABLE (VEX_LEN_0F91_P_0) },
5344 { Bad_Opcode },
5345 { VEX_LEN_TABLE (VEX_LEN_0F91_P_2) },
5346 },
5347
5348 /* PREFIX_VEX_0F92 */
5349 {
5350 { VEX_LEN_TABLE (VEX_LEN_0F92_P_0) },
5351 { Bad_Opcode },
5352 { VEX_LEN_TABLE (VEX_LEN_0F92_P_2) },
5353 { VEX_LEN_TABLE (VEX_LEN_0F92_P_3) },
5354 },
5355
5356 /* PREFIX_VEX_0F93 */
5357 {
5358 { VEX_LEN_TABLE (VEX_LEN_0F93_P_0) },
5359 { Bad_Opcode },
5360 { VEX_LEN_TABLE (VEX_LEN_0F93_P_2) },
5361 { VEX_LEN_TABLE (VEX_LEN_0F93_P_3) },
5362 },
5363
5364 /* PREFIX_VEX_0F98 */
5365 {
5366 { VEX_LEN_TABLE (VEX_LEN_0F98_P_0) },
5367 { Bad_Opcode },
5368 { VEX_LEN_TABLE (VEX_LEN_0F98_P_2) },
5369 },
5370
5371 /* PREFIX_VEX_0F99 */
5372 {
5373 { VEX_LEN_TABLE (VEX_LEN_0F99_P_0) },
5374 { Bad_Opcode },
5375 { VEX_LEN_TABLE (VEX_LEN_0F99_P_2) },
5376 },
5377
5378 /* PREFIX_VEX_0FC2 */
5379 {
5380 { VEX_W_TABLE (VEX_W_0FC2_P_0) },
5381 { VEX_LEN_TABLE (VEX_LEN_0FC2_P_1) },
5382 { VEX_W_TABLE (VEX_W_0FC2_P_2) },
5383 { VEX_LEN_TABLE (VEX_LEN_0FC2_P_3) },
5384 },
5385
5386 /* PREFIX_VEX_0FC4 */
5387 {
5388 { Bad_Opcode },
5389 { Bad_Opcode },
5390 { VEX_LEN_TABLE (VEX_LEN_0FC4_P_2) },
5391 },
5392
5393 /* PREFIX_VEX_0FC5 */
5394 {
5395 { Bad_Opcode },
5396 { Bad_Opcode },
5397 { VEX_LEN_TABLE (VEX_LEN_0FC5_P_2) },
5398 },
5399
5400 /* PREFIX_VEX_0FD0 */
5401 {
5402 { Bad_Opcode },
5403 { Bad_Opcode },
5404 { VEX_W_TABLE (VEX_W_0FD0_P_2) },
5405 { VEX_W_TABLE (VEX_W_0FD0_P_3) },
5406 },
5407
5408 /* PREFIX_VEX_0FD1 */
5409 {
5410 { Bad_Opcode },
5411 { Bad_Opcode },
5412 { VEX_W_TABLE (VEX_W_0FD1_P_2) },
5413 },
5414
5415 /* PREFIX_VEX_0FD2 */
5416 {
5417 { Bad_Opcode },
5418 { Bad_Opcode },
5419 { VEX_W_TABLE (VEX_W_0FD2_P_2) },
5420 },
5421
5422 /* PREFIX_VEX_0FD3 */
5423 {
5424 { Bad_Opcode },
5425 { Bad_Opcode },
5426 { VEX_W_TABLE (VEX_W_0FD3_P_2) },
5427 },
5428
5429 /* PREFIX_VEX_0FD4 */
5430 {
5431 { Bad_Opcode },
5432 { Bad_Opcode },
5433 { VEX_W_TABLE (VEX_W_0FD4_P_2) },
5434 },
5435
5436 /* PREFIX_VEX_0FD5 */
5437 {
5438 { Bad_Opcode },
5439 { Bad_Opcode },
5440 { VEX_W_TABLE (VEX_W_0FD5_P_2) },
5441 },
5442
5443 /* PREFIX_VEX_0FD6 */
5444 {
5445 { Bad_Opcode },
5446 { Bad_Opcode },
5447 { VEX_LEN_TABLE (VEX_LEN_0FD6_P_2) },
5448 },
5449
5450 /* PREFIX_VEX_0FD7 */
5451 {
5452 { Bad_Opcode },
5453 { Bad_Opcode },
5454 { MOD_TABLE (MOD_VEX_0FD7_PREFIX_2) },
5455 },
5456
5457 /* PREFIX_VEX_0FD8 */
5458 {
5459 { Bad_Opcode },
5460 { Bad_Opcode },
5461 { VEX_W_TABLE (VEX_W_0FD8_P_2) },
5462 },
5463
5464 /* PREFIX_VEX_0FD9 */
5465 {
5466 { Bad_Opcode },
5467 { Bad_Opcode },
5468 { VEX_W_TABLE (VEX_W_0FD9_P_2) },
5469 },
5470
5471 /* PREFIX_VEX_0FDA */
5472 {
5473 { Bad_Opcode },
5474 { Bad_Opcode },
5475 { VEX_W_TABLE (VEX_W_0FDA_P_2) },
5476 },
5477
5478 /* PREFIX_VEX_0FDB */
5479 {
5480 { Bad_Opcode },
5481 { Bad_Opcode },
5482 { VEX_W_TABLE (VEX_W_0FDB_P_2) },
5483 },
5484
5485 /* PREFIX_VEX_0FDC */
5486 {
5487 { Bad_Opcode },
5488 { Bad_Opcode },
5489 { VEX_W_TABLE (VEX_W_0FDC_P_2) },
5490 },
5491
5492 /* PREFIX_VEX_0FDD */
5493 {
5494 { Bad_Opcode },
5495 { Bad_Opcode },
5496 { VEX_W_TABLE (VEX_W_0FDD_P_2) },
5497 },
5498
5499 /* PREFIX_VEX_0FDE */
5500 {
5501 { Bad_Opcode },
5502 { Bad_Opcode },
5503 { VEX_W_TABLE (VEX_W_0FDE_P_2) },
5504 },
5505
5506 /* PREFIX_VEX_0FDF */
5507 {
5508 { Bad_Opcode },
5509 { Bad_Opcode },
5510 { VEX_W_TABLE (VEX_W_0FDF_P_2) },
5511 },
5512
5513 /* PREFIX_VEX_0FE0 */
5514 {
5515 { Bad_Opcode },
5516 { Bad_Opcode },
5517 { VEX_W_TABLE (VEX_W_0FE0_P_2) },
5518 },
5519
5520 /* PREFIX_VEX_0FE1 */
5521 {
5522 { Bad_Opcode },
5523 { Bad_Opcode },
5524 { VEX_W_TABLE (VEX_W_0FE1_P_2) },
5525 },
5526
5527 /* PREFIX_VEX_0FE2 */
5528 {
5529 { Bad_Opcode },
5530 { Bad_Opcode },
5531 { VEX_W_TABLE (VEX_W_0FE2_P_2) },
5532 },
5533
5534 /* PREFIX_VEX_0FE3 */
5535 {
5536 { Bad_Opcode },
5537 { Bad_Opcode },
5538 { VEX_W_TABLE (VEX_W_0FE3_P_2) },
5539 },
5540
5541 /* PREFIX_VEX_0FE4 */
5542 {
5543 { Bad_Opcode },
5544 { Bad_Opcode },
5545 { VEX_W_TABLE (VEX_W_0FE4_P_2) },
5546 },
5547
5548 /* PREFIX_VEX_0FE5 */
5549 {
5550 { Bad_Opcode },
5551 { Bad_Opcode },
5552 { VEX_W_TABLE (VEX_W_0FE5_P_2) },
5553 },
5554
5555 /* PREFIX_VEX_0FE6 */
5556 {
5557 { Bad_Opcode },
5558 { VEX_W_TABLE (VEX_W_0FE6_P_1) },
5559 { VEX_W_TABLE (VEX_W_0FE6_P_2) },
5560 { VEX_W_TABLE (VEX_W_0FE6_P_3) },
5561 },
5562
5563 /* PREFIX_VEX_0FE7 */
5564 {
5565 { Bad_Opcode },
5566 { Bad_Opcode },
5567 { MOD_TABLE (MOD_VEX_0FE7_PREFIX_2) },
5568 },
5569
5570 /* PREFIX_VEX_0FE8 */
5571 {
5572 { Bad_Opcode },
5573 { Bad_Opcode },
5574 { VEX_W_TABLE (VEX_W_0FE8_P_2) },
5575 },
5576
5577 /* PREFIX_VEX_0FE9 */
5578 {
5579 { Bad_Opcode },
5580 { Bad_Opcode },
5581 { VEX_W_TABLE (VEX_W_0FE9_P_2) },
5582 },
5583
5584 /* PREFIX_VEX_0FEA */
5585 {
5586 { Bad_Opcode },
5587 { Bad_Opcode },
5588 { VEX_W_TABLE (VEX_W_0FEA_P_2) },
5589 },
5590
5591 /* PREFIX_VEX_0FEB */
5592 {
5593 { Bad_Opcode },
5594 { Bad_Opcode },
5595 { VEX_W_TABLE (VEX_W_0FEB_P_2) },
5596 },
5597
5598 /* PREFIX_VEX_0FEC */
5599 {
5600 { Bad_Opcode },
5601 { Bad_Opcode },
5602 { VEX_W_TABLE (VEX_W_0FEC_P_2) },
5603 },
5604
5605 /* PREFIX_VEX_0FED */
5606 {
5607 { Bad_Opcode },
5608 { Bad_Opcode },
5609 { VEX_W_TABLE (VEX_W_0FED_P_2) },
5610 },
5611
5612 /* PREFIX_VEX_0FEE */
5613 {
5614 { Bad_Opcode },
5615 { Bad_Opcode },
5616 { VEX_W_TABLE (VEX_W_0FEE_P_2) },
5617 },
5618
5619 /* PREFIX_VEX_0FEF */
5620 {
5621 { Bad_Opcode },
5622 { Bad_Opcode },
5623 { VEX_W_TABLE (VEX_W_0FEF_P_2) },
5624 },
5625
5626 /* PREFIX_VEX_0FF0 */
5627 {
5628 { Bad_Opcode },
5629 { Bad_Opcode },
5630 { Bad_Opcode },
5631 { MOD_TABLE (MOD_VEX_0FF0_PREFIX_3) },
5632 },
5633
5634 /* PREFIX_VEX_0FF1 */
5635 {
5636 { Bad_Opcode },
5637 { Bad_Opcode },
5638 { VEX_W_TABLE (VEX_W_0FF1_P_2) },
5639 },
5640
5641 /* PREFIX_VEX_0FF2 */
5642 {
5643 { Bad_Opcode },
5644 { Bad_Opcode },
5645 { VEX_W_TABLE (VEX_W_0FF2_P_2) },
5646 },
5647
5648 /* PREFIX_VEX_0FF3 */
5649 {
5650 { Bad_Opcode },
5651 { Bad_Opcode },
5652 { VEX_W_TABLE (VEX_W_0FF3_P_2) },
5653 },
5654
5655 /* PREFIX_VEX_0FF4 */
5656 {
5657 { Bad_Opcode },
5658 { Bad_Opcode },
5659 { VEX_W_TABLE (VEX_W_0FF4_P_2) },
5660 },
5661
5662 /* PREFIX_VEX_0FF5 */
5663 {
5664 { Bad_Opcode },
5665 { Bad_Opcode },
5666 { VEX_W_TABLE (VEX_W_0FF5_P_2) },
5667 },
5668
5669 /* PREFIX_VEX_0FF6 */
5670 {
5671 { Bad_Opcode },
5672 { Bad_Opcode },
5673 { VEX_W_TABLE (VEX_W_0FF6_P_2) },
5674 },
5675
5676 /* PREFIX_VEX_0FF7 */
5677 {
5678 { Bad_Opcode },
5679 { Bad_Opcode },
5680 { VEX_LEN_TABLE (VEX_LEN_0FF7_P_2) },
5681 },
5682
5683 /* PREFIX_VEX_0FF8 */
5684 {
5685 { Bad_Opcode },
5686 { Bad_Opcode },
5687 { VEX_W_TABLE (VEX_W_0FF8_P_2) },
5688 },
5689
5690 /* PREFIX_VEX_0FF9 */
5691 {
5692 { Bad_Opcode },
5693 { Bad_Opcode },
5694 { VEX_W_TABLE (VEX_W_0FF9_P_2) },
5695 },
5696
5697 /* PREFIX_VEX_0FFA */
5698 {
5699 { Bad_Opcode },
5700 { Bad_Opcode },
5701 { VEX_W_TABLE (VEX_W_0FFA_P_2) },
5702 },
5703
5704 /* PREFIX_VEX_0FFB */
5705 {
5706 { Bad_Opcode },
5707 { Bad_Opcode },
5708 { VEX_W_TABLE (VEX_W_0FFB_P_2) },
5709 },
5710
5711 /* PREFIX_VEX_0FFC */
5712 {
5713 { Bad_Opcode },
5714 { Bad_Opcode },
5715 { VEX_W_TABLE (VEX_W_0FFC_P_2) },
5716 },
5717
5718 /* PREFIX_VEX_0FFD */
5719 {
5720 { Bad_Opcode },
5721 { Bad_Opcode },
5722 { VEX_W_TABLE (VEX_W_0FFD_P_2) },
5723 },
5724
5725 /* PREFIX_VEX_0FFE */
5726 {
5727 { Bad_Opcode },
5728 { Bad_Opcode },
5729 { VEX_W_TABLE (VEX_W_0FFE_P_2) },
5730 },
5731
5732 /* PREFIX_VEX_0F3800 */
5733 {
5734 { Bad_Opcode },
5735 { Bad_Opcode },
5736 { VEX_W_TABLE (VEX_W_0F3800_P_2) },
5737 },
5738
5739 /* PREFIX_VEX_0F3801 */
5740 {
5741 { Bad_Opcode },
5742 { Bad_Opcode },
5743 { VEX_W_TABLE (VEX_W_0F3801_P_2) },
5744 },
5745
5746 /* PREFIX_VEX_0F3802 */
5747 {
5748 { Bad_Opcode },
5749 { Bad_Opcode },
5750 { VEX_W_TABLE (VEX_W_0F3802_P_2) },
5751 },
5752
5753 /* PREFIX_VEX_0F3803 */
5754 {
5755 { Bad_Opcode },
5756 { Bad_Opcode },
5757 { VEX_W_TABLE (VEX_W_0F3803_P_2) },
5758 },
5759
5760 /* PREFIX_VEX_0F3804 */
5761 {
5762 { Bad_Opcode },
5763 { Bad_Opcode },
5764 { VEX_W_TABLE (VEX_W_0F3804_P_2) },
5765 },
5766
5767 /* PREFIX_VEX_0F3805 */
5768 {
5769 { Bad_Opcode },
5770 { Bad_Opcode },
5771 { VEX_W_TABLE (VEX_W_0F3805_P_2) },
5772 },
5773
5774 /* PREFIX_VEX_0F3806 */
5775 {
5776 { Bad_Opcode },
5777 { Bad_Opcode },
5778 { VEX_W_TABLE (VEX_W_0F3806_P_2) },
5779 },
5780
5781 /* PREFIX_VEX_0F3807 */
5782 {
5783 { Bad_Opcode },
5784 { Bad_Opcode },
5785 { VEX_W_TABLE (VEX_W_0F3807_P_2) },
5786 },
5787
5788 /* PREFIX_VEX_0F3808 */
5789 {
5790 { Bad_Opcode },
5791 { Bad_Opcode },
5792 { VEX_W_TABLE (VEX_W_0F3808_P_2) },
5793 },
5794
5795 /* PREFIX_VEX_0F3809 */
5796 {
5797 { Bad_Opcode },
5798 { Bad_Opcode },
5799 { VEX_W_TABLE (VEX_W_0F3809_P_2) },
5800 },
5801
5802 /* PREFIX_VEX_0F380A */
5803 {
5804 { Bad_Opcode },
5805 { Bad_Opcode },
5806 { VEX_W_TABLE (VEX_W_0F380A_P_2) },
5807 },
5808
5809 /* PREFIX_VEX_0F380B */
5810 {
5811 { Bad_Opcode },
5812 { Bad_Opcode },
5813 { VEX_W_TABLE (VEX_W_0F380B_P_2) },
5814 },
5815
5816 /* PREFIX_VEX_0F380C */
5817 {
5818 { Bad_Opcode },
5819 { Bad_Opcode },
5820 { VEX_W_TABLE (VEX_W_0F380C_P_2) },
5821 },
5822
5823 /* PREFIX_VEX_0F380D */
5824 {
5825 { Bad_Opcode },
5826 { Bad_Opcode },
5827 { VEX_W_TABLE (VEX_W_0F380D_P_2) },
5828 },
5829
5830 /* PREFIX_VEX_0F380E */
5831 {
5832 { Bad_Opcode },
5833 { Bad_Opcode },
5834 { VEX_W_TABLE (VEX_W_0F380E_P_2) },
5835 },
5836
5837 /* PREFIX_VEX_0F380F */
5838 {
5839 { Bad_Opcode },
5840 { Bad_Opcode },
5841 { VEX_W_TABLE (VEX_W_0F380F_P_2) },
5842 },
5843
5844 /* PREFIX_VEX_0F3813 */
5845 {
5846 { Bad_Opcode },
5847 { Bad_Opcode },
5848 { "vcvtph2ps", { XM, EXxmmq }, 0 },
5849 },
5850
5851 /* PREFIX_VEX_0F3816 */
5852 {
5853 { Bad_Opcode },
5854 { Bad_Opcode },
5855 { VEX_LEN_TABLE (VEX_LEN_0F3816_P_2) },
5856 },
5857
5858 /* PREFIX_VEX_0F3817 */
5859 {
5860 { Bad_Opcode },
5861 { Bad_Opcode },
5862 { VEX_W_TABLE (VEX_W_0F3817_P_2) },
5863 },
5864
5865 /* PREFIX_VEX_0F3818 */
5866 {
5867 { Bad_Opcode },
5868 { Bad_Opcode },
5869 { VEX_W_TABLE (VEX_W_0F3818_P_2) },
5870 },
5871
5872 /* PREFIX_VEX_0F3819 */
5873 {
5874 { Bad_Opcode },
5875 { Bad_Opcode },
5876 { VEX_LEN_TABLE (VEX_LEN_0F3819_P_2) },
5877 },
5878
5879 /* PREFIX_VEX_0F381A */
5880 {
5881 { Bad_Opcode },
5882 { Bad_Opcode },
5883 { MOD_TABLE (MOD_VEX_0F381A_PREFIX_2) },
5884 },
5885
5886 /* PREFIX_VEX_0F381C */
5887 {
5888 { Bad_Opcode },
5889 { Bad_Opcode },
5890 { VEX_W_TABLE (VEX_W_0F381C_P_2) },
5891 },
5892
5893 /* PREFIX_VEX_0F381D */
5894 {
5895 { Bad_Opcode },
5896 { Bad_Opcode },
5897 { VEX_W_TABLE (VEX_W_0F381D_P_2) },
5898 },
5899
5900 /* PREFIX_VEX_0F381E */
5901 {
5902 { Bad_Opcode },
5903 { Bad_Opcode },
5904 { VEX_W_TABLE (VEX_W_0F381E_P_2) },
5905 },
5906
5907 /* PREFIX_VEX_0F3820 */
5908 {
5909 { Bad_Opcode },
5910 { Bad_Opcode },
5911 { VEX_W_TABLE (VEX_W_0F3820_P_2) },
5912 },
5913
5914 /* PREFIX_VEX_0F3821 */
5915 {
5916 { Bad_Opcode },
5917 { Bad_Opcode },
5918 { VEX_W_TABLE (VEX_W_0F3821_P_2) },
5919 },
5920
5921 /* PREFIX_VEX_0F3822 */
5922 {
5923 { Bad_Opcode },
5924 { Bad_Opcode },
5925 { VEX_W_TABLE (VEX_W_0F3822_P_2) },
5926 },
5927
5928 /* PREFIX_VEX_0F3823 */
5929 {
5930 { Bad_Opcode },
5931 { Bad_Opcode },
5932 { VEX_W_TABLE (VEX_W_0F3823_P_2) },
5933 },
5934
5935 /* PREFIX_VEX_0F3824 */
5936 {
5937 { Bad_Opcode },
5938 { Bad_Opcode },
5939 { VEX_W_TABLE (VEX_W_0F3824_P_2) },
5940 },
5941
5942 /* PREFIX_VEX_0F3825 */
5943 {
5944 { Bad_Opcode },
5945 { Bad_Opcode },
5946 { VEX_W_TABLE (VEX_W_0F3825_P_2) },
5947 },
5948
5949 /* PREFIX_VEX_0F3828 */
5950 {
5951 { Bad_Opcode },
5952 { Bad_Opcode },
5953 { VEX_W_TABLE (VEX_W_0F3828_P_2) },
5954 },
5955
5956 /* PREFIX_VEX_0F3829 */
5957 {
5958 { Bad_Opcode },
5959 { Bad_Opcode },
5960 { VEX_W_TABLE (VEX_W_0F3829_P_2) },
5961 },
5962
5963 /* PREFIX_VEX_0F382A */
5964 {
5965 { Bad_Opcode },
5966 { Bad_Opcode },
5967 { MOD_TABLE (MOD_VEX_0F382A_PREFIX_2) },
5968 },
5969
5970 /* PREFIX_VEX_0F382B */
5971 {
5972 { Bad_Opcode },
5973 { Bad_Opcode },
5974 { VEX_W_TABLE (VEX_W_0F382B_P_2) },
5975 },
5976
5977 /* PREFIX_VEX_0F382C */
5978 {
5979 { Bad_Opcode },
5980 { Bad_Opcode },
5981 { MOD_TABLE (MOD_VEX_0F382C_PREFIX_2) },
5982 },
5983
5984 /* PREFIX_VEX_0F382D */
5985 {
5986 { Bad_Opcode },
5987 { Bad_Opcode },
5988 { MOD_TABLE (MOD_VEX_0F382D_PREFIX_2) },
5989 },
5990
5991 /* PREFIX_VEX_0F382E */
5992 {
5993 { Bad_Opcode },
5994 { Bad_Opcode },
5995 { MOD_TABLE (MOD_VEX_0F382E_PREFIX_2) },
5996 },
5997
5998 /* PREFIX_VEX_0F382F */
5999 {
6000 { Bad_Opcode },
6001 { Bad_Opcode },
6002 { MOD_TABLE (MOD_VEX_0F382F_PREFIX_2) },
6003 },
6004
6005 /* PREFIX_VEX_0F3830 */
6006 {
6007 { Bad_Opcode },
6008 { Bad_Opcode },
6009 { VEX_W_TABLE (VEX_W_0F3830_P_2) },
6010 },
6011
6012 /* PREFIX_VEX_0F3831 */
6013 {
6014 { Bad_Opcode },
6015 { Bad_Opcode },
6016 { VEX_W_TABLE (VEX_W_0F3831_P_2) },
6017 },
6018
6019 /* PREFIX_VEX_0F3832 */
6020 {
6021 { Bad_Opcode },
6022 { Bad_Opcode },
6023 { VEX_W_TABLE (VEX_W_0F3832_P_2) },
6024 },
6025
6026 /* PREFIX_VEX_0F3833 */
6027 {
6028 { Bad_Opcode },
6029 { Bad_Opcode },
6030 { VEX_W_TABLE (VEX_W_0F3833_P_2) },
6031 },
6032
6033 /* PREFIX_VEX_0F3834 */
6034 {
6035 { Bad_Opcode },
6036 { Bad_Opcode },
6037 { VEX_W_TABLE (VEX_W_0F3834_P_2) },
6038 },
6039
6040 /* PREFIX_VEX_0F3835 */
6041 {
6042 { Bad_Opcode },
6043 { Bad_Opcode },
6044 { VEX_W_TABLE (VEX_W_0F3835_P_2) },
6045 },
6046
6047 /* PREFIX_VEX_0F3836 */
6048 {
6049 { Bad_Opcode },
6050 { Bad_Opcode },
6051 { VEX_LEN_TABLE (VEX_LEN_0F3836_P_2) },
6052 },
6053
6054 /* PREFIX_VEX_0F3837 */
6055 {
6056 { Bad_Opcode },
6057 { Bad_Opcode },
6058 { VEX_W_TABLE (VEX_W_0F3837_P_2) },
6059 },
6060
6061 /* PREFIX_VEX_0F3838 */
6062 {
6063 { Bad_Opcode },
6064 { Bad_Opcode },
6065 { VEX_W_TABLE (VEX_W_0F3838_P_2) },
6066 },
6067
6068 /* PREFIX_VEX_0F3839 */
6069 {
6070 { Bad_Opcode },
6071 { Bad_Opcode },
6072 { VEX_W_TABLE (VEX_W_0F3839_P_2) },
6073 },
6074
6075 /* PREFIX_VEX_0F383A */
6076 {
6077 { Bad_Opcode },
6078 { Bad_Opcode },
6079 { VEX_W_TABLE (VEX_W_0F383A_P_2) },
6080 },
6081
6082 /* PREFIX_VEX_0F383B */
6083 {
6084 { Bad_Opcode },
6085 { Bad_Opcode },
6086 { VEX_W_TABLE (VEX_W_0F383B_P_2) },
6087 },
6088
6089 /* PREFIX_VEX_0F383C */
6090 {
6091 { Bad_Opcode },
6092 { Bad_Opcode },
6093 { VEX_W_TABLE (VEX_W_0F383C_P_2) },
6094 },
6095
6096 /* PREFIX_VEX_0F383D */
6097 {
6098 { Bad_Opcode },
6099 { Bad_Opcode },
6100 { VEX_W_TABLE (VEX_W_0F383D_P_2) },
6101 },
6102
6103 /* PREFIX_VEX_0F383E */
6104 {
6105 { Bad_Opcode },
6106 { Bad_Opcode },
6107 { VEX_W_TABLE (VEX_W_0F383E_P_2) },
6108 },
6109
6110 /* PREFIX_VEX_0F383F */
6111 {
6112 { Bad_Opcode },
6113 { Bad_Opcode },
6114 { VEX_W_TABLE (VEX_W_0F383F_P_2) },
6115 },
6116
6117 /* PREFIX_VEX_0F3840 */
6118 {
6119 { Bad_Opcode },
6120 { Bad_Opcode },
6121 { VEX_W_TABLE (VEX_W_0F3840_P_2) },
6122 },
6123
6124 /* PREFIX_VEX_0F3841 */
6125 {
6126 { Bad_Opcode },
6127 { Bad_Opcode },
6128 { VEX_LEN_TABLE (VEX_LEN_0F3841_P_2) },
6129 },
6130
6131 /* PREFIX_VEX_0F3845 */
6132 {
6133 { Bad_Opcode },
6134 { Bad_Opcode },
6135 { "vpsrlv%LW", { XM, Vex, EXx }, 0 },
6136 },
6137
6138 /* PREFIX_VEX_0F3846 */
6139 {
6140 { Bad_Opcode },
6141 { Bad_Opcode },
6142 { VEX_W_TABLE (VEX_W_0F3846_P_2) },
6143 },
6144
6145 /* PREFIX_VEX_0F3847 */
6146 {
6147 { Bad_Opcode },
6148 { Bad_Opcode },
6149 { "vpsllv%LW", { XM, Vex, EXx }, 0 },
6150 },
6151
6152 /* PREFIX_VEX_0F3858 */
6153 {
6154 { Bad_Opcode },
6155 { Bad_Opcode },
6156 { VEX_W_TABLE (VEX_W_0F3858_P_2) },
6157 },
6158
6159 /* PREFIX_VEX_0F3859 */
6160 {
6161 { Bad_Opcode },
6162 { Bad_Opcode },
6163 { VEX_W_TABLE (VEX_W_0F3859_P_2) },
6164 },
6165
6166 /* PREFIX_VEX_0F385A */
6167 {
6168 { Bad_Opcode },
6169 { Bad_Opcode },
6170 { MOD_TABLE (MOD_VEX_0F385A_PREFIX_2) },
6171 },
6172
6173 /* PREFIX_VEX_0F3878 */
6174 {
6175 { Bad_Opcode },
6176 { Bad_Opcode },
6177 { VEX_W_TABLE (VEX_W_0F3878_P_2) },
6178 },
6179
6180 /* PREFIX_VEX_0F3879 */
6181 {
6182 { Bad_Opcode },
6183 { Bad_Opcode },
6184 { VEX_W_TABLE (VEX_W_0F3879_P_2) },
6185 },
6186
6187 /* PREFIX_VEX_0F388C */
6188 {
6189 { Bad_Opcode },
6190 { Bad_Opcode },
6191 { MOD_TABLE (MOD_VEX_0F388C_PREFIX_2) },
6192 },
6193
6194 /* PREFIX_VEX_0F388E */
6195 {
6196 { Bad_Opcode },
6197 { Bad_Opcode },
6198 { MOD_TABLE (MOD_VEX_0F388E_PREFIX_2) },
6199 },
6200
6201 /* PREFIX_VEX_0F3890 */
6202 {
6203 { Bad_Opcode },
6204 { Bad_Opcode },
6205 { "vpgatherd%LW", { XM, MVexVSIBDWpX, Vex }, 0 },
6206 },
6207
6208 /* PREFIX_VEX_0F3891 */
6209 {
6210 { Bad_Opcode },
6211 { Bad_Opcode },
6212 { "vpgatherq%LW", { XMGatherQ, MVexVSIBQWpX, VexGatherQ }, 0 },
6213 },
6214
6215 /* PREFIX_VEX_0F3892 */
6216 {
6217 { Bad_Opcode },
6218 { Bad_Opcode },
6219 { "vgatherdp%XW", { XM, MVexVSIBDWpX, Vex }, 0 },
6220 },
6221
6222 /* PREFIX_VEX_0F3893 */
6223 {
6224 { Bad_Opcode },
6225 { Bad_Opcode },
6226 { "vgatherqp%XW", { XMGatherQ, MVexVSIBQWpX, VexGatherQ }, 0 },
6227 },
6228
6229 /* PREFIX_VEX_0F3896 */
6230 {
6231 { Bad_Opcode },
6232 { Bad_Opcode },
6233 { "vfmaddsub132p%XW", { XM, Vex, EXx }, 0 },
6234 },
6235
6236 /* PREFIX_VEX_0F3897 */
6237 {
6238 { Bad_Opcode },
6239 { Bad_Opcode },
6240 { "vfmsubadd132p%XW", { XM, Vex, EXx }, 0 },
6241 },
6242
6243 /* PREFIX_VEX_0F3898 */
6244 {
6245 { Bad_Opcode },
6246 { Bad_Opcode },
6247 { "vfmadd132p%XW", { XM, Vex, EXx }, 0 },
6248 },
6249
6250 /* PREFIX_VEX_0F3899 */
6251 {
6252 { Bad_Opcode },
6253 { Bad_Opcode },
6254 { "vfmadd132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6255 },
6256
6257 /* PREFIX_VEX_0F389A */
6258 {
6259 { Bad_Opcode },
6260 { Bad_Opcode },
6261 { "vfmsub132p%XW", { XM, Vex, EXx }, 0 },
6262 },
6263
6264 /* PREFIX_VEX_0F389B */
6265 {
6266 { Bad_Opcode },
6267 { Bad_Opcode },
6268 { "vfmsub132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6269 },
6270
6271 /* PREFIX_VEX_0F389C */
6272 {
6273 { Bad_Opcode },
6274 { Bad_Opcode },
6275 { "vfnmadd132p%XW", { XM, Vex, EXx }, 0 },
6276 },
6277
6278 /* PREFIX_VEX_0F389D */
6279 {
6280 { Bad_Opcode },
6281 { Bad_Opcode },
6282 { "vfnmadd132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6283 },
6284
6285 /* PREFIX_VEX_0F389E */
6286 {
6287 { Bad_Opcode },
6288 { Bad_Opcode },
6289 { "vfnmsub132p%XW", { XM, Vex, EXx }, 0 },
6290 },
6291
6292 /* PREFIX_VEX_0F389F */
6293 {
6294 { Bad_Opcode },
6295 { Bad_Opcode },
6296 { "vfnmsub132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6297 },
6298
6299 /* PREFIX_VEX_0F38A6 */
6300 {
6301 { Bad_Opcode },
6302 { Bad_Opcode },
6303 { "vfmaddsub213p%XW", { XM, Vex, EXx }, 0 },
6304 { Bad_Opcode },
6305 },
6306
6307 /* PREFIX_VEX_0F38A7 */
6308 {
6309 { Bad_Opcode },
6310 { Bad_Opcode },
6311 { "vfmsubadd213p%XW", { XM, Vex, EXx }, 0 },
6312 },
6313
6314 /* PREFIX_VEX_0F38A8 */
6315 {
6316 { Bad_Opcode },
6317 { Bad_Opcode },
6318 { "vfmadd213p%XW", { XM, Vex, EXx }, 0 },
6319 },
6320
6321 /* PREFIX_VEX_0F38A9 */
6322 {
6323 { Bad_Opcode },
6324 { Bad_Opcode },
6325 { "vfmadd213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6326 },
6327
6328 /* PREFIX_VEX_0F38AA */
6329 {
6330 { Bad_Opcode },
6331 { Bad_Opcode },
6332 { "vfmsub213p%XW", { XM, Vex, EXx }, 0 },
6333 },
6334
6335 /* PREFIX_VEX_0F38AB */
6336 {
6337 { Bad_Opcode },
6338 { Bad_Opcode },
6339 { "vfmsub213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6340 },
6341
6342 /* PREFIX_VEX_0F38AC */
6343 {
6344 { Bad_Opcode },
6345 { Bad_Opcode },
6346 { "vfnmadd213p%XW", { XM, Vex, EXx }, 0 },
6347 },
6348
6349 /* PREFIX_VEX_0F38AD */
6350 {
6351 { Bad_Opcode },
6352 { Bad_Opcode },
6353 { "vfnmadd213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6354 },
6355
6356 /* PREFIX_VEX_0F38AE */
6357 {
6358 { Bad_Opcode },
6359 { Bad_Opcode },
6360 { "vfnmsub213p%XW", { XM, Vex, EXx }, 0 },
6361 },
6362
6363 /* PREFIX_VEX_0F38AF */
6364 {
6365 { Bad_Opcode },
6366 { Bad_Opcode },
6367 { "vfnmsub213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6368 },
6369
6370 /* PREFIX_VEX_0F38B6 */
6371 {
6372 { Bad_Opcode },
6373 { Bad_Opcode },
6374 { "vfmaddsub231p%XW", { XM, Vex, EXx }, 0 },
6375 },
6376
6377 /* PREFIX_VEX_0F38B7 */
6378 {
6379 { Bad_Opcode },
6380 { Bad_Opcode },
6381 { "vfmsubadd231p%XW", { XM, Vex, EXx }, 0 },
6382 },
6383
6384 /* PREFIX_VEX_0F38B8 */
6385 {
6386 { Bad_Opcode },
6387 { Bad_Opcode },
6388 { "vfmadd231p%XW", { XM, Vex, EXx }, 0 },
6389 },
6390
6391 /* PREFIX_VEX_0F38B9 */
6392 {
6393 { Bad_Opcode },
6394 { Bad_Opcode },
6395 { "vfmadd231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6396 },
6397
6398 /* PREFIX_VEX_0F38BA */
6399 {
6400 { Bad_Opcode },
6401 { Bad_Opcode },
6402 { "vfmsub231p%XW", { XM, Vex, EXx }, 0 },
6403 },
6404
6405 /* PREFIX_VEX_0F38BB */
6406 {
6407 { Bad_Opcode },
6408 { Bad_Opcode },
6409 { "vfmsub231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6410 },
6411
6412 /* PREFIX_VEX_0F38BC */
6413 {
6414 { Bad_Opcode },
6415 { Bad_Opcode },
6416 { "vfnmadd231p%XW", { XM, Vex, EXx }, 0 },
6417 },
6418
6419 /* PREFIX_VEX_0F38BD */
6420 {
6421 { Bad_Opcode },
6422 { Bad_Opcode },
6423 { "vfnmadd231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6424 },
6425
6426 /* PREFIX_VEX_0F38BE */
6427 {
6428 { Bad_Opcode },
6429 { Bad_Opcode },
6430 { "vfnmsub231p%XW", { XM, Vex, EXx }, 0 },
6431 },
6432
6433 /* PREFIX_VEX_0F38BF */
6434 {
6435 { Bad_Opcode },
6436 { Bad_Opcode },
6437 { "vfnmsub231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
6438 },
6439
6440 /* PREFIX_VEX_0F38CF */
6441 {
6442 { Bad_Opcode },
6443 { Bad_Opcode },
6444 { VEX_W_TABLE (VEX_W_0F38CF_P_2) },
6445 },
6446
6447 /* PREFIX_VEX_0F38DB */
6448 {
6449 { Bad_Opcode },
6450 { Bad_Opcode },
6451 { VEX_LEN_TABLE (VEX_LEN_0F38DB_P_2) },
6452 },
6453
6454 /* PREFIX_VEX_0F38DC */
6455 {
6456 { Bad_Opcode },
6457 { Bad_Opcode },
6458 { "vaesenc", { XM, Vex, EXx }, 0 },
6459 },
6460
6461 /* PREFIX_VEX_0F38DD */
6462 {
6463 { Bad_Opcode },
6464 { Bad_Opcode },
6465 { "vaesenclast", { XM, Vex, EXx }, 0 },
6466 },
6467
6468 /* PREFIX_VEX_0F38DE */
6469 {
6470 { Bad_Opcode },
6471 { Bad_Opcode },
6472 { "vaesdec", { XM, Vex, EXx }, 0 },
6473 },
6474
6475 /* PREFIX_VEX_0F38DF */
6476 {
6477 { Bad_Opcode },
6478 { Bad_Opcode },
6479 { "vaesdeclast", { XM, Vex, EXx }, 0 },
6480 },
6481
6482 /* PREFIX_VEX_0F38F2 */
6483 {
6484 { VEX_LEN_TABLE (VEX_LEN_0F38F2_P_0) },
6485 },
6486
6487 /* PREFIX_VEX_0F38F3_REG_1 */
6488 {
6489 { VEX_LEN_TABLE (VEX_LEN_0F38F3_R_1_P_0) },
6490 },
6491
6492 /* PREFIX_VEX_0F38F3_REG_2 */
6493 {
6494 { VEX_LEN_TABLE (VEX_LEN_0F38F3_R_2_P_0) },
6495 },
6496
6497 /* PREFIX_VEX_0F38F3_REG_3 */
6498 {
6499 { VEX_LEN_TABLE (VEX_LEN_0F38F3_R_3_P_0) },
6500 },
6501
6502 /* PREFIX_VEX_0F38F5 */
6503 {
6504 { VEX_LEN_TABLE (VEX_LEN_0F38F5_P_0) },
6505 { VEX_LEN_TABLE (VEX_LEN_0F38F5_P_1) },
6506 { Bad_Opcode },
6507 { VEX_LEN_TABLE (VEX_LEN_0F38F5_P_3) },
6508 },
6509
6510 /* PREFIX_VEX_0F38F6 */
6511 {
6512 { Bad_Opcode },
6513 { Bad_Opcode },
6514 { Bad_Opcode },
6515 { VEX_LEN_TABLE (VEX_LEN_0F38F6_P_3) },
6516 },
6517
6518 /* PREFIX_VEX_0F38F7 */
6519 {
6520 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_0) },
6521 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_1) },
6522 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_2) },
6523 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_3) },
6524 },
6525
6526 /* PREFIX_VEX_0F3A00 */
6527 {
6528 { Bad_Opcode },
6529 { Bad_Opcode },
6530 { VEX_LEN_TABLE (VEX_LEN_0F3A00_P_2) },
6531 },
6532
6533 /* PREFIX_VEX_0F3A01 */
6534 {
6535 { Bad_Opcode },
6536 { Bad_Opcode },
6537 { VEX_LEN_TABLE (VEX_LEN_0F3A01_P_2) },
6538 },
6539
6540 /* PREFIX_VEX_0F3A02 */
6541 {
6542 { Bad_Opcode },
6543 { Bad_Opcode },
6544 { VEX_W_TABLE (VEX_W_0F3A02_P_2) },
6545 },
6546
6547 /* PREFIX_VEX_0F3A04 */
6548 {
6549 { Bad_Opcode },
6550 { Bad_Opcode },
6551 { VEX_W_TABLE (VEX_W_0F3A04_P_2) },
6552 },
6553
6554 /* PREFIX_VEX_0F3A05 */
6555 {
6556 { Bad_Opcode },
6557 { Bad_Opcode },
6558 { VEX_W_TABLE (VEX_W_0F3A05_P_2) },
6559 },
6560
6561 /* PREFIX_VEX_0F3A06 */
6562 {
6563 { Bad_Opcode },
6564 { Bad_Opcode },
6565 { VEX_LEN_TABLE (VEX_LEN_0F3A06_P_2) },
6566 },
6567
6568 /* PREFIX_VEX_0F3A08 */
6569 {
6570 { Bad_Opcode },
6571 { Bad_Opcode },
6572 { VEX_W_TABLE (VEX_W_0F3A08_P_2) },
6573 },
6574
6575 /* PREFIX_VEX_0F3A09 */
6576 {
6577 { Bad_Opcode },
6578 { Bad_Opcode },
6579 { VEX_W_TABLE (VEX_W_0F3A09_P_2) },
6580 },
6581
6582 /* PREFIX_VEX_0F3A0A */
6583 {
6584 { Bad_Opcode },
6585 { Bad_Opcode },
6586 { VEX_LEN_TABLE (VEX_LEN_0F3A0A_P_2) },
6587 },
6588
6589 /* PREFIX_VEX_0F3A0B */
6590 {
6591 { Bad_Opcode },
6592 { Bad_Opcode },
6593 { VEX_LEN_TABLE (VEX_LEN_0F3A0B_P_2) },
6594 },
6595
6596 /* PREFIX_VEX_0F3A0C */
6597 {
6598 { Bad_Opcode },
6599 { Bad_Opcode },
6600 { VEX_W_TABLE (VEX_W_0F3A0C_P_2) },
6601 },
6602
6603 /* PREFIX_VEX_0F3A0D */
6604 {
6605 { Bad_Opcode },
6606 { Bad_Opcode },
6607 { VEX_W_TABLE (VEX_W_0F3A0D_P_2) },
6608 },
6609
6610 /* PREFIX_VEX_0F3A0E */
6611 {
6612 { Bad_Opcode },
6613 { Bad_Opcode },
6614 { VEX_W_TABLE (VEX_W_0F3A0E_P_2) },
6615 },
6616
6617 /* PREFIX_VEX_0F3A0F */
6618 {
6619 { Bad_Opcode },
6620 { Bad_Opcode },
6621 { VEX_W_TABLE (VEX_W_0F3A0F_P_2) },
6622 },
6623
6624 /* PREFIX_VEX_0F3A14 */
6625 {
6626 { Bad_Opcode },
6627 { Bad_Opcode },
6628 { VEX_LEN_TABLE (VEX_LEN_0F3A14_P_2) },
6629 },
6630
6631 /* PREFIX_VEX_0F3A15 */
6632 {
6633 { Bad_Opcode },
6634 { Bad_Opcode },
6635 { VEX_LEN_TABLE (VEX_LEN_0F3A15_P_2) },
6636 },
6637
6638 /* PREFIX_VEX_0F3A16 */
6639 {
6640 { Bad_Opcode },
6641 { Bad_Opcode },
6642 { VEX_LEN_TABLE (VEX_LEN_0F3A16_P_2) },
6643 },
6644
6645 /* PREFIX_VEX_0F3A17 */
6646 {
6647 { Bad_Opcode },
6648 { Bad_Opcode },
6649 { VEX_LEN_TABLE (VEX_LEN_0F3A17_P_2) },
6650 },
6651
6652 /* PREFIX_VEX_0F3A18 */
6653 {
6654 { Bad_Opcode },
6655 { Bad_Opcode },
6656 { VEX_LEN_TABLE (VEX_LEN_0F3A18_P_2) },
6657 },
6658
6659 /* PREFIX_VEX_0F3A19 */
6660 {
6661 { Bad_Opcode },
6662 { Bad_Opcode },
6663 { VEX_LEN_TABLE (VEX_LEN_0F3A19_P_2) },
6664 },
6665
6666 /* PREFIX_VEX_0F3A1D */
6667 {
6668 { Bad_Opcode },
6669 { Bad_Opcode },
6670 { "vcvtps2ph", { EXxmmq, XM, Ib }, 0 },
6671 },
6672
6673 /* PREFIX_VEX_0F3A20 */
6674 {
6675 { Bad_Opcode },
6676 { Bad_Opcode },
6677 { VEX_LEN_TABLE (VEX_LEN_0F3A20_P_2) },
6678 },
6679
6680 /* PREFIX_VEX_0F3A21 */
6681 {
6682 { Bad_Opcode },
6683 { Bad_Opcode },
6684 { VEX_LEN_TABLE (VEX_LEN_0F3A21_P_2) },
6685 },
6686
6687 /* PREFIX_VEX_0F3A22 */
6688 {
6689 { Bad_Opcode },
6690 { Bad_Opcode },
6691 { VEX_LEN_TABLE (VEX_LEN_0F3A22_P_2) },
6692 },
6693
6694 /* PREFIX_VEX_0F3A30 */
6695 {
6696 { Bad_Opcode },
6697 { Bad_Opcode },
6698 { VEX_LEN_TABLE (VEX_LEN_0F3A30_P_2) },
6699 },
6700
6701 /* PREFIX_VEX_0F3A31 */
6702 {
6703 { Bad_Opcode },
6704 { Bad_Opcode },
6705 { VEX_LEN_TABLE (VEX_LEN_0F3A31_P_2) },
6706 },
6707
6708 /* PREFIX_VEX_0F3A32 */
6709 {
6710 { Bad_Opcode },
6711 { Bad_Opcode },
6712 { VEX_LEN_TABLE (VEX_LEN_0F3A32_P_2) },
6713 },
6714
6715 /* PREFIX_VEX_0F3A33 */
6716 {
6717 { Bad_Opcode },
6718 { Bad_Opcode },
6719 { VEX_LEN_TABLE (VEX_LEN_0F3A33_P_2) },
6720 },
6721
6722 /* PREFIX_VEX_0F3A38 */
6723 {
6724 { Bad_Opcode },
6725 { Bad_Opcode },
6726 { VEX_LEN_TABLE (VEX_LEN_0F3A38_P_2) },
6727 },
6728
6729 /* PREFIX_VEX_0F3A39 */
6730 {
6731 { Bad_Opcode },
6732 { Bad_Opcode },
6733 { VEX_LEN_TABLE (VEX_LEN_0F3A39_P_2) },
6734 },
6735
6736 /* PREFIX_VEX_0F3A40 */
6737 {
6738 { Bad_Opcode },
6739 { Bad_Opcode },
6740 { VEX_W_TABLE (VEX_W_0F3A40_P_2) },
6741 },
6742
6743 /* PREFIX_VEX_0F3A41 */
6744 {
6745 { Bad_Opcode },
6746 { Bad_Opcode },
6747 { VEX_LEN_TABLE (VEX_LEN_0F3A41_P_2) },
6748 },
6749
6750 /* PREFIX_VEX_0F3A42 */
6751 {
6752 { Bad_Opcode },
6753 { Bad_Opcode },
6754 { VEX_W_TABLE (VEX_W_0F3A42_P_2) },
6755 },
6756
6757 /* PREFIX_VEX_0F3A44 */
6758 {
6759 { Bad_Opcode },
6760 { Bad_Opcode },
6761 { "vpclmulqdq", { XM, Vex, EXx, PCLMUL }, 0 },
6762 },
6763
6764 /* PREFIX_VEX_0F3A46 */
6765 {
6766 { Bad_Opcode },
6767 { Bad_Opcode },
6768 { VEX_LEN_TABLE (VEX_LEN_0F3A46_P_2) },
6769 },
6770
6771 /* PREFIX_VEX_0F3A48 */
6772 {
6773 { Bad_Opcode },
6774 { Bad_Opcode },
6775 { VEX_W_TABLE (VEX_W_0F3A48_P_2) },
6776 },
6777
6778 /* PREFIX_VEX_0F3A49 */
6779 {
6780 { Bad_Opcode },
6781 { Bad_Opcode },
6782 { VEX_W_TABLE (VEX_W_0F3A49_P_2) },
6783 },
6784
6785 /* PREFIX_VEX_0F3A4A */
6786 {
6787 { Bad_Opcode },
6788 { Bad_Opcode },
6789 { VEX_W_TABLE (VEX_W_0F3A4A_P_2) },
6790 },
6791
6792 /* PREFIX_VEX_0F3A4B */
6793 {
6794 { Bad_Opcode },
6795 { Bad_Opcode },
6796 { VEX_W_TABLE (VEX_W_0F3A4B_P_2) },
6797 },
6798
6799 /* PREFIX_VEX_0F3A4C */
6800 {
6801 { Bad_Opcode },
6802 { Bad_Opcode },
6803 { VEX_W_TABLE (VEX_W_0F3A4C_P_2) },
6804 },
6805
6806 /* PREFIX_VEX_0F3A5C */
6807 {
6808 { Bad_Opcode },
6809 { Bad_Opcode },
6810 { "vfmaddsubps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6811 },
6812
6813 /* PREFIX_VEX_0F3A5D */
6814 {
6815 { Bad_Opcode },
6816 { Bad_Opcode },
6817 { "vfmaddsubpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6818 },
6819
6820 /* PREFIX_VEX_0F3A5E */
6821 {
6822 { Bad_Opcode },
6823 { Bad_Opcode },
6824 { "vfmsubaddps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6825 },
6826
6827 /* PREFIX_VEX_0F3A5F */
6828 {
6829 { Bad_Opcode },
6830 { Bad_Opcode },
6831 { "vfmsubaddpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6832 },
6833
6834 /* PREFIX_VEX_0F3A60 */
6835 {
6836 { Bad_Opcode },
6837 { Bad_Opcode },
6838 { VEX_LEN_TABLE (VEX_LEN_0F3A60_P_2) },
6839 { Bad_Opcode },
6840 },
6841
6842 /* PREFIX_VEX_0F3A61 */
6843 {
6844 { Bad_Opcode },
6845 { Bad_Opcode },
6846 { VEX_LEN_TABLE (VEX_LEN_0F3A61_P_2) },
6847 },
6848
6849 /* PREFIX_VEX_0F3A62 */
6850 {
6851 { Bad_Opcode },
6852 { Bad_Opcode },
6853 { VEX_LEN_TABLE (VEX_LEN_0F3A62_P_2) },
6854 },
6855
6856 /* PREFIX_VEX_0F3A63 */
6857 {
6858 { Bad_Opcode },
6859 { Bad_Opcode },
6860 { VEX_LEN_TABLE (VEX_LEN_0F3A63_P_2) },
6861 },
6862
6863 /* PREFIX_VEX_0F3A68 */
6864 {
6865 { Bad_Opcode },
6866 { Bad_Opcode },
6867 { "vfmaddps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6868 },
6869
6870 /* PREFIX_VEX_0F3A69 */
6871 {
6872 { Bad_Opcode },
6873 { Bad_Opcode },
6874 { "vfmaddpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6875 },
6876
6877 /* PREFIX_VEX_0F3A6A */
6878 {
6879 { Bad_Opcode },
6880 { Bad_Opcode },
6881 { VEX_LEN_TABLE (VEX_LEN_0F3A6A_P_2) },
6882 },
6883
6884 /* PREFIX_VEX_0F3A6B */
6885 {
6886 { Bad_Opcode },
6887 { Bad_Opcode },
6888 { VEX_LEN_TABLE (VEX_LEN_0F3A6B_P_2) },
6889 },
6890
6891 /* PREFIX_VEX_0F3A6C */
6892 {
6893 { Bad_Opcode },
6894 { Bad_Opcode },
6895 { "vfmsubps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6896 },
6897
6898 /* PREFIX_VEX_0F3A6D */
6899 {
6900 { Bad_Opcode },
6901 { Bad_Opcode },
6902 { "vfmsubpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6903 },
6904
6905 /* PREFIX_VEX_0F3A6E */
6906 {
6907 { Bad_Opcode },
6908 { Bad_Opcode },
6909 { VEX_LEN_TABLE (VEX_LEN_0F3A6E_P_2) },
6910 },
6911
6912 /* PREFIX_VEX_0F3A6F */
6913 {
6914 { Bad_Opcode },
6915 { Bad_Opcode },
6916 { VEX_LEN_TABLE (VEX_LEN_0F3A6F_P_2) },
6917 },
6918
6919 /* PREFIX_VEX_0F3A78 */
6920 {
6921 { Bad_Opcode },
6922 { Bad_Opcode },
6923 { "vfnmaddps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6924 },
6925
6926 /* PREFIX_VEX_0F3A79 */
6927 {
6928 { Bad_Opcode },
6929 { Bad_Opcode },
6930 { "vfnmaddpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6931 },
6932
6933 /* PREFIX_VEX_0F3A7A */
6934 {
6935 { Bad_Opcode },
6936 { Bad_Opcode },
6937 { VEX_LEN_TABLE (VEX_LEN_0F3A7A_P_2) },
6938 },
6939
6940 /* PREFIX_VEX_0F3A7B */
6941 {
6942 { Bad_Opcode },
6943 { Bad_Opcode },
6944 { VEX_LEN_TABLE (VEX_LEN_0F3A7B_P_2) },
6945 },
6946
6947 /* PREFIX_VEX_0F3A7C */
6948 {
6949 { Bad_Opcode },
6950 { Bad_Opcode },
6951 { "vfnmsubps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6952 { Bad_Opcode },
6953 },
6954
6955 /* PREFIX_VEX_0F3A7D */
6956 {
6957 { Bad_Opcode },
6958 { Bad_Opcode },
6959 { "vfnmsubpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
6960 },
6961
6962 /* PREFIX_VEX_0F3A7E */
6963 {
6964 { Bad_Opcode },
6965 { Bad_Opcode },
6966 { VEX_LEN_TABLE (VEX_LEN_0F3A7E_P_2) },
6967 },
6968
6969 /* PREFIX_VEX_0F3A7F */
6970 {
6971 { Bad_Opcode },
6972 { Bad_Opcode },
6973 { VEX_LEN_TABLE (VEX_LEN_0F3A7F_P_2) },
6974 },
6975
6976 /* PREFIX_VEX_0F3ACE */
6977 {
6978 { Bad_Opcode },
6979 { Bad_Opcode },
6980 { VEX_W_TABLE (VEX_W_0F3ACE_P_2) },
6981 },
6982
6983 /* PREFIX_VEX_0F3ACF */
6984 {
6985 { Bad_Opcode },
6986 { Bad_Opcode },
6987 { VEX_W_TABLE (VEX_W_0F3ACF_P_2) },
6988 },
6989
6990 /* PREFIX_VEX_0F3ADF */
6991 {
6992 { Bad_Opcode },
6993 { Bad_Opcode },
6994 { VEX_LEN_TABLE (VEX_LEN_0F3ADF_P_2) },
6995 },
6996
6997 /* PREFIX_VEX_0F3AF0 */
6998 {
6999 { Bad_Opcode },
7000 { Bad_Opcode },
7001 { Bad_Opcode },
7002 { VEX_LEN_TABLE (VEX_LEN_0F3AF0_P_3) },
7003 },
7004
7005 #define NEED_PREFIX_TABLE
7006 #include "i386-dis-evex.h"
7007 #undef NEED_PREFIX_TABLE
7008 };
7009
7010 static const struct dis386 x86_64_table[][2] = {
7011 /* X86_64_06 */
7012 {
7013 { "pushP", { es }, 0 },
7014 },
7015
7016 /* X86_64_07 */
7017 {
7018 { "popP", { es }, 0 },
7019 },
7020
7021 /* X86_64_0D */
7022 {
7023 { "pushP", { cs }, 0 },
7024 },
7025
7026 /* X86_64_16 */
7027 {
7028 { "pushP", { ss }, 0 },
7029 },
7030
7031 /* X86_64_17 */
7032 {
7033 { "popP", { ss }, 0 },
7034 },
7035
7036 /* X86_64_1E */
7037 {
7038 { "pushP", { ds }, 0 },
7039 },
7040
7041 /* X86_64_1F */
7042 {
7043 { "popP", { ds }, 0 },
7044 },
7045
7046 /* X86_64_27 */
7047 {
7048 { "daa", { XX }, 0 },
7049 },
7050
7051 /* X86_64_2F */
7052 {
7053 { "das", { XX }, 0 },
7054 },
7055
7056 /* X86_64_37 */
7057 {
7058 { "aaa", { XX }, 0 },
7059 },
7060
7061 /* X86_64_3F */
7062 {
7063 { "aas", { XX }, 0 },
7064 },
7065
7066 /* X86_64_60 */
7067 {
7068 { "pushaP", { XX }, 0 },
7069 },
7070
7071 /* X86_64_61 */
7072 {
7073 { "popaP", { XX }, 0 },
7074 },
7075
7076 /* X86_64_62 */
7077 {
7078 { MOD_TABLE (MOD_62_32BIT) },
7079 { EVEX_TABLE (EVEX_0F) },
7080 },
7081
7082 /* X86_64_63 */
7083 {
7084 { "arpl", { Ew, Gw }, 0 },
7085 { "movs{lq|xd}", { Gv, Ed }, 0 },
7086 },
7087
7088 /* X86_64_6D */
7089 {
7090 { "ins{R|}", { Yzr, indirDX }, 0 },
7091 { "ins{G|}", { Yzr, indirDX }, 0 },
7092 },
7093
7094 /* X86_64_6F */
7095 {
7096 { "outs{R|}", { indirDXr, Xz }, 0 },
7097 { "outs{G|}", { indirDXr, Xz }, 0 },
7098 },
7099
7100 /* X86_64_82 */
7101 {
7102 /* Opcode 0x82 is an alias of opcode 0x80 in 32-bit mode. */
7103 { REG_TABLE (REG_80) },
7104 },
7105
7106 /* X86_64_9A */
7107 {
7108 { "Jcall{T|}", { Ap }, 0 },
7109 },
7110
7111 /* X86_64_C4 */
7112 {
7113 { MOD_TABLE (MOD_C4_32BIT) },
7114 { VEX_C4_TABLE (VEX_0F) },
7115 },
7116
7117 /* X86_64_C5 */
7118 {
7119 { MOD_TABLE (MOD_C5_32BIT) },
7120 { VEX_C5_TABLE (VEX_0F) },
7121 },
7122
7123 /* X86_64_CE */
7124 {
7125 { "into", { XX }, 0 },
7126 },
7127
7128 /* X86_64_D4 */
7129 {
7130 { "aam", { Ib }, 0 },
7131 },
7132
7133 /* X86_64_D5 */
7134 {
7135 { "aad", { Ib }, 0 },
7136 },
7137
7138 /* X86_64_E8 */
7139 {
7140 { "callP", { Jv, BND }, 0 },
7141 { "call@", { Jv, BND }, 0 }
7142 },
7143
7144 /* X86_64_E9 */
7145 {
7146 { "jmpP", { Jv, BND }, 0 },
7147 { "jmp@", { Jv, BND }, 0 }
7148 },
7149
7150 /* X86_64_EA */
7151 {
7152 { "Jjmp{T|}", { Ap }, 0 },
7153 },
7154
7155 /* X86_64_0F01_REG_0 */
7156 {
7157 { "sgdt{Q|IQ}", { M }, 0 },
7158 { "sgdt", { M }, 0 },
7159 },
7160
7161 /* X86_64_0F01_REG_1 */
7162 {
7163 { "sidt{Q|IQ}", { M }, 0 },
7164 { "sidt", { M }, 0 },
7165 },
7166
7167 /* X86_64_0F01_REG_2 */
7168 {
7169 { "lgdt{Q|Q}", { M }, 0 },
7170 { "lgdt", { M }, 0 },
7171 },
7172
7173 /* X86_64_0F01_REG_3 */
7174 {
7175 { "lidt{Q|Q}", { M }, 0 },
7176 { "lidt", { M }, 0 },
7177 },
7178 };
7179
7180 static const struct dis386 three_byte_table[][256] = {
7181
7182 /* THREE_BYTE_0F38 */
7183 {
7184 /* 00 */
7185 { "pshufb", { MX, EM }, PREFIX_OPCODE },
7186 { "phaddw", { MX, EM }, PREFIX_OPCODE },
7187 { "phaddd", { MX, EM }, PREFIX_OPCODE },
7188 { "phaddsw", { MX, EM }, PREFIX_OPCODE },
7189 { "pmaddubsw", { MX, EM }, PREFIX_OPCODE },
7190 { "phsubw", { MX, EM }, PREFIX_OPCODE },
7191 { "phsubd", { MX, EM }, PREFIX_OPCODE },
7192 { "phsubsw", { MX, EM }, PREFIX_OPCODE },
7193 /* 08 */
7194 { "psignb", { MX, EM }, PREFIX_OPCODE },
7195 { "psignw", { MX, EM }, PREFIX_OPCODE },
7196 { "psignd", { MX, EM }, PREFIX_OPCODE },
7197 { "pmulhrsw", { MX, EM }, PREFIX_OPCODE },
7198 { Bad_Opcode },
7199 { Bad_Opcode },
7200 { Bad_Opcode },
7201 { Bad_Opcode },
7202 /* 10 */
7203 { PREFIX_TABLE (PREFIX_0F3810) },
7204 { Bad_Opcode },
7205 { Bad_Opcode },
7206 { Bad_Opcode },
7207 { PREFIX_TABLE (PREFIX_0F3814) },
7208 { PREFIX_TABLE (PREFIX_0F3815) },
7209 { Bad_Opcode },
7210 { PREFIX_TABLE (PREFIX_0F3817) },
7211 /* 18 */
7212 { Bad_Opcode },
7213 { Bad_Opcode },
7214 { Bad_Opcode },
7215 { Bad_Opcode },
7216 { "pabsb", { MX, EM }, PREFIX_OPCODE },
7217 { "pabsw", { MX, EM }, PREFIX_OPCODE },
7218 { "pabsd", { MX, EM }, PREFIX_OPCODE },
7219 { Bad_Opcode },
7220 /* 20 */
7221 { PREFIX_TABLE (PREFIX_0F3820) },
7222 { PREFIX_TABLE (PREFIX_0F3821) },
7223 { PREFIX_TABLE (PREFIX_0F3822) },
7224 { PREFIX_TABLE (PREFIX_0F3823) },
7225 { PREFIX_TABLE (PREFIX_0F3824) },
7226 { PREFIX_TABLE (PREFIX_0F3825) },
7227 { Bad_Opcode },
7228 { Bad_Opcode },
7229 /* 28 */
7230 { PREFIX_TABLE (PREFIX_0F3828) },
7231 { PREFIX_TABLE (PREFIX_0F3829) },
7232 { PREFIX_TABLE (PREFIX_0F382A) },
7233 { PREFIX_TABLE (PREFIX_0F382B) },
7234 { Bad_Opcode },
7235 { Bad_Opcode },
7236 { Bad_Opcode },
7237 { Bad_Opcode },
7238 /* 30 */
7239 { PREFIX_TABLE (PREFIX_0F3830) },
7240 { PREFIX_TABLE (PREFIX_0F3831) },
7241 { PREFIX_TABLE (PREFIX_0F3832) },
7242 { PREFIX_TABLE (PREFIX_0F3833) },
7243 { PREFIX_TABLE (PREFIX_0F3834) },
7244 { PREFIX_TABLE (PREFIX_0F3835) },
7245 { Bad_Opcode },
7246 { PREFIX_TABLE (PREFIX_0F3837) },
7247 /* 38 */
7248 { PREFIX_TABLE (PREFIX_0F3838) },
7249 { PREFIX_TABLE (PREFIX_0F3839) },
7250 { PREFIX_TABLE (PREFIX_0F383A) },
7251 { PREFIX_TABLE (PREFIX_0F383B) },
7252 { PREFIX_TABLE (PREFIX_0F383C) },
7253 { PREFIX_TABLE (PREFIX_0F383D) },
7254 { PREFIX_TABLE (PREFIX_0F383E) },
7255 { PREFIX_TABLE (PREFIX_0F383F) },
7256 /* 40 */
7257 { PREFIX_TABLE (PREFIX_0F3840) },
7258 { PREFIX_TABLE (PREFIX_0F3841) },
7259 { Bad_Opcode },
7260 { Bad_Opcode },
7261 { Bad_Opcode },
7262 { Bad_Opcode },
7263 { Bad_Opcode },
7264 { Bad_Opcode },
7265 /* 48 */
7266 { Bad_Opcode },
7267 { Bad_Opcode },
7268 { Bad_Opcode },
7269 { Bad_Opcode },
7270 { Bad_Opcode },
7271 { Bad_Opcode },
7272 { Bad_Opcode },
7273 { Bad_Opcode },
7274 /* 50 */
7275 { Bad_Opcode },
7276 { Bad_Opcode },
7277 { Bad_Opcode },
7278 { Bad_Opcode },
7279 { Bad_Opcode },
7280 { Bad_Opcode },
7281 { Bad_Opcode },
7282 { Bad_Opcode },
7283 /* 58 */
7284 { Bad_Opcode },
7285 { Bad_Opcode },
7286 { Bad_Opcode },
7287 { Bad_Opcode },
7288 { Bad_Opcode },
7289 { Bad_Opcode },
7290 { Bad_Opcode },
7291 { Bad_Opcode },
7292 /* 60 */
7293 { Bad_Opcode },
7294 { Bad_Opcode },
7295 { Bad_Opcode },
7296 { Bad_Opcode },
7297 { Bad_Opcode },
7298 { Bad_Opcode },
7299 { Bad_Opcode },
7300 { Bad_Opcode },
7301 /* 68 */
7302 { Bad_Opcode },
7303 { Bad_Opcode },
7304 { Bad_Opcode },
7305 { Bad_Opcode },
7306 { Bad_Opcode },
7307 { Bad_Opcode },
7308 { Bad_Opcode },
7309 { Bad_Opcode },
7310 /* 70 */
7311 { Bad_Opcode },
7312 { Bad_Opcode },
7313 { Bad_Opcode },
7314 { Bad_Opcode },
7315 { Bad_Opcode },
7316 { Bad_Opcode },
7317 { Bad_Opcode },
7318 { Bad_Opcode },
7319 /* 78 */
7320 { Bad_Opcode },
7321 { Bad_Opcode },
7322 { Bad_Opcode },
7323 { Bad_Opcode },
7324 { Bad_Opcode },
7325 { Bad_Opcode },
7326 { Bad_Opcode },
7327 { Bad_Opcode },
7328 /* 80 */
7329 { PREFIX_TABLE (PREFIX_0F3880) },
7330 { PREFIX_TABLE (PREFIX_0F3881) },
7331 { PREFIX_TABLE (PREFIX_0F3882) },
7332 { Bad_Opcode },
7333 { Bad_Opcode },
7334 { Bad_Opcode },
7335 { Bad_Opcode },
7336 { Bad_Opcode },
7337 /* 88 */
7338 { Bad_Opcode },
7339 { Bad_Opcode },
7340 { Bad_Opcode },
7341 { Bad_Opcode },
7342 { Bad_Opcode },
7343 { Bad_Opcode },
7344 { Bad_Opcode },
7345 { Bad_Opcode },
7346 /* 90 */
7347 { Bad_Opcode },
7348 { Bad_Opcode },
7349 { Bad_Opcode },
7350 { Bad_Opcode },
7351 { Bad_Opcode },
7352 { Bad_Opcode },
7353 { Bad_Opcode },
7354 { Bad_Opcode },
7355 /* 98 */
7356 { Bad_Opcode },
7357 { Bad_Opcode },
7358 { Bad_Opcode },
7359 { Bad_Opcode },
7360 { Bad_Opcode },
7361 { Bad_Opcode },
7362 { Bad_Opcode },
7363 { Bad_Opcode },
7364 /* a0 */
7365 { Bad_Opcode },
7366 { Bad_Opcode },
7367 { Bad_Opcode },
7368 { Bad_Opcode },
7369 { Bad_Opcode },
7370 { Bad_Opcode },
7371 { Bad_Opcode },
7372 { Bad_Opcode },
7373 /* a8 */
7374 { Bad_Opcode },
7375 { Bad_Opcode },
7376 { Bad_Opcode },
7377 { Bad_Opcode },
7378 { Bad_Opcode },
7379 { Bad_Opcode },
7380 { Bad_Opcode },
7381 { Bad_Opcode },
7382 /* b0 */
7383 { Bad_Opcode },
7384 { Bad_Opcode },
7385 { Bad_Opcode },
7386 { Bad_Opcode },
7387 { Bad_Opcode },
7388 { Bad_Opcode },
7389 { Bad_Opcode },
7390 { Bad_Opcode },
7391 /* b8 */
7392 { Bad_Opcode },
7393 { Bad_Opcode },
7394 { Bad_Opcode },
7395 { Bad_Opcode },
7396 { Bad_Opcode },
7397 { Bad_Opcode },
7398 { Bad_Opcode },
7399 { Bad_Opcode },
7400 /* c0 */
7401 { Bad_Opcode },
7402 { Bad_Opcode },
7403 { Bad_Opcode },
7404 { Bad_Opcode },
7405 { Bad_Opcode },
7406 { Bad_Opcode },
7407 { Bad_Opcode },
7408 { Bad_Opcode },
7409 /* c8 */
7410 { PREFIX_TABLE (PREFIX_0F38C8) },
7411 { PREFIX_TABLE (PREFIX_0F38C9) },
7412 { PREFIX_TABLE (PREFIX_0F38CA) },
7413 { PREFIX_TABLE (PREFIX_0F38CB) },
7414 { PREFIX_TABLE (PREFIX_0F38CC) },
7415 { PREFIX_TABLE (PREFIX_0F38CD) },
7416 { Bad_Opcode },
7417 { PREFIX_TABLE (PREFIX_0F38CF) },
7418 /* d0 */
7419 { Bad_Opcode },
7420 { Bad_Opcode },
7421 { Bad_Opcode },
7422 { Bad_Opcode },
7423 { Bad_Opcode },
7424 { Bad_Opcode },
7425 { Bad_Opcode },
7426 { Bad_Opcode },
7427 /* d8 */
7428 { Bad_Opcode },
7429 { Bad_Opcode },
7430 { Bad_Opcode },
7431 { PREFIX_TABLE (PREFIX_0F38DB) },
7432 { PREFIX_TABLE (PREFIX_0F38DC) },
7433 { PREFIX_TABLE (PREFIX_0F38DD) },
7434 { PREFIX_TABLE (PREFIX_0F38DE) },
7435 { PREFIX_TABLE (PREFIX_0F38DF) },
7436 /* e0 */
7437 { Bad_Opcode },
7438 { Bad_Opcode },
7439 { Bad_Opcode },
7440 { Bad_Opcode },
7441 { Bad_Opcode },
7442 { Bad_Opcode },
7443 { Bad_Opcode },
7444 { Bad_Opcode },
7445 /* e8 */
7446 { Bad_Opcode },
7447 { Bad_Opcode },
7448 { Bad_Opcode },
7449 { Bad_Opcode },
7450 { Bad_Opcode },
7451 { Bad_Opcode },
7452 { Bad_Opcode },
7453 { Bad_Opcode },
7454 /* f0 */
7455 { PREFIX_TABLE (PREFIX_0F38F0) },
7456 { PREFIX_TABLE (PREFIX_0F38F1) },
7457 { Bad_Opcode },
7458 { Bad_Opcode },
7459 { Bad_Opcode },
7460 { PREFIX_TABLE (PREFIX_0F38F5) },
7461 { PREFIX_TABLE (PREFIX_0F38F6) },
7462 { Bad_Opcode },
7463 /* f8 */
7464 { PREFIX_TABLE (PREFIX_0F38F8) },
7465 { PREFIX_TABLE (PREFIX_0F38F9) },
7466 { Bad_Opcode },
7467 { Bad_Opcode },
7468 { Bad_Opcode },
7469 { Bad_Opcode },
7470 { Bad_Opcode },
7471 { Bad_Opcode },
7472 },
7473 /* THREE_BYTE_0F3A */
7474 {
7475 /* 00 */
7476 { Bad_Opcode },
7477 { Bad_Opcode },
7478 { Bad_Opcode },
7479 { Bad_Opcode },
7480 { Bad_Opcode },
7481 { Bad_Opcode },
7482 { Bad_Opcode },
7483 { Bad_Opcode },
7484 /* 08 */
7485 { PREFIX_TABLE (PREFIX_0F3A08) },
7486 { PREFIX_TABLE (PREFIX_0F3A09) },
7487 { PREFIX_TABLE (PREFIX_0F3A0A) },
7488 { PREFIX_TABLE (PREFIX_0F3A0B) },
7489 { PREFIX_TABLE (PREFIX_0F3A0C) },
7490 { PREFIX_TABLE (PREFIX_0F3A0D) },
7491 { PREFIX_TABLE (PREFIX_0F3A0E) },
7492 { "palignr", { MX, EM, Ib }, PREFIX_OPCODE },
7493 /* 10 */
7494 { Bad_Opcode },
7495 { Bad_Opcode },
7496 { Bad_Opcode },
7497 { Bad_Opcode },
7498 { PREFIX_TABLE (PREFIX_0F3A14) },
7499 { PREFIX_TABLE (PREFIX_0F3A15) },
7500 { PREFIX_TABLE (PREFIX_0F3A16) },
7501 { PREFIX_TABLE (PREFIX_0F3A17) },
7502 /* 18 */
7503 { Bad_Opcode },
7504 { Bad_Opcode },
7505 { Bad_Opcode },
7506 { Bad_Opcode },
7507 { Bad_Opcode },
7508 { Bad_Opcode },
7509 { Bad_Opcode },
7510 { Bad_Opcode },
7511 /* 20 */
7512 { PREFIX_TABLE (PREFIX_0F3A20) },
7513 { PREFIX_TABLE (PREFIX_0F3A21) },
7514 { PREFIX_TABLE (PREFIX_0F3A22) },
7515 { Bad_Opcode },
7516 { Bad_Opcode },
7517 { Bad_Opcode },
7518 { Bad_Opcode },
7519 { Bad_Opcode },
7520 /* 28 */
7521 { Bad_Opcode },
7522 { Bad_Opcode },
7523 { Bad_Opcode },
7524 { Bad_Opcode },
7525 { Bad_Opcode },
7526 { Bad_Opcode },
7527 { Bad_Opcode },
7528 { Bad_Opcode },
7529 /* 30 */
7530 { Bad_Opcode },
7531 { Bad_Opcode },
7532 { Bad_Opcode },
7533 { Bad_Opcode },
7534 { Bad_Opcode },
7535 { Bad_Opcode },
7536 { Bad_Opcode },
7537 { Bad_Opcode },
7538 /* 38 */
7539 { Bad_Opcode },
7540 { Bad_Opcode },
7541 { Bad_Opcode },
7542 { Bad_Opcode },
7543 { Bad_Opcode },
7544 { Bad_Opcode },
7545 { Bad_Opcode },
7546 { Bad_Opcode },
7547 /* 40 */
7548 { PREFIX_TABLE (PREFIX_0F3A40) },
7549 { PREFIX_TABLE (PREFIX_0F3A41) },
7550 { PREFIX_TABLE (PREFIX_0F3A42) },
7551 { Bad_Opcode },
7552 { PREFIX_TABLE (PREFIX_0F3A44) },
7553 { Bad_Opcode },
7554 { Bad_Opcode },
7555 { Bad_Opcode },
7556 /* 48 */
7557 { Bad_Opcode },
7558 { Bad_Opcode },
7559 { Bad_Opcode },
7560 { Bad_Opcode },
7561 { Bad_Opcode },
7562 { Bad_Opcode },
7563 { Bad_Opcode },
7564 { Bad_Opcode },
7565 /* 50 */
7566 { Bad_Opcode },
7567 { Bad_Opcode },
7568 { Bad_Opcode },
7569 { Bad_Opcode },
7570 { Bad_Opcode },
7571 { Bad_Opcode },
7572 { Bad_Opcode },
7573 { Bad_Opcode },
7574 /* 58 */
7575 { Bad_Opcode },
7576 { Bad_Opcode },
7577 { Bad_Opcode },
7578 { Bad_Opcode },
7579 { Bad_Opcode },
7580 { Bad_Opcode },
7581 { Bad_Opcode },
7582 { Bad_Opcode },
7583 /* 60 */
7584 { PREFIX_TABLE (PREFIX_0F3A60) },
7585 { PREFIX_TABLE (PREFIX_0F3A61) },
7586 { PREFIX_TABLE (PREFIX_0F3A62) },
7587 { PREFIX_TABLE (PREFIX_0F3A63) },
7588 { Bad_Opcode },
7589 { Bad_Opcode },
7590 { Bad_Opcode },
7591 { Bad_Opcode },
7592 /* 68 */
7593 { Bad_Opcode },
7594 { Bad_Opcode },
7595 { Bad_Opcode },
7596 { Bad_Opcode },
7597 { Bad_Opcode },
7598 { Bad_Opcode },
7599 { Bad_Opcode },
7600 { Bad_Opcode },
7601 /* 70 */
7602 { Bad_Opcode },
7603 { Bad_Opcode },
7604 { Bad_Opcode },
7605 { Bad_Opcode },
7606 { Bad_Opcode },
7607 { Bad_Opcode },
7608 { Bad_Opcode },
7609 { Bad_Opcode },
7610 /* 78 */
7611 { Bad_Opcode },
7612 { Bad_Opcode },
7613 { Bad_Opcode },
7614 { Bad_Opcode },
7615 { Bad_Opcode },
7616 { Bad_Opcode },
7617 { Bad_Opcode },
7618 { Bad_Opcode },
7619 /* 80 */
7620 { Bad_Opcode },
7621 { Bad_Opcode },
7622 { Bad_Opcode },
7623 { Bad_Opcode },
7624 { Bad_Opcode },
7625 { Bad_Opcode },
7626 { Bad_Opcode },
7627 { Bad_Opcode },
7628 /* 88 */
7629 { Bad_Opcode },
7630 { Bad_Opcode },
7631 { Bad_Opcode },
7632 { Bad_Opcode },
7633 { Bad_Opcode },
7634 { Bad_Opcode },
7635 { Bad_Opcode },
7636 { Bad_Opcode },
7637 /* 90 */
7638 { Bad_Opcode },
7639 { Bad_Opcode },
7640 { Bad_Opcode },
7641 { Bad_Opcode },
7642 { Bad_Opcode },
7643 { Bad_Opcode },
7644 { Bad_Opcode },
7645 { Bad_Opcode },
7646 /* 98 */
7647 { Bad_Opcode },
7648 { Bad_Opcode },
7649 { Bad_Opcode },
7650 { Bad_Opcode },
7651 { Bad_Opcode },
7652 { Bad_Opcode },
7653 { Bad_Opcode },
7654 { Bad_Opcode },
7655 /* a0 */
7656 { Bad_Opcode },
7657 { Bad_Opcode },
7658 { Bad_Opcode },
7659 { Bad_Opcode },
7660 { Bad_Opcode },
7661 { Bad_Opcode },
7662 { Bad_Opcode },
7663 { Bad_Opcode },
7664 /* a8 */
7665 { Bad_Opcode },
7666 { Bad_Opcode },
7667 { Bad_Opcode },
7668 { Bad_Opcode },
7669 { Bad_Opcode },
7670 { Bad_Opcode },
7671 { Bad_Opcode },
7672 { Bad_Opcode },
7673 /* b0 */
7674 { Bad_Opcode },
7675 { Bad_Opcode },
7676 { Bad_Opcode },
7677 { Bad_Opcode },
7678 { Bad_Opcode },
7679 { Bad_Opcode },
7680 { Bad_Opcode },
7681 { Bad_Opcode },
7682 /* b8 */
7683 { Bad_Opcode },
7684 { Bad_Opcode },
7685 { Bad_Opcode },
7686 { Bad_Opcode },
7687 { Bad_Opcode },
7688 { Bad_Opcode },
7689 { Bad_Opcode },
7690 { Bad_Opcode },
7691 /* c0 */
7692 { Bad_Opcode },
7693 { Bad_Opcode },
7694 { Bad_Opcode },
7695 { Bad_Opcode },
7696 { Bad_Opcode },
7697 { Bad_Opcode },
7698 { Bad_Opcode },
7699 { Bad_Opcode },
7700 /* c8 */
7701 { Bad_Opcode },
7702 { Bad_Opcode },
7703 { Bad_Opcode },
7704 { Bad_Opcode },
7705 { PREFIX_TABLE (PREFIX_0F3ACC) },
7706 { Bad_Opcode },
7707 { PREFIX_TABLE (PREFIX_0F3ACE) },
7708 { PREFIX_TABLE (PREFIX_0F3ACF) },
7709 /* d0 */
7710 { Bad_Opcode },
7711 { Bad_Opcode },
7712 { Bad_Opcode },
7713 { Bad_Opcode },
7714 { Bad_Opcode },
7715 { Bad_Opcode },
7716 { Bad_Opcode },
7717 { Bad_Opcode },
7718 /* d8 */
7719 { Bad_Opcode },
7720 { Bad_Opcode },
7721 { Bad_Opcode },
7722 { Bad_Opcode },
7723 { Bad_Opcode },
7724 { Bad_Opcode },
7725 { Bad_Opcode },
7726 { PREFIX_TABLE (PREFIX_0F3ADF) },
7727 /* e0 */
7728 { Bad_Opcode },
7729 { Bad_Opcode },
7730 { Bad_Opcode },
7731 { Bad_Opcode },
7732 { Bad_Opcode },
7733 { Bad_Opcode },
7734 { Bad_Opcode },
7735 { Bad_Opcode },
7736 /* e8 */
7737 { Bad_Opcode },
7738 { Bad_Opcode },
7739 { Bad_Opcode },
7740 { Bad_Opcode },
7741 { Bad_Opcode },
7742 { Bad_Opcode },
7743 { Bad_Opcode },
7744 { Bad_Opcode },
7745 /* f0 */
7746 { Bad_Opcode },
7747 { Bad_Opcode },
7748 { Bad_Opcode },
7749 { Bad_Opcode },
7750 { Bad_Opcode },
7751 { Bad_Opcode },
7752 { Bad_Opcode },
7753 { Bad_Opcode },
7754 /* f8 */
7755 { Bad_Opcode },
7756 { Bad_Opcode },
7757 { Bad_Opcode },
7758 { Bad_Opcode },
7759 { Bad_Opcode },
7760 { Bad_Opcode },
7761 { Bad_Opcode },
7762 { Bad_Opcode },
7763 },
7764 };
7765
7766 static const struct dis386 xop_table[][256] = {
7767 /* XOP_08 */
7768 {
7769 /* 00 */
7770 { Bad_Opcode },
7771 { Bad_Opcode },
7772 { Bad_Opcode },
7773 { Bad_Opcode },
7774 { Bad_Opcode },
7775 { Bad_Opcode },
7776 { Bad_Opcode },
7777 { Bad_Opcode },
7778 /* 08 */
7779 { Bad_Opcode },
7780 { Bad_Opcode },
7781 { Bad_Opcode },
7782 { Bad_Opcode },
7783 { Bad_Opcode },
7784 { Bad_Opcode },
7785 { Bad_Opcode },
7786 { Bad_Opcode },
7787 /* 10 */
7788 { Bad_Opcode },
7789 { Bad_Opcode },
7790 { Bad_Opcode },
7791 { Bad_Opcode },
7792 { Bad_Opcode },
7793 { Bad_Opcode },
7794 { Bad_Opcode },
7795 { Bad_Opcode },
7796 /* 18 */
7797 { Bad_Opcode },
7798 { Bad_Opcode },
7799 { Bad_Opcode },
7800 { Bad_Opcode },
7801 { Bad_Opcode },
7802 { Bad_Opcode },
7803 { Bad_Opcode },
7804 { Bad_Opcode },
7805 /* 20 */
7806 { Bad_Opcode },
7807 { Bad_Opcode },
7808 { Bad_Opcode },
7809 { Bad_Opcode },
7810 { Bad_Opcode },
7811 { Bad_Opcode },
7812 { Bad_Opcode },
7813 { Bad_Opcode },
7814 /* 28 */
7815 { Bad_Opcode },
7816 { Bad_Opcode },
7817 { Bad_Opcode },
7818 { Bad_Opcode },
7819 { Bad_Opcode },
7820 { Bad_Opcode },
7821 { Bad_Opcode },
7822 { Bad_Opcode },
7823 /* 30 */
7824 { Bad_Opcode },
7825 { Bad_Opcode },
7826 { Bad_Opcode },
7827 { Bad_Opcode },
7828 { Bad_Opcode },
7829 { Bad_Opcode },
7830 { Bad_Opcode },
7831 { Bad_Opcode },
7832 /* 38 */
7833 { Bad_Opcode },
7834 { Bad_Opcode },
7835 { Bad_Opcode },
7836 { Bad_Opcode },
7837 { Bad_Opcode },
7838 { Bad_Opcode },
7839 { Bad_Opcode },
7840 { Bad_Opcode },
7841 /* 40 */
7842 { Bad_Opcode },
7843 { Bad_Opcode },
7844 { Bad_Opcode },
7845 { Bad_Opcode },
7846 { Bad_Opcode },
7847 { Bad_Opcode },
7848 { Bad_Opcode },
7849 { Bad_Opcode },
7850 /* 48 */
7851 { Bad_Opcode },
7852 { Bad_Opcode },
7853 { Bad_Opcode },
7854 { Bad_Opcode },
7855 { Bad_Opcode },
7856 { Bad_Opcode },
7857 { Bad_Opcode },
7858 { Bad_Opcode },
7859 /* 50 */
7860 { Bad_Opcode },
7861 { Bad_Opcode },
7862 { Bad_Opcode },
7863 { Bad_Opcode },
7864 { Bad_Opcode },
7865 { Bad_Opcode },
7866 { Bad_Opcode },
7867 { Bad_Opcode },
7868 /* 58 */
7869 { Bad_Opcode },
7870 { Bad_Opcode },
7871 { Bad_Opcode },
7872 { Bad_Opcode },
7873 { Bad_Opcode },
7874 { Bad_Opcode },
7875 { Bad_Opcode },
7876 { Bad_Opcode },
7877 /* 60 */
7878 { Bad_Opcode },
7879 { Bad_Opcode },
7880 { Bad_Opcode },
7881 { Bad_Opcode },
7882 { Bad_Opcode },
7883 { Bad_Opcode },
7884 { Bad_Opcode },
7885 { Bad_Opcode },
7886 /* 68 */
7887 { Bad_Opcode },
7888 { Bad_Opcode },
7889 { Bad_Opcode },
7890 { Bad_Opcode },
7891 { Bad_Opcode },
7892 { Bad_Opcode },
7893 { Bad_Opcode },
7894 { Bad_Opcode },
7895 /* 70 */
7896 { Bad_Opcode },
7897 { Bad_Opcode },
7898 { Bad_Opcode },
7899 { Bad_Opcode },
7900 { Bad_Opcode },
7901 { Bad_Opcode },
7902 { Bad_Opcode },
7903 { Bad_Opcode },
7904 /* 78 */
7905 { Bad_Opcode },
7906 { Bad_Opcode },
7907 { Bad_Opcode },
7908 { Bad_Opcode },
7909 { Bad_Opcode },
7910 { Bad_Opcode },
7911 { Bad_Opcode },
7912 { Bad_Opcode },
7913 /* 80 */
7914 { Bad_Opcode },
7915 { Bad_Opcode },
7916 { Bad_Opcode },
7917 { Bad_Opcode },
7918 { Bad_Opcode },
7919 { "vpmacssww", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7920 { "vpmacsswd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7921 { "vpmacssdql", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7922 /* 88 */
7923 { Bad_Opcode },
7924 { Bad_Opcode },
7925 { Bad_Opcode },
7926 { Bad_Opcode },
7927 { Bad_Opcode },
7928 { Bad_Opcode },
7929 { "vpmacssdd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7930 { "vpmacssdqh", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7931 /* 90 */
7932 { Bad_Opcode },
7933 { Bad_Opcode },
7934 { Bad_Opcode },
7935 { Bad_Opcode },
7936 { Bad_Opcode },
7937 { "vpmacsww", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7938 { "vpmacswd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7939 { "vpmacsdql", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7940 /* 98 */
7941 { Bad_Opcode },
7942 { Bad_Opcode },
7943 { Bad_Opcode },
7944 { Bad_Opcode },
7945 { Bad_Opcode },
7946 { Bad_Opcode },
7947 { "vpmacsdd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7948 { "vpmacsdqh", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7949 /* a0 */
7950 { Bad_Opcode },
7951 { Bad_Opcode },
7952 { "vpcmov", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7953 { "vpperm", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7954 { Bad_Opcode },
7955 { Bad_Opcode },
7956 { "vpmadcsswd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7957 { Bad_Opcode },
7958 /* a8 */
7959 { Bad_Opcode },
7960 { Bad_Opcode },
7961 { Bad_Opcode },
7962 { Bad_Opcode },
7963 { Bad_Opcode },
7964 { Bad_Opcode },
7965 { Bad_Opcode },
7966 { Bad_Opcode },
7967 /* b0 */
7968 { Bad_Opcode },
7969 { Bad_Opcode },
7970 { Bad_Opcode },
7971 { Bad_Opcode },
7972 { Bad_Opcode },
7973 { Bad_Opcode },
7974 { "vpmadcswd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7975 { Bad_Opcode },
7976 /* b8 */
7977 { Bad_Opcode },
7978 { Bad_Opcode },
7979 { Bad_Opcode },
7980 { Bad_Opcode },
7981 { Bad_Opcode },
7982 { Bad_Opcode },
7983 { Bad_Opcode },
7984 { Bad_Opcode },
7985 /* c0 */
7986 { "vprotb", { XM, Vex_2src_1, Ib }, 0 },
7987 { "vprotw", { XM, Vex_2src_1, Ib }, 0 },
7988 { "vprotd", { XM, Vex_2src_1, Ib }, 0 },
7989 { "vprotq", { XM, Vex_2src_1, Ib }, 0 },
7990 { Bad_Opcode },
7991 { Bad_Opcode },
7992 { Bad_Opcode },
7993 { Bad_Opcode },
7994 /* c8 */
7995 { Bad_Opcode },
7996 { Bad_Opcode },
7997 { Bad_Opcode },
7998 { Bad_Opcode },
7999 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CC) },
8000 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CD) },
8001 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CE) },
8002 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CF) },
8003 /* d0 */
8004 { Bad_Opcode },
8005 { Bad_Opcode },
8006 { Bad_Opcode },
8007 { Bad_Opcode },
8008 { Bad_Opcode },
8009 { Bad_Opcode },
8010 { Bad_Opcode },
8011 { Bad_Opcode },
8012 /* d8 */
8013 { Bad_Opcode },
8014 { Bad_Opcode },
8015 { Bad_Opcode },
8016 { Bad_Opcode },
8017 { Bad_Opcode },
8018 { Bad_Opcode },
8019 { Bad_Opcode },
8020 { Bad_Opcode },
8021 /* e0 */
8022 { Bad_Opcode },
8023 { Bad_Opcode },
8024 { Bad_Opcode },
8025 { Bad_Opcode },
8026 { Bad_Opcode },
8027 { Bad_Opcode },
8028 { Bad_Opcode },
8029 { Bad_Opcode },
8030 /* e8 */
8031 { Bad_Opcode },
8032 { Bad_Opcode },
8033 { Bad_Opcode },
8034 { Bad_Opcode },
8035 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EC) },
8036 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_ED) },
8037 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EE) },
8038 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EF) },
8039 /* f0 */
8040 { Bad_Opcode },
8041 { Bad_Opcode },
8042 { Bad_Opcode },
8043 { Bad_Opcode },
8044 { Bad_Opcode },
8045 { Bad_Opcode },
8046 { Bad_Opcode },
8047 { Bad_Opcode },
8048 /* f8 */
8049 { Bad_Opcode },
8050 { Bad_Opcode },
8051 { Bad_Opcode },
8052 { Bad_Opcode },
8053 { Bad_Opcode },
8054 { Bad_Opcode },
8055 { Bad_Opcode },
8056 { Bad_Opcode },
8057 },
8058 /* XOP_09 */
8059 {
8060 /* 00 */
8061 { Bad_Opcode },
8062 { REG_TABLE (REG_XOP_TBM_01) },
8063 { REG_TABLE (REG_XOP_TBM_02) },
8064 { Bad_Opcode },
8065 { Bad_Opcode },
8066 { Bad_Opcode },
8067 { Bad_Opcode },
8068 { Bad_Opcode },
8069 /* 08 */
8070 { Bad_Opcode },
8071 { Bad_Opcode },
8072 { Bad_Opcode },
8073 { Bad_Opcode },
8074 { Bad_Opcode },
8075 { Bad_Opcode },
8076 { Bad_Opcode },
8077 { Bad_Opcode },
8078 /* 10 */
8079 { Bad_Opcode },
8080 { Bad_Opcode },
8081 { REG_TABLE (REG_XOP_LWPCB) },
8082 { Bad_Opcode },
8083 { Bad_Opcode },
8084 { Bad_Opcode },
8085 { Bad_Opcode },
8086 { Bad_Opcode },
8087 /* 18 */
8088 { Bad_Opcode },
8089 { Bad_Opcode },
8090 { Bad_Opcode },
8091 { Bad_Opcode },
8092 { Bad_Opcode },
8093 { Bad_Opcode },
8094 { Bad_Opcode },
8095 { Bad_Opcode },
8096 /* 20 */
8097 { Bad_Opcode },
8098 { Bad_Opcode },
8099 { Bad_Opcode },
8100 { Bad_Opcode },
8101 { Bad_Opcode },
8102 { Bad_Opcode },
8103 { Bad_Opcode },
8104 { Bad_Opcode },
8105 /* 28 */
8106 { Bad_Opcode },
8107 { Bad_Opcode },
8108 { Bad_Opcode },
8109 { Bad_Opcode },
8110 { Bad_Opcode },
8111 { Bad_Opcode },
8112 { Bad_Opcode },
8113 { Bad_Opcode },
8114 /* 30 */
8115 { Bad_Opcode },
8116 { Bad_Opcode },
8117 { Bad_Opcode },
8118 { Bad_Opcode },
8119 { Bad_Opcode },
8120 { Bad_Opcode },
8121 { Bad_Opcode },
8122 { Bad_Opcode },
8123 /* 38 */
8124 { Bad_Opcode },
8125 { Bad_Opcode },
8126 { Bad_Opcode },
8127 { Bad_Opcode },
8128 { Bad_Opcode },
8129 { Bad_Opcode },
8130 { Bad_Opcode },
8131 { Bad_Opcode },
8132 /* 40 */
8133 { Bad_Opcode },
8134 { Bad_Opcode },
8135 { Bad_Opcode },
8136 { Bad_Opcode },
8137 { Bad_Opcode },
8138 { Bad_Opcode },
8139 { Bad_Opcode },
8140 { Bad_Opcode },
8141 /* 48 */
8142 { Bad_Opcode },
8143 { Bad_Opcode },
8144 { Bad_Opcode },
8145 { Bad_Opcode },
8146 { Bad_Opcode },
8147 { Bad_Opcode },
8148 { Bad_Opcode },
8149 { Bad_Opcode },
8150 /* 50 */
8151 { Bad_Opcode },
8152 { Bad_Opcode },
8153 { Bad_Opcode },
8154 { Bad_Opcode },
8155 { Bad_Opcode },
8156 { Bad_Opcode },
8157 { Bad_Opcode },
8158 { Bad_Opcode },
8159 /* 58 */
8160 { Bad_Opcode },
8161 { Bad_Opcode },
8162 { Bad_Opcode },
8163 { Bad_Opcode },
8164 { Bad_Opcode },
8165 { Bad_Opcode },
8166 { Bad_Opcode },
8167 { Bad_Opcode },
8168 /* 60 */
8169 { Bad_Opcode },
8170 { Bad_Opcode },
8171 { Bad_Opcode },
8172 { Bad_Opcode },
8173 { Bad_Opcode },
8174 { Bad_Opcode },
8175 { Bad_Opcode },
8176 { Bad_Opcode },
8177 /* 68 */
8178 { Bad_Opcode },
8179 { Bad_Opcode },
8180 { Bad_Opcode },
8181 { Bad_Opcode },
8182 { Bad_Opcode },
8183 { Bad_Opcode },
8184 { Bad_Opcode },
8185 { Bad_Opcode },
8186 /* 70 */
8187 { Bad_Opcode },
8188 { Bad_Opcode },
8189 { Bad_Opcode },
8190 { Bad_Opcode },
8191 { Bad_Opcode },
8192 { Bad_Opcode },
8193 { Bad_Opcode },
8194 { Bad_Opcode },
8195 /* 78 */
8196 { Bad_Opcode },
8197 { Bad_Opcode },
8198 { Bad_Opcode },
8199 { Bad_Opcode },
8200 { Bad_Opcode },
8201 { Bad_Opcode },
8202 { Bad_Opcode },
8203 { Bad_Opcode },
8204 /* 80 */
8205 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_80) },
8206 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_81) },
8207 { "vfrczss", { XM, EXd }, 0 },
8208 { "vfrczsd", { XM, EXq }, 0 },
8209 { Bad_Opcode },
8210 { Bad_Opcode },
8211 { Bad_Opcode },
8212 { Bad_Opcode },
8213 /* 88 */
8214 { Bad_Opcode },
8215 { Bad_Opcode },
8216 { Bad_Opcode },
8217 { Bad_Opcode },
8218 { Bad_Opcode },
8219 { Bad_Opcode },
8220 { Bad_Opcode },
8221 { Bad_Opcode },
8222 /* 90 */
8223 { "vprotb", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8224 { "vprotw", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8225 { "vprotd", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8226 { "vprotq", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8227 { "vpshlb", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8228 { "vpshlw", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8229 { "vpshld", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8230 { "vpshlq", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8231 /* 98 */
8232 { "vpshab", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8233 { "vpshaw", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8234 { "vpshad", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8235 { "vpshaq", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8236 { Bad_Opcode },
8237 { Bad_Opcode },
8238 { Bad_Opcode },
8239 { Bad_Opcode },
8240 /* a0 */
8241 { Bad_Opcode },
8242 { Bad_Opcode },
8243 { Bad_Opcode },
8244 { Bad_Opcode },
8245 { Bad_Opcode },
8246 { Bad_Opcode },
8247 { Bad_Opcode },
8248 { Bad_Opcode },
8249 /* a8 */
8250 { Bad_Opcode },
8251 { Bad_Opcode },
8252 { Bad_Opcode },
8253 { Bad_Opcode },
8254 { Bad_Opcode },
8255 { Bad_Opcode },
8256 { Bad_Opcode },
8257 { Bad_Opcode },
8258 /* b0 */
8259 { Bad_Opcode },
8260 { Bad_Opcode },
8261 { Bad_Opcode },
8262 { Bad_Opcode },
8263 { Bad_Opcode },
8264 { Bad_Opcode },
8265 { Bad_Opcode },
8266 { Bad_Opcode },
8267 /* b8 */
8268 { Bad_Opcode },
8269 { Bad_Opcode },
8270 { Bad_Opcode },
8271 { Bad_Opcode },
8272 { Bad_Opcode },
8273 { Bad_Opcode },
8274 { Bad_Opcode },
8275 { Bad_Opcode },
8276 /* c0 */
8277 { Bad_Opcode },
8278 { "vphaddbw", { XM, EXxmm }, 0 },
8279 { "vphaddbd", { XM, EXxmm }, 0 },
8280 { "vphaddbq", { XM, EXxmm }, 0 },
8281 { Bad_Opcode },
8282 { Bad_Opcode },
8283 { "vphaddwd", { XM, EXxmm }, 0 },
8284 { "vphaddwq", { XM, EXxmm }, 0 },
8285 /* c8 */
8286 { Bad_Opcode },
8287 { Bad_Opcode },
8288 { Bad_Opcode },
8289 { "vphadddq", { XM, EXxmm }, 0 },
8290 { Bad_Opcode },
8291 { Bad_Opcode },
8292 { Bad_Opcode },
8293 { Bad_Opcode },
8294 /* d0 */
8295 { Bad_Opcode },
8296 { "vphaddubw", { XM, EXxmm }, 0 },
8297 { "vphaddubd", { XM, EXxmm }, 0 },
8298 { "vphaddubq", { XM, EXxmm }, 0 },
8299 { Bad_Opcode },
8300 { Bad_Opcode },
8301 { "vphadduwd", { XM, EXxmm }, 0 },
8302 { "vphadduwq", { XM, EXxmm }, 0 },
8303 /* d8 */
8304 { Bad_Opcode },
8305 { Bad_Opcode },
8306 { Bad_Opcode },
8307 { "vphaddudq", { XM, EXxmm }, 0 },
8308 { Bad_Opcode },
8309 { Bad_Opcode },
8310 { Bad_Opcode },
8311 { Bad_Opcode },
8312 /* e0 */
8313 { Bad_Opcode },
8314 { "vphsubbw", { XM, EXxmm }, 0 },
8315 { "vphsubwd", { XM, EXxmm }, 0 },
8316 { "vphsubdq", { XM, EXxmm }, 0 },
8317 { Bad_Opcode },
8318 { Bad_Opcode },
8319 { Bad_Opcode },
8320 { Bad_Opcode },
8321 /* e8 */
8322 { Bad_Opcode },
8323 { Bad_Opcode },
8324 { Bad_Opcode },
8325 { Bad_Opcode },
8326 { Bad_Opcode },
8327 { Bad_Opcode },
8328 { Bad_Opcode },
8329 { Bad_Opcode },
8330 /* f0 */
8331 { Bad_Opcode },
8332 { Bad_Opcode },
8333 { Bad_Opcode },
8334 { Bad_Opcode },
8335 { Bad_Opcode },
8336 { Bad_Opcode },
8337 { Bad_Opcode },
8338 { Bad_Opcode },
8339 /* f8 */
8340 { Bad_Opcode },
8341 { Bad_Opcode },
8342 { Bad_Opcode },
8343 { Bad_Opcode },
8344 { Bad_Opcode },
8345 { Bad_Opcode },
8346 { Bad_Opcode },
8347 { Bad_Opcode },
8348 },
8349 /* XOP_0A */
8350 {
8351 /* 00 */
8352 { Bad_Opcode },
8353 { Bad_Opcode },
8354 { Bad_Opcode },
8355 { Bad_Opcode },
8356 { Bad_Opcode },
8357 { Bad_Opcode },
8358 { Bad_Opcode },
8359 { Bad_Opcode },
8360 /* 08 */
8361 { Bad_Opcode },
8362 { Bad_Opcode },
8363 { Bad_Opcode },
8364 { Bad_Opcode },
8365 { Bad_Opcode },
8366 { Bad_Opcode },
8367 { Bad_Opcode },
8368 { Bad_Opcode },
8369 /* 10 */
8370 { "bextr", { Gv, Ev, Iq }, 0 },
8371 { Bad_Opcode },
8372 { REG_TABLE (REG_XOP_LWP) },
8373 { Bad_Opcode },
8374 { Bad_Opcode },
8375 { Bad_Opcode },
8376 { Bad_Opcode },
8377 { Bad_Opcode },
8378 /* 18 */
8379 { Bad_Opcode },
8380 { Bad_Opcode },
8381 { Bad_Opcode },
8382 { Bad_Opcode },
8383 { Bad_Opcode },
8384 { Bad_Opcode },
8385 { Bad_Opcode },
8386 { Bad_Opcode },
8387 /* 20 */
8388 { Bad_Opcode },
8389 { Bad_Opcode },
8390 { Bad_Opcode },
8391 { Bad_Opcode },
8392 { Bad_Opcode },
8393 { Bad_Opcode },
8394 { Bad_Opcode },
8395 { Bad_Opcode },
8396 /* 28 */
8397 { Bad_Opcode },
8398 { Bad_Opcode },
8399 { Bad_Opcode },
8400 { Bad_Opcode },
8401 { Bad_Opcode },
8402 { Bad_Opcode },
8403 { Bad_Opcode },
8404 { Bad_Opcode },
8405 /* 30 */
8406 { Bad_Opcode },
8407 { Bad_Opcode },
8408 { Bad_Opcode },
8409 { Bad_Opcode },
8410 { Bad_Opcode },
8411 { Bad_Opcode },
8412 { Bad_Opcode },
8413 { Bad_Opcode },
8414 /* 38 */
8415 { Bad_Opcode },
8416 { Bad_Opcode },
8417 { Bad_Opcode },
8418 { Bad_Opcode },
8419 { Bad_Opcode },
8420 { Bad_Opcode },
8421 { Bad_Opcode },
8422 { Bad_Opcode },
8423 /* 40 */
8424 { Bad_Opcode },
8425 { Bad_Opcode },
8426 { Bad_Opcode },
8427 { Bad_Opcode },
8428 { Bad_Opcode },
8429 { Bad_Opcode },
8430 { Bad_Opcode },
8431 { Bad_Opcode },
8432 /* 48 */
8433 { Bad_Opcode },
8434 { Bad_Opcode },
8435 { Bad_Opcode },
8436 { Bad_Opcode },
8437 { Bad_Opcode },
8438 { Bad_Opcode },
8439 { Bad_Opcode },
8440 { Bad_Opcode },
8441 /* 50 */
8442 { Bad_Opcode },
8443 { Bad_Opcode },
8444 { Bad_Opcode },
8445 { Bad_Opcode },
8446 { Bad_Opcode },
8447 { Bad_Opcode },
8448 { Bad_Opcode },
8449 { Bad_Opcode },
8450 /* 58 */
8451 { Bad_Opcode },
8452 { Bad_Opcode },
8453 { Bad_Opcode },
8454 { Bad_Opcode },
8455 { Bad_Opcode },
8456 { Bad_Opcode },
8457 { Bad_Opcode },
8458 { Bad_Opcode },
8459 /* 60 */
8460 { Bad_Opcode },
8461 { Bad_Opcode },
8462 { Bad_Opcode },
8463 { Bad_Opcode },
8464 { Bad_Opcode },
8465 { Bad_Opcode },
8466 { Bad_Opcode },
8467 { Bad_Opcode },
8468 /* 68 */
8469 { Bad_Opcode },
8470 { Bad_Opcode },
8471 { Bad_Opcode },
8472 { Bad_Opcode },
8473 { Bad_Opcode },
8474 { Bad_Opcode },
8475 { Bad_Opcode },
8476 { Bad_Opcode },
8477 /* 70 */
8478 { Bad_Opcode },
8479 { Bad_Opcode },
8480 { Bad_Opcode },
8481 { Bad_Opcode },
8482 { Bad_Opcode },
8483 { Bad_Opcode },
8484 { Bad_Opcode },
8485 { Bad_Opcode },
8486 /* 78 */
8487 { Bad_Opcode },
8488 { Bad_Opcode },
8489 { Bad_Opcode },
8490 { Bad_Opcode },
8491 { Bad_Opcode },
8492 { Bad_Opcode },
8493 { Bad_Opcode },
8494 { Bad_Opcode },
8495 /* 80 */
8496 { Bad_Opcode },
8497 { Bad_Opcode },
8498 { Bad_Opcode },
8499 { Bad_Opcode },
8500 { Bad_Opcode },
8501 { Bad_Opcode },
8502 { Bad_Opcode },
8503 { Bad_Opcode },
8504 /* 88 */
8505 { Bad_Opcode },
8506 { Bad_Opcode },
8507 { Bad_Opcode },
8508 { Bad_Opcode },
8509 { Bad_Opcode },
8510 { Bad_Opcode },
8511 { Bad_Opcode },
8512 { Bad_Opcode },
8513 /* 90 */
8514 { Bad_Opcode },
8515 { Bad_Opcode },
8516 { Bad_Opcode },
8517 { Bad_Opcode },
8518 { Bad_Opcode },
8519 { Bad_Opcode },
8520 { Bad_Opcode },
8521 { Bad_Opcode },
8522 /* 98 */
8523 { Bad_Opcode },
8524 { Bad_Opcode },
8525 { Bad_Opcode },
8526 { Bad_Opcode },
8527 { Bad_Opcode },
8528 { Bad_Opcode },
8529 { Bad_Opcode },
8530 { Bad_Opcode },
8531 /* a0 */
8532 { Bad_Opcode },
8533 { Bad_Opcode },
8534 { Bad_Opcode },
8535 { Bad_Opcode },
8536 { Bad_Opcode },
8537 { Bad_Opcode },
8538 { Bad_Opcode },
8539 { Bad_Opcode },
8540 /* a8 */
8541 { Bad_Opcode },
8542 { Bad_Opcode },
8543 { Bad_Opcode },
8544 { Bad_Opcode },
8545 { Bad_Opcode },
8546 { Bad_Opcode },
8547 { Bad_Opcode },
8548 { Bad_Opcode },
8549 /* b0 */
8550 { Bad_Opcode },
8551 { Bad_Opcode },
8552 { Bad_Opcode },
8553 { Bad_Opcode },
8554 { Bad_Opcode },
8555 { Bad_Opcode },
8556 { Bad_Opcode },
8557 { Bad_Opcode },
8558 /* b8 */
8559 { Bad_Opcode },
8560 { Bad_Opcode },
8561 { Bad_Opcode },
8562 { Bad_Opcode },
8563 { Bad_Opcode },
8564 { Bad_Opcode },
8565 { Bad_Opcode },
8566 { Bad_Opcode },
8567 /* c0 */
8568 { Bad_Opcode },
8569 { Bad_Opcode },
8570 { Bad_Opcode },
8571 { Bad_Opcode },
8572 { Bad_Opcode },
8573 { Bad_Opcode },
8574 { Bad_Opcode },
8575 { Bad_Opcode },
8576 /* c8 */
8577 { Bad_Opcode },
8578 { Bad_Opcode },
8579 { Bad_Opcode },
8580 { Bad_Opcode },
8581 { Bad_Opcode },
8582 { Bad_Opcode },
8583 { Bad_Opcode },
8584 { Bad_Opcode },
8585 /* d0 */
8586 { Bad_Opcode },
8587 { Bad_Opcode },
8588 { Bad_Opcode },
8589 { Bad_Opcode },
8590 { Bad_Opcode },
8591 { Bad_Opcode },
8592 { Bad_Opcode },
8593 { Bad_Opcode },
8594 /* d8 */
8595 { Bad_Opcode },
8596 { Bad_Opcode },
8597 { Bad_Opcode },
8598 { Bad_Opcode },
8599 { Bad_Opcode },
8600 { Bad_Opcode },
8601 { Bad_Opcode },
8602 { Bad_Opcode },
8603 /* e0 */
8604 { Bad_Opcode },
8605 { Bad_Opcode },
8606 { Bad_Opcode },
8607 { Bad_Opcode },
8608 { Bad_Opcode },
8609 { Bad_Opcode },
8610 { Bad_Opcode },
8611 { Bad_Opcode },
8612 /* e8 */
8613 { Bad_Opcode },
8614 { Bad_Opcode },
8615 { Bad_Opcode },
8616 { Bad_Opcode },
8617 { Bad_Opcode },
8618 { Bad_Opcode },
8619 { Bad_Opcode },
8620 { Bad_Opcode },
8621 /* f0 */
8622 { Bad_Opcode },
8623 { Bad_Opcode },
8624 { Bad_Opcode },
8625 { Bad_Opcode },
8626 { Bad_Opcode },
8627 { Bad_Opcode },
8628 { Bad_Opcode },
8629 { Bad_Opcode },
8630 /* f8 */
8631 { Bad_Opcode },
8632 { Bad_Opcode },
8633 { Bad_Opcode },
8634 { Bad_Opcode },
8635 { Bad_Opcode },
8636 { Bad_Opcode },
8637 { Bad_Opcode },
8638 { Bad_Opcode },
8639 },
8640 };
8641
8642 static const struct dis386 vex_table[][256] = {
8643 /* VEX_0F */
8644 {
8645 /* 00 */
8646 { Bad_Opcode },
8647 { Bad_Opcode },
8648 { Bad_Opcode },
8649 { Bad_Opcode },
8650 { Bad_Opcode },
8651 { Bad_Opcode },
8652 { Bad_Opcode },
8653 { Bad_Opcode },
8654 /* 08 */
8655 { Bad_Opcode },
8656 { Bad_Opcode },
8657 { Bad_Opcode },
8658 { Bad_Opcode },
8659 { Bad_Opcode },
8660 { Bad_Opcode },
8661 { Bad_Opcode },
8662 { Bad_Opcode },
8663 /* 10 */
8664 { PREFIX_TABLE (PREFIX_VEX_0F10) },
8665 { PREFIX_TABLE (PREFIX_VEX_0F11) },
8666 { PREFIX_TABLE (PREFIX_VEX_0F12) },
8667 { MOD_TABLE (MOD_VEX_0F13) },
8668 { VEX_W_TABLE (VEX_W_0F14) },
8669 { VEX_W_TABLE (VEX_W_0F15) },
8670 { PREFIX_TABLE (PREFIX_VEX_0F16) },
8671 { MOD_TABLE (MOD_VEX_0F17) },
8672 /* 18 */
8673 { Bad_Opcode },
8674 { Bad_Opcode },
8675 { Bad_Opcode },
8676 { Bad_Opcode },
8677 { Bad_Opcode },
8678 { Bad_Opcode },
8679 { Bad_Opcode },
8680 { Bad_Opcode },
8681 /* 20 */
8682 { Bad_Opcode },
8683 { Bad_Opcode },
8684 { Bad_Opcode },
8685 { Bad_Opcode },
8686 { Bad_Opcode },
8687 { Bad_Opcode },
8688 { Bad_Opcode },
8689 { Bad_Opcode },
8690 /* 28 */
8691 { VEX_W_TABLE (VEX_W_0F28) },
8692 { VEX_W_TABLE (VEX_W_0F29) },
8693 { PREFIX_TABLE (PREFIX_VEX_0F2A) },
8694 { MOD_TABLE (MOD_VEX_0F2B) },
8695 { PREFIX_TABLE (PREFIX_VEX_0F2C) },
8696 { PREFIX_TABLE (PREFIX_VEX_0F2D) },
8697 { PREFIX_TABLE (PREFIX_VEX_0F2E) },
8698 { PREFIX_TABLE (PREFIX_VEX_0F2F) },
8699 /* 30 */
8700 { Bad_Opcode },
8701 { Bad_Opcode },
8702 { Bad_Opcode },
8703 { Bad_Opcode },
8704 { Bad_Opcode },
8705 { Bad_Opcode },
8706 { Bad_Opcode },
8707 { Bad_Opcode },
8708 /* 38 */
8709 { Bad_Opcode },
8710 { Bad_Opcode },
8711 { Bad_Opcode },
8712 { Bad_Opcode },
8713 { Bad_Opcode },
8714 { Bad_Opcode },
8715 { Bad_Opcode },
8716 { Bad_Opcode },
8717 /* 40 */
8718 { Bad_Opcode },
8719 { PREFIX_TABLE (PREFIX_VEX_0F41) },
8720 { PREFIX_TABLE (PREFIX_VEX_0F42) },
8721 { Bad_Opcode },
8722 { PREFIX_TABLE (PREFIX_VEX_0F44) },
8723 { PREFIX_TABLE (PREFIX_VEX_0F45) },
8724 { PREFIX_TABLE (PREFIX_VEX_0F46) },
8725 { PREFIX_TABLE (PREFIX_VEX_0F47) },
8726 /* 48 */
8727 { Bad_Opcode },
8728 { Bad_Opcode },
8729 { PREFIX_TABLE (PREFIX_VEX_0F4A) },
8730 { PREFIX_TABLE (PREFIX_VEX_0F4B) },
8731 { Bad_Opcode },
8732 { Bad_Opcode },
8733 { Bad_Opcode },
8734 { Bad_Opcode },
8735 /* 50 */
8736 { MOD_TABLE (MOD_VEX_0F50) },
8737 { PREFIX_TABLE (PREFIX_VEX_0F51) },
8738 { PREFIX_TABLE (PREFIX_VEX_0F52) },
8739 { PREFIX_TABLE (PREFIX_VEX_0F53) },
8740 { "vandpX", { XM, Vex, EXx }, 0 },
8741 { "vandnpX", { XM, Vex, EXx }, 0 },
8742 { "vorpX", { XM, Vex, EXx }, 0 },
8743 { "vxorpX", { XM, Vex, EXx }, 0 },
8744 /* 58 */
8745 { PREFIX_TABLE (PREFIX_VEX_0F58) },
8746 { PREFIX_TABLE (PREFIX_VEX_0F59) },
8747 { PREFIX_TABLE (PREFIX_VEX_0F5A) },
8748 { PREFIX_TABLE (PREFIX_VEX_0F5B) },
8749 { PREFIX_TABLE (PREFIX_VEX_0F5C) },
8750 { PREFIX_TABLE (PREFIX_VEX_0F5D) },
8751 { PREFIX_TABLE (PREFIX_VEX_0F5E) },
8752 { PREFIX_TABLE (PREFIX_VEX_0F5F) },
8753 /* 60 */
8754 { PREFIX_TABLE (PREFIX_VEX_0F60) },
8755 { PREFIX_TABLE (PREFIX_VEX_0F61) },
8756 { PREFIX_TABLE (PREFIX_VEX_0F62) },
8757 { PREFIX_TABLE (PREFIX_VEX_0F63) },
8758 { PREFIX_TABLE (PREFIX_VEX_0F64) },
8759 { PREFIX_TABLE (PREFIX_VEX_0F65) },
8760 { PREFIX_TABLE (PREFIX_VEX_0F66) },
8761 { PREFIX_TABLE (PREFIX_VEX_0F67) },
8762 /* 68 */
8763 { PREFIX_TABLE (PREFIX_VEX_0F68) },
8764 { PREFIX_TABLE (PREFIX_VEX_0F69) },
8765 { PREFIX_TABLE (PREFIX_VEX_0F6A) },
8766 { PREFIX_TABLE (PREFIX_VEX_0F6B) },
8767 { PREFIX_TABLE (PREFIX_VEX_0F6C) },
8768 { PREFIX_TABLE (PREFIX_VEX_0F6D) },
8769 { PREFIX_TABLE (PREFIX_VEX_0F6E) },
8770 { PREFIX_TABLE (PREFIX_VEX_0F6F) },
8771 /* 70 */
8772 { PREFIX_TABLE (PREFIX_VEX_0F70) },
8773 { REG_TABLE (REG_VEX_0F71) },
8774 { REG_TABLE (REG_VEX_0F72) },
8775 { REG_TABLE (REG_VEX_0F73) },
8776 { PREFIX_TABLE (PREFIX_VEX_0F74) },
8777 { PREFIX_TABLE (PREFIX_VEX_0F75) },
8778 { PREFIX_TABLE (PREFIX_VEX_0F76) },
8779 { PREFIX_TABLE (PREFIX_VEX_0F77) },
8780 /* 78 */
8781 { Bad_Opcode },
8782 { Bad_Opcode },
8783 { Bad_Opcode },
8784 { Bad_Opcode },
8785 { PREFIX_TABLE (PREFIX_VEX_0F7C) },
8786 { PREFIX_TABLE (PREFIX_VEX_0F7D) },
8787 { PREFIX_TABLE (PREFIX_VEX_0F7E) },
8788 { PREFIX_TABLE (PREFIX_VEX_0F7F) },
8789 /* 80 */
8790 { Bad_Opcode },
8791 { Bad_Opcode },
8792 { Bad_Opcode },
8793 { Bad_Opcode },
8794 { Bad_Opcode },
8795 { Bad_Opcode },
8796 { Bad_Opcode },
8797 { Bad_Opcode },
8798 /* 88 */
8799 { Bad_Opcode },
8800 { Bad_Opcode },
8801 { Bad_Opcode },
8802 { Bad_Opcode },
8803 { Bad_Opcode },
8804 { Bad_Opcode },
8805 { Bad_Opcode },
8806 { Bad_Opcode },
8807 /* 90 */
8808 { PREFIX_TABLE (PREFIX_VEX_0F90) },
8809 { PREFIX_TABLE (PREFIX_VEX_0F91) },
8810 { PREFIX_TABLE (PREFIX_VEX_0F92) },
8811 { PREFIX_TABLE (PREFIX_VEX_0F93) },
8812 { Bad_Opcode },
8813 { Bad_Opcode },
8814 { Bad_Opcode },
8815 { Bad_Opcode },
8816 /* 98 */
8817 { PREFIX_TABLE (PREFIX_VEX_0F98) },
8818 { PREFIX_TABLE (PREFIX_VEX_0F99) },
8819 { Bad_Opcode },
8820 { Bad_Opcode },
8821 { Bad_Opcode },
8822 { Bad_Opcode },
8823 { Bad_Opcode },
8824 { Bad_Opcode },
8825 /* a0 */
8826 { Bad_Opcode },
8827 { Bad_Opcode },
8828 { Bad_Opcode },
8829 { Bad_Opcode },
8830 { Bad_Opcode },
8831 { Bad_Opcode },
8832 { Bad_Opcode },
8833 { Bad_Opcode },
8834 /* a8 */
8835 { Bad_Opcode },
8836 { Bad_Opcode },
8837 { Bad_Opcode },
8838 { Bad_Opcode },
8839 { Bad_Opcode },
8840 { Bad_Opcode },
8841 { REG_TABLE (REG_VEX_0FAE) },
8842 { Bad_Opcode },
8843 /* b0 */
8844 { Bad_Opcode },
8845 { Bad_Opcode },
8846 { Bad_Opcode },
8847 { Bad_Opcode },
8848 { Bad_Opcode },
8849 { Bad_Opcode },
8850 { Bad_Opcode },
8851 { Bad_Opcode },
8852 /* b8 */
8853 { Bad_Opcode },
8854 { Bad_Opcode },
8855 { Bad_Opcode },
8856 { Bad_Opcode },
8857 { Bad_Opcode },
8858 { Bad_Opcode },
8859 { Bad_Opcode },
8860 { Bad_Opcode },
8861 /* c0 */
8862 { Bad_Opcode },
8863 { Bad_Opcode },
8864 { PREFIX_TABLE (PREFIX_VEX_0FC2) },
8865 { Bad_Opcode },
8866 { PREFIX_TABLE (PREFIX_VEX_0FC4) },
8867 { PREFIX_TABLE (PREFIX_VEX_0FC5) },
8868 { "vshufpX", { XM, Vex, EXx, Ib }, 0 },
8869 { Bad_Opcode },
8870 /* c8 */
8871 { Bad_Opcode },
8872 { Bad_Opcode },
8873 { Bad_Opcode },
8874 { Bad_Opcode },
8875 { Bad_Opcode },
8876 { Bad_Opcode },
8877 { Bad_Opcode },
8878 { Bad_Opcode },
8879 /* d0 */
8880 { PREFIX_TABLE (PREFIX_VEX_0FD0) },
8881 { PREFIX_TABLE (PREFIX_VEX_0FD1) },
8882 { PREFIX_TABLE (PREFIX_VEX_0FD2) },
8883 { PREFIX_TABLE (PREFIX_VEX_0FD3) },
8884 { PREFIX_TABLE (PREFIX_VEX_0FD4) },
8885 { PREFIX_TABLE (PREFIX_VEX_0FD5) },
8886 { PREFIX_TABLE (PREFIX_VEX_0FD6) },
8887 { PREFIX_TABLE (PREFIX_VEX_0FD7) },
8888 /* d8 */
8889 { PREFIX_TABLE (PREFIX_VEX_0FD8) },
8890 { PREFIX_TABLE (PREFIX_VEX_0FD9) },
8891 { PREFIX_TABLE (PREFIX_VEX_0FDA) },
8892 { PREFIX_TABLE (PREFIX_VEX_0FDB) },
8893 { PREFIX_TABLE (PREFIX_VEX_0FDC) },
8894 { PREFIX_TABLE (PREFIX_VEX_0FDD) },
8895 { PREFIX_TABLE (PREFIX_VEX_0FDE) },
8896 { PREFIX_TABLE (PREFIX_VEX_0FDF) },
8897 /* e0 */
8898 { PREFIX_TABLE (PREFIX_VEX_0FE0) },
8899 { PREFIX_TABLE (PREFIX_VEX_0FE1) },
8900 { PREFIX_TABLE (PREFIX_VEX_0FE2) },
8901 { PREFIX_TABLE (PREFIX_VEX_0FE3) },
8902 { PREFIX_TABLE (PREFIX_VEX_0FE4) },
8903 { PREFIX_TABLE (PREFIX_VEX_0FE5) },
8904 { PREFIX_TABLE (PREFIX_VEX_0FE6) },
8905 { PREFIX_TABLE (PREFIX_VEX_0FE7) },
8906 /* e8 */
8907 { PREFIX_TABLE (PREFIX_VEX_0FE8) },
8908 { PREFIX_TABLE (PREFIX_VEX_0FE9) },
8909 { PREFIX_TABLE (PREFIX_VEX_0FEA) },
8910 { PREFIX_TABLE (PREFIX_VEX_0FEB) },
8911 { PREFIX_TABLE (PREFIX_VEX_0FEC) },
8912 { PREFIX_TABLE (PREFIX_VEX_0FED) },
8913 { PREFIX_TABLE (PREFIX_VEX_0FEE) },
8914 { PREFIX_TABLE (PREFIX_VEX_0FEF) },
8915 /* f0 */
8916 { PREFIX_TABLE (PREFIX_VEX_0FF0) },
8917 { PREFIX_TABLE (PREFIX_VEX_0FF1) },
8918 { PREFIX_TABLE (PREFIX_VEX_0FF2) },
8919 { PREFIX_TABLE (PREFIX_VEX_0FF3) },
8920 { PREFIX_TABLE (PREFIX_VEX_0FF4) },
8921 { PREFIX_TABLE (PREFIX_VEX_0FF5) },
8922 { PREFIX_TABLE (PREFIX_VEX_0FF6) },
8923 { PREFIX_TABLE (PREFIX_VEX_0FF7) },
8924 /* f8 */
8925 { PREFIX_TABLE (PREFIX_VEX_0FF8) },
8926 { PREFIX_TABLE (PREFIX_VEX_0FF9) },
8927 { PREFIX_TABLE (PREFIX_VEX_0FFA) },
8928 { PREFIX_TABLE (PREFIX_VEX_0FFB) },
8929 { PREFIX_TABLE (PREFIX_VEX_0FFC) },
8930 { PREFIX_TABLE (PREFIX_VEX_0FFD) },
8931 { PREFIX_TABLE (PREFIX_VEX_0FFE) },
8932 { Bad_Opcode },
8933 },
8934 /* VEX_0F38 */
8935 {
8936 /* 00 */
8937 { PREFIX_TABLE (PREFIX_VEX_0F3800) },
8938 { PREFIX_TABLE (PREFIX_VEX_0F3801) },
8939 { PREFIX_TABLE (PREFIX_VEX_0F3802) },
8940 { PREFIX_TABLE (PREFIX_VEX_0F3803) },
8941 { PREFIX_TABLE (PREFIX_VEX_0F3804) },
8942 { PREFIX_TABLE (PREFIX_VEX_0F3805) },
8943 { PREFIX_TABLE (PREFIX_VEX_0F3806) },
8944 { PREFIX_TABLE (PREFIX_VEX_0F3807) },
8945 /* 08 */
8946 { PREFIX_TABLE (PREFIX_VEX_0F3808) },
8947 { PREFIX_TABLE (PREFIX_VEX_0F3809) },
8948 { PREFIX_TABLE (PREFIX_VEX_0F380A) },
8949 { PREFIX_TABLE (PREFIX_VEX_0F380B) },
8950 { PREFIX_TABLE (PREFIX_VEX_0F380C) },
8951 { PREFIX_TABLE (PREFIX_VEX_0F380D) },
8952 { PREFIX_TABLE (PREFIX_VEX_0F380E) },
8953 { PREFIX_TABLE (PREFIX_VEX_0F380F) },
8954 /* 10 */
8955 { Bad_Opcode },
8956 { Bad_Opcode },
8957 { Bad_Opcode },
8958 { PREFIX_TABLE (PREFIX_VEX_0F3813) },
8959 { Bad_Opcode },
8960 { Bad_Opcode },
8961 { PREFIX_TABLE (PREFIX_VEX_0F3816) },
8962 { PREFIX_TABLE (PREFIX_VEX_0F3817) },
8963 /* 18 */
8964 { PREFIX_TABLE (PREFIX_VEX_0F3818) },
8965 { PREFIX_TABLE (PREFIX_VEX_0F3819) },
8966 { PREFIX_TABLE (PREFIX_VEX_0F381A) },
8967 { Bad_Opcode },
8968 { PREFIX_TABLE (PREFIX_VEX_0F381C) },
8969 { PREFIX_TABLE (PREFIX_VEX_0F381D) },
8970 { PREFIX_TABLE (PREFIX_VEX_0F381E) },
8971 { Bad_Opcode },
8972 /* 20 */
8973 { PREFIX_TABLE (PREFIX_VEX_0F3820) },
8974 { PREFIX_TABLE (PREFIX_VEX_0F3821) },
8975 { PREFIX_TABLE (PREFIX_VEX_0F3822) },
8976 { PREFIX_TABLE (PREFIX_VEX_0F3823) },
8977 { PREFIX_TABLE (PREFIX_VEX_0F3824) },
8978 { PREFIX_TABLE (PREFIX_VEX_0F3825) },
8979 { Bad_Opcode },
8980 { Bad_Opcode },
8981 /* 28 */
8982 { PREFIX_TABLE (PREFIX_VEX_0F3828) },
8983 { PREFIX_TABLE (PREFIX_VEX_0F3829) },
8984 { PREFIX_TABLE (PREFIX_VEX_0F382A) },
8985 { PREFIX_TABLE (PREFIX_VEX_0F382B) },
8986 { PREFIX_TABLE (PREFIX_VEX_0F382C) },
8987 { PREFIX_TABLE (PREFIX_VEX_0F382D) },
8988 { PREFIX_TABLE (PREFIX_VEX_0F382E) },
8989 { PREFIX_TABLE (PREFIX_VEX_0F382F) },
8990 /* 30 */
8991 { PREFIX_TABLE (PREFIX_VEX_0F3830) },
8992 { PREFIX_TABLE (PREFIX_VEX_0F3831) },
8993 { PREFIX_TABLE (PREFIX_VEX_0F3832) },
8994 { PREFIX_TABLE (PREFIX_VEX_0F3833) },
8995 { PREFIX_TABLE (PREFIX_VEX_0F3834) },
8996 { PREFIX_TABLE (PREFIX_VEX_0F3835) },
8997 { PREFIX_TABLE (PREFIX_VEX_0F3836) },
8998 { PREFIX_TABLE (PREFIX_VEX_0F3837) },
8999 /* 38 */
9000 { PREFIX_TABLE (PREFIX_VEX_0F3838) },
9001 { PREFIX_TABLE (PREFIX_VEX_0F3839) },
9002 { PREFIX_TABLE (PREFIX_VEX_0F383A) },
9003 { PREFIX_TABLE (PREFIX_VEX_0F383B) },
9004 { PREFIX_TABLE (PREFIX_VEX_0F383C) },
9005 { PREFIX_TABLE (PREFIX_VEX_0F383D) },
9006 { PREFIX_TABLE (PREFIX_VEX_0F383E) },
9007 { PREFIX_TABLE (PREFIX_VEX_0F383F) },
9008 /* 40 */
9009 { PREFIX_TABLE (PREFIX_VEX_0F3840) },
9010 { PREFIX_TABLE (PREFIX_VEX_0F3841) },
9011 { Bad_Opcode },
9012 { Bad_Opcode },
9013 { Bad_Opcode },
9014 { PREFIX_TABLE (PREFIX_VEX_0F3845) },
9015 { PREFIX_TABLE (PREFIX_VEX_0F3846) },
9016 { PREFIX_TABLE (PREFIX_VEX_0F3847) },
9017 /* 48 */
9018 { Bad_Opcode },
9019 { Bad_Opcode },
9020 { Bad_Opcode },
9021 { Bad_Opcode },
9022 { Bad_Opcode },
9023 { Bad_Opcode },
9024 { Bad_Opcode },
9025 { Bad_Opcode },
9026 /* 50 */
9027 { Bad_Opcode },
9028 { Bad_Opcode },
9029 { Bad_Opcode },
9030 { Bad_Opcode },
9031 { Bad_Opcode },
9032 { Bad_Opcode },
9033 { Bad_Opcode },
9034 { Bad_Opcode },
9035 /* 58 */
9036 { PREFIX_TABLE (PREFIX_VEX_0F3858) },
9037 { PREFIX_TABLE (PREFIX_VEX_0F3859) },
9038 { PREFIX_TABLE (PREFIX_VEX_0F385A) },
9039 { Bad_Opcode },
9040 { Bad_Opcode },
9041 { Bad_Opcode },
9042 { Bad_Opcode },
9043 { Bad_Opcode },
9044 /* 60 */
9045 { Bad_Opcode },
9046 { Bad_Opcode },
9047 { Bad_Opcode },
9048 { Bad_Opcode },
9049 { Bad_Opcode },
9050 { Bad_Opcode },
9051 { Bad_Opcode },
9052 { Bad_Opcode },
9053 /* 68 */
9054 { Bad_Opcode },
9055 { Bad_Opcode },
9056 { Bad_Opcode },
9057 { Bad_Opcode },
9058 { Bad_Opcode },
9059 { Bad_Opcode },
9060 { Bad_Opcode },
9061 { Bad_Opcode },
9062 /* 70 */
9063 { Bad_Opcode },
9064 { Bad_Opcode },
9065 { Bad_Opcode },
9066 { Bad_Opcode },
9067 { Bad_Opcode },
9068 { Bad_Opcode },
9069 { Bad_Opcode },
9070 { Bad_Opcode },
9071 /* 78 */
9072 { PREFIX_TABLE (PREFIX_VEX_0F3878) },
9073 { PREFIX_TABLE (PREFIX_VEX_0F3879) },
9074 { Bad_Opcode },
9075 { Bad_Opcode },
9076 { Bad_Opcode },
9077 { Bad_Opcode },
9078 { Bad_Opcode },
9079 { Bad_Opcode },
9080 /* 80 */
9081 { Bad_Opcode },
9082 { Bad_Opcode },
9083 { Bad_Opcode },
9084 { Bad_Opcode },
9085 { Bad_Opcode },
9086 { Bad_Opcode },
9087 { Bad_Opcode },
9088 { Bad_Opcode },
9089 /* 88 */
9090 { Bad_Opcode },
9091 { Bad_Opcode },
9092 { Bad_Opcode },
9093 { Bad_Opcode },
9094 { PREFIX_TABLE (PREFIX_VEX_0F388C) },
9095 { Bad_Opcode },
9096 { PREFIX_TABLE (PREFIX_VEX_0F388E) },
9097 { Bad_Opcode },
9098 /* 90 */
9099 { PREFIX_TABLE (PREFIX_VEX_0F3890) },
9100 { PREFIX_TABLE (PREFIX_VEX_0F3891) },
9101 { PREFIX_TABLE (PREFIX_VEX_0F3892) },
9102 { PREFIX_TABLE (PREFIX_VEX_0F3893) },
9103 { Bad_Opcode },
9104 { Bad_Opcode },
9105 { PREFIX_TABLE (PREFIX_VEX_0F3896) },
9106 { PREFIX_TABLE (PREFIX_VEX_0F3897) },
9107 /* 98 */
9108 { PREFIX_TABLE (PREFIX_VEX_0F3898) },
9109 { PREFIX_TABLE (PREFIX_VEX_0F3899) },
9110 { PREFIX_TABLE (PREFIX_VEX_0F389A) },
9111 { PREFIX_TABLE (PREFIX_VEX_0F389B) },
9112 { PREFIX_TABLE (PREFIX_VEX_0F389C) },
9113 { PREFIX_TABLE (PREFIX_VEX_0F389D) },
9114 { PREFIX_TABLE (PREFIX_VEX_0F389E) },
9115 { PREFIX_TABLE (PREFIX_VEX_0F389F) },
9116 /* a0 */
9117 { Bad_Opcode },
9118 { Bad_Opcode },
9119 { Bad_Opcode },
9120 { Bad_Opcode },
9121 { Bad_Opcode },
9122 { Bad_Opcode },
9123 { PREFIX_TABLE (PREFIX_VEX_0F38A6) },
9124 { PREFIX_TABLE (PREFIX_VEX_0F38A7) },
9125 /* a8 */
9126 { PREFIX_TABLE (PREFIX_VEX_0F38A8) },
9127 { PREFIX_TABLE (PREFIX_VEX_0F38A9) },
9128 { PREFIX_TABLE (PREFIX_VEX_0F38AA) },
9129 { PREFIX_TABLE (PREFIX_VEX_0F38AB) },
9130 { PREFIX_TABLE (PREFIX_VEX_0F38AC) },
9131 { PREFIX_TABLE (PREFIX_VEX_0F38AD) },
9132 { PREFIX_TABLE (PREFIX_VEX_0F38AE) },
9133 { PREFIX_TABLE (PREFIX_VEX_0F38AF) },
9134 /* b0 */
9135 { Bad_Opcode },
9136 { Bad_Opcode },
9137 { Bad_Opcode },
9138 { Bad_Opcode },
9139 { Bad_Opcode },
9140 { Bad_Opcode },
9141 { PREFIX_TABLE (PREFIX_VEX_0F38B6) },
9142 { PREFIX_TABLE (PREFIX_VEX_0F38B7) },
9143 /* b8 */
9144 { PREFIX_TABLE (PREFIX_VEX_0F38B8) },
9145 { PREFIX_TABLE (PREFIX_VEX_0F38B9) },
9146 { PREFIX_TABLE (PREFIX_VEX_0F38BA) },
9147 { PREFIX_TABLE (PREFIX_VEX_0F38BB) },
9148 { PREFIX_TABLE (PREFIX_VEX_0F38BC) },
9149 { PREFIX_TABLE (PREFIX_VEX_0F38BD) },
9150 { PREFIX_TABLE (PREFIX_VEX_0F38BE) },
9151 { PREFIX_TABLE (PREFIX_VEX_0F38BF) },
9152 /* c0 */
9153 { Bad_Opcode },
9154 { Bad_Opcode },
9155 { Bad_Opcode },
9156 { Bad_Opcode },
9157 { Bad_Opcode },
9158 { Bad_Opcode },
9159 { Bad_Opcode },
9160 { Bad_Opcode },
9161 /* c8 */
9162 { Bad_Opcode },
9163 { Bad_Opcode },
9164 { Bad_Opcode },
9165 { Bad_Opcode },
9166 { Bad_Opcode },
9167 { Bad_Opcode },
9168 { Bad_Opcode },
9169 { PREFIX_TABLE (PREFIX_VEX_0F38CF) },
9170 /* d0 */
9171 { Bad_Opcode },
9172 { Bad_Opcode },
9173 { Bad_Opcode },
9174 { Bad_Opcode },
9175 { Bad_Opcode },
9176 { Bad_Opcode },
9177 { Bad_Opcode },
9178 { Bad_Opcode },
9179 /* d8 */
9180 { Bad_Opcode },
9181 { Bad_Opcode },
9182 { Bad_Opcode },
9183 { PREFIX_TABLE (PREFIX_VEX_0F38DB) },
9184 { PREFIX_TABLE (PREFIX_VEX_0F38DC) },
9185 { PREFIX_TABLE (PREFIX_VEX_0F38DD) },
9186 { PREFIX_TABLE (PREFIX_VEX_0F38DE) },
9187 { PREFIX_TABLE (PREFIX_VEX_0F38DF) },
9188 /* e0 */
9189 { Bad_Opcode },
9190 { Bad_Opcode },
9191 { Bad_Opcode },
9192 { Bad_Opcode },
9193 { Bad_Opcode },
9194 { Bad_Opcode },
9195 { Bad_Opcode },
9196 { Bad_Opcode },
9197 /* e8 */
9198 { Bad_Opcode },
9199 { Bad_Opcode },
9200 { Bad_Opcode },
9201 { Bad_Opcode },
9202 { Bad_Opcode },
9203 { Bad_Opcode },
9204 { Bad_Opcode },
9205 { Bad_Opcode },
9206 /* f0 */
9207 { Bad_Opcode },
9208 { Bad_Opcode },
9209 { PREFIX_TABLE (PREFIX_VEX_0F38F2) },
9210 { REG_TABLE (REG_VEX_0F38F3) },
9211 { Bad_Opcode },
9212 { PREFIX_TABLE (PREFIX_VEX_0F38F5) },
9213 { PREFIX_TABLE (PREFIX_VEX_0F38F6) },
9214 { PREFIX_TABLE (PREFIX_VEX_0F38F7) },
9215 /* f8 */
9216 { Bad_Opcode },
9217 { Bad_Opcode },
9218 { Bad_Opcode },
9219 { Bad_Opcode },
9220 { Bad_Opcode },
9221 { Bad_Opcode },
9222 { Bad_Opcode },
9223 { Bad_Opcode },
9224 },
9225 /* VEX_0F3A */
9226 {
9227 /* 00 */
9228 { PREFIX_TABLE (PREFIX_VEX_0F3A00) },
9229 { PREFIX_TABLE (PREFIX_VEX_0F3A01) },
9230 { PREFIX_TABLE (PREFIX_VEX_0F3A02) },
9231 { Bad_Opcode },
9232 { PREFIX_TABLE (PREFIX_VEX_0F3A04) },
9233 { PREFIX_TABLE (PREFIX_VEX_0F3A05) },
9234 { PREFIX_TABLE (PREFIX_VEX_0F3A06) },
9235 { Bad_Opcode },
9236 /* 08 */
9237 { PREFIX_TABLE (PREFIX_VEX_0F3A08) },
9238 { PREFIX_TABLE (PREFIX_VEX_0F3A09) },
9239 { PREFIX_TABLE (PREFIX_VEX_0F3A0A) },
9240 { PREFIX_TABLE (PREFIX_VEX_0F3A0B) },
9241 { PREFIX_TABLE (PREFIX_VEX_0F3A0C) },
9242 { PREFIX_TABLE (PREFIX_VEX_0F3A0D) },
9243 { PREFIX_TABLE (PREFIX_VEX_0F3A0E) },
9244 { PREFIX_TABLE (PREFIX_VEX_0F3A0F) },
9245 /* 10 */
9246 { Bad_Opcode },
9247 { Bad_Opcode },
9248 { Bad_Opcode },
9249 { Bad_Opcode },
9250 { PREFIX_TABLE (PREFIX_VEX_0F3A14) },
9251 { PREFIX_TABLE (PREFIX_VEX_0F3A15) },
9252 { PREFIX_TABLE (PREFIX_VEX_0F3A16) },
9253 { PREFIX_TABLE (PREFIX_VEX_0F3A17) },
9254 /* 18 */
9255 { PREFIX_TABLE (PREFIX_VEX_0F3A18) },
9256 { PREFIX_TABLE (PREFIX_VEX_0F3A19) },
9257 { Bad_Opcode },
9258 { Bad_Opcode },
9259 { Bad_Opcode },
9260 { PREFIX_TABLE (PREFIX_VEX_0F3A1D) },
9261 { Bad_Opcode },
9262 { Bad_Opcode },
9263 /* 20 */
9264 { PREFIX_TABLE (PREFIX_VEX_0F3A20) },
9265 { PREFIX_TABLE (PREFIX_VEX_0F3A21) },
9266 { PREFIX_TABLE (PREFIX_VEX_0F3A22) },
9267 { Bad_Opcode },
9268 { Bad_Opcode },
9269 { Bad_Opcode },
9270 { Bad_Opcode },
9271 { Bad_Opcode },
9272 /* 28 */
9273 { Bad_Opcode },
9274 { Bad_Opcode },
9275 { Bad_Opcode },
9276 { Bad_Opcode },
9277 { Bad_Opcode },
9278 { Bad_Opcode },
9279 { Bad_Opcode },
9280 { Bad_Opcode },
9281 /* 30 */
9282 { PREFIX_TABLE (PREFIX_VEX_0F3A30) },
9283 { PREFIX_TABLE (PREFIX_VEX_0F3A31) },
9284 { PREFIX_TABLE (PREFIX_VEX_0F3A32) },
9285 { PREFIX_TABLE (PREFIX_VEX_0F3A33) },
9286 { Bad_Opcode },
9287 { Bad_Opcode },
9288 { Bad_Opcode },
9289 { Bad_Opcode },
9290 /* 38 */
9291 { PREFIX_TABLE (PREFIX_VEX_0F3A38) },
9292 { PREFIX_TABLE (PREFIX_VEX_0F3A39) },
9293 { Bad_Opcode },
9294 { Bad_Opcode },
9295 { Bad_Opcode },
9296 { Bad_Opcode },
9297 { Bad_Opcode },
9298 { Bad_Opcode },
9299 /* 40 */
9300 { PREFIX_TABLE (PREFIX_VEX_0F3A40) },
9301 { PREFIX_TABLE (PREFIX_VEX_0F3A41) },
9302 { PREFIX_TABLE (PREFIX_VEX_0F3A42) },
9303 { Bad_Opcode },
9304 { PREFIX_TABLE (PREFIX_VEX_0F3A44) },
9305 { Bad_Opcode },
9306 { PREFIX_TABLE (PREFIX_VEX_0F3A46) },
9307 { Bad_Opcode },
9308 /* 48 */
9309 { PREFIX_TABLE (PREFIX_VEX_0F3A48) },
9310 { PREFIX_TABLE (PREFIX_VEX_0F3A49) },
9311 { PREFIX_TABLE (PREFIX_VEX_0F3A4A) },
9312 { PREFIX_TABLE (PREFIX_VEX_0F3A4B) },
9313 { PREFIX_TABLE (PREFIX_VEX_0F3A4C) },
9314 { Bad_Opcode },
9315 { Bad_Opcode },
9316 { Bad_Opcode },
9317 /* 50 */
9318 { Bad_Opcode },
9319 { Bad_Opcode },
9320 { Bad_Opcode },
9321 { Bad_Opcode },
9322 { Bad_Opcode },
9323 { Bad_Opcode },
9324 { Bad_Opcode },
9325 { Bad_Opcode },
9326 /* 58 */
9327 { Bad_Opcode },
9328 { Bad_Opcode },
9329 { Bad_Opcode },
9330 { Bad_Opcode },
9331 { PREFIX_TABLE (PREFIX_VEX_0F3A5C) },
9332 { PREFIX_TABLE (PREFIX_VEX_0F3A5D) },
9333 { PREFIX_TABLE (PREFIX_VEX_0F3A5E) },
9334 { PREFIX_TABLE (PREFIX_VEX_0F3A5F) },
9335 /* 60 */
9336 { PREFIX_TABLE (PREFIX_VEX_0F3A60) },
9337 { PREFIX_TABLE (PREFIX_VEX_0F3A61) },
9338 { PREFIX_TABLE (PREFIX_VEX_0F3A62) },
9339 { PREFIX_TABLE (PREFIX_VEX_0F3A63) },
9340 { Bad_Opcode },
9341 { Bad_Opcode },
9342 { Bad_Opcode },
9343 { Bad_Opcode },
9344 /* 68 */
9345 { PREFIX_TABLE (PREFIX_VEX_0F3A68) },
9346 { PREFIX_TABLE (PREFIX_VEX_0F3A69) },
9347 { PREFIX_TABLE (PREFIX_VEX_0F3A6A) },
9348 { PREFIX_TABLE (PREFIX_VEX_0F3A6B) },
9349 { PREFIX_TABLE (PREFIX_VEX_0F3A6C) },
9350 { PREFIX_TABLE (PREFIX_VEX_0F3A6D) },
9351 { PREFIX_TABLE (PREFIX_VEX_0F3A6E) },
9352 { PREFIX_TABLE (PREFIX_VEX_0F3A6F) },
9353 /* 70 */
9354 { Bad_Opcode },
9355 { Bad_Opcode },
9356 { Bad_Opcode },
9357 { Bad_Opcode },
9358 { Bad_Opcode },
9359 { Bad_Opcode },
9360 { Bad_Opcode },
9361 { Bad_Opcode },
9362 /* 78 */
9363 { PREFIX_TABLE (PREFIX_VEX_0F3A78) },
9364 { PREFIX_TABLE (PREFIX_VEX_0F3A79) },
9365 { PREFIX_TABLE (PREFIX_VEX_0F3A7A) },
9366 { PREFIX_TABLE (PREFIX_VEX_0F3A7B) },
9367 { PREFIX_TABLE (PREFIX_VEX_0F3A7C) },
9368 { PREFIX_TABLE (PREFIX_VEX_0F3A7D) },
9369 { PREFIX_TABLE (PREFIX_VEX_0F3A7E) },
9370 { PREFIX_TABLE (PREFIX_VEX_0F3A7F) },
9371 /* 80 */
9372 { Bad_Opcode },
9373 { Bad_Opcode },
9374 { Bad_Opcode },
9375 { Bad_Opcode },
9376 { Bad_Opcode },
9377 { Bad_Opcode },
9378 { Bad_Opcode },
9379 { Bad_Opcode },
9380 /* 88 */
9381 { Bad_Opcode },
9382 { Bad_Opcode },
9383 { Bad_Opcode },
9384 { Bad_Opcode },
9385 { Bad_Opcode },
9386 { Bad_Opcode },
9387 { Bad_Opcode },
9388 { Bad_Opcode },
9389 /* 90 */
9390 { Bad_Opcode },
9391 { Bad_Opcode },
9392 { Bad_Opcode },
9393 { Bad_Opcode },
9394 { Bad_Opcode },
9395 { Bad_Opcode },
9396 { Bad_Opcode },
9397 { Bad_Opcode },
9398 /* 98 */
9399 { Bad_Opcode },
9400 { Bad_Opcode },
9401 { Bad_Opcode },
9402 { Bad_Opcode },
9403 { Bad_Opcode },
9404 { Bad_Opcode },
9405 { Bad_Opcode },
9406 { Bad_Opcode },
9407 /* a0 */
9408 { Bad_Opcode },
9409 { Bad_Opcode },
9410 { Bad_Opcode },
9411 { Bad_Opcode },
9412 { Bad_Opcode },
9413 { Bad_Opcode },
9414 { Bad_Opcode },
9415 { Bad_Opcode },
9416 /* a8 */
9417 { Bad_Opcode },
9418 { Bad_Opcode },
9419 { Bad_Opcode },
9420 { Bad_Opcode },
9421 { Bad_Opcode },
9422 { Bad_Opcode },
9423 { Bad_Opcode },
9424 { Bad_Opcode },
9425 /* b0 */
9426 { Bad_Opcode },
9427 { Bad_Opcode },
9428 { Bad_Opcode },
9429 { Bad_Opcode },
9430 { Bad_Opcode },
9431 { Bad_Opcode },
9432 { Bad_Opcode },
9433 { Bad_Opcode },
9434 /* b8 */
9435 { Bad_Opcode },
9436 { Bad_Opcode },
9437 { Bad_Opcode },
9438 { Bad_Opcode },
9439 { Bad_Opcode },
9440 { Bad_Opcode },
9441 { Bad_Opcode },
9442 { Bad_Opcode },
9443 /* c0 */
9444 { Bad_Opcode },
9445 { Bad_Opcode },
9446 { Bad_Opcode },
9447 { Bad_Opcode },
9448 { Bad_Opcode },
9449 { Bad_Opcode },
9450 { Bad_Opcode },
9451 { Bad_Opcode },
9452 /* c8 */
9453 { Bad_Opcode },
9454 { Bad_Opcode },
9455 { Bad_Opcode },
9456 { Bad_Opcode },
9457 { Bad_Opcode },
9458 { Bad_Opcode },
9459 { PREFIX_TABLE(PREFIX_VEX_0F3ACE) },
9460 { PREFIX_TABLE(PREFIX_VEX_0F3ACF) },
9461 /* d0 */
9462 { Bad_Opcode },
9463 { Bad_Opcode },
9464 { Bad_Opcode },
9465 { Bad_Opcode },
9466 { Bad_Opcode },
9467 { Bad_Opcode },
9468 { Bad_Opcode },
9469 { Bad_Opcode },
9470 /* d8 */
9471 { Bad_Opcode },
9472 { Bad_Opcode },
9473 { Bad_Opcode },
9474 { Bad_Opcode },
9475 { Bad_Opcode },
9476 { Bad_Opcode },
9477 { Bad_Opcode },
9478 { PREFIX_TABLE (PREFIX_VEX_0F3ADF) },
9479 /* e0 */
9480 { Bad_Opcode },
9481 { Bad_Opcode },
9482 { Bad_Opcode },
9483 { Bad_Opcode },
9484 { Bad_Opcode },
9485 { Bad_Opcode },
9486 { Bad_Opcode },
9487 { Bad_Opcode },
9488 /* e8 */
9489 { Bad_Opcode },
9490 { Bad_Opcode },
9491 { Bad_Opcode },
9492 { Bad_Opcode },
9493 { Bad_Opcode },
9494 { Bad_Opcode },
9495 { Bad_Opcode },
9496 { Bad_Opcode },
9497 /* f0 */
9498 { PREFIX_TABLE (PREFIX_VEX_0F3AF0) },
9499 { Bad_Opcode },
9500 { Bad_Opcode },
9501 { Bad_Opcode },
9502 { Bad_Opcode },
9503 { Bad_Opcode },
9504 { Bad_Opcode },
9505 { Bad_Opcode },
9506 /* f8 */
9507 { Bad_Opcode },
9508 { Bad_Opcode },
9509 { Bad_Opcode },
9510 { Bad_Opcode },
9511 { Bad_Opcode },
9512 { Bad_Opcode },
9513 { Bad_Opcode },
9514 { Bad_Opcode },
9515 },
9516 };
9517
9518 #define NEED_OPCODE_TABLE
9519 #include "i386-dis-evex.h"
9520 #undef NEED_OPCODE_TABLE
9521 static const struct dis386 vex_len_table[][2] = {
9522 /* VEX_LEN_0F10_P_1 */
9523 {
9524 { VEX_W_TABLE (VEX_W_0F10_P_1) },
9525 { VEX_W_TABLE (VEX_W_0F10_P_1) },
9526 },
9527
9528 /* VEX_LEN_0F10_P_3 */
9529 {
9530 { VEX_W_TABLE (VEX_W_0F10_P_3) },
9531 { VEX_W_TABLE (VEX_W_0F10_P_3) },
9532 },
9533
9534 /* VEX_LEN_0F11_P_1 */
9535 {
9536 { VEX_W_TABLE (VEX_W_0F11_P_1) },
9537 { VEX_W_TABLE (VEX_W_0F11_P_1) },
9538 },
9539
9540 /* VEX_LEN_0F11_P_3 */
9541 {
9542 { VEX_W_TABLE (VEX_W_0F11_P_3) },
9543 { VEX_W_TABLE (VEX_W_0F11_P_3) },
9544 },
9545
9546 /* VEX_LEN_0F12_P_0_M_0 */
9547 {
9548 { VEX_W_TABLE (VEX_W_0F12_P_0_M_0) },
9549 },
9550
9551 /* VEX_LEN_0F12_P_0_M_1 */
9552 {
9553 { VEX_W_TABLE (VEX_W_0F12_P_0_M_1) },
9554 },
9555
9556 /* VEX_LEN_0F12_P_2 */
9557 {
9558 { VEX_W_TABLE (VEX_W_0F12_P_2) },
9559 },
9560
9561 /* VEX_LEN_0F13_M_0 */
9562 {
9563 { VEX_W_TABLE (VEX_W_0F13_M_0) },
9564 },
9565
9566 /* VEX_LEN_0F16_P_0_M_0 */
9567 {
9568 { VEX_W_TABLE (VEX_W_0F16_P_0_M_0) },
9569 },
9570
9571 /* VEX_LEN_0F16_P_0_M_1 */
9572 {
9573 { VEX_W_TABLE (VEX_W_0F16_P_0_M_1) },
9574 },
9575
9576 /* VEX_LEN_0F16_P_2 */
9577 {
9578 { VEX_W_TABLE (VEX_W_0F16_P_2) },
9579 },
9580
9581 /* VEX_LEN_0F17_M_0 */
9582 {
9583 { VEX_W_TABLE (VEX_W_0F17_M_0) },
9584 },
9585
9586 /* VEX_LEN_0F2A_P_1 */
9587 {
9588 { "vcvtsi2ss%LQ", { XMScalar, VexScalar, Ev }, 0 },
9589 { "vcvtsi2ss%LQ", { XMScalar, VexScalar, Ev }, 0 },
9590 },
9591
9592 /* VEX_LEN_0F2A_P_3 */
9593 {
9594 { "vcvtsi2sd%LQ", { XMScalar, VexScalar, Ev }, 0 },
9595 { "vcvtsi2sd%LQ", { XMScalar, VexScalar, Ev }, 0 },
9596 },
9597
9598 /* VEX_LEN_0F2C_P_1 */
9599 {
9600 { "vcvttss2si", { Gv, EXdScalar }, 0 },
9601 { "vcvttss2si", { Gv, EXdScalar }, 0 },
9602 },
9603
9604 /* VEX_LEN_0F2C_P_3 */
9605 {
9606 { "vcvttsd2si", { Gv, EXqScalar }, 0 },
9607 { "vcvttsd2si", { Gv, EXqScalar }, 0 },
9608 },
9609
9610 /* VEX_LEN_0F2D_P_1 */
9611 {
9612 { "vcvtss2si", { Gv, EXdScalar }, 0 },
9613 { "vcvtss2si", { Gv, EXdScalar }, 0 },
9614 },
9615
9616 /* VEX_LEN_0F2D_P_3 */
9617 {
9618 { "vcvtsd2si", { Gv, EXqScalar }, 0 },
9619 { "vcvtsd2si", { Gv, EXqScalar }, 0 },
9620 },
9621
9622 /* VEX_LEN_0F2E_P_0 */
9623 {
9624 { VEX_W_TABLE (VEX_W_0F2E_P_0) },
9625 { VEX_W_TABLE (VEX_W_0F2E_P_0) },
9626 },
9627
9628 /* VEX_LEN_0F2E_P_2 */
9629 {
9630 { VEX_W_TABLE (VEX_W_0F2E_P_2) },
9631 { VEX_W_TABLE (VEX_W_0F2E_P_2) },
9632 },
9633
9634 /* VEX_LEN_0F2F_P_0 */
9635 {
9636 { VEX_W_TABLE (VEX_W_0F2F_P_0) },
9637 { VEX_W_TABLE (VEX_W_0F2F_P_0) },
9638 },
9639
9640 /* VEX_LEN_0F2F_P_2 */
9641 {
9642 { VEX_W_TABLE (VEX_W_0F2F_P_2) },
9643 { VEX_W_TABLE (VEX_W_0F2F_P_2) },
9644 },
9645
9646 /* VEX_LEN_0F41_P_0 */
9647 {
9648 { Bad_Opcode },
9649 { VEX_W_TABLE (VEX_W_0F41_P_0_LEN_1) },
9650 },
9651 /* VEX_LEN_0F41_P_2 */
9652 {
9653 { Bad_Opcode },
9654 { VEX_W_TABLE (VEX_W_0F41_P_2_LEN_1) },
9655 },
9656 /* VEX_LEN_0F42_P_0 */
9657 {
9658 { Bad_Opcode },
9659 { VEX_W_TABLE (VEX_W_0F42_P_0_LEN_1) },
9660 },
9661 /* VEX_LEN_0F42_P_2 */
9662 {
9663 { Bad_Opcode },
9664 { VEX_W_TABLE (VEX_W_0F42_P_2_LEN_1) },
9665 },
9666 /* VEX_LEN_0F44_P_0 */
9667 {
9668 { VEX_W_TABLE (VEX_W_0F44_P_0_LEN_0) },
9669 },
9670 /* VEX_LEN_0F44_P_2 */
9671 {
9672 { VEX_W_TABLE (VEX_W_0F44_P_2_LEN_0) },
9673 },
9674 /* VEX_LEN_0F45_P_0 */
9675 {
9676 { Bad_Opcode },
9677 { VEX_W_TABLE (VEX_W_0F45_P_0_LEN_1) },
9678 },
9679 /* VEX_LEN_0F45_P_2 */
9680 {
9681 { Bad_Opcode },
9682 { VEX_W_TABLE (VEX_W_0F45_P_2_LEN_1) },
9683 },
9684 /* VEX_LEN_0F46_P_0 */
9685 {
9686 { Bad_Opcode },
9687 { VEX_W_TABLE (VEX_W_0F46_P_0_LEN_1) },
9688 },
9689 /* VEX_LEN_0F46_P_2 */
9690 {
9691 { Bad_Opcode },
9692 { VEX_W_TABLE (VEX_W_0F46_P_2_LEN_1) },
9693 },
9694 /* VEX_LEN_0F47_P_0 */
9695 {
9696 { Bad_Opcode },
9697 { VEX_W_TABLE (VEX_W_0F47_P_0_LEN_1) },
9698 },
9699 /* VEX_LEN_0F47_P_2 */
9700 {
9701 { Bad_Opcode },
9702 { VEX_W_TABLE (VEX_W_0F47_P_2_LEN_1) },
9703 },
9704 /* VEX_LEN_0F4A_P_0 */
9705 {
9706 { Bad_Opcode },
9707 { VEX_W_TABLE (VEX_W_0F4A_P_0_LEN_1) },
9708 },
9709 /* VEX_LEN_0F4A_P_2 */
9710 {
9711 { Bad_Opcode },
9712 { VEX_W_TABLE (VEX_W_0F4A_P_2_LEN_1) },
9713 },
9714 /* VEX_LEN_0F4B_P_0 */
9715 {
9716 { Bad_Opcode },
9717 { VEX_W_TABLE (VEX_W_0F4B_P_0_LEN_1) },
9718 },
9719 /* VEX_LEN_0F4B_P_2 */
9720 {
9721 { Bad_Opcode },
9722 { VEX_W_TABLE (VEX_W_0F4B_P_2_LEN_1) },
9723 },
9724
9725 /* VEX_LEN_0F51_P_1 */
9726 {
9727 { VEX_W_TABLE (VEX_W_0F51_P_1) },
9728 { VEX_W_TABLE (VEX_W_0F51_P_1) },
9729 },
9730
9731 /* VEX_LEN_0F51_P_3 */
9732 {
9733 { VEX_W_TABLE (VEX_W_0F51_P_3) },
9734 { VEX_W_TABLE (VEX_W_0F51_P_3) },
9735 },
9736
9737 /* VEX_LEN_0F52_P_1 */
9738 {
9739 { VEX_W_TABLE (VEX_W_0F52_P_1) },
9740 { VEX_W_TABLE (VEX_W_0F52_P_1) },
9741 },
9742
9743 /* VEX_LEN_0F53_P_1 */
9744 {
9745 { VEX_W_TABLE (VEX_W_0F53_P_1) },
9746 { VEX_W_TABLE (VEX_W_0F53_P_1) },
9747 },
9748
9749 /* VEX_LEN_0F58_P_1 */
9750 {
9751 { VEX_W_TABLE (VEX_W_0F58_P_1) },
9752 { VEX_W_TABLE (VEX_W_0F58_P_1) },
9753 },
9754
9755 /* VEX_LEN_0F58_P_3 */
9756 {
9757 { VEX_W_TABLE (VEX_W_0F58_P_3) },
9758 { VEX_W_TABLE (VEX_W_0F58_P_3) },
9759 },
9760
9761 /* VEX_LEN_0F59_P_1 */
9762 {
9763 { VEX_W_TABLE (VEX_W_0F59_P_1) },
9764 { VEX_W_TABLE (VEX_W_0F59_P_1) },
9765 },
9766
9767 /* VEX_LEN_0F59_P_3 */
9768 {
9769 { VEX_W_TABLE (VEX_W_0F59_P_3) },
9770 { VEX_W_TABLE (VEX_W_0F59_P_3) },
9771 },
9772
9773 /* VEX_LEN_0F5A_P_1 */
9774 {
9775 { VEX_W_TABLE (VEX_W_0F5A_P_1) },
9776 { VEX_W_TABLE (VEX_W_0F5A_P_1) },
9777 },
9778
9779 /* VEX_LEN_0F5A_P_3 */
9780 {
9781 { VEX_W_TABLE (VEX_W_0F5A_P_3) },
9782 { VEX_W_TABLE (VEX_W_0F5A_P_3) },
9783 },
9784
9785 /* VEX_LEN_0F5C_P_1 */
9786 {
9787 { VEX_W_TABLE (VEX_W_0F5C_P_1) },
9788 { VEX_W_TABLE (VEX_W_0F5C_P_1) },
9789 },
9790
9791 /* VEX_LEN_0F5C_P_3 */
9792 {
9793 { VEX_W_TABLE (VEX_W_0F5C_P_3) },
9794 { VEX_W_TABLE (VEX_W_0F5C_P_3) },
9795 },
9796
9797 /* VEX_LEN_0F5D_P_1 */
9798 {
9799 { VEX_W_TABLE (VEX_W_0F5D_P_1) },
9800 { VEX_W_TABLE (VEX_W_0F5D_P_1) },
9801 },
9802
9803 /* VEX_LEN_0F5D_P_3 */
9804 {
9805 { VEX_W_TABLE (VEX_W_0F5D_P_3) },
9806 { VEX_W_TABLE (VEX_W_0F5D_P_3) },
9807 },
9808
9809 /* VEX_LEN_0F5E_P_1 */
9810 {
9811 { VEX_W_TABLE (VEX_W_0F5E_P_1) },
9812 { VEX_W_TABLE (VEX_W_0F5E_P_1) },
9813 },
9814
9815 /* VEX_LEN_0F5E_P_3 */
9816 {
9817 { VEX_W_TABLE (VEX_W_0F5E_P_3) },
9818 { VEX_W_TABLE (VEX_W_0F5E_P_3) },
9819 },
9820
9821 /* VEX_LEN_0F5F_P_1 */
9822 {
9823 { VEX_W_TABLE (VEX_W_0F5F_P_1) },
9824 { VEX_W_TABLE (VEX_W_0F5F_P_1) },
9825 },
9826
9827 /* VEX_LEN_0F5F_P_3 */
9828 {
9829 { VEX_W_TABLE (VEX_W_0F5F_P_3) },
9830 { VEX_W_TABLE (VEX_W_0F5F_P_3) },
9831 },
9832
9833 /* VEX_LEN_0F6E_P_2 */
9834 {
9835 { "vmovK", { XMScalar, Edq }, 0 },
9836 { "vmovK", { XMScalar, Edq }, 0 },
9837 },
9838
9839 /* VEX_LEN_0F7E_P_1 */
9840 {
9841 { VEX_W_TABLE (VEX_W_0F7E_P_1) },
9842 { VEX_W_TABLE (VEX_W_0F7E_P_1) },
9843 },
9844
9845 /* VEX_LEN_0F7E_P_2 */
9846 {
9847 { "vmovK", { Edq, XMScalar }, 0 },
9848 { "vmovK", { Edq, XMScalar }, 0 },
9849 },
9850
9851 /* VEX_LEN_0F90_P_0 */
9852 {
9853 { VEX_W_TABLE (VEX_W_0F90_P_0_LEN_0) },
9854 },
9855
9856 /* VEX_LEN_0F90_P_2 */
9857 {
9858 { VEX_W_TABLE (VEX_W_0F90_P_2_LEN_0) },
9859 },
9860
9861 /* VEX_LEN_0F91_P_0 */
9862 {
9863 { VEX_W_TABLE (VEX_W_0F91_P_0_LEN_0) },
9864 },
9865
9866 /* VEX_LEN_0F91_P_2 */
9867 {
9868 { VEX_W_TABLE (VEX_W_0F91_P_2_LEN_0) },
9869 },
9870
9871 /* VEX_LEN_0F92_P_0 */
9872 {
9873 { VEX_W_TABLE (VEX_W_0F92_P_0_LEN_0) },
9874 },
9875
9876 /* VEX_LEN_0F92_P_2 */
9877 {
9878 { VEX_W_TABLE (VEX_W_0F92_P_2_LEN_0) },
9879 },
9880
9881 /* VEX_LEN_0F92_P_3 */
9882 {
9883 { VEX_W_TABLE (VEX_W_0F92_P_3_LEN_0) },
9884 },
9885
9886 /* VEX_LEN_0F93_P_0 */
9887 {
9888 { VEX_W_TABLE (VEX_W_0F93_P_0_LEN_0) },
9889 },
9890
9891 /* VEX_LEN_0F93_P_2 */
9892 {
9893 { VEX_W_TABLE (VEX_W_0F93_P_2_LEN_0) },
9894 },
9895
9896 /* VEX_LEN_0F93_P_3 */
9897 {
9898 { VEX_W_TABLE (VEX_W_0F93_P_3_LEN_0) },
9899 },
9900
9901 /* VEX_LEN_0F98_P_0 */
9902 {
9903 { VEX_W_TABLE (VEX_W_0F98_P_0_LEN_0) },
9904 },
9905
9906 /* VEX_LEN_0F98_P_2 */
9907 {
9908 { VEX_W_TABLE (VEX_W_0F98_P_2_LEN_0) },
9909 },
9910
9911 /* VEX_LEN_0F99_P_0 */
9912 {
9913 { VEX_W_TABLE (VEX_W_0F99_P_0_LEN_0) },
9914 },
9915
9916 /* VEX_LEN_0F99_P_2 */
9917 {
9918 { VEX_W_TABLE (VEX_W_0F99_P_2_LEN_0) },
9919 },
9920
9921 /* VEX_LEN_0FAE_R_2_M_0 */
9922 {
9923 { VEX_W_TABLE (VEX_W_0FAE_R_2_M_0) },
9924 },
9925
9926 /* VEX_LEN_0FAE_R_3_M_0 */
9927 {
9928 { VEX_W_TABLE (VEX_W_0FAE_R_3_M_0) },
9929 },
9930
9931 /* VEX_LEN_0FC2_P_1 */
9932 {
9933 { VEX_W_TABLE (VEX_W_0FC2_P_1) },
9934 { VEX_W_TABLE (VEX_W_0FC2_P_1) },
9935 },
9936
9937 /* VEX_LEN_0FC2_P_3 */
9938 {
9939 { VEX_W_TABLE (VEX_W_0FC2_P_3) },
9940 { VEX_W_TABLE (VEX_W_0FC2_P_3) },
9941 },
9942
9943 /* VEX_LEN_0FC4_P_2 */
9944 {
9945 { VEX_W_TABLE (VEX_W_0FC4_P_2) },
9946 },
9947
9948 /* VEX_LEN_0FC5_P_2 */
9949 {
9950 { VEX_W_TABLE (VEX_W_0FC5_P_2) },
9951 },
9952
9953 /* VEX_LEN_0FD6_P_2 */
9954 {
9955 { VEX_W_TABLE (VEX_W_0FD6_P_2) },
9956 { VEX_W_TABLE (VEX_W_0FD6_P_2) },
9957 },
9958
9959 /* VEX_LEN_0FF7_P_2 */
9960 {
9961 { VEX_W_TABLE (VEX_W_0FF7_P_2) },
9962 },
9963
9964 /* VEX_LEN_0F3816_P_2 */
9965 {
9966 { Bad_Opcode },
9967 { VEX_W_TABLE (VEX_W_0F3816_P_2) },
9968 },
9969
9970 /* VEX_LEN_0F3819_P_2 */
9971 {
9972 { Bad_Opcode },
9973 { VEX_W_TABLE (VEX_W_0F3819_P_2) },
9974 },
9975
9976 /* VEX_LEN_0F381A_P_2_M_0 */
9977 {
9978 { Bad_Opcode },
9979 { VEX_W_TABLE (VEX_W_0F381A_P_2_M_0) },
9980 },
9981
9982 /* VEX_LEN_0F3836_P_2 */
9983 {
9984 { Bad_Opcode },
9985 { VEX_W_TABLE (VEX_W_0F3836_P_2) },
9986 },
9987
9988 /* VEX_LEN_0F3841_P_2 */
9989 {
9990 { VEX_W_TABLE (VEX_W_0F3841_P_2) },
9991 },
9992
9993 /* VEX_LEN_0F385A_P_2_M_0 */
9994 {
9995 { Bad_Opcode },
9996 { VEX_W_TABLE (VEX_W_0F385A_P_2_M_0) },
9997 },
9998
9999 /* VEX_LEN_0F38DB_P_2 */
10000 {
10001 { VEX_W_TABLE (VEX_W_0F38DB_P_2) },
10002 },
10003
10004 /* VEX_LEN_0F38F2_P_0 */
10005 {
10006 { "andnS", { Gdq, VexGdq, Edq }, 0 },
10007 },
10008
10009 /* VEX_LEN_0F38F3_R_1_P_0 */
10010 {
10011 { "blsrS", { VexGdq, Edq }, 0 },
10012 },
10013
10014 /* VEX_LEN_0F38F3_R_2_P_0 */
10015 {
10016 { "blsmskS", { VexGdq, Edq }, 0 },
10017 },
10018
10019 /* VEX_LEN_0F38F3_R_3_P_0 */
10020 {
10021 { "blsiS", { VexGdq, Edq }, 0 },
10022 },
10023
10024 /* VEX_LEN_0F38F5_P_0 */
10025 {
10026 { "bzhiS", { Gdq, Edq, VexGdq }, 0 },
10027 },
10028
10029 /* VEX_LEN_0F38F5_P_1 */
10030 {
10031 { "pextS", { Gdq, VexGdq, Edq }, 0 },
10032 },
10033
10034 /* VEX_LEN_0F38F5_P_3 */
10035 {
10036 { "pdepS", { Gdq, VexGdq, Edq }, 0 },
10037 },
10038
10039 /* VEX_LEN_0F38F6_P_3 */
10040 {
10041 { "mulxS", { Gdq, VexGdq, Edq }, 0 },
10042 },
10043
10044 /* VEX_LEN_0F38F7_P_0 */
10045 {
10046 { "bextrS", { Gdq, Edq, VexGdq }, 0 },
10047 },
10048
10049 /* VEX_LEN_0F38F7_P_1 */
10050 {
10051 { "sarxS", { Gdq, Edq, VexGdq }, 0 },
10052 },
10053
10054 /* VEX_LEN_0F38F7_P_2 */
10055 {
10056 { "shlxS", { Gdq, Edq, VexGdq }, 0 },
10057 },
10058
10059 /* VEX_LEN_0F38F7_P_3 */
10060 {
10061 { "shrxS", { Gdq, Edq, VexGdq }, 0 },
10062 },
10063
10064 /* VEX_LEN_0F3A00_P_2 */
10065 {
10066 { Bad_Opcode },
10067 { VEX_W_TABLE (VEX_W_0F3A00_P_2) },
10068 },
10069
10070 /* VEX_LEN_0F3A01_P_2 */
10071 {
10072 { Bad_Opcode },
10073 { VEX_W_TABLE (VEX_W_0F3A01_P_2) },
10074 },
10075
10076 /* VEX_LEN_0F3A06_P_2 */
10077 {
10078 { Bad_Opcode },
10079 { VEX_W_TABLE (VEX_W_0F3A06_P_2) },
10080 },
10081
10082 /* VEX_LEN_0F3A0A_P_2 */
10083 {
10084 { VEX_W_TABLE (VEX_W_0F3A0A_P_2) },
10085 { VEX_W_TABLE (VEX_W_0F3A0A_P_2) },
10086 },
10087
10088 /* VEX_LEN_0F3A0B_P_2 */
10089 {
10090 { VEX_W_TABLE (VEX_W_0F3A0B_P_2) },
10091 { VEX_W_TABLE (VEX_W_0F3A0B_P_2) },
10092 },
10093
10094 /* VEX_LEN_0F3A14_P_2 */
10095 {
10096 { VEX_W_TABLE (VEX_W_0F3A14_P_2) },
10097 },
10098
10099 /* VEX_LEN_0F3A15_P_2 */
10100 {
10101 { VEX_W_TABLE (VEX_W_0F3A15_P_2) },
10102 },
10103
10104 /* VEX_LEN_0F3A16_P_2 */
10105 {
10106 { "vpextrK", { Edq, XM, Ib }, 0 },
10107 },
10108
10109 /* VEX_LEN_0F3A17_P_2 */
10110 {
10111 { "vextractps", { Edqd, XM, Ib }, 0 },
10112 },
10113
10114 /* VEX_LEN_0F3A18_P_2 */
10115 {
10116 { Bad_Opcode },
10117 { VEX_W_TABLE (VEX_W_0F3A18_P_2) },
10118 },
10119
10120 /* VEX_LEN_0F3A19_P_2 */
10121 {
10122 { Bad_Opcode },
10123 { VEX_W_TABLE (VEX_W_0F3A19_P_2) },
10124 },
10125
10126 /* VEX_LEN_0F3A20_P_2 */
10127 {
10128 { VEX_W_TABLE (VEX_W_0F3A20_P_2) },
10129 },
10130
10131 /* VEX_LEN_0F3A21_P_2 */
10132 {
10133 { VEX_W_TABLE (VEX_W_0F3A21_P_2) },
10134 },
10135
10136 /* VEX_LEN_0F3A22_P_2 */
10137 {
10138 { "vpinsrK", { XM, Vex128, Edq, Ib }, 0 },
10139 },
10140
10141 /* VEX_LEN_0F3A30_P_2 */
10142 {
10143 { VEX_W_TABLE (VEX_W_0F3A30_P_2_LEN_0) },
10144 },
10145
10146 /* VEX_LEN_0F3A31_P_2 */
10147 {
10148 { VEX_W_TABLE (VEX_W_0F3A31_P_2_LEN_0) },
10149 },
10150
10151 /* VEX_LEN_0F3A32_P_2 */
10152 {
10153 { VEX_W_TABLE (VEX_W_0F3A32_P_2_LEN_0) },
10154 },
10155
10156 /* VEX_LEN_0F3A33_P_2 */
10157 {
10158 { VEX_W_TABLE (VEX_W_0F3A33_P_2_LEN_0) },
10159 },
10160
10161 /* VEX_LEN_0F3A38_P_2 */
10162 {
10163 { Bad_Opcode },
10164 { VEX_W_TABLE (VEX_W_0F3A38_P_2) },
10165 },
10166
10167 /* VEX_LEN_0F3A39_P_2 */
10168 {
10169 { Bad_Opcode },
10170 { VEX_W_TABLE (VEX_W_0F3A39_P_2) },
10171 },
10172
10173 /* VEX_LEN_0F3A41_P_2 */
10174 {
10175 { VEX_W_TABLE (VEX_W_0F3A41_P_2) },
10176 },
10177
10178 /* VEX_LEN_0F3A46_P_2 */
10179 {
10180 { Bad_Opcode },
10181 { VEX_W_TABLE (VEX_W_0F3A46_P_2) },
10182 },
10183
10184 /* VEX_LEN_0F3A60_P_2 */
10185 {
10186 { "vpcmpestrm", { XM, { PCMPESTR_Fixup, x_mode }, Ib }, 0 },
10187 },
10188
10189 /* VEX_LEN_0F3A61_P_2 */
10190 {
10191 { "vpcmpestri", { XM, { PCMPESTR_Fixup, x_mode }, Ib }, 0 },
10192 },
10193
10194 /* VEX_LEN_0F3A62_P_2 */
10195 {
10196 { VEX_W_TABLE (VEX_W_0F3A62_P_2) },
10197 },
10198
10199 /* VEX_LEN_0F3A63_P_2 */
10200 {
10201 { VEX_W_TABLE (VEX_W_0F3A63_P_2) },
10202 },
10203
10204 /* VEX_LEN_0F3A6A_P_2 */
10205 {
10206 { "vfmaddss", { XMVexW, Vex128, EXdVexW, EXdVexW }, 0 },
10207 },
10208
10209 /* VEX_LEN_0F3A6B_P_2 */
10210 {
10211 { "vfmaddsd", { XMVexW, Vex128, EXqVexW, EXqVexW }, 0 },
10212 },
10213
10214 /* VEX_LEN_0F3A6E_P_2 */
10215 {
10216 { "vfmsubss", { XMVexW, Vex128, EXdVexW, EXdVexW }, 0 },
10217 },
10218
10219 /* VEX_LEN_0F3A6F_P_2 */
10220 {
10221 { "vfmsubsd", { XMVexW, Vex128, EXqVexW, EXqVexW }, 0 },
10222 },
10223
10224 /* VEX_LEN_0F3A7A_P_2 */
10225 {
10226 { "vfnmaddss", { XMVexW, Vex128, EXdVexW, EXdVexW }, 0 },
10227 },
10228
10229 /* VEX_LEN_0F3A7B_P_2 */
10230 {
10231 { "vfnmaddsd", { XMVexW, Vex128, EXqVexW, EXqVexW }, 0 },
10232 },
10233
10234 /* VEX_LEN_0F3A7E_P_2 */
10235 {
10236 { "vfnmsubss", { XMVexW, Vex128, EXdVexW, EXdVexW }, 0 },
10237 },
10238
10239 /* VEX_LEN_0F3A7F_P_2 */
10240 {
10241 { "vfnmsubsd", { XMVexW, Vex128, EXqVexW, EXqVexW }, 0 },
10242 },
10243
10244 /* VEX_LEN_0F3ADF_P_2 */
10245 {
10246 { VEX_W_TABLE (VEX_W_0F3ADF_P_2) },
10247 },
10248
10249 /* VEX_LEN_0F3AF0_P_3 */
10250 {
10251 { "rorxS", { Gdq, Edq, Ib }, 0 },
10252 },
10253
10254 /* VEX_LEN_0FXOP_08_CC */
10255 {
10256 { "vpcomb", { XM, Vex128, EXx, VPCOM }, 0 },
10257 },
10258
10259 /* VEX_LEN_0FXOP_08_CD */
10260 {
10261 { "vpcomw", { XM, Vex128, EXx, VPCOM }, 0 },
10262 },
10263
10264 /* VEX_LEN_0FXOP_08_CE */
10265 {
10266 { "vpcomd", { XM, Vex128, EXx, VPCOM }, 0 },
10267 },
10268
10269 /* VEX_LEN_0FXOP_08_CF */
10270 {
10271 { "vpcomq", { XM, Vex128, EXx, VPCOM }, 0 },
10272 },
10273
10274 /* VEX_LEN_0FXOP_08_EC */
10275 {
10276 { "vpcomub", { XM, Vex128, EXx, VPCOM }, 0 },
10277 },
10278
10279 /* VEX_LEN_0FXOP_08_ED */
10280 {
10281 { "vpcomuw", { XM, Vex128, EXx, VPCOM }, 0 },
10282 },
10283
10284 /* VEX_LEN_0FXOP_08_EE */
10285 {
10286 { "vpcomud", { XM, Vex128, EXx, VPCOM }, 0 },
10287 },
10288
10289 /* VEX_LEN_0FXOP_08_EF */
10290 {
10291 { "vpcomuq", { XM, Vex128, EXx, VPCOM }, 0 },
10292 },
10293
10294 /* VEX_LEN_0FXOP_09_80 */
10295 {
10296 { "vfrczps", { XM, EXxmm }, 0 },
10297 { "vfrczps", { XM, EXymmq }, 0 },
10298 },
10299
10300 /* VEX_LEN_0FXOP_09_81 */
10301 {
10302 { "vfrczpd", { XM, EXxmm }, 0 },
10303 { "vfrczpd", { XM, EXymmq }, 0 },
10304 },
10305 };
10306
10307 static const struct dis386 vex_w_table[][2] = {
10308 {
10309 /* VEX_W_0F10_P_0 */
10310 { "vmovups", { XM, EXx }, 0 },
10311 },
10312 {
10313 /* VEX_W_0F10_P_1 */
10314 { "vmovss", { XMVexScalar, VexScalar, EXdScalar }, 0 },
10315 },
10316 {
10317 /* VEX_W_0F10_P_2 */
10318 { "vmovupd", { XM, EXx }, 0 },
10319 },
10320 {
10321 /* VEX_W_0F10_P_3 */
10322 { "vmovsd", { XMVexScalar, VexScalar, EXqScalar }, 0 },
10323 },
10324 {
10325 /* VEX_W_0F11_P_0 */
10326 { "vmovups", { EXxS, XM }, 0 },
10327 },
10328 {
10329 /* VEX_W_0F11_P_1 */
10330 { "vmovss", { EXdVexScalarS, VexScalar, XMScalar }, 0 },
10331 },
10332 {
10333 /* VEX_W_0F11_P_2 */
10334 { "vmovupd", { EXxS, XM }, 0 },
10335 },
10336 {
10337 /* VEX_W_0F11_P_3 */
10338 { "vmovsd", { EXqVexScalarS, VexScalar, XMScalar }, 0 },
10339 },
10340 {
10341 /* VEX_W_0F12_P_0_M_0 */
10342 { "vmovlps", { XM, Vex128, EXq }, 0 },
10343 },
10344 {
10345 /* VEX_W_0F12_P_0_M_1 */
10346 { "vmovhlps", { XM, Vex128, EXq }, 0 },
10347 },
10348 {
10349 /* VEX_W_0F12_P_1 */
10350 { "vmovsldup", { XM, EXx }, 0 },
10351 },
10352 {
10353 /* VEX_W_0F12_P_2 */
10354 { "vmovlpd", { XM, Vex128, EXq }, 0 },
10355 },
10356 {
10357 /* VEX_W_0F12_P_3 */
10358 { "vmovddup", { XM, EXymmq }, 0 },
10359 },
10360 {
10361 /* VEX_W_0F13_M_0 */
10362 { "vmovlpX", { EXq, XM }, 0 },
10363 },
10364 {
10365 /* VEX_W_0F14 */
10366 { "vunpcklpX", { XM, Vex, EXx }, 0 },
10367 },
10368 {
10369 /* VEX_W_0F15 */
10370 { "vunpckhpX", { XM, Vex, EXx }, 0 },
10371 },
10372 {
10373 /* VEX_W_0F16_P_0_M_0 */
10374 { "vmovhps", { XM, Vex128, EXq }, 0 },
10375 },
10376 {
10377 /* VEX_W_0F16_P_0_M_1 */
10378 { "vmovlhps", { XM, Vex128, EXq }, 0 },
10379 },
10380 {
10381 /* VEX_W_0F16_P_1 */
10382 { "vmovshdup", { XM, EXx }, 0 },
10383 },
10384 {
10385 /* VEX_W_0F16_P_2 */
10386 { "vmovhpd", { XM, Vex128, EXq }, 0 },
10387 },
10388 {
10389 /* VEX_W_0F17_M_0 */
10390 { "vmovhpX", { EXq, XM }, 0 },
10391 },
10392 {
10393 /* VEX_W_0F28 */
10394 { "vmovapX", { XM, EXx }, 0 },
10395 },
10396 {
10397 /* VEX_W_0F29 */
10398 { "vmovapX", { EXxS, XM }, 0 },
10399 },
10400 {
10401 /* VEX_W_0F2B_M_0 */
10402 { "vmovntpX", { Mx, XM }, 0 },
10403 },
10404 {
10405 /* VEX_W_0F2E_P_0 */
10406 { "vucomiss", { XMScalar, EXdScalar }, 0 },
10407 },
10408 {
10409 /* VEX_W_0F2E_P_2 */
10410 { "vucomisd", { XMScalar, EXqScalar }, 0 },
10411 },
10412 {
10413 /* VEX_W_0F2F_P_0 */
10414 { "vcomiss", { XMScalar, EXdScalar }, 0 },
10415 },
10416 {
10417 /* VEX_W_0F2F_P_2 */
10418 { "vcomisd", { XMScalar, EXqScalar }, 0 },
10419 },
10420 {
10421 /* VEX_W_0F41_P_0_LEN_1 */
10422 { MOD_TABLE (MOD_VEX_W_0_0F41_P_0_LEN_1) },
10423 { MOD_TABLE (MOD_VEX_W_1_0F41_P_0_LEN_1) },
10424 },
10425 {
10426 /* VEX_W_0F41_P_2_LEN_1 */
10427 { MOD_TABLE (MOD_VEX_W_0_0F41_P_2_LEN_1) },
10428 { MOD_TABLE (MOD_VEX_W_1_0F41_P_2_LEN_1) }
10429 },
10430 {
10431 /* VEX_W_0F42_P_0_LEN_1 */
10432 { MOD_TABLE (MOD_VEX_W_0_0F42_P_0_LEN_1) },
10433 { MOD_TABLE (MOD_VEX_W_1_0F42_P_0_LEN_1) },
10434 },
10435 {
10436 /* VEX_W_0F42_P_2_LEN_1 */
10437 { MOD_TABLE (MOD_VEX_W_0_0F42_P_2_LEN_1) },
10438 { MOD_TABLE (MOD_VEX_W_1_0F42_P_2_LEN_1) },
10439 },
10440 {
10441 /* VEX_W_0F44_P_0_LEN_0 */
10442 { MOD_TABLE (MOD_VEX_W_0_0F44_P_0_LEN_1) },
10443 { MOD_TABLE (MOD_VEX_W_1_0F44_P_0_LEN_1) },
10444 },
10445 {
10446 /* VEX_W_0F44_P_2_LEN_0 */
10447 { MOD_TABLE (MOD_VEX_W_0_0F44_P_2_LEN_1) },
10448 { MOD_TABLE (MOD_VEX_W_1_0F44_P_2_LEN_1) },
10449 },
10450 {
10451 /* VEX_W_0F45_P_0_LEN_1 */
10452 { MOD_TABLE (MOD_VEX_W_0_0F45_P_0_LEN_1) },
10453 { MOD_TABLE (MOD_VEX_W_1_0F45_P_0_LEN_1) },
10454 },
10455 {
10456 /* VEX_W_0F45_P_2_LEN_1 */
10457 { MOD_TABLE (MOD_VEX_W_0_0F45_P_2_LEN_1) },
10458 { MOD_TABLE (MOD_VEX_W_1_0F45_P_2_LEN_1) },
10459 },
10460 {
10461 /* VEX_W_0F46_P_0_LEN_1 */
10462 { MOD_TABLE (MOD_VEX_W_0_0F46_P_0_LEN_1) },
10463 { MOD_TABLE (MOD_VEX_W_1_0F46_P_0_LEN_1) },
10464 },
10465 {
10466 /* VEX_W_0F46_P_2_LEN_1 */
10467 { MOD_TABLE (MOD_VEX_W_0_0F46_P_2_LEN_1) },
10468 { MOD_TABLE (MOD_VEX_W_1_0F46_P_2_LEN_1) },
10469 },
10470 {
10471 /* VEX_W_0F47_P_0_LEN_1 */
10472 { MOD_TABLE (MOD_VEX_W_0_0F47_P_0_LEN_1) },
10473 { MOD_TABLE (MOD_VEX_W_1_0F47_P_0_LEN_1) },
10474 },
10475 {
10476 /* VEX_W_0F47_P_2_LEN_1 */
10477 { MOD_TABLE (MOD_VEX_W_0_0F47_P_2_LEN_1) },
10478 { MOD_TABLE (MOD_VEX_W_1_0F47_P_2_LEN_1) },
10479 },
10480 {
10481 /* VEX_W_0F4A_P_0_LEN_1 */
10482 { MOD_TABLE (MOD_VEX_W_0_0F4A_P_0_LEN_1) },
10483 { MOD_TABLE (MOD_VEX_W_1_0F4A_P_0_LEN_1) },
10484 },
10485 {
10486 /* VEX_W_0F4A_P_2_LEN_1 */
10487 { MOD_TABLE (MOD_VEX_W_0_0F4A_P_2_LEN_1) },
10488 { MOD_TABLE (MOD_VEX_W_1_0F4A_P_2_LEN_1) },
10489 },
10490 {
10491 /* VEX_W_0F4B_P_0_LEN_1 */
10492 { MOD_TABLE (MOD_VEX_W_0_0F4B_P_0_LEN_1) },
10493 { MOD_TABLE (MOD_VEX_W_1_0F4B_P_0_LEN_1) },
10494 },
10495 {
10496 /* VEX_W_0F4B_P_2_LEN_1 */
10497 { MOD_TABLE (MOD_VEX_W_0_0F4B_P_2_LEN_1) },
10498 },
10499 {
10500 /* VEX_W_0F50_M_0 */
10501 { "vmovmskpX", { Gdq, XS }, 0 },
10502 },
10503 {
10504 /* VEX_W_0F51_P_0 */
10505 { "vsqrtps", { XM, EXx }, 0 },
10506 },
10507 {
10508 /* VEX_W_0F51_P_1 */
10509 { "vsqrtss", { XMScalar, VexScalar, EXdScalar }, 0 },
10510 },
10511 {
10512 /* VEX_W_0F51_P_2 */
10513 { "vsqrtpd", { XM, EXx }, 0 },
10514 },
10515 {
10516 /* VEX_W_0F51_P_3 */
10517 { "vsqrtsd", { XMScalar, VexScalar, EXqScalar }, 0 },
10518 },
10519 {
10520 /* VEX_W_0F52_P_0 */
10521 { "vrsqrtps", { XM, EXx }, 0 },
10522 },
10523 {
10524 /* VEX_W_0F52_P_1 */
10525 { "vrsqrtss", { XMScalar, VexScalar, EXdScalar }, 0 },
10526 },
10527 {
10528 /* VEX_W_0F53_P_0 */
10529 { "vrcpps", { XM, EXx }, 0 },
10530 },
10531 {
10532 /* VEX_W_0F53_P_1 */
10533 { "vrcpss", { XMScalar, VexScalar, EXdScalar }, 0 },
10534 },
10535 {
10536 /* VEX_W_0F58_P_0 */
10537 { "vaddps", { XM, Vex, EXx }, 0 },
10538 },
10539 {
10540 /* VEX_W_0F58_P_1 */
10541 { "vaddss", { XMScalar, VexScalar, EXdScalar }, 0 },
10542 },
10543 {
10544 /* VEX_W_0F58_P_2 */
10545 { "vaddpd", { XM, Vex, EXx }, 0 },
10546 },
10547 {
10548 /* VEX_W_0F58_P_3 */
10549 { "vaddsd", { XMScalar, VexScalar, EXqScalar }, 0 },
10550 },
10551 {
10552 /* VEX_W_0F59_P_0 */
10553 { "vmulps", { XM, Vex, EXx }, 0 },
10554 },
10555 {
10556 /* VEX_W_0F59_P_1 */
10557 { "vmulss", { XMScalar, VexScalar, EXdScalar }, 0 },
10558 },
10559 {
10560 /* VEX_W_0F59_P_2 */
10561 { "vmulpd", { XM, Vex, EXx }, 0 },
10562 },
10563 {
10564 /* VEX_W_0F59_P_3 */
10565 { "vmulsd", { XMScalar, VexScalar, EXqScalar }, 0 },
10566 },
10567 {
10568 /* VEX_W_0F5A_P_0 */
10569 { "vcvtps2pd", { XM, EXxmmq }, 0 },
10570 },
10571 {
10572 /* VEX_W_0F5A_P_1 */
10573 { "vcvtss2sd", { XMScalar, VexScalar, EXdScalar }, 0 },
10574 },
10575 {
10576 /* VEX_W_0F5A_P_3 */
10577 { "vcvtsd2ss", { XMScalar, VexScalar, EXqScalar }, 0 },
10578 },
10579 {
10580 /* VEX_W_0F5B_P_0 */
10581 { "vcvtdq2ps", { XM, EXx }, 0 },
10582 },
10583 {
10584 /* VEX_W_0F5B_P_1 */
10585 { "vcvttps2dq", { XM, EXx }, 0 },
10586 },
10587 {
10588 /* VEX_W_0F5B_P_2 */
10589 { "vcvtps2dq", { XM, EXx }, 0 },
10590 },
10591 {
10592 /* VEX_W_0F5C_P_0 */
10593 { "vsubps", { XM, Vex, EXx }, 0 },
10594 },
10595 {
10596 /* VEX_W_0F5C_P_1 */
10597 { "vsubss", { XMScalar, VexScalar, EXdScalar }, 0 },
10598 },
10599 {
10600 /* VEX_W_0F5C_P_2 */
10601 { "vsubpd", { XM, Vex, EXx }, 0 },
10602 },
10603 {
10604 /* VEX_W_0F5C_P_3 */
10605 { "vsubsd", { XMScalar, VexScalar, EXqScalar }, 0 },
10606 },
10607 {
10608 /* VEX_W_0F5D_P_0 */
10609 { "vminps", { XM, Vex, EXx }, 0 },
10610 },
10611 {
10612 /* VEX_W_0F5D_P_1 */
10613 { "vminss", { XMScalar, VexScalar, EXdScalar }, 0 },
10614 },
10615 {
10616 /* VEX_W_0F5D_P_2 */
10617 { "vminpd", { XM, Vex, EXx }, 0 },
10618 },
10619 {
10620 /* VEX_W_0F5D_P_3 */
10621 { "vminsd", { XMScalar, VexScalar, EXqScalar }, 0 },
10622 },
10623 {
10624 /* VEX_W_0F5E_P_0 */
10625 { "vdivps", { XM, Vex, EXx }, 0 },
10626 },
10627 {
10628 /* VEX_W_0F5E_P_1 */
10629 { "vdivss", { XMScalar, VexScalar, EXdScalar }, 0 },
10630 },
10631 {
10632 /* VEX_W_0F5E_P_2 */
10633 { "vdivpd", { XM, Vex, EXx }, 0 },
10634 },
10635 {
10636 /* VEX_W_0F5E_P_3 */
10637 { "vdivsd", { XMScalar, VexScalar, EXqScalar }, 0 },
10638 },
10639 {
10640 /* VEX_W_0F5F_P_0 */
10641 { "vmaxps", { XM, Vex, EXx }, 0 },
10642 },
10643 {
10644 /* VEX_W_0F5F_P_1 */
10645 { "vmaxss", { XMScalar, VexScalar, EXdScalar }, 0 },
10646 },
10647 {
10648 /* VEX_W_0F5F_P_2 */
10649 { "vmaxpd", { XM, Vex, EXx }, 0 },
10650 },
10651 {
10652 /* VEX_W_0F5F_P_3 */
10653 { "vmaxsd", { XMScalar, VexScalar, EXqScalar }, 0 },
10654 },
10655 {
10656 /* VEX_W_0F60_P_2 */
10657 { "vpunpcklbw", { XM, Vex, EXx }, 0 },
10658 },
10659 {
10660 /* VEX_W_0F61_P_2 */
10661 { "vpunpcklwd", { XM, Vex, EXx }, 0 },
10662 },
10663 {
10664 /* VEX_W_0F62_P_2 */
10665 { "vpunpckldq", { XM, Vex, EXx }, 0 },
10666 },
10667 {
10668 /* VEX_W_0F63_P_2 */
10669 { "vpacksswb", { XM, Vex, EXx }, 0 },
10670 },
10671 {
10672 /* VEX_W_0F64_P_2 */
10673 { "vpcmpgtb", { XM, Vex, EXx }, 0 },
10674 },
10675 {
10676 /* VEX_W_0F65_P_2 */
10677 { "vpcmpgtw", { XM, Vex, EXx }, 0 },
10678 },
10679 {
10680 /* VEX_W_0F66_P_2 */
10681 { "vpcmpgtd", { XM, Vex, EXx }, 0 },
10682 },
10683 {
10684 /* VEX_W_0F67_P_2 */
10685 { "vpackuswb", { XM, Vex, EXx }, 0 },
10686 },
10687 {
10688 /* VEX_W_0F68_P_2 */
10689 { "vpunpckhbw", { XM, Vex, EXx }, 0 },
10690 },
10691 {
10692 /* VEX_W_0F69_P_2 */
10693 { "vpunpckhwd", { XM, Vex, EXx }, 0 },
10694 },
10695 {
10696 /* VEX_W_0F6A_P_2 */
10697 { "vpunpckhdq", { XM, Vex, EXx }, 0 },
10698 },
10699 {
10700 /* VEX_W_0F6B_P_2 */
10701 { "vpackssdw", { XM, Vex, EXx }, 0 },
10702 },
10703 {
10704 /* VEX_W_0F6C_P_2 */
10705 { "vpunpcklqdq", { XM, Vex, EXx }, 0 },
10706 },
10707 {
10708 /* VEX_W_0F6D_P_2 */
10709 { "vpunpckhqdq", { XM, Vex, EXx }, 0 },
10710 },
10711 {
10712 /* VEX_W_0F6F_P_1 */
10713 { "vmovdqu", { XM, EXx }, 0 },
10714 },
10715 {
10716 /* VEX_W_0F6F_P_2 */
10717 { "vmovdqa", { XM, EXx }, 0 },
10718 },
10719 {
10720 /* VEX_W_0F70_P_1 */
10721 { "vpshufhw", { XM, EXx, Ib }, 0 },
10722 },
10723 {
10724 /* VEX_W_0F70_P_2 */
10725 { "vpshufd", { XM, EXx, Ib }, 0 },
10726 },
10727 {
10728 /* VEX_W_0F70_P_3 */
10729 { "vpshuflw", { XM, EXx, Ib }, 0 },
10730 },
10731 {
10732 /* VEX_W_0F71_R_2_P_2 */
10733 { "vpsrlw", { Vex, XS, Ib }, 0 },
10734 },
10735 {
10736 /* VEX_W_0F71_R_4_P_2 */
10737 { "vpsraw", { Vex, XS, Ib }, 0 },
10738 },
10739 {
10740 /* VEX_W_0F71_R_6_P_2 */
10741 { "vpsllw", { Vex, XS, Ib }, 0 },
10742 },
10743 {
10744 /* VEX_W_0F72_R_2_P_2 */
10745 { "vpsrld", { Vex, XS, Ib }, 0 },
10746 },
10747 {
10748 /* VEX_W_0F72_R_4_P_2 */
10749 { "vpsrad", { Vex, XS, Ib }, 0 },
10750 },
10751 {
10752 /* VEX_W_0F72_R_6_P_2 */
10753 { "vpslld", { Vex, XS, Ib }, 0 },
10754 },
10755 {
10756 /* VEX_W_0F73_R_2_P_2 */
10757 { "vpsrlq", { Vex, XS, Ib }, 0 },
10758 },
10759 {
10760 /* VEX_W_0F73_R_3_P_2 */
10761 { "vpsrldq", { Vex, XS, Ib }, 0 },
10762 },
10763 {
10764 /* VEX_W_0F73_R_6_P_2 */
10765 { "vpsllq", { Vex, XS, Ib }, 0 },
10766 },
10767 {
10768 /* VEX_W_0F73_R_7_P_2 */
10769 { "vpslldq", { Vex, XS, Ib }, 0 },
10770 },
10771 {
10772 /* VEX_W_0F74_P_2 */
10773 { "vpcmpeqb", { XM, Vex, EXx }, 0 },
10774 },
10775 {
10776 /* VEX_W_0F75_P_2 */
10777 { "vpcmpeqw", { XM, Vex, EXx }, 0 },
10778 },
10779 {
10780 /* VEX_W_0F76_P_2 */
10781 { "vpcmpeqd", { XM, Vex, EXx }, 0 },
10782 },
10783 {
10784 /* VEX_W_0F77_P_0 */
10785 { "", { VZERO }, 0 },
10786 },
10787 {
10788 /* VEX_W_0F7C_P_2 */
10789 { "vhaddpd", { XM, Vex, EXx }, 0 },
10790 },
10791 {
10792 /* VEX_W_0F7C_P_3 */
10793 { "vhaddps", { XM, Vex, EXx }, 0 },
10794 },
10795 {
10796 /* VEX_W_0F7D_P_2 */
10797 { "vhsubpd", { XM, Vex, EXx }, 0 },
10798 },
10799 {
10800 /* VEX_W_0F7D_P_3 */
10801 { "vhsubps", { XM, Vex, EXx }, 0 },
10802 },
10803 {
10804 /* VEX_W_0F7E_P_1 */
10805 { "vmovq", { XMScalar, EXqScalar }, 0 },
10806 },
10807 {
10808 /* VEX_W_0F7F_P_1 */
10809 { "vmovdqu", { EXxS, XM }, 0 },
10810 },
10811 {
10812 /* VEX_W_0F7F_P_2 */
10813 { "vmovdqa", { EXxS, XM }, 0 },
10814 },
10815 {
10816 /* VEX_W_0F90_P_0_LEN_0 */
10817 { "kmovw", { MaskG, MaskE }, 0 },
10818 { "kmovq", { MaskG, MaskE }, 0 },
10819 },
10820 {
10821 /* VEX_W_0F90_P_2_LEN_0 */
10822 { "kmovb", { MaskG, MaskBDE }, 0 },
10823 { "kmovd", { MaskG, MaskBDE }, 0 },
10824 },
10825 {
10826 /* VEX_W_0F91_P_0_LEN_0 */
10827 { MOD_TABLE (MOD_VEX_W_0_0F91_P_0_LEN_0) },
10828 { MOD_TABLE (MOD_VEX_W_1_0F91_P_0_LEN_0) },
10829 },
10830 {
10831 /* VEX_W_0F91_P_2_LEN_0 */
10832 { MOD_TABLE (MOD_VEX_W_0_0F91_P_2_LEN_0) },
10833 { MOD_TABLE (MOD_VEX_W_1_0F91_P_2_LEN_0) },
10834 },
10835 {
10836 /* VEX_W_0F92_P_0_LEN_0 */
10837 { MOD_TABLE (MOD_VEX_W_0_0F92_P_0_LEN_0) },
10838 },
10839 {
10840 /* VEX_W_0F92_P_2_LEN_0 */
10841 { MOD_TABLE (MOD_VEX_W_0_0F92_P_2_LEN_0) },
10842 },
10843 {
10844 /* VEX_W_0F92_P_3_LEN_0 */
10845 { MOD_TABLE (MOD_VEX_W_0_0F92_P_3_LEN_0) },
10846 { MOD_TABLE (MOD_VEX_W_1_0F92_P_3_LEN_0) },
10847 },
10848 {
10849 /* VEX_W_0F93_P_0_LEN_0 */
10850 { MOD_TABLE (MOD_VEX_W_0_0F93_P_0_LEN_0) },
10851 },
10852 {
10853 /* VEX_W_0F93_P_2_LEN_0 */
10854 { MOD_TABLE (MOD_VEX_W_0_0F93_P_2_LEN_0) },
10855 },
10856 {
10857 /* VEX_W_0F93_P_3_LEN_0 */
10858 { MOD_TABLE (MOD_VEX_W_0_0F93_P_3_LEN_0) },
10859 { MOD_TABLE (MOD_VEX_W_1_0F93_P_3_LEN_0) },
10860 },
10861 {
10862 /* VEX_W_0F98_P_0_LEN_0 */
10863 { MOD_TABLE (MOD_VEX_W_0_0F98_P_0_LEN_0) },
10864 { MOD_TABLE (MOD_VEX_W_1_0F98_P_0_LEN_0) },
10865 },
10866 {
10867 /* VEX_W_0F98_P_2_LEN_0 */
10868 { MOD_TABLE (MOD_VEX_W_0_0F98_P_2_LEN_0) },
10869 { MOD_TABLE (MOD_VEX_W_1_0F98_P_2_LEN_0) },
10870 },
10871 {
10872 /* VEX_W_0F99_P_0_LEN_0 */
10873 { MOD_TABLE (MOD_VEX_W_0_0F99_P_0_LEN_0) },
10874 { MOD_TABLE (MOD_VEX_W_1_0F99_P_0_LEN_0) },
10875 },
10876 {
10877 /* VEX_W_0F99_P_2_LEN_0 */
10878 { MOD_TABLE (MOD_VEX_W_0_0F99_P_2_LEN_0) },
10879 { MOD_TABLE (MOD_VEX_W_1_0F99_P_2_LEN_0) },
10880 },
10881 {
10882 /* VEX_W_0FAE_R_2_M_0 */
10883 { "vldmxcsr", { Md }, 0 },
10884 },
10885 {
10886 /* VEX_W_0FAE_R_3_M_0 */
10887 { "vstmxcsr", { Md }, 0 },
10888 },
10889 {
10890 /* VEX_W_0FC2_P_0 */
10891 { "vcmpps", { XM, Vex, EXx, VCMP }, 0 },
10892 },
10893 {
10894 /* VEX_W_0FC2_P_1 */
10895 { "vcmpss", { XMScalar, VexScalar, EXdScalar, VCMP }, 0 },
10896 },
10897 {
10898 /* VEX_W_0FC2_P_2 */
10899 { "vcmppd", { XM, Vex, EXx, VCMP }, 0 },
10900 },
10901 {
10902 /* VEX_W_0FC2_P_3 */
10903 { "vcmpsd", { XMScalar, VexScalar, EXqScalar, VCMP }, 0 },
10904 },
10905 {
10906 /* VEX_W_0FC4_P_2 */
10907 { "vpinsrw", { XM, Vex128, Edqw, Ib }, 0 },
10908 },
10909 {
10910 /* VEX_W_0FC5_P_2 */
10911 { "vpextrw", { Gdq, XS, Ib }, 0 },
10912 },
10913 {
10914 /* VEX_W_0FD0_P_2 */
10915 { "vaddsubpd", { XM, Vex, EXx }, 0 },
10916 },
10917 {
10918 /* VEX_W_0FD0_P_3 */
10919 { "vaddsubps", { XM, Vex, EXx }, 0 },
10920 },
10921 {
10922 /* VEX_W_0FD1_P_2 */
10923 { "vpsrlw", { XM, Vex, EXxmm }, 0 },
10924 },
10925 {
10926 /* VEX_W_0FD2_P_2 */
10927 { "vpsrld", { XM, Vex, EXxmm }, 0 },
10928 },
10929 {
10930 /* VEX_W_0FD3_P_2 */
10931 { "vpsrlq", { XM, Vex, EXxmm }, 0 },
10932 },
10933 {
10934 /* VEX_W_0FD4_P_2 */
10935 { "vpaddq", { XM, Vex, EXx }, 0 },
10936 },
10937 {
10938 /* VEX_W_0FD5_P_2 */
10939 { "vpmullw", { XM, Vex, EXx }, 0 },
10940 },
10941 {
10942 /* VEX_W_0FD6_P_2 */
10943 { "vmovq", { EXqScalarS, XMScalar }, 0 },
10944 },
10945 {
10946 /* VEX_W_0FD7_P_2_M_1 */
10947 { "vpmovmskb", { Gdq, XS }, 0 },
10948 },
10949 {
10950 /* VEX_W_0FD8_P_2 */
10951 { "vpsubusb", { XM, Vex, EXx }, 0 },
10952 },
10953 {
10954 /* VEX_W_0FD9_P_2 */
10955 { "vpsubusw", { XM, Vex, EXx }, 0 },
10956 },
10957 {
10958 /* VEX_W_0FDA_P_2 */
10959 { "vpminub", { XM, Vex, EXx }, 0 },
10960 },
10961 {
10962 /* VEX_W_0FDB_P_2 */
10963 { "vpand", { XM, Vex, EXx }, 0 },
10964 },
10965 {
10966 /* VEX_W_0FDC_P_2 */
10967 { "vpaddusb", { XM, Vex, EXx }, 0 },
10968 },
10969 {
10970 /* VEX_W_0FDD_P_2 */
10971 { "vpaddusw", { XM, Vex, EXx }, 0 },
10972 },
10973 {
10974 /* VEX_W_0FDE_P_2 */
10975 { "vpmaxub", { XM, Vex, EXx }, 0 },
10976 },
10977 {
10978 /* VEX_W_0FDF_P_2 */
10979 { "vpandn", { XM, Vex, EXx }, 0 },
10980 },
10981 {
10982 /* VEX_W_0FE0_P_2 */
10983 { "vpavgb", { XM, Vex, EXx }, 0 },
10984 },
10985 {
10986 /* VEX_W_0FE1_P_2 */
10987 { "vpsraw", { XM, Vex, EXxmm }, 0 },
10988 },
10989 {
10990 /* VEX_W_0FE2_P_2 */
10991 { "vpsrad", { XM, Vex, EXxmm }, 0 },
10992 },
10993 {
10994 /* VEX_W_0FE3_P_2 */
10995 { "vpavgw", { XM, Vex, EXx }, 0 },
10996 },
10997 {
10998 /* VEX_W_0FE4_P_2 */
10999 { "vpmulhuw", { XM, Vex, EXx }, 0 },
11000 },
11001 {
11002 /* VEX_W_0FE5_P_2 */
11003 { "vpmulhw", { XM, Vex, EXx }, 0 },
11004 },
11005 {
11006 /* VEX_W_0FE6_P_1 */
11007 { "vcvtdq2pd", { XM, EXxmmq }, 0 },
11008 },
11009 {
11010 /* VEX_W_0FE6_P_2 */
11011 { "vcvttpd2dq%XY", { XMM, EXx }, 0 },
11012 },
11013 {
11014 /* VEX_W_0FE6_P_3 */
11015 { "vcvtpd2dq%XY", { XMM, EXx }, 0 },
11016 },
11017 {
11018 /* VEX_W_0FE7_P_2_M_0 */
11019 { "vmovntdq", { Mx, XM }, 0 },
11020 },
11021 {
11022 /* VEX_W_0FE8_P_2 */
11023 { "vpsubsb", { XM, Vex, EXx }, 0 },
11024 },
11025 {
11026 /* VEX_W_0FE9_P_2 */
11027 { "vpsubsw", { XM, Vex, EXx }, 0 },
11028 },
11029 {
11030 /* VEX_W_0FEA_P_2 */
11031 { "vpminsw", { XM, Vex, EXx }, 0 },
11032 },
11033 {
11034 /* VEX_W_0FEB_P_2 */
11035 { "vpor", { XM, Vex, EXx }, 0 },
11036 },
11037 {
11038 /* VEX_W_0FEC_P_2 */
11039 { "vpaddsb", { XM, Vex, EXx }, 0 },
11040 },
11041 {
11042 /* VEX_W_0FED_P_2 */
11043 { "vpaddsw", { XM, Vex, EXx }, 0 },
11044 },
11045 {
11046 /* VEX_W_0FEE_P_2 */
11047 { "vpmaxsw", { XM, Vex, EXx }, 0 },
11048 },
11049 {
11050 /* VEX_W_0FEF_P_2 */
11051 { "vpxor", { XM, Vex, EXx }, 0 },
11052 },
11053 {
11054 /* VEX_W_0FF0_P_3_M_0 */
11055 { "vlddqu", { XM, M }, 0 },
11056 },
11057 {
11058 /* VEX_W_0FF1_P_2 */
11059 { "vpsllw", { XM, Vex, EXxmm }, 0 },
11060 },
11061 {
11062 /* VEX_W_0FF2_P_2 */
11063 { "vpslld", { XM, Vex, EXxmm }, 0 },
11064 },
11065 {
11066 /* VEX_W_0FF3_P_2 */
11067 { "vpsllq", { XM, Vex, EXxmm }, 0 },
11068 },
11069 {
11070 /* VEX_W_0FF4_P_2 */
11071 { "vpmuludq", { XM, Vex, EXx }, 0 },
11072 },
11073 {
11074 /* VEX_W_0FF5_P_2 */
11075 { "vpmaddwd", { XM, Vex, EXx }, 0 },
11076 },
11077 {
11078 /* VEX_W_0FF6_P_2 */
11079 { "vpsadbw", { XM, Vex, EXx }, 0 },
11080 },
11081 {
11082 /* VEX_W_0FF7_P_2 */
11083 { "vmaskmovdqu", { XM, XS }, 0 },
11084 },
11085 {
11086 /* VEX_W_0FF8_P_2 */
11087 { "vpsubb", { XM, Vex, EXx }, 0 },
11088 },
11089 {
11090 /* VEX_W_0FF9_P_2 */
11091 { "vpsubw", { XM, Vex, EXx }, 0 },
11092 },
11093 {
11094 /* VEX_W_0FFA_P_2 */
11095 { "vpsubd", { XM, Vex, EXx }, 0 },
11096 },
11097 {
11098 /* VEX_W_0FFB_P_2 */
11099 { "vpsubq", { XM, Vex, EXx }, 0 },
11100 },
11101 {
11102 /* VEX_W_0FFC_P_2 */
11103 { "vpaddb", { XM, Vex, EXx }, 0 },
11104 },
11105 {
11106 /* VEX_W_0FFD_P_2 */
11107 { "vpaddw", { XM, Vex, EXx }, 0 },
11108 },
11109 {
11110 /* VEX_W_0FFE_P_2 */
11111 { "vpaddd", { XM, Vex, EXx }, 0 },
11112 },
11113 {
11114 /* VEX_W_0F3800_P_2 */
11115 { "vpshufb", { XM, Vex, EXx }, 0 },
11116 },
11117 {
11118 /* VEX_W_0F3801_P_2 */
11119 { "vphaddw", { XM, Vex, EXx }, 0 },
11120 },
11121 {
11122 /* VEX_W_0F3802_P_2 */
11123 { "vphaddd", { XM, Vex, EXx }, 0 },
11124 },
11125 {
11126 /* VEX_W_0F3803_P_2 */
11127 { "vphaddsw", { XM, Vex, EXx }, 0 },
11128 },
11129 {
11130 /* VEX_W_0F3804_P_2 */
11131 { "vpmaddubsw", { XM, Vex, EXx }, 0 },
11132 },
11133 {
11134 /* VEX_W_0F3805_P_2 */
11135 { "vphsubw", { XM, Vex, EXx }, 0 },
11136 },
11137 {
11138 /* VEX_W_0F3806_P_2 */
11139 { "vphsubd", { XM, Vex, EXx }, 0 },
11140 },
11141 {
11142 /* VEX_W_0F3807_P_2 */
11143 { "vphsubsw", { XM, Vex, EXx }, 0 },
11144 },
11145 {
11146 /* VEX_W_0F3808_P_2 */
11147 { "vpsignb", { XM, Vex, EXx }, 0 },
11148 },
11149 {
11150 /* VEX_W_0F3809_P_2 */
11151 { "vpsignw", { XM, Vex, EXx }, 0 },
11152 },
11153 {
11154 /* VEX_W_0F380A_P_2 */
11155 { "vpsignd", { XM, Vex, EXx }, 0 },
11156 },
11157 {
11158 /* VEX_W_0F380B_P_2 */
11159 { "vpmulhrsw", { XM, Vex, EXx }, 0 },
11160 },
11161 {
11162 /* VEX_W_0F380C_P_2 */
11163 { "vpermilps", { XM, Vex, EXx }, 0 },
11164 },
11165 {
11166 /* VEX_W_0F380D_P_2 */
11167 { "vpermilpd", { XM, Vex, EXx }, 0 },
11168 },
11169 {
11170 /* VEX_W_0F380E_P_2 */
11171 { "vtestps", { XM, EXx }, 0 },
11172 },
11173 {
11174 /* VEX_W_0F380F_P_2 */
11175 { "vtestpd", { XM, EXx }, 0 },
11176 },
11177 {
11178 /* VEX_W_0F3816_P_2 */
11179 { "vpermps", { XM, Vex, EXx }, 0 },
11180 },
11181 {
11182 /* VEX_W_0F3817_P_2 */
11183 { "vptest", { XM, EXx }, 0 },
11184 },
11185 {
11186 /* VEX_W_0F3818_P_2 */
11187 { "vbroadcastss", { XM, EXxmm_md }, 0 },
11188 },
11189 {
11190 /* VEX_W_0F3819_P_2 */
11191 { "vbroadcastsd", { XM, EXxmm_mq }, 0 },
11192 },
11193 {
11194 /* VEX_W_0F381A_P_2_M_0 */
11195 { "vbroadcastf128", { XM, Mxmm }, 0 },
11196 },
11197 {
11198 /* VEX_W_0F381C_P_2 */
11199 { "vpabsb", { XM, EXx }, 0 },
11200 },
11201 {
11202 /* VEX_W_0F381D_P_2 */
11203 { "vpabsw", { XM, EXx }, 0 },
11204 },
11205 {
11206 /* VEX_W_0F381E_P_2 */
11207 { "vpabsd", { XM, EXx }, 0 },
11208 },
11209 {
11210 /* VEX_W_0F3820_P_2 */
11211 { "vpmovsxbw", { XM, EXxmmq }, 0 },
11212 },
11213 {
11214 /* VEX_W_0F3821_P_2 */
11215 { "vpmovsxbd", { XM, EXxmmqd }, 0 },
11216 },
11217 {
11218 /* VEX_W_0F3822_P_2 */
11219 { "vpmovsxbq", { XM, EXxmmdw }, 0 },
11220 },
11221 {
11222 /* VEX_W_0F3823_P_2 */
11223 { "vpmovsxwd", { XM, EXxmmq }, 0 },
11224 },
11225 {
11226 /* VEX_W_0F3824_P_2 */
11227 { "vpmovsxwq", { XM, EXxmmqd }, 0 },
11228 },
11229 {
11230 /* VEX_W_0F3825_P_2 */
11231 { "vpmovsxdq", { XM, EXxmmq }, 0 },
11232 },
11233 {
11234 /* VEX_W_0F3828_P_2 */
11235 { "vpmuldq", { XM, Vex, EXx }, 0 },
11236 },
11237 {
11238 /* VEX_W_0F3829_P_2 */
11239 { "vpcmpeqq", { XM, Vex, EXx }, 0 },
11240 },
11241 {
11242 /* VEX_W_0F382A_P_2_M_0 */
11243 { "vmovntdqa", { XM, Mx }, 0 },
11244 },
11245 {
11246 /* VEX_W_0F382B_P_2 */
11247 { "vpackusdw", { XM, Vex, EXx }, 0 },
11248 },
11249 {
11250 /* VEX_W_0F382C_P_2_M_0 */
11251 { "vmaskmovps", { XM, Vex, Mx }, 0 },
11252 },
11253 {
11254 /* VEX_W_0F382D_P_2_M_0 */
11255 { "vmaskmovpd", { XM, Vex, Mx }, 0 },
11256 },
11257 {
11258 /* VEX_W_0F382E_P_2_M_0 */
11259 { "vmaskmovps", { Mx, Vex, XM }, 0 },
11260 },
11261 {
11262 /* VEX_W_0F382F_P_2_M_0 */
11263 { "vmaskmovpd", { Mx, Vex, XM }, 0 },
11264 },
11265 {
11266 /* VEX_W_0F3830_P_2 */
11267 { "vpmovzxbw", { XM, EXxmmq }, 0 },
11268 },
11269 {
11270 /* VEX_W_0F3831_P_2 */
11271 { "vpmovzxbd", { XM, EXxmmqd }, 0 },
11272 },
11273 {
11274 /* VEX_W_0F3832_P_2 */
11275 { "vpmovzxbq", { XM, EXxmmdw }, 0 },
11276 },
11277 {
11278 /* VEX_W_0F3833_P_2 */
11279 { "vpmovzxwd", { XM, EXxmmq }, 0 },
11280 },
11281 {
11282 /* VEX_W_0F3834_P_2 */
11283 { "vpmovzxwq", { XM, EXxmmqd }, 0 },
11284 },
11285 {
11286 /* VEX_W_0F3835_P_2 */
11287 { "vpmovzxdq", { XM, EXxmmq }, 0 },
11288 },
11289 {
11290 /* VEX_W_0F3836_P_2 */
11291 { "vpermd", { XM, Vex, EXx }, 0 },
11292 },
11293 {
11294 /* VEX_W_0F3837_P_2 */
11295 { "vpcmpgtq", { XM, Vex, EXx }, 0 },
11296 },
11297 {
11298 /* VEX_W_0F3838_P_2 */
11299 { "vpminsb", { XM, Vex, EXx }, 0 },
11300 },
11301 {
11302 /* VEX_W_0F3839_P_2 */
11303 { "vpminsd", { XM, Vex, EXx }, 0 },
11304 },
11305 {
11306 /* VEX_W_0F383A_P_2 */
11307 { "vpminuw", { XM, Vex, EXx }, 0 },
11308 },
11309 {
11310 /* VEX_W_0F383B_P_2 */
11311 { "vpminud", { XM, Vex, EXx }, 0 },
11312 },
11313 {
11314 /* VEX_W_0F383C_P_2 */
11315 { "vpmaxsb", { XM, Vex, EXx }, 0 },
11316 },
11317 {
11318 /* VEX_W_0F383D_P_2 */
11319 { "vpmaxsd", { XM, Vex, EXx }, 0 },
11320 },
11321 {
11322 /* VEX_W_0F383E_P_2 */
11323 { "vpmaxuw", { XM, Vex, EXx }, 0 },
11324 },
11325 {
11326 /* VEX_W_0F383F_P_2 */
11327 { "vpmaxud", { XM, Vex, EXx }, 0 },
11328 },
11329 {
11330 /* VEX_W_0F3840_P_2 */
11331 { "vpmulld", { XM, Vex, EXx }, 0 },
11332 },
11333 {
11334 /* VEX_W_0F3841_P_2 */
11335 { "vphminposuw", { XM, EXx }, 0 },
11336 },
11337 {
11338 /* VEX_W_0F3846_P_2 */
11339 { "vpsravd", { XM, Vex, EXx }, 0 },
11340 },
11341 {
11342 /* VEX_W_0F3858_P_2 */
11343 { "vpbroadcastd", { XM, EXxmm_md }, 0 },
11344 },
11345 {
11346 /* VEX_W_0F3859_P_2 */
11347 { "vpbroadcastq", { XM, EXxmm_mq }, 0 },
11348 },
11349 {
11350 /* VEX_W_0F385A_P_2_M_0 */
11351 { "vbroadcasti128", { XM, Mxmm }, 0 },
11352 },
11353 {
11354 /* VEX_W_0F3878_P_2 */
11355 { "vpbroadcastb", { XM, EXxmm_mb }, 0 },
11356 },
11357 {
11358 /* VEX_W_0F3879_P_2 */
11359 { "vpbroadcastw", { XM, EXxmm_mw }, 0 },
11360 },
11361 {
11362 /* VEX_W_0F38CF_P_2 */
11363 { "vgf2p8mulb", { XM, Vex, EXx }, 0 },
11364 },
11365 {
11366 /* VEX_W_0F38DB_P_2 */
11367 { "vaesimc", { XM, EXx }, 0 },
11368 },
11369 {
11370 /* VEX_W_0F3A00_P_2 */
11371 { Bad_Opcode },
11372 { "vpermq", { XM, EXx, Ib }, 0 },
11373 },
11374 {
11375 /* VEX_W_0F3A01_P_2 */
11376 { Bad_Opcode },
11377 { "vpermpd", { XM, EXx, Ib }, 0 },
11378 },
11379 {
11380 /* VEX_W_0F3A02_P_2 */
11381 { "vpblendd", { XM, Vex, EXx, Ib }, 0 },
11382 },
11383 {
11384 /* VEX_W_0F3A04_P_2 */
11385 { "vpermilps", { XM, EXx, Ib }, 0 },
11386 },
11387 {
11388 /* VEX_W_0F3A05_P_2 */
11389 { "vpermilpd", { XM, EXx, Ib }, 0 },
11390 },
11391 {
11392 /* VEX_W_0F3A06_P_2 */
11393 { "vperm2f128", { XM, Vex256, EXx, Ib }, 0 },
11394 },
11395 {
11396 /* VEX_W_0F3A08_P_2 */
11397 { "vroundps", { XM, EXx, Ib }, 0 },
11398 },
11399 {
11400 /* VEX_W_0F3A09_P_2 */
11401 { "vroundpd", { XM, EXx, Ib }, 0 },
11402 },
11403 {
11404 /* VEX_W_0F3A0A_P_2 */
11405 { "vroundss", { XMScalar, VexScalar, EXdScalar, Ib }, 0 },
11406 },
11407 {
11408 /* VEX_W_0F3A0B_P_2 */
11409 { "vroundsd", { XMScalar, VexScalar, EXqScalar, Ib }, 0 },
11410 },
11411 {
11412 /* VEX_W_0F3A0C_P_2 */
11413 { "vblendps", { XM, Vex, EXx, Ib }, 0 },
11414 },
11415 {
11416 /* VEX_W_0F3A0D_P_2 */
11417 { "vblendpd", { XM, Vex, EXx, Ib }, 0 },
11418 },
11419 {
11420 /* VEX_W_0F3A0E_P_2 */
11421 { "vpblendw", { XM, Vex, EXx, Ib }, 0 },
11422 },
11423 {
11424 /* VEX_W_0F3A0F_P_2 */
11425 { "vpalignr", { XM, Vex, EXx, Ib }, 0 },
11426 },
11427 {
11428 /* VEX_W_0F3A14_P_2 */
11429 { "vpextrb", { Edqb, XM, Ib }, 0 },
11430 },
11431 {
11432 /* VEX_W_0F3A15_P_2 */
11433 { "vpextrw", { Edqw, XM, Ib }, 0 },
11434 },
11435 {
11436 /* VEX_W_0F3A18_P_2 */
11437 { "vinsertf128", { XM, Vex256, EXxmm, Ib }, 0 },
11438 },
11439 {
11440 /* VEX_W_0F3A19_P_2 */
11441 { "vextractf128", { EXxmm, XM, Ib }, 0 },
11442 },
11443 {
11444 /* VEX_W_0F3A20_P_2 */
11445 { "vpinsrb", { XM, Vex128, Edqb, Ib }, 0 },
11446 },
11447 {
11448 /* VEX_W_0F3A21_P_2 */
11449 { "vinsertps", { XM, Vex128, EXd, Ib }, 0 },
11450 },
11451 {
11452 /* VEX_W_0F3A30_P_2_LEN_0 */
11453 { MOD_TABLE (MOD_VEX_W_0_0F3A30_P_2_LEN_0) },
11454 { MOD_TABLE (MOD_VEX_W_1_0F3A30_P_2_LEN_0) },
11455 },
11456 {
11457 /* VEX_W_0F3A31_P_2_LEN_0 */
11458 { MOD_TABLE (MOD_VEX_W_0_0F3A31_P_2_LEN_0) },
11459 { MOD_TABLE (MOD_VEX_W_1_0F3A31_P_2_LEN_0) },
11460 },
11461 {
11462 /* VEX_W_0F3A32_P_2_LEN_0 */
11463 { MOD_TABLE (MOD_VEX_W_0_0F3A32_P_2_LEN_0) },
11464 { MOD_TABLE (MOD_VEX_W_1_0F3A32_P_2_LEN_0) },
11465 },
11466 {
11467 /* VEX_W_0F3A33_P_2_LEN_0 */
11468 { MOD_TABLE (MOD_VEX_W_0_0F3A33_P_2_LEN_0) },
11469 { MOD_TABLE (MOD_VEX_W_1_0F3A33_P_2_LEN_0) },
11470 },
11471 {
11472 /* VEX_W_0F3A38_P_2 */
11473 { "vinserti128", { XM, Vex256, EXxmm, Ib }, 0 },
11474 },
11475 {
11476 /* VEX_W_0F3A39_P_2 */
11477 { "vextracti128", { EXxmm, XM, Ib }, 0 },
11478 },
11479 {
11480 /* VEX_W_0F3A40_P_2 */
11481 { "vdpps", { XM, Vex, EXx, Ib }, 0 },
11482 },
11483 {
11484 /* VEX_W_0F3A41_P_2 */
11485 { "vdppd", { XM, Vex128, EXx, Ib }, 0 },
11486 },
11487 {
11488 /* VEX_W_0F3A42_P_2 */
11489 { "vmpsadbw", { XM, Vex, EXx, Ib }, 0 },
11490 },
11491 {
11492 /* VEX_W_0F3A46_P_2 */
11493 { "vperm2i128", { XM, Vex256, EXx, Ib }, 0 },
11494 },
11495 {
11496 /* VEX_W_0F3A48_P_2 */
11497 { "vpermil2ps", { XMVexW, Vex, EXVexImmW, EXVexImmW, EXVexImmW }, 0 },
11498 { "vpermil2ps", { XMVexW, Vex, EXVexImmW, EXVexImmW, EXVexImmW }, 0 },
11499 },
11500 {
11501 /* VEX_W_0F3A49_P_2 */
11502 { "vpermil2pd", { XMVexW, Vex, EXVexImmW, EXVexImmW, EXVexImmW }, 0 },
11503 { "vpermil2pd", { XMVexW, Vex, EXVexImmW, EXVexImmW, EXVexImmW }, 0 },
11504 },
11505 {
11506 /* VEX_W_0F3A4A_P_2 */
11507 { "vblendvps", { XM, Vex, EXx, XMVexI4 }, 0 },
11508 },
11509 {
11510 /* VEX_W_0F3A4B_P_2 */
11511 { "vblendvpd", { XM, Vex, EXx, XMVexI4 }, 0 },
11512 },
11513 {
11514 /* VEX_W_0F3A4C_P_2 */
11515 { "vpblendvb", { XM, Vex, EXx, XMVexI4 }, 0 },
11516 },
11517 {
11518 /* VEX_W_0F3A62_P_2 */
11519 { "vpcmpistrm", { XM, EXx, Ib }, 0 },
11520 },
11521 {
11522 /* VEX_W_0F3A63_P_2 */
11523 { "vpcmpistri", { XM, EXx, Ib }, 0 },
11524 },
11525 {
11526 /* VEX_W_0F3ACE_P_2 */
11527 { Bad_Opcode },
11528 { "vgf2p8affineqb", { XM, Vex, EXx, Ib }, 0 },
11529 },
11530 {
11531 /* VEX_W_0F3ACF_P_2 */
11532 { Bad_Opcode },
11533 { "vgf2p8affineinvqb", { XM, Vex, EXx, Ib }, 0 },
11534 },
11535 {
11536 /* VEX_W_0F3ADF_P_2 */
11537 { "vaeskeygenassist", { XM, EXx, Ib }, 0 },
11538 },
11539 #define NEED_VEX_W_TABLE
11540 #include "i386-dis-evex.h"
11541 #undef NEED_VEX_W_TABLE
11542 };
11543
11544 static const struct dis386 mod_table[][2] = {
11545 {
11546 /* MOD_8D */
11547 { "leaS", { Gv, M }, 0 },
11548 },
11549 {
11550 /* MOD_C6_REG_7 */
11551 { Bad_Opcode },
11552 { RM_TABLE (RM_C6_REG_7) },
11553 },
11554 {
11555 /* MOD_C7_REG_7 */
11556 { Bad_Opcode },
11557 { RM_TABLE (RM_C7_REG_7) },
11558 },
11559 {
11560 /* MOD_FF_REG_3 */
11561 { "Jcall^", { indirEp }, 0 },
11562 },
11563 {
11564 /* MOD_FF_REG_5 */
11565 { "Jjmp^", { indirEp }, 0 },
11566 },
11567 {
11568 /* MOD_0F01_REG_0 */
11569 { X86_64_TABLE (X86_64_0F01_REG_0) },
11570 { RM_TABLE (RM_0F01_REG_0) },
11571 },
11572 {
11573 /* MOD_0F01_REG_1 */
11574 { X86_64_TABLE (X86_64_0F01_REG_1) },
11575 { RM_TABLE (RM_0F01_REG_1) },
11576 },
11577 {
11578 /* MOD_0F01_REG_2 */
11579 { X86_64_TABLE (X86_64_0F01_REG_2) },
11580 { RM_TABLE (RM_0F01_REG_2) },
11581 },
11582 {
11583 /* MOD_0F01_REG_3 */
11584 { X86_64_TABLE (X86_64_0F01_REG_3) },
11585 { RM_TABLE (RM_0F01_REG_3) },
11586 },
11587 {
11588 /* MOD_0F01_REG_5 */
11589 { PREFIX_TABLE (PREFIX_MOD_0_0F01_REG_5) },
11590 { RM_TABLE (RM_0F01_REG_5) },
11591 },
11592 {
11593 /* MOD_0F01_REG_7 */
11594 { "invlpg", { Mb }, 0 },
11595 { RM_TABLE (RM_0F01_REG_7) },
11596 },
11597 {
11598 /* MOD_0F12_PREFIX_0 */
11599 { "movlps", { XM, EXq }, PREFIX_OPCODE },
11600 { "movhlps", { XM, EXq }, PREFIX_OPCODE },
11601 },
11602 {
11603 /* MOD_0F13 */
11604 { "movlpX", { EXq, XM }, PREFIX_OPCODE },
11605 },
11606 {
11607 /* MOD_0F16_PREFIX_0 */
11608 { "movhps", { XM, EXq }, 0 },
11609 { "movlhps", { XM, EXq }, 0 },
11610 },
11611 {
11612 /* MOD_0F17 */
11613 { "movhpX", { EXq, XM }, PREFIX_OPCODE },
11614 },
11615 {
11616 /* MOD_0F18_REG_0 */
11617 { "prefetchnta", { Mb }, 0 },
11618 },
11619 {
11620 /* MOD_0F18_REG_1 */
11621 { "prefetcht0", { Mb }, 0 },
11622 },
11623 {
11624 /* MOD_0F18_REG_2 */
11625 { "prefetcht1", { Mb }, 0 },
11626 },
11627 {
11628 /* MOD_0F18_REG_3 */
11629 { "prefetcht2", { Mb }, 0 },
11630 },
11631 {
11632 /* MOD_0F18_REG_4 */
11633 { "nop/reserved", { Mb }, 0 },
11634 },
11635 {
11636 /* MOD_0F18_REG_5 */
11637 { "nop/reserved", { Mb }, 0 },
11638 },
11639 {
11640 /* MOD_0F18_REG_6 */
11641 { "nop/reserved", { Mb }, 0 },
11642 },
11643 {
11644 /* MOD_0F18_REG_7 */
11645 { "nop/reserved", { Mb }, 0 },
11646 },
11647 {
11648 /* MOD_0F1A_PREFIX_0 */
11649 { "bndldx", { Gbnd, Ev_bnd }, 0 },
11650 { "nopQ", { Ev }, 0 },
11651 },
11652 {
11653 /* MOD_0F1B_PREFIX_0 */
11654 { "bndstx", { Ev_bnd, Gbnd }, 0 },
11655 { "nopQ", { Ev }, 0 },
11656 },
11657 {
11658 /* MOD_0F1B_PREFIX_1 */
11659 { "bndmk", { Gbnd, Ev_bnd }, 0 },
11660 { "nopQ", { Ev }, 0 },
11661 },
11662 {
11663 /* MOD_0F1C_PREFIX_0 */
11664 { REG_TABLE (REG_0F1C_MOD_0) },
11665 { "nopQ", { Ev }, 0 },
11666 },
11667 {
11668 /* MOD_0F1E_PREFIX_1 */
11669 { "nopQ", { Ev }, 0 },
11670 { REG_TABLE (REG_0F1E_MOD_3) },
11671 },
11672 {
11673 /* MOD_0F24 */
11674 { Bad_Opcode },
11675 { "movL", { Rd, Td }, 0 },
11676 },
11677 {
11678 /* MOD_0F26 */
11679 { Bad_Opcode },
11680 { "movL", { Td, Rd }, 0 },
11681 },
11682 {
11683 /* MOD_0F2B_PREFIX_0 */
11684 {"movntps", { Mx, XM }, PREFIX_OPCODE },
11685 },
11686 {
11687 /* MOD_0F2B_PREFIX_1 */
11688 {"movntss", { Md, XM }, PREFIX_OPCODE },
11689 },
11690 {
11691 /* MOD_0F2B_PREFIX_2 */
11692 {"movntpd", { Mx, XM }, PREFIX_OPCODE },
11693 },
11694 {
11695 /* MOD_0F2B_PREFIX_3 */
11696 {"movntsd", { Mq, XM }, PREFIX_OPCODE },
11697 },
11698 {
11699 /* MOD_0F51 */
11700 { Bad_Opcode },
11701 { "movmskpX", { Gdq, XS }, PREFIX_OPCODE },
11702 },
11703 {
11704 /* MOD_0F71_REG_2 */
11705 { Bad_Opcode },
11706 { "psrlw", { MS, Ib }, 0 },
11707 },
11708 {
11709 /* MOD_0F71_REG_4 */
11710 { Bad_Opcode },
11711 { "psraw", { MS, Ib }, 0 },
11712 },
11713 {
11714 /* MOD_0F71_REG_6 */
11715 { Bad_Opcode },
11716 { "psllw", { MS, Ib }, 0 },
11717 },
11718 {
11719 /* MOD_0F72_REG_2 */
11720 { Bad_Opcode },
11721 { "psrld", { MS, Ib }, 0 },
11722 },
11723 {
11724 /* MOD_0F72_REG_4 */
11725 { Bad_Opcode },
11726 { "psrad", { MS, Ib }, 0 },
11727 },
11728 {
11729 /* MOD_0F72_REG_6 */
11730 { Bad_Opcode },
11731 { "pslld", { MS, Ib }, 0 },
11732 },
11733 {
11734 /* MOD_0F73_REG_2 */
11735 { Bad_Opcode },
11736 { "psrlq", { MS, Ib }, 0 },
11737 },
11738 {
11739 /* MOD_0F73_REG_3 */
11740 { Bad_Opcode },
11741 { PREFIX_TABLE (PREFIX_0F73_REG_3) },
11742 },
11743 {
11744 /* MOD_0F73_REG_6 */
11745 { Bad_Opcode },
11746 { "psllq", { MS, Ib }, 0 },
11747 },
11748 {
11749 /* MOD_0F73_REG_7 */
11750 { Bad_Opcode },
11751 { PREFIX_TABLE (PREFIX_0F73_REG_7) },
11752 },
11753 {
11754 /* MOD_0FAE_REG_0 */
11755 { "fxsave", { FXSAVE }, 0 },
11756 { PREFIX_TABLE (PREFIX_0FAE_REG_0) },
11757 },
11758 {
11759 /* MOD_0FAE_REG_1 */
11760 { "fxrstor", { FXSAVE }, 0 },
11761 { PREFIX_TABLE (PREFIX_0FAE_REG_1) },
11762 },
11763 {
11764 /* MOD_0FAE_REG_2 */
11765 { "ldmxcsr", { Md }, 0 },
11766 { PREFIX_TABLE (PREFIX_0FAE_REG_2) },
11767 },
11768 {
11769 /* MOD_0FAE_REG_3 */
11770 { "stmxcsr", { Md }, 0 },
11771 { PREFIX_TABLE (PREFIX_0FAE_REG_3) },
11772 },
11773 {
11774 /* MOD_0FAE_REG_4 */
11775 { PREFIX_TABLE (PREFIX_MOD_0_0FAE_REG_4) },
11776 { PREFIX_TABLE (PREFIX_MOD_3_0FAE_REG_4) },
11777 },
11778 {
11779 /* MOD_0FAE_REG_5 */
11780 { PREFIX_TABLE (PREFIX_MOD_0_0FAE_REG_5) },
11781 { PREFIX_TABLE (PREFIX_MOD_3_0FAE_REG_5) },
11782 },
11783 {
11784 /* MOD_0FAE_REG_6 */
11785 { PREFIX_TABLE (PREFIX_MOD_0_0FAE_REG_6) },
11786 { PREFIX_TABLE (PREFIX_MOD_1_0FAE_REG_6) },
11787 },
11788 {
11789 /* MOD_0FAE_REG_7 */
11790 { PREFIX_TABLE (PREFIX_0FAE_REG_7) },
11791 { RM_TABLE (RM_0FAE_REG_7) },
11792 },
11793 {
11794 /* MOD_0FB2 */
11795 { "lssS", { Gv, Mp }, 0 },
11796 },
11797 {
11798 /* MOD_0FB4 */
11799 { "lfsS", { Gv, Mp }, 0 },
11800 },
11801 {
11802 /* MOD_0FB5 */
11803 { "lgsS", { Gv, Mp }, 0 },
11804 },
11805 {
11806 /* MOD_0FC3 */
11807 { PREFIX_TABLE (PREFIX_MOD_0_0FC3) },
11808 },
11809 {
11810 /* MOD_0FC7_REG_3 */
11811 { "xrstors", { FXSAVE }, 0 },
11812 },
11813 {
11814 /* MOD_0FC7_REG_4 */
11815 { "xsavec", { FXSAVE }, 0 },
11816 },
11817 {
11818 /* MOD_0FC7_REG_5 */
11819 { "xsaves", { FXSAVE }, 0 },
11820 },
11821 {
11822 /* MOD_0FC7_REG_6 */
11823 { PREFIX_TABLE (PREFIX_MOD_0_0FC7_REG_6) },
11824 { PREFIX_TABLE (PREFIX_MOD_3_0FC7_REG_6) }
11825 },
11826 {
11827 /* MOD_0FC7_REG_7 */
11828 { "vmptrst", { Mq }, 0 },
11829 { PREFIX_TABLE (PREFIX_MOD_3_0FC7_REG_7) }
11830 },
11831 {
11832 /* MOD_0FD7 */
11833 { Bad_Opcode },
11834 { "pmovmskb", { Gdq, MS }, 0 },
11835 },
11836 {
11837 /* MOD_0FE7_PREFIX_2 */
11838 { "movntdq", { Mx, XM }, 0 },
11839 },
11840 {
11841 /* MOD_0FF0_PREFIX_3 */
11842 { "lddqu", { XM, M }, 0 },
11843 },
11844 {
11845 /* MOD_0F382A_PREFIX_2 */
11846 { "movntdqa", { XM, Mx }, 0 },
11847 },
11848 {
11849 /* MOD_0F38F5_PREFIX_2 */
11850 { "wrussK", { M, Gdq }, PREFIX_OPCODE },
11851 },
11852 {
11853 /* MOD_0F38F6_PREFIX_0 */
11854 { "wrssK", { M, Gdq }, PREFIX_OPCODE },
11855 },
11856 {
11857 /* MOD_0F38F8_PREFIX_2 */
11858 { "movdir64b", { Gva, M }, PREFIX_OPCODE },
11859 },
11860 {
11861 /* MOD_0F38F9_PREFIX_0 */
11862 { "movdiri", { Em, Gm }, PREFIX_OPCODE },
11863 },
11864 {
11865 /* MOD_62_32BIT */
11866 { "bound{S|}", { Gv, Ma }, 0 },
11867 { EVEX_TABLE (EVEX_0F) },
11868 },
11869 {
11870 /* MOD_C4_32BIT */
11871 { "lesS", { Gv, Mp }, 0 },
11872 { VEX_C4_TABLE (VEX_0F) },
11873 },
11874 {
11875 /* MOD_C5_32BIT */
11876 { "ldsS", { Gv, Mp }, 0 },
11877 { VEX_C5_TABLE (VEX_0F) },
11878 },
11879 {
11880 /* MOD_VEX_0F12_PREFIX_0 */
11881 { VEX_LEN_TABLE (VEX_LEN_0F12_P_0_M_0) },
11882 { VEX_LEN_TABLE (VEX_LEN_0F12_P_0_M_1) },
11883 },
11884 {
11885 /* MOD_VEX_0F13 */
11886 { VEX_LEN_TABLE (VEX_LEN_0F13_M_0) },
11887 },
11888 {
11889 /* MOD_VEX_0F16_PREFIX_0 */
11890 { VEX_LEN_TABLE (VEX_LEN_0F16_P_0_M_0) },
11891 { VEX_LEN_TABLE (VEX_LEN_0F16_P_0_M_1) },
11892 },
11893 {
11894 /* MOD_VEX_0F17 */
11895 { VEX_LEN_TABLE (VEX_LEN_0F17_M_0) },
11896 },
11897 {
11898 /* MOD_VEX_0F2B */
11899 { VEX_W_TABLE (VEX_W_0F2B_M_0) },
11900 },
11901 {
11902 /* MOD_VEX_W_0_0F41_P_0_LEN_1 */
11903 { Bad_Opcode },
11904 { "kandw", { MaskG, MaskVex, MaskR }, 0 },
11905 },
11906 {
11907 /* MOD_VEX_W_1_0F41_P_0_LEN_1 */
11908 { Bad_Opcode },
11909 { "kandq", { MaskG, MaskVex, MaskR }, 0 },
11910 },
11911 {
11912 /* MOD_VEX_W_0_0F41_P_2_LEN_1 */
11913 { Bad_Opcode },
11914 { "kandb", { MaskG, MaskVex, MaskR }, 0 },
11915 },
11916 {
11917 /* MOD_VEX_W_1_0F41_P_2_LEN_1 */
11918 { Bad_Opcode },
11919 { "kandd", { MaskG, MaskVex, MaskR }, 0 },
11920 },
11921 {
11922 /* MOD_VEX_W_0_0F42_P_0_LEN_1 */
11923 { Bad_Opcode },
11924 { "kandnw", { MaskG, MaskVex, MaskR }, 0 },
11925 },
11926 {
11927 /* MOD_VEX_W_1_0F42_P_0_LEN_1 */
11928 { Bad_Opcode },
11929 { "kandnq", { MaskG, MaskVex, MaskR }, 0 },
11930 },
11931 {
11932 /* MOD_VEX_W_0_0F42_P_2_LEN_1 */
11933 { Bad_Opcode },
11934 { "kandnb", { MaskG, MaskVex, MaskR }, 0 },
11935 },
11936 {
11937 /* MOD_VEX_W_1_0F42_P_2_LEN_1 */
11938 { Bad_Opcode },
11939 { "kandnd", { MaskG, MaskVex, MaskR }, 0 },
11940 },
11941 {
11942 /* MOD_VEX_W_0_0F44_P_0_LEN_0 */
11943 { Bad_Opcode },
11944 { "knotw", { MaskG, MaskR }, 0 },
11945 },
11946 {
11947 /* MOD_VEX_W_1_0F44_P_0_LEN_0 */
11948 { Bad_Opcode },
11949 { "knotq", { MaskG, MaskR }, 0 },
11950 },
11951 {
11952 /* MOD_VEX_W_0_0F44_P_2_LEN_0 */
11953 { Bad_Opcode },
11954 { "knotb", { MaskG, MaskR }, 0 },
11955 },
11956 {
11957 /* MOD_VEX_W_1_0F44_P_2_LEN_0 */
11958 { Bad_Opcode },
11959 { "knotd", { MaskG, MaskR }, 0 },
11960 },
11961 {
11962 /* MOD_VEX_W_0_0F45_P_0_LEN_1 */
11963 { Bad_Opcode },
11964 { "korw", { MaskG, MaskVex, MaskR }, 0 },
11965 },
11966 {
11967 /* MOD_VEX_W_1_0F45_P_0_LEN_1 */
11968 { Bad_Opcode },
11969 { "korq", { MaskG, MaskVex, MaskR }, 0 },
11970 },
11971 {
11972 /* MOD_VEX_W_0_0F45_P_2_LEN_1 */
11973 { Bad_Opcode },
11974 { "korb", { MaskG, MaskVex, MaskR }, 0 },
11975 },
11976 {
11977 /* MOD_VEX_W_1_0F45_P_2_LEN_1 */
11978 { Bad_Opcode },
11979 { "kord", { MaskG, MaskVex, MaskR }, 0 },
11980 },
11981 {
11982 /* MOD_VEX_W_0_0F46_P_0_LEN_1 */
11983 { Bad_Opcode },
11984 { "kxnorw", { MaskG, MaskVex, MaskR }, 0 },
11985 },
11986 {
11987 /* MOD_VEX_W_1_0F46_P_0_LEN_1 */
11988 { Bad_Opcode },
11989 { "kxnorq", { MaskG, MaskVex, MaskR }, 0 },
11990 },
11991 {
11992 /* MOD_VEX_W_0_0F46_P_2_LEN_1 */
11993 { Bad_Opcode },
11994 { "kxnorb", { MaskG, MaskVex, MaskR }, 0 },
11995 },
11996 {
11997 /* MOD_VEX_W_1_0F46_P_2_LEN_1 */
11998 { Bad_Opcode },
11999 { "kxnord", { MaskG, MaskVex, MaskR }, 0 },
12000 },
12001 {
12002 /* MOD_VEX_W_0_0F47_P_0_LEN_1 */
12003 { Bad_Opcode },
12004 { "kxorw", { MaskG, MaskVex, MaskR }, 0 },
12005 },
12006 {
12007 /* MOD_VEX_W_1_0F47_P_0_LEN_1 */
12008 { Bad_Opcode },
12009 { "kxorq", { MaskG, MaskVex, MaskR }, 0 },
12010 },
12011 {
12012 /* MOD_VEX_W_0_0F47_P_2_LEN_1 */
12013 { Bad_Opcode },
12014 { "kxorb", { MaskG, MaskVex, MaskR }, 0 },
12015 },
12016 {
12017 /* MOD_VEX_W_1_0F47_P_2_LEN_1 */
12018 { Bad_Opcode },
12019 { "kxord", { MaskG, MaskVex, MaskR }, 0 },
12020 },
12021 {
12022 /* MOD_VEX_W_0_0F4A_P_0_LEN_1 */
12023 { Bad_Opcode },
12024 { "kaddw", { MaskG, MaskVex, MaskR }, 0 },
12025 },
12026 {
12027 /* MOD_VEX_W_1_0F4A_P_0_LEN_1 */
12028 { Bad_Opcode },
12029 { "kaddq", { MaskG, MaskVex, MaskR }, 0 },
12030 },
12031 {
12032 /* MOD_VEX_W_0_0F4A_P_2_LEN_1 */
12033 { Bad_Opcode },
12034 { "kaddb", { MaskG, MaskVex, MaskR }, 0 },
12035 },
12036 {
12037 /* MOD_VEX_W_1_0F4A_P_2_LEN_1 */
12038 { Bad_Opcode },
12039 { "kaddd", { MaskG, MaskVex, MaskR }, 0 },
12040 },
12041 {
12042 /* MOD_VEX_W_0_0F4B_P_0_LEN_1 */
12043 { Bad_Opcode },
12044 { "kunpckwd", { MaskG, MaskVex, MaskR }, 0 },
12045 },
12046 {
12047 /* MOD_VEX_W_1_0F4B_P_0_LEN_1 */
12048 { Bad_Opcode },
12049 { "kunpckdq", { MaskG, MaskVex, MaskR }, 0 },
12050 },
12051 {
12052 /* MOD_VEX_W_0_0F4B_P_2_LEN_1 */
12053 { Bad_Opcode },
12054 { "kunpckbw", { MaskG, MaskVex, MaskR }, 0 },
12055 },
12056 {
12057 /* MOD_VEX_0F50 */
12058 { Bad_Opcode },
12059 { VEX_W_TABLE (VEX_W_0F50_M_0) },
12060 },
12061 {
12062 /* MOD_VEX_0F71_REG_2 */
12063 { Bad_Opcode },
12064 { PREFIX_TABLE (PREFIX_VEX_0F71_REG_2) },
12065 },
12066 {
12067 /* MOD_VEX_0F71_REG_4 */
12068 { Bad_Opcode },
12069 { PREFIX_TABLE (PREFIX_VEX_0F71_REG_4) },
12070 },
12071 {
12072 /* MOD_VEX_0F71_REG_6 */
12073 { Bad_Opcode },
12074 { PREFIX_TABLE (PREFIX_VEX_0F71_REG_6) },
12075 },
12076 {
12077 /* MOD_VEX_0F72_REG_2 */
12078 { Bad_Opcode },
12079 { PREFIX_TABLE (PREFIX_VEX_0F72_REG_2) },
12080 },
12081 {
12082 /* MOD_VEX_0F72_REG_4 */
12083 { Bad_Opcode },
12084 { PREFIX_TABLE (PREFIX_VEX_0F72_REG_4) },
12085 },
12086 {
12087 /* MOD_VEX_0F72_REG_6 */
12088 { Bad_Opcode },
12089 { PREFIX_TABLE (PREFIX_VEX_0F72_REG_6) },
12090 },
12091 {
12092 /* MOD_VEX_0F73_REG_2 */
12093 { Bad_Opcode },
12094 { PREFIX_TABLE (PREFIX_VEX_0F73_REG_2) },
12095 },
12096 {
12097 /* MOD_VEX_0F73_REG_3 */
12098 { Bad_Opcode },
12099 { PREFIX_TABLE (PREFIX_VEX_0F73_REG_3) },
12100 },
12101 {
12102 /* MOD_VEX_0F73_REG_6 */
12103 { Bad_Opcode },
12104 { PREFIX_TABLE (PREFIX_VEX_0F73_REG_6) },
12105 },
12106 {
12107 /* MOD_VEX_0F73_REG_7 */
12108 { Bad_Opcode },
12109 { PREFIX_TABLE (PREFIX_VEX_0F73_REG_7) },
12110 },
12111 {
12112 /* MOD_VEX_W_0_0F91_P_0_LEN_0 */
12113 { "kmovw", { Ew, MaskG }, 0 },
12114 { Bad_Opcode },
12115 },
12116 {
12117 /* MOD_VEX_W_0_0F91_P_0_LEN_0 */
12118 { "kmovq", { Eq, MaskG }, 0 },
12119 { Bad_Opcode },
12120 },
12121 {
12122 /* MOD_VEX_W_0_0F91_P_2_LEN_0 */
12123 { "kmovb", { Eb, MaskG }, 0 },
12124 { Bad_Opcode },
12125 },
12126 {
12127 /* MOD_VEX_W_0_0F91_P_2_LEN_0 */
12128 { "kmovd", { Ed, MaskG }, 0 },
12129 { Bad_Opcode },
12130 },
12131 {
12132 /* MOD_VEX_W_0_0F92_P_0_LEN_0 */
12133 { Bad_Opcode },
12134 { "kmovw", { MaskG, Rdq }, 0 },
12135 },
12136 {
12137 /* MOD_VEX_W_0_0F92_P_2_LEN_0 */
12138 { Bad_Opcode },
12139 { "kmovb", { MaskG, Rdq }, 0 },
12140 },
12141 {
12142 /* MOD_VEX_W_0_0F92_P_3_LEN_0 */
12143 { Bad_Opcode },
12144 { "kmovd", { MaskG, Rdq }, 0 },
12145 },
12146 {
12147 /* MOD_VEX_W_1_0F92_P_3_LEN_0 */
12148 { Bad_Opcode },
12149 { "kmovq", { MaskG, Rdq }, 0 },
12150 },
12151 {
12152 /* MOD_VEX_W_0_0F93_P_0_LEN_0 */
12153 { Bad_Opcode },
12154 { "kmovw", { Gdq, MaskR }, 0 },
12155 },
12156 {
12157 /* MOD_VEX_W_0_0F93_P_2_LEN_0 */
12158 { Bad_Opcode },
12159 { "kmovb", { Gdq, MaskR }, 0 },
12160 },
12161 {
12162 /* MOD_VEX_W_0_0F93_P_3_LEN_0 */
12163 { Bad_Opcode },
12164 { "kmovd", { Gdq, MaskR }, 0 },
12165 },
12166 {
12167 /* MOD_VEX_W_1_0F93_P_3_LEN_0 */
12168 { Bad_Opcode },
12169 { "kmovq", { Gdq, MaskR }, 0 },
12170 },
12171 {
12172 /* MOD_VEX_W_0_0F98_P_0_LEN_0 */
12173 { Bad_Opcode },
12174 { "kortestw", { MaskG, MaskR }, 0 },
12175 },
12176 {
12177 /* MOD_VEX_W_1_0F98_P_0_LEN_0 */
12178 { Bad_Opcode },
12179 { "kortestq", { MaskG, MaskR }, 0 },
12180 },
12181 {
12182 /* MOD_VEX_W_0_0F98_P_2_LEN_0 */
12183 { Bad_Opcode },
12184 { "kortestb", { MaskG, MaskR }, 0 },
12185 },
12186 {
12187 /* MOD_VEX_W_1_0F98_P_2_LEN_0 */
12188 { Bad_Opcode },
12189 { "kortestd", { MaskG, MaskR }, 0 },
12190 },
12191 {
12192 /* MOD_VEX_W_0_0F99_P_0_LEN_0 */
12193 { Bad_Opcode },
12194 { "ktestw", { MaskG, MaskR }, 0 },
12195 },
12196 {
12197 /* MOD_VEX_W_1_0F99_P_0_LEN_0 */
12198 { Bad_Opcode },
12199 { "ktestq", { MaskG, MaskR }, 0 },
12200 },
12201 {
12202 /* MOD_VEX_W_0_0F99_P_2_LEN_0 */
12203 { Bad_Opcode },
12204 { "ktestb", { MaskG, MaskR }, 0 },
12205 },
12206 {
12207 /* MOD_VEX_W_1_0F99_P_2_LEN_0 */
12208 { Bad_Opcode },
12209 { "ktestd", { MaskG, MaskR }, 0 },
12210 },
12211 {
12212 /* MOD_VEX_0FAE_REG_2 */
12213 { VEX_LEN_TABLE (VEX_LEN_0FAE_R_2_M_0) },
12214 },
12215 {
12216 /* MOD_VEX_0FAE_REG_3 */
12217 { VEX_LEN_TABLE (VEX_LEN_0FAE_R_3_M_0) },
12218 },
12219 {
12220 /* MOD_VEX_0FD7_PREFIX_2 */
12221 { Bad_Opcode },
12222 { VEX_W_TABLE (VEX_W_0FD7_P_2_M_1) },
12223 },
12224 {
12225 /* MOD_VEX_0FE7_PREFIX_2 */
12226 { VEX_W_TABLE (VEX_W_0FE7_P_2_M_0) },
12227 },
12228 {
12229 /* MOD_VEX_0FF0_PREFIX_3 */
12230 { VEX_W_TABLE (VEX_W_0FF0_P_3_M_0) },
12231 },
12232 {
12233 /* MOD_VEX_0F381A_PREFIX_2 */
12234 { VEX_LEN_TABLE (VEX_LEN_0F381A_P_2_M_0) },
12235 },
12236 {
12237 /* MOD_VEX_0F382A_PREFIX_2 */
12238 { VEX_W_TABLE (VEX_W_0F382A_P_2_M_0) },
12239 },
12240 {
12241 /* MOD_VEX_0F382C_PREFIX_2 */
12242 { VEX_W_TABLE (VEX_W_0F382C_P_2_M_0) },
12243 },
12244 {
12245 /* MOD_VEX_0F382D_PREFIX_2 */
12246 { VEX_W_TABLE (VEX_W_0F382D_P_2_M_0) },
12247 },
12248 {
12249 /* MOD_VEX_0F382E_PREFIX_2 */
12250 { VEX_W_TABLE (VEX_W_0F382E_P_2_M_0) },
12251 },
12252 {
12253 /* MOD_VEX_0F382F_PREFIX_2 */
12254 { VEX_W_TABLE (VEX_W_0F382F_P_2_M_0) },
12255 },
12256 {
12257 /* MOD_VEX_0F385A_PREFIX_2 */
12258 { VEX_LEN_TABLE (VEX_LEN_0F385A_P_2_M_0) },
12259 },
12260 {
12261 /* MOD_VEX_0F388C_PREFIX_2 */
12262 { "vpmaskmov%LW", { XM, Vex, Mx }, 0 },
12263 },
12264 {
12265 /* MOD_VEX_0F388E_PREFIX_2 */
12266 { "vpmaskmov%LW", { Mx, Vex, XM }, 0 },
12267 },
12268 {
12269 /* MOD_VEX_W_0_0F3A30_P_2_LEN_0 */
12270 { Bad_Opcode },
12271 { "kshiftrb", { MaskG, MaskR, Ib }, 0 },
12272 },
12273 {
12274 /* MOD_VEX_W_1_0F3A30_P_2_LEN_0 */
12275 { Bad_Opcode },
12276 { "kshiftrw", { MaskG, MaskR, Ib }, 0 },
12277 },
12278 {
12279 /* MOD_VEX_W_0_0F3A31_P_2_LEN_0 */
12280 { Bad_Opcode },
12281 { "kshiftrd", { MaskG, MaskR, Ib }, 0 },
12282 },
12283 {
12284 /* MOD_VEX_W_1_0F3A31_P_2_LEN_0 */
12285 { Bad_Opcode },
12286 { "kshiftrq", { MaskG, MaskR, Ib }, 0 },
12287 },
12288 {
12289 /* MOD_VEX_W_0_0F3A32_P_2_LEN_0 */
12290 { Bad_Opcode },
12291 { "kshiftlb", { MaskG, MaskR, Ib }, 0 },
12292 },
12293 {
12294 /* MOD_VEX_W_1_0F3A32_P_2_LEN_0 */
12295 { Bad_Opcode },
12296 { "kshiftlw", { MaskG, MaskR, Ib }, 0 },
12297 },
12298 {
12299 /* MOD_VEX_W_0_0F3A33_P_2_LEN_0 */
12300 { Bad_Opcode },
12301 { "kshiftld", { MaskG, MaskR, Ib }, 0 },
12302 },
12303 {
12304 /* MOD_VEX_W_1_0F3A33_P_2_LEN_0 */
12305 { Bad_Opcode },
12306 { "kshiftlq", { MaskG, MaskR, Ib }, 0 },
12307 },
12308 #define NEED_MOD_TABLE
12309 #include "i386-dis-evex.h"
12310 #undef NEED_MOD_TABLE
12311 };
12312
12313 static const struct dis386 rm_table[][8] = {
12314 {
12315 /* RM_C6_REG_7 */
12316 { "xabort", { Skip_MODRM, Ib }, 0 },
12317 },
12318 {
12319 /* RM_C7_REG_7 */
12320 { "xbeginT", { Skip_MODRM, Jv }, 0 },
12321 },
12322 {
12323 /* RM_0F01_REG_0 */
12324 { Bad_Opcode },
12325 { "vmcall", { Skip_MODRM }, 0 },
12326 { "vmlaunch", { Skip_MODRM }, 0 },
12327 { "vmresume", { Skip_MODRM }, 0 },
12328 { "vmxoff", { Skip_MODRM }, 0 },
12329 { "pconfig", { Skip_MODRM }, 0 },
12330 },
12331 {
12332 /* RM_0F01_REG_1 */
12333 { "monitor", { { OP_Monitor, 0 } }, 0 },
12334 { "mwait", { { OP_Mwait, 0 } }, 0 },
12335 { "clac", { Skip_MODRM }, 0 },
12336 { "stac", { Skip_MODRM }, 0 },
12337 { Bad_Opcode },
12338 { Bad_Opcode },
12339 { Bad_Opcode },
12340 { "encls", { Skip_MODRM }, 0 },
12341 },
12342 {
12343 /* RM_0F01_REG_2 */
12344 { "xgetbv", { Skip_MODRM }, 0 },
12345 { "xsetbv", { Skip_MODRM }, 0 },
12346 { Bad_Opcode },
12347 { Bad_Opcode },
12348 { "vmfunc", { Skip_MODRM }, 0 },
12349 { "xend", { Skip_MODRM }, 0 },
12350 { "xtest", { Skip_MODRM }, 0 },
12351 { "enclu", { Skip_MODRM }, 0 },
12352 },
12353 {
12354 /* RM_0F01_REG_3 */
12355 { "vmrun", { Skip_MODRM }, 0 },
12356 { "vmmcall", { Skip_MODRM }, 0 },
12357 { "vmload", { Skip_MODRM }, 0 },
12358 { "vmsave", { Skip_MODRM }, 0 },
12359 { "stgi", { Skip_MODRM }, 0 },
12360 { "clgi", { Skip_MODRM }, 0 },
12361 { "skinit", { Skip_MODRM }, 0 },
12362 { "invlpga", { Skip_MODRM }, 0 },
12363 },
12364 {
12365 /* RM_0F01_REG_5 */
12366 { PREFIX_TABLE (PREFIX_MOD_3_0F01_REG_5_RM_0) },
12367 { Bad_Opcode },
12368 { PREFIX_TABLE (PREFIX_MOD_3_0F01_REG_5_RM_2) },
12369 { Bad_Opcode },
12370 { Bad_Opcode },
12371 { Bad_Opcode },
12372 { "rdpkru", { Skip_MODRM }, 0 },
12373 { "wrpkru", { Skip_MODRM }, 0 },
12374 },
12375 {
12376 /* RM_0F01_REG_7 */
12377 { "swapgs", { Skip_MODRM }, 0 },
12378 { "rdtscp", { Skip_MODRM }, 0 },
12379 { "monitorx", { { OP_Monitor, 0 } }, 0 },
12380 { "mwaitx", { { OP_Mwaitx, 0 } }, 0 },
12381 { "clzero", { Skip_MODRM }, 0 },
12382 },
12383 {
12384 /* RM_0F1E_MOD_3_REG_7 */
12385 { "nopQ", { Ev }, 0 },
12386 { "nopQ", { Ev }, 0 },
12387 { "endbr64", { Skip_MODRM }, PREFIX_OPCODE },
12388 { "endbr32", { Skip_MODRM }, PREFIX_OPCODE },
12389 { "nopQ", { Ev }, 0 },
12390 { "nopQ", { Ev }, 0 },
12391 { "nopQ", { Ev }, 0 },
12392 { "nopQ", { Ev }, 0 },
12393 },
12394 {
12395 /* RM_0FAE_REG_6 */
12396 { "mfence", { Skip_MODRM }, 0 },
12397 },
12398 {
12399 /* RM_0FAE_REG_7 */
12400 { "sfence", { Skip_MODRM }, 0 },
12401
12402 },
12403 };
12404
12405 #define INTERNAL_DISASSEMBLER_ERROR _("<internal disassembler error>")
12406
12407 /* We use the high bit to indicate different name for the same
12408 prefix. */
12409 #define REP_PREFIX (0xf3 | 0x100)
12410 #define XACQUIRE_PREFIX (0xf2 | 0x200)
12411 #define XRELEASE_PREFIX (0xf3 | 0x400)
12412 #define BND_PREFIX (0xf2 | 0x400)
12413 #define NOTRACK_PREFIX (0x3e | 0x100)
12414
12415 static int
12416 ckprefix (void)
12417 {
12418 int newrex, i, length;
12419 rex = 0;
12420 rex_ignored = 0;
12421 prefixes = 0;
12422 used_prefixes = 0;
12423 rex_used = 0;
12424 last_lock_prefix = -1;
12425 last_repz_prefix = -1;
12426 last_repnz_prefix = -1;
12427 last_data_prefix = -1;
12428 last_addr_prefix = -1;
12429 last_rex_prefix = -1;
12430 last_seg_prefix = -1;
12431 fwait_prefix = -1;
12432 active_seg_prefix = 0;
12433 for (i = 0; i < (int) ARRAY_SIZE (all_prefixes); i++)
12434 all_prefixes[i] = 0;
12435 i = 0;
12436 length = 0;
12437 /* The maximum instruction length is 15bytes. */
12438 while (length < MAX_CODE_LENGTH - 1)
12439 {
12440 FETCH_DATA (the_info, codep + 1);
12441 newrex = 0;
12442 switch (*codep)
12443 {
12444 /* REX prefixes family. */
12445 case 0x40:
12446 case 0x41:
12447 case 0x42:
12448 case 0x43:
12449 case 0x44:
12450 case 0x45:
12451 case 0x46:
12452 case 0x47:
12453 case 0x48:
12454 case 0x49:
12455 case 0x4a:
12456 case 0x4b:
12457 case 0x4c:
12458 case 0x4d:
12459 case 0x4e:
12460 case 0x4f:
12461 if (address_mode == mode_64bit)
12462 newrex = *codep;
12463 else
12464 return 1;
12465 last_rex_prefix = i;
12466 break;
12467 case 0xf3:
12468 prefixes |= PREFIX_REPZ;
12469 last_repz_prefix = i;
12470 break;
12471 case 0xf2:
12472 prefixes |= PREFIX_REPNZ;
12473 last_repnz_prefix = i;
12474 break;
12475 case 0xf0:
12476 prefixes |= PREFIX_LOCK;
12477 last_lock_prefix = i;
12478 break;
12479 case 0x2e:
12480 prefixes |= PREFIX_CS;
12481 last_seg_prefix = i;
12482 active_seg_prefix = PREFIX_CS;
12483 break;
12484 case 0x36:
12485 prefixes |= PREFIX_SS;
12486 last_seg_prefix = i;
12487 active_seg_prefix = PREFIX_SS;
12488 break;
12489 case 0x3e:
12490 prefixes |= PREFIX_DS;
12491 last_seg_prefix = i;
12492 active_seg_prefix = PREFIX_DS;
12493 break;
12494 case 0x26:
12495 prefixes |= PREFIX_ES;
12496 last_seg_prefix = i;
12497 active_seg_prefix = PREFIX_ES;
12498 break;
12499 case 0x64:
12500 prefixes |= PREFIX_FS;
12501 last_seg_prefix = i;
12502 active_seg_prefix = PREFIX_FS;
12503 break;
12504 case 0x65:
12505 prefixes |= PREFIX_GS;
12506 last_seg_prefix = i;
12507 active_seg_prefix = PREFIX_GS;
12508 break;
12509 case 0x66:
12510 prefixes |= PREFIX_DATA;
12511 last_data_prefix = i;
12512 break;
12513 case 0x67:
12514 prefixes |= PREFIX_ADDR;
12515 last_addr_prefix = i;
12516 break;
12517 case FWAIT_OPCODE:
12518 /* fwait is really an instruction. If there are prefixes
12519 before the fwait, they belong to the fwait, *not* to the
12520 following instruction. */
12521 fwait_prefix = i;
12522 if (prefixes || rex)
12523 {
12524 prefixes |= PREFIX_FWAIT;
12525 codep++;
12526 /* This ensures that the previous REX prefixes are noticed
12527 as unused prefixes, as in the return case below. */
12528 rex_used = rex;
12529 return 1;
12530 }
12531 prefixes = PREFIX_FWAIT;
12532 break;
12533 default:
12534 return 1;
12535 }
12536 /* Rex is ignored when followed by another prefix. */
12537 if (rex)
12538 {
12539 rex_used = rex;
12540 return 1;
12541 }
12542 if (*codep != FWAIT_OPCODE)
12543 all_prefixes[i++] = *codep;
12544 rex = newrex;
12545 codep++;
12546 length++;
12547 }
12548 return 0;
12549 }
12550
12551 /* Return the name of the prefix byte PREF, or NULL if PREF is not a
12552 prefix byte. */
12553
12554 static const char *
12555 prefix_name (int pref, int sizeflag)
12556 {
12557 static const char *rexes [16] =
12558 {
12559 "rex", /* 0x40 */
12560 "rex.B", /* 0x41 */
12561 "rex.X", /* 0x42 */
12562 "rex.XB", /* 0x43 */
12563 "rex.R", /* 0x44 */
12564 "rex.RB", /* 0x45 */
12565 "rex.RX", /* 0x46 */
12566 "rex.RXB", /* 0x47 */
12567 "rex.W", /* 0x48 */
12568 "rex.WB", /* 0x49 */
12569 "rex.WX", /* 0x4a */
12570 "rex.WXB", /* 0x4b */
12571 "rex.WR", /* 0x4c */
12572 "rex.WRB", /* 0x4d */
12573 "rex.WRX", /* 0x4e */
12574 "rex.WRXB", /* 0x4f */
12575 };
12576
12577 switch (pref)
12578 {
12579 /* REX prefixes family. */
12580 case 0x40:
12581 case 0x41:
12582 case 0x42:
12583 case 0x43:
12584 case 0x44:
12585 case 0x45:
12586 case 0x46:
12587 case 0x47:
12588 case 0x48:
12589 case 0x49:
12590 case 0x4a:
12591 case 0x4b:
12592 case 0x4c:
12593 case 0x4d:
12594 case 0x4e:
12595 case 0x4f:
12596 return rexes [pref - 0x40];
12597 case 0xf3:
12598 return "repz";
12599 case 0xf2:
12600 return "repnz";
12601 case 0xf0:
12602 return "lock";
12603 case 0x2e:
12604 return "cs";
12605 case 0x36:
12606 return "ss";
12607 case 0x3e:
12608 return "ds";
12609 case 0x26:
12610 return "es";
12611 case 0x64:
12612 return "fs";
12613 case 0x65:
12614 return "gs";
12615 case 0x66:
12616 return (sizeflag & DFLAG) ? "data16" : "data32";
12617 case 0x67:
12618 if (address_mode == mode_64bit)
12619 return (sizeflag & AFLAG) ? "addr32" : "addr64";
12620 else
12621 return (sizeflag & AFLAG) ? "addr16" : "addr32";
12622 case FWAIT_OPCODE:
12623 return "fwait";
12624 case REP_PREFIX:
12625 return "rep";
12626 case XACQUIRE_PREFIX:
12627 return "xacquire";
12628 case XRELEASE_PREFIX:
12629 return "xrelease";
12630 case BND_PREFIX:
12631 return "bnd";
12632 case NOTRACK_PREFIX:
12633 return "notrack";
12634 default:
12635 return NULL;
12636 }
12637 }
12638
12639 static char op_out[MAX_OPERANDS][100];
12640 static int op_ad, op_index[MAX_OPERANDS];
12641 static int two_source_ops;
12642 static bfd_vma op_address[MAX_OPERANDS];
12643 static bfd_vma op_riprel[MAX_OPERANDS];
12644 static bfd_vma start_pc;
12645
12646 /*
12647 * On the 386's of 1988, the maximum length of an instruction is 15 bytes.
12648 * (see topic "Redundant prefixes" in the "Differences from 8086"
12649 * section of the "Virtual 8086 Mode" chapter.)
12650 * 'pc' should be the address of this instruction, it will
12651 * be used to print the target address if this is a relative jump or call
12652 * The function returns the length of this instruction in bytes.
12653 */
12654
12655 static char intel_syntax;
12656 static char intel_mnemonic = !SYSV386_COMPAT;
12657 static char open_char;
12658 static char close_char;
12659 static char separator_char;
12660 static char scale_char;
12661
12662 enum x86_64_isa
12663 {
12664 amd64 = 0,
12665 intel64
12666 };
12667
12668 static enum x86_64_isa isa64;
12669
12670 /* Here for backwards compatibility. When gdb stops using
12671 print_insn_i386_att and print_insn_i386_intel these functions can
12672 disappear, and print_insn_i386 be merged into print_insn. */
12673 int
12674 print_insn_i386_att (bfd_vma pc, disassemble_info *info)
12675 {
12676 intel_syntax = 0;
12677
12678 return print_insn (pc, info);
12679 }
12680
12681 int
12682 print_insn_i386_intel (bfd_vma pc, disassemble_info *info)
12683 {
12684 intel_syntax = 1;
12685
12686 return print_insn (pc, info);
12687 }
12688
12689 int
12690 print_insn_i386 (bfd_vma pc, disassemble_info *info)
12691 {
12692 intel_syntax = -1;
12693
12694 return print_insn (pc, info);
12695 }
12696
12697 void
12698 print_i386_disassembler_options (FILE *stream)
12699 {
12700 fprintf (stream, _("\n\
12701 The following i386/x86-64 specific disassembler options are supported for use\n\
12702 with the -M switch (multiple options should be separated by commas):\n"));
12703
12704 fprintf (stream, _(" x86-64 Disassemble in 64bit mode\n"));
12705 fprintf (stream, _(" i386 Disassemble in 32bit mode\n"));
12706 fprintf (stream, _(" i8086 Disassemble in 16bit mode\n"));
12707 fprintf (stream, _(" att Display instruction in AT&T syntax\n"));
12708 fprintf (stream, _(" intel Display instruction in Intel syntax\n"));
12709 fprintf (stream, _(" att-mnemonic\n"
12710 " Display instruction in AT&T mnemonic\n"));
12711 fprintf (stream, _(" intel-mnemonic\n"
12712 " Display instruction in Intel mnemonic\n"));
12713 fprintf (stream, _(" addr64 Assume 64bit address size\n"));
12714 fprintf (stream, _(" addr32 Assume 32bit address size\n"));
12715 fprintf (stream, _(" addr16 Assume 16bit address size\n"));
12716 fprintf (stream, _(" data32 Assume 32bit data size\n"));
12717 fprintf (stream, _(" data16 Assume 16bit data size\n"));
12718 fprintf (stream, _(" suffix Always display instruction suffix in AT&T syntax\n"));
12719 fprintf (stream, _(" amd64 Display instruction in AMD64 ISA\n"));
12720 fprintf (stream, _(" intel64 Display instruction in Intel64 ISA\n"));
12721 }
12722
12723 /* Bad opcode. */
12724 static const struct dis386 bad_opcode = { "(bad)", { XX }, 0 };
12725
12726 /* Get a pointer to struct dis386 with a valid name. */
12727
12728 static const struct dis386 *
12729 get_valid_dis386 (const struct dis386 *dp, disassemble_info *info)
12730 {
12731 int vindex, vex_table_index;
12732
12733 if (dp->name != NULL)
12734 return dp;
12735
12736 switch (dp->op[0].bytemode)
12737 {
12738 case USE_REG_TABLE:
12739 dp = &reg_table[dp->op[1].bytemode][modrm.reg];
12740 break;
12741
12742 case USE_MOD_TABLE:
12743 vindex = modrm.mod == 0x3 ? 1 : 0;
12744 dp = &mod_table[dp->op[1].bytemode][vindex];
12745 break;
12746
12747 case USE_RM_TABLE:
12748 dp = &rm_table[dp->op[1].bytemode][modrm.rm];
12749 break;
12750
12751 case USE_PREFIX_TABLE:
12752 if (need_vex)
12753 {
12754 /* The prefix in VEX is implicit. */
12755 switch (vex.prefix)
12756 {
12757 case 0:
12758 vindex = 0;
12759 break;
12760 case REPE_PREFIX_OPCODE:
12761 vindex = 1;
12762 break;
12763 case DATA_PREFIX_OPCODE:
12764 vindex = 2;
12765 break;
12766 case REPNE_PREFIX_OPCODE:
12767 vindex = 3;
12768 break;
12769 default:
12770 abort ();
12771 break;
12772 }
12773 }
12774 else
12775 {
12776 int last_prefix = -1;
12777 int prefix = 0;
12778 vindex = 0;
12779 /* We check PREFIX_REPNZ and PREFIX_REPZ before PREFIX_DATA.
12780 When there are multiple PREFIX_REPNZ and PREFIX_REPZ, the
12781 last one wins. */
12782 if ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) != 0)
12783 {
12784 if (last_repz_prefix > last_repnz_prefix)
12785 {
12786 vindex = 1;
12787 prefix = PREFIX_REPZ;
12788 last_prefix = last_repz_prefix;
12789 }
12790 else
12791 {
12792 vindex = 3;
12793 prefix = PREFIX_REPNZ;
12794 last_prefix = last_repnz_prefix;
12795 }
12796
12797 /* Check if prefix should be ignored. */
12798 if ((((prefix_table[dp->op[1].bytemode][vindex].prefix_requirement
12799 & PREFIX_IGNORED) >> PREFIX_IGNORED_SHIFT)
12800 & prefix) != 0)
12801 vindex = 0;
12802 }
12803
12804 if (vindex == 0 && (prefixes & PREFIX_DATA) != 0)
12805 {
12806 vindex = 2;
12807 prefix = PREFIX_DATA;
12808 last_prefix = last_data_prefix;
12809 }
12810
12811 if (vindex != 0)
12812 {
12813 used_prefixes |= prefix;
12814 all_prefixes[last_prefix] = 0;
12815 }
12816 }
12817 dp = &prefix_table[dp->op[1].bytemode][vindex];
12818 break;
12819
12820 case USE_X86_64_TABLE:
12821 vindex = address_mode == mode_64bit ? 1 : 0;
12822 dp = &x86_64_table[dp->op[1].bytemode][vindex];
12823 break;
12824
12825 case USE_3BYTE_TABLE:
12826 FETCH_DATA (info, codep + 2);
12827 vindex = *codep++;
12828 dp = &three_byte_table[dp->op[1].bytemode][vindex];
12829 end_codep = codep;
12830 modrm.mod = (*codep >> 6) & 3;
12831 modrm.reg = (*codep >> 3) & 7;
12832 modrm.rm = *codep & 7;
12833 break;
12834
12835 case USE_VEX_LEN_TABLE:
12836 if (!need_vex)
12837 abort ();
12838
12839 switch (vex.length)
12840 {
12841 case 128:
12842 vindex = 0;
12843 break;
12844 case 256:
12845 vindex = 1;
12846 break;
12847 default:
12848 abort ();
12849 break;
12850 }
12851
12852 dp = &vex_len_table[dp->op[1].bytemode][vindex];
12853 break;
12854
12855 case USE_XOP_8F_TABLE:
12856 FETCH_DATA (info, codep + 3);
12857 /* All bits in the REX prefix are ignored. */
12858 rex_ignored = rex;
12859 rex = ~(*codep >> 5) & 0x7;
12860
12861 /* VEX_TABLE_INDEX is the mmmmm part of the XOP byte 1 "RCB.mmmmm". */
12862 switch ((*codep & 0x1f))
12863 {
12864 default:
12865 dp = &bad_opcode;
12866 return dp;
12867 case 0x8:
12868 vex_table_index = XOP_08;
12869 break;
12870 case 0x9:
12871 vex_table_index = XOP_09;
12872 break;
12873 case 0xa:
12874 vex_table_index = XOP_0A;
12875 break;
12876 }
12877 codep++;
12878 vex.w = *codep & 0x80;
12879 if (vex.w && address_mode == mode_64bit)
12880 rex |= REX_W;
12881
12882 vex.register_specifier = (~(*codep >> 3)) & 0xf;
12883 if (address_mode != mode_64bit)
12884 {
12885 /* In 16/32-bit mode REX_B is silently ignored. */
12886 rex &= ~REX_B;
12887 }
12888
12889 vex.length = (*codep & 0x4) ? 256 : 128;
12890 switch ((*codep & 0x3))
12891 {
12892 case 0:
12893 break;
12894 case 1:
12895 vex.prefix = DATA_PREFIX_OPCODE;
12896 break;
12897 case 2:
12898 vex.prefix = REPE_PREFIX_OPCODE;
12899 break;
12900 case 3:
12901 vex.prefix = REPNE_PREFIX_OPCODE;
12902 break;
12903 }
12904 need_vex = 1;
12905 need_vex_reg = 1;
12906 codep++;
12907 vindex = *codep++;
12908 dp = &xop_table[vex_table_index][vindex];
12909
12910 end_codep = codep;
12911 FETCH_DATA (info, codep + 1);
12912 modrm.mod = (*codep >> 6) & 3;
12913 modrm.reg = (*codep >> 3) & 7;
12914 modrm.rm = *codep & 7;
12915 break;
12916
12917 case USE_VEX_C4_TABLE:
12918 /* VEX prefix. */
12919 FETCH_DATA (info, codep + 3);
12920 /* All bits in the REX prefix are ignored. */
12921 rex_ignored = rex;
12922 rex = ~(*codep >> 5) & 0x7;
12923 switch ((*codep & 0x1f))
12924 {
12925 default:
12926 dp = &bad_opcode;
12927 return dp;
12928 case 0x1:
12929 vex_table_index = VEX_0F;
12930 break;
12931 case 0x2:
12932 vex_table_index = VEX_0F38;
12933 break;
12934 case 0x3:
12935 vex_table_index = VEX_0F3A;
12936 break;
12937 }
12938 codep++;
12939 vex.w = *codep & 0x80;
12940 if (address_mode == mode_64bit)
12941 {
12942 if (vex.w)
12943 rex |= REX_W;
12944 }
12945 else
12946 {
12947 /* For the 3-byte VEX prefix in 32-bit mode, the REX_B bit
12948 is ignored, other REX bits are 0 and the highest bit in
12949 VEX.vvvv is also ignored (but we mustn't clear it here). */
12950 rex = 0;
12951 }
12952 vex.register_specifier = (~(*codep >> 3)) & 0xf;
12953 vex.length = (*codep & 0x4) ? 256 : 128;
12954 switch ((*codep & 0x3))
12955 {
12956 case 0:
12957 break;
12958 case 1:
12959 vex.prefix = DATA_PREFIX_OPCODE;
12960 break;
12961 case 2:
12962 vex.prefix = REPE_PREFIX_OPCODE;
12963 break;
12964 case 3:
12965 vex.prefix = REPNE_PREFIX_OPCODE;
12966 break;
12967 }
12968 need_vex = 1;
12969 need_vex_reg = 1;
12970 codep++;
12971 vindex = *codep++;
12972 dp = &vex_table[vex_table_index][vindex];
12973 end_codep = codep;
12974 /* There is no MODRM byte for VEX0F 77. */
12975 if (vex_table_index != VEX_0F || vindex != 0x77)
12976 {
12977 FETCH_DATA (info, codep + 1);
12978 modrm.mod = (*codep >> 6) & 3;
12979 modrm.reg = (*codep >> 3) & 7;
12980 modrm.rm = *codep & 7;
12981 }
12982 break;
12983
12984 case USE_VEX_C5_TABLE:
12985 /* VEX prefix. */
12986 FETCH_DATA (info, codep + 2);
12987 /* All bits in the REX prefix are ignored. */
12988 rex_ignored = rex;
12989 rex = (*codep & 0x80) ? 0 : REX_R;
12990
12991 /* For the 2-byte VEX prefix in 32-bit mode, the highest bit in
12992 VEX.vvvv is 1. */
12993 vex.register_specifier = (~(*codep >> 3)) & 0xf;
12994 vex.length = (*codep & 0x4) ? 256 : 128;
12995 switch ((*codep & 0x3))
12996 {
12997 case 0:
12998 break;
12999 case 1:
13000 vex.prefix = DATA_PREFIX_OPCODE;
13001 break;
13002 case 2:
13003 vex.prefix = REPE_PREFIX_OPCODE;
13004 break;
13005 case 3:
13006 vex.prefix = REPNE_PREFIX_OPCODE;
13007 break;
13008 }
13009 need_vex = 1;
13010 need_vex_reg = 1;
13011 codep++;
13012 vindex = *codep++;
13013 dp = &vex_table[dp->op[1].bytemode][vindex];
13014 end_codep = codep;
13015 /* There is no MODRM byte for VEX 77. */
13016 if (vindex != 0x77)
13017 {
13018 FETCH_DATA (info, codep + 1);
13019 modrm.mod = (*codep >> 6) & 3;
13020 modrm.reg = (*codep >> 3) & 7;
13021 modrm.rm = *codep & 7;
13022 }
13023 break;
13024
13025 case USE_VEX_W_TABLE:
13026 if (!need_vex)
13027 abort ();
13028
13029 dp = &vex_w_table[dp->op[1].bytemode][vex.w ? 1 : 0];
13030 break;
13031
13032 case USE_EVEX_TABLE:
13033 two_source_ops = 0;
13034 /* EVEX prefix. */
13035 vex.evex = 1;
13036 FETCH_DATA (info, codep + 4);
13037 /* All bits in the REX prefix are ignored. */
13038 rex_ignored = rex;
13039 /* The first byte after 0x62. */
13040 rex = ~(*codep >> 5) & 0x7;
13041 vex.r = *codep & 0x10;
13042 switch ((*codep & 0xf))
13043 {
13044 default:
13045 return &bad_opcode;
13046 case 0x1:
13047 vex_table_index = EVEX_0F;
13048 break;
13049 case 0x2:
13050 vex_table_index = EVEX_0F38;
13051 break;
13052 case 0x3:
13053 vex_table_index = EVEX_0F3A;
13054 break;
13055 }
13056
13057 /* The second byte after 0x62. */
13058 codep++;
13059 vex.w = *codep & 0x80;
13060 if (vex.w && address_mode == mode_64bit)
13061 rex |= REX_W;
13062
13063 vex.register_specifier = (~(*codep >> 3)) & 0xf;
13064
13065 /* The U bit. */
13066 if (!(*codep & 0x4))
13067 return &bad_opcode;
13068
13069 switch ((*codep & 0x3))
13070 {
13071 case 0:
13072 break;
13073 case 1:
13074 vex.prefix = DATA_PREFIX_OPCODE;
13075 break;
13076 case 2:
13077 vex.prefix = REPE_PREFIX_OPCODE;
13078 break;
13079 case 3:
13080 vex.prefix = REPNE_PREFIX_OPCODE;
13081 break;
13082 }
13083
13084 /* The third byte after 0x62. */
13085 codep++;
13086
13087 /* Remember the static rounding bits. */
13088 vex.ll = (*codep >> 5) & 3;
13089 vex.b = (*codep & 0x10) != 0;
13090
13091 vex.v = *codep & 0x8;
13092 vex.mask_register_specifier = *codep & 0x7;
13093 vex.zeroing = *codep & 0x80;
13094
13095 if (address_mode != mode_64bit)
13096 {
13097 /* In 16/32-bit mode silently ignore following bits. */
13098 rex &= ~REX_B;
13099 vex.r = 1;
13100 vex.v = 1;
13101 }
13102
13103 need_vex = 1;
13104 need_vex_reg = 1;
13105 codep++;
13106 vindex = *codep++;
13107 dp = &evex_table[vex_table_index][vindex];
13108 end_codep = codep;
13109 FETCH_DATA (info, codep + 1);
13110 modrm.mod = (*codep >> 6) & 3;
13111 modrm.reg = (*codep >> 3) & 7;
13112 modrm.rm = *codep & 7;
13113
13114 /* Set vector length. */
13115 if (modrm.mod == 3 && vex.b)
13116 vex.length = 512;
13117 else
13118 {
13119 switch (vex.ll)
13120 {
13121 case 0x0:
13122 vex.length = 128;
13123 break;
13124 case 0x1:
13125 vex.length = 256;
13126 break;
13127 case 0x2:
13128 vex.length = 512;
13129 break;
13130 default:
13131 return &bad_opcode;
13132 }
13133 }
13134 break;
13135
13136 case 0:
13137 dp = &bad_opcode;
13138 break;
13139
13140 default:
13141 abort ();
13142 }
13143
13144 if (dp->name != NULL)
13145 return dp;
13146 else
13147 return get_valid_dis386 (dp, info);
13148 }
13149
13150 static void
13151 get_sib (disassemble_info *info, int sizeflag)
13152 {
13153 /* If modrm.mod == 3, operand must be register. */
13154 if (need_modrm
13155 && ((sizeflag & AFLAG) || address_mode == mode_64bit)
13156 && modrm.mod != 3
13157 && modrm.rm == 4)
13158 {
13159 FETCH_DATA (info, codep + 2);
13160 sib.index = (codep [1] >> 3) & 7;
13161 sib.scale = (codep [1] >> 6) & 3;
13162 sib.base = codep [1] & 7;
13163 }
13164 }
13165
13166 static int
13167 print_insn (bfd_vma pc, disassemble_info *info)
13168 {
13169 const struct dis386 *dp;
13170 int i;
13171 char *op_txt[MAX_OPERANDS];
13172 int needcomma;
13173 int sizeflag, orig_sizeflag;
13174 const char *p;
13175 struct dis_private priv;
13176 int prefix_length;
13177
13178 priv.orig_sizeflag = AFLAG | DFLAG;
13179 if ((info->mach & bfd_mach_i386_i386) != 0)
13180 address_mode = mode_32bit;
13181 else if (info->mach == bfd_mach_i386_i8086)
13182 {
13183 address_mode = mode_16bit;
13184 priv.orig_sizeflag = 0;
13185 }
13186 else
13187 address_mode = mode_64bit;
13188
13189 if (intel_syntax == (char) -1)
13190 intel_syntax = (info->mach & bfd_mach_i386_intel_syntax) != 0;
13191
13192 for (p = info->disassembler_options; p != NULL; )
13193 {
13194 if (CONST_STRNEQ (p, "amd64"))
13195 isa64 = amd64;
13196 else if (CONST_STRNEQ (p, "intel64"))
13197 isa64 = intel64;
13198 else if (CONST_STRNEQ (p, "x86-64"))
13199 {
13200 address_mode = mode_64bit;
13201 priv.orig_sizeflag = AFLAG | DFLAG;
13202 }
13203 else if (CONST_STRNEQ (p, "i386"))
13204 {
13205 address_mode = mode_32bit;
13206 priv.orig_sizeflag = AFLAG | DFLAG;
13207 }
13208 else if (CONST_STRNEQ (p, "i8086"))
13209 {
13210 address_mode = mode_16bit;
13211 priv.orig_sizeflag = 0;
13212 }
13213 else if (CONST_STRNEQ (p, "intel"))
13214 {
13215 intel_syntax = 1;
13216 if (CONST_STRNEQ (p + 5, "-mnemonic"))
13217 intel_mnemonic = 1;
13218 }
13219 else if (CONST_STRNEQ (p, "att"))
13220 {
13221 intel_syntax = 0;
13222 if (CONST_STRNEQ (p + 3, "-mnemonic"))
13223 intel_mnemonic = 0;
13224 }
13225 else if (CONST_STRNEQ (p, "addr"))
13226 {
13227 if (address_mode == mode_64bit)
13228 {
13229 if (p[4] == '3' && p[5] == '2')
13230 priv.orig_sizeflag &= ~AFLAG;
13231 else if (p[4] == '6' && p[5] == '4')
13232 priv.orig_sizeflag |= AFLAG;
13233 }
13234 else
13235 {
13236 if (p[4] == '1' && p[5] == '6')
13237 priv.orig_sizeflag &= ~AFLAG;
13238 else if (p[4] == '3' && p[5] == '2')
13239 priv.orig_sizeflag |= AFLAG;
13240 }
13241 }
13242 else if (CONST_STRNEQ (p, "data"))
13243 {
13244 if (p[4] == '1' && p[5] == '6')
13245 priv.orig_sizeflag &= ~DFLAG;
13246 else if (p[4] == '3' && p[5] == '2')
13247 priv.orig_sizeflag |= DFLAG;
13248 }
13249 else if (CONST_STRNEQ (p, "suffix"))
13250 priv.orig_sizeflag |= SUFFIX_ALWAYS;
13251
13252 p = strchr (p, ',');
13253 if (p != NULL)
13254 p++;
13255 }
13256
13257 if (address_mode == mode_64bit && sizeof (bfd_vma) < 8)
13258 {
13259 (*info->fprintf_func) (info->stream,
13260 _("64-bit address is disabled"));
13261 return -1;
13262 }
13263
13264 if (intel_syntax)
13265 {
13266 names64 = intel_names64;
13267 names32 = intel_names32;
13268 names16 = intel_names16;
13269 names8 = intel_names8;
13270 names8rex = intel_names8rex;
13271 names_seg = intel_names_seg;
13272 names_mm = intel_names_mm;
13273 names_bnd = intel_names_bnd;
13274 names_xmm = intel_names_xmm;
13275 names_ymm = intel_names_ymm;
13276 names_zmm = intel_names_zmm;
13277 index64 = intel_index64;
13278 index32 = intel_index32;
13279 names_mask = intel_names_mask;
13280 index16 = intel_index16;
13281 open_char = '[';
13282 close_char = ']';
13283 separator_char = '+';
13284 scale_char = '*';
13285 }
13286 else
13287 {
13288 names64 = att_names64;
13289 names32 = att_names32;
13290 names16 = att_names16;
13291 names8 = att_names8;
13292 names8rex = att_names8rex;
13293 names_seg = att_names_seg;
13294 names_mm = att_names_mm;
13295 names_bnd = att_names_bnd;
13296 names_xmm = att_names_xmm;
13297 names_ymm = att_names_ymm;
13298 names_zmm = att_names_zmm;
13299 index64 = att_index64;
13300 index32 = att_index32;
13301 names_mask = att_names_mask;
13302 index16 = att_index16;
13303 open_char = '(';
13304 close_char = ')';
13305 separator_char = ',';
13306 scale_char = ',';
13307 }
13308
13309 /* The output looks better if we put 7 bytes on a line, since that
13310 puts most long word instructions on a single line. Use 8 bytes
13311 for Intel L1OM. */
13312 if ((info->mach & bfd_mach_l1om) != 0)
13313 info->bytes_per_line = 8;
13314 else
13315 info->bytes_per_line = 7;
13316
13317 info->private_data = &priv;
13318 priv.max_fetched = priv.the_buffer;
13319 priv.insn_start = pc;
13320
13321 obuf[0] = 0;
13322 for (i = 0; i < MAX_OPERANDS; ++i)
13323 {
13324 op_out[i][0] = 0;
13325 op_index[i] = -1;
13326 }
13327
13328 the_info = info;
13329 start_pc = pc;
13330 start_codep = priv.the_buffer;
13331 codep = priv.the_buffer;
13332
13333 if (OPCODES_SIGSETJMP (priv.bailout) != 0)
13334 {
13335 const char *name;
13336
13337 /* Getting here means we tried for data but didn't get it. That
13338 means we have an incomplete instruction of some sort. Just
13339 print the first byte as a prefix or a .byte pseudo-op. */
13340 if (codep > priv.the_buffer)
13341 {
13342 name = prefix_name (priv.the_buffer[0], priv.orig_sizeflag);
13343 if (name != NULL)
13344 (*info->fprintf_func) (info->stream, "%s", name);
13345 else
13346 {
13347 /* Just print the first byte as a .byte instruction. */
13348 (*info->fprintf_func) (info->stream, ".byte 0x%x",
13349 (unsigned int) priv.the_buffer[0]);
13350 }
13351
13352 return 1;
13353 }
13354
13355 return -1;
13356 }
13357
13358 obufp = obuf;
13359 sizeflag = priv.orig_sizeflag;
13360
13361 if (!ckprefix () || rex_used)
13362 {
13363 /* Too many prefixes or unused REX prefixes. */
13364 for (i = 0;
13365 i < (int) ARRAY_SIZE (all_prefixes) && all_prefixes[i];
13366 i++)
13367 (*info->fprintf_func) (info->stream, "%s%s",
13368 i == 0 ? "" : " ",
13369 prefix_name (all_prefixes[i], sizeflag));
13370 return i;
13371 }
13372
13373 insn_codep = codep;
13374
13375 FETCH_DATA (info, codep + 1);
13376 two_source_ops = (*codep == 0x62) || (*codep == 0xc8);
13377
13378 if (((prefixes & PREFIX_FWAIT)
13379 && ((*codep < 0xd8) || (*codep > 0xdf))))
13380 {
13381 /* Handle prefixes before fwait. */
13382 for (i = 0; i < fwait_prefix && all_prefixes[i];
13383 i++)
13384 (*info->fprintf_func) (info->stream, "%s ",
13385 prefix_name (all_prefixes[i], sizeflag));
13386 (*info->fprintf_func) (info->stream, "fwait");
13387 return i + 1;
13388 }
13389
13390 if (*codep == 0x0f)
13391 {
13392 unsigned char threebyte;
13393
13394 codep++;
13395 FETCH_DATA (info, codep + 1);
13396 threebyte = *codep;
13397 dp = &dis386_twobyte[threebyte];
13398 need_modrm = twobyte_has_modrm[*codep];
13399 codep++;
13400 }
13401 else
13402 {
13403 dp = &dis386[*codep];
13404 need_modrm = onebyte_has_modrm[*codep];
13405 codep++;
13406 }
13407
13408 /* Save sizeflag for printing the extra prefixes later before updating
13409 it for mnemonic and operand processing. The prefix names depend
13410 only on the address mode. */
13411 orig_sizeflag = sizeflag;
13412 if (prefixes & PREFIX_ADDR)
13413 sizeflag ^= AFLAG;
13414 if ((prefixes & PREFIX_DATA))
13415 sizeflag ^= DFLAG;
13416
13417 end_codep = codep;
13418 if (need_modrm)
13419 {
13420 FETCH_DATA (info, codep + 1);
13421 modrm.mod = (*codep >> 6) & 3;
13422 modrm.reg = (*codep >> 3) & 7;
13423 modrm.rm = *codep & 7;
13424 }
13425
13426 need_vex = 0;
13427 need_vex_reg = 0;
13428 vex_w_done = 0;
13429 memset (&vex, 0, sizeof (vex));
13430
13431 if (dp->name == NULL && dp->op[0].bytemode == FLOATCODE)
13432 {
13433 get_sib (info, sizeflag);
13434 dofloat (sizeflag);
13435 }
13436 else
13437 {
13438 dp = get_valid_dis386 (dp, info);
13439 if (dp != NULL && putop (dp->name, sizeflag) == 0)
13440 {
13441 get_sib (info, sizeflag);
13442 for (i = 0; i < MAX_OPERANDS; ++i)
13443 {
13444 obufp = op_out[i];
13445 op_ad = MAX_OPERANDS - 1 - i;
13446 if (dp->op[i].rtn)
13447 (*dp->op[i].rtn) (dp->op[i].bytemode, sizeflag);
13448 /* For EVEX instruction after the last operand masking
13449 should be printed. */
13450 if (i == 0 && vex.evex)
13451 {
13452 /* Don't print {%k0}. */
13453 if (vex.mask_register_specifier)
13454 {
13455 oappend ("{");
13456 oappend (names_mask[vex.mask_register_specifier]);
13457 oappend ("}");
13458 }
13459 if (vex.zeroing)
13460 oappend ("{z}");
13461 }
13462 }
13463 }
13464 }
13465
13466 /* Check if the REX prefix is used. */
13467 if (rex_ignored == 0 && (rex ^ rex_used) == 0 && last_rex_prefix >= 0)
13468 all_prefixes[last_rex_prefix] = 0;
13469
13470 /* Check if the SEG prefix is used. */
13471 if ((prefixes & (PREFIX_CS | PREFIX_SS | PREFIX_DS | PREFIX_ES
13472 | PREFIX_FS | PREFIX_GS)) != 0
13473 && (used_prefixes & active_seg_prefix) != 0)
13474 all_prefixes[last_seg_prefix] = 0;
13475
13476 /* Check if the ADDR prefix is used. */
13477 if ((prefixes & PREFIX_ADDR) != 0
13478 && (used_prefixes & PREFIX_ADDR) != 0)
13479 all_prefixes[last_addr_prefix] = 0;
13480
13481 /* Check if the DATA prefix is used. */
13482 if ((prefixes & PREFIX_DATA) != 0
13483 && (used_prefixes & PREFIX_DATA) != 0)
13484 all_prefixes[last_data_prefix] = 0;
13485
13486 /* Print the extra prefixes. */
13487 prefix_length = 0;
13488 for (i = 0; i < (int) ARRAY_SIZE (all_prefixes); i++)
13489 if (all_prefixes[i])
13490 {
13491 const char *name;
13492 name = prefix_name (all_prefixes[i], orig_sizeflag);
13493 if (name == NULL)
13494 abort ();
13495 prefix_length += strlen (name) + 1;
13496 (*info->fprintf_func) (info->stream, "%s ", name);
13497 }
13498
13499 /* If the mandatory PREFIX_REPZ/PREFIX_REPNZ/PREFIX_DATA prefix is
13500 unused, opcode is invalid. Since the PREFIX_DATA prefix may be
13501 used by putop and MMX/SSE operand and may be overriden by the
13502 PREFIX_REPZ/PREFIX_REPNZ fix, we check the PREFIX_DATA prefix
13503 separately. */
13504 if (dp->prefix_requirement == PREFIX_OPCODE
13505 && dp != &bad_opcode
13506 && (((prefixes
13507 & (PREFIX_REPZ | PREFIX_REPNZ)) != 0
13508 && (used_prefixes
13509 & (PREFIX_REPZ | PREFIX_REPNZ)) == 0)
13510 || ((((prefixes
13511 & (PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA))
13512 == PREFIX_DATA)
13513 && (used_prefixes & PREFIX_DATA) == 0))))
13514 {
13515 (*info->fprintf_func) (info->stream, "(bad)");
13516 return end_codep - priv.the_buffer;
13517 }
13518
13519 /* Check maximum code length. */
13520 if ((codep - start_codep) > MAX_CODE_LENGTH)
13521 {
13522 (*info->fprintf_func) (info->stream, "(bad)");
13523 return MAX_CODE_LENGTH;
13524 }
13525
13526 obufp = mnemonicendp;
13527 for (i = strlen (obuf) + prefix_length; i < 6; i++)
13528 oappend (" ");
13529 oappend (" ");
13530 (*info->fprintf_func) (info->stream, "%s", obuf);
13531
13532 /* The enter and bound instructions are printed with operands in the same
13533 order as the intel book; everything else is printed in reverse order. */
13534 if (intel_syntax || two_source_ops)
13535 {
13536 bfd_vma riprel;
13537
13538 for (i = 0; i < MAX_OPERANDS; ++i)
13539 op_txt[i] = op_out[i];
13540
13541 if (intel_syntax && dp && dp->op[2].rtn == OP_Rounding
13542 && dp->op[3].rtn == OP_E && dp->op[4].rtn == NULL)
13543 {
13544 op_txt[2] = op_out[3];
13545 op_txt[3] = op_out[2];
13546 }
13547
13548 for (i = 0; i < (MAX_OPERANDS >> 1); ++i)
13549 {
13550 op_ad = op_index[i];
13551 op_index[i] = op_index[MAX_OPERANDS - 1 - i];
13552 op_index[MAX_OPERANDS - 1 - i] = op_ad;
13553 riprel = op_riprel[i];
13554 op_riprel[i] = op_riprel [MAX_OPERANDS - 1 - i];
13555 op_riprel[MAX_OPERANDS - 1 - i] = riprel;
13556 }
13557 }
13558 else
13559 {
13560 for (i = 0; i < MAX_OPERANDS; ++i)
13561 op_txt[MAX_OPERANDS - 1 - i] = op_out[i];
13562 }
13563
13564 needcomma = 0;
13565 for (i = 0; i < MAX_OPERANDS; ++i)
13566 if (*op_txt[i])
13567 {
13568 if (needcomma)
13569 (*info->fprintf_func) (info->stream, ",");
13570 if (op_index[i] != -1 && !op_riprel[i])
13571 (*info->print_address_func) ((bfd_vma) op_address[op_index[i]], info);
13572 else
13573 (*info->fprintf_func) (info->stream, "%s", op_txt[i]);
13574 needcomma = 1;
13575 }
13576
13577 for (i = 0; i < MAX_OPERANDS; i++)
13578 if (op_index[i] != -1 && op_riprel[i])
13579 {
13580 (*info->fprintf_func) (info->stream, " # ");
13581 (*info->print_address_func) ((bfd_vma) (start_pc + (codep - start_codep)
13582 + op_address[op_index[i]]), info);
13583 break;
13584 }
13585 return codep - priv.the_buffer;
13586 }
13587
13588 static const char *float_mem[] = {
13589 /* d8 */
13590 "fadd{s|}",
13591 "fmul{s|}",
13592 "fcom{s|}",
13593 "fcomp{s|}",
13594 "fsub{s|}",
13595 "fsubr{s|}",
13596 "fdiv{s|}",
13597 "fdivr{s|}",
13598 /* d9 */
13599 "fld{s|}",
13600 "(bad)",
13601 "fst{s|}",
13602 "fstp{s|}",
13603 "fldenvIC",
13604 "fldcw",
13605 "fNstenvIC",
13606 "fNstcw",
13607 /* da */
13608 "fiadd{l|}",
13609 "fimul{l|}",
13610 "ficom{l|}",
13611 "ficomp{l|}",
13612 "fisub{l|}",
13613 "fisubr{l|}",
13614 "fidiv{l|}",
13615 "fidivr{l|}",
13616 /* db */
13617 "fild{l|}",
13618 "fisttp{l|}",
13619 "fist{l|}",
13620 "fistp{l|}",
13621 "(bad)",
13622 "fld{t||t|}",
13623 "(bad)",
13624 "fstp{t||t|}",
13625 /* dc */
13626 "fadd{l|}",
13627 "fmul{l|}",
13628 "fcom{l|}",
13629 "fcomp{l|}",
13630 "fsub{l|}",
13631 "fsubr{l|}",
13632 "fdiv{l|}",
13633 "fdivr{l|}",
13634 /* dd */
13635 "fld{l|}",
13636 "fisttp{ll|}",
13637 "fst{l||}",
13638 "fstp{l|}",
13639 "frstorIC",
13640 "(bad)",
13641 "fNsaveIC",
13642 "fNstsw",
13643 /* de */
13644 "fiadd{s|}",
13645 "fimul{s|}",
13646 "ficom{s|}",
13647 "ficomp{s|}",
13648 "fisub{s|}",
13649 "fisubr{s|}",
13650 "fidiv{s|}",
13651 "fidivr{s|}",
13652 /* df */
13653 "fild{s|}",
13654 "fisttp{s|}",
13655 "fist{s|}",
13656 "fistp{s|}",
13657 "fbld",
13658 "fild{ll|}",
13659 "fbstp",
13660 "fistp{ll|}",
13661 };
13662
13663 static const unsigned char float_mem_mode[] = {
13664 /* d8 */
13665 d_mode,
13666 d_mode,
13667 d_mode,
13668 d_mode,
13669 d_mode,
13670 d_mode,
13671 d_mode,
13672 d_mode,
13673 /* d9 */
13674 d_mode,
13675 0,
13676 d_mode,
13677 d_mode,
13678 0,
13679 w_mode,
13680 0,
13681 w_mode,
13682 /* da */
13683 d_mode,
13684 d_mode,
13685 d_mode,
13686 d_mode,
13687 d_mode,
13688 d_mode,
13689 d_mode,
13690 d_mode,
13691 /* db */
13692 d_mode,
13693 d_mode,
13694 d_mode,
13695 d_mode,
13696 0,
13697 t_mode,
13698 0,
13699 t_mode,
13700 /* dc */
13701 q_mode,
13702 q_mode,
13703 q_mode,
13704 q_mode,
13705 q_mode,
13706 q_mode,
13707 q_mode,
13708 q_mode,
13709 /* dd */
13710 q_mode,
13711 q_mode,
13712 q_mode,
13713 q_mode,
13714 0,
13715 0,
13716 0,
13717 w_mode,
13718 /* de */
13719 w_mode,
13720 w_mode,
13721 w_mode,
13722 w_mode,
13723 w_mode,
13724 w_mode,
13725 w_mode,
13726 w_mode,
13727 /* df */
13728 w_mode,
13729 w_mode,
13730 w_mode,
13731 w_mode,
13732 t_mode,
13733 q_mode,
13734 t_mode,
13735 q_mode
13736 };
13737
13738 #define ST { OP_ST, 0 }
13739 #define STi { OP_STi, 0 }
13740
13741 #define FGRPd9_2 NULL, { { NULL, 1 } }, 0
13742 #define FGRPd9_4 NULL, { { NULL, 2 } }, 0
13743 #define FGRPd9_5 NULL, { { NULL, 3 } }, 0
13744 #define FGRPd9_6 NULL, { { NULL, 4 } }, 0
13745 #define FGRPd9_7 NULL, { { NULL, 5 } }, 0
13746 #define FGRPda_5 NULL, { { NULL, 6 } }, 0
13747 #define FGRPdb_4 NULL, { { NULL, 7 } }, 0
13748 #define FGRPde_3 NULL, { { NULL, 8 } }, 0
13749 #define FGRPdf_4 NULL, { { NULL, 9 } }, 0
13750
13751 static const struct dis386 float_reg[][8] = {
13752 /* d8 */
13753 {
13754 { "fadd", { ST, STi }, 0 },
13755 { "fmul", { ST, STi }, 0 },
13756 { "fcom", { STi }, 0 },
13757 { "fcomp", { STi }, 0 },
13758 { "fsub", { ST, STi }, 0 },
13759 { "fsubr", { ST, STi }, 0 },
13760 { "fdiv", { ST, STi }, 0 },
13761 { "fdivr", { ST, STi }, 0 },
13762 },
13763 /* d9 */
13764 {
13765 { "fld", { STi }, 0 },
13766 { "fxch", { STi }, 0 },
13767 { FGRPd9_2 },
13768 { Bad_Opcode },
13769 { FGRPd9_4 },
13770 { FGRPd9_5 },
13771 { FGRPd9_6 },
13772 { FGRPd9_7 },
13773 },
13774 /* da */
13775 {
13776 { "fcmovb", { ST, STi }, 0 },
13777 { "fcmove", { ST, STi }, 0 },
13778 { "fcmovbe",{ ST, STi }, 0 },
13779 { "fcmovu", { ST, STi }, 0 },
13780 { Bad_Opcode },
13781 { FGRPda_5 },
13782 { Bad_Opcode },
13783 { Bad_Opcode },
13784 },
13785 /* db */
13786 {
13787 { "fcmovnb",{ ST, STi }, 0 },
13788 { "fcmovne",{ ST, STi }, 0 },
13789 { "fcmovnbe",{ ST, STi }, 0 },
13790 { "fcmovnu",{ ST, STi }, 0 },
13791 { FGRPdb_4 },
13792 { "fucomi", { ST, STi }, 0 },
13793 { "fcomi", { ST, STi }, 0 },
13794 { Bad_Opcode },
13795 },
13796 /* dc */
13797 {
13798 { "fadd", { STi, ST }, 0 },
13799 { "fmul", { STi, ST }, 0 },
13800 { Bad_Opcode },
13801 { Bad_Opcode },
13802 { "fsub{!M|r}", { STi, ST }, 0 },
13803 { "fsub{M|}", { STi, ST }, 0 },
13804 { "fdiv{!M|r}", { STi, ST }, 0 },
13805 { "fdiv{M|}", { STi, ST }, 0 },
13806 },
13807 /* dd */
13808 {
13809 { "ffree", { STi }, 0 },
13810 { Bad_Opcode },
13811 { "fst", { STi }, 0 },
13812 { "fstp", { STi }, 0 },
13813 { "fucom", { STi }, 0 },
13814 { "fucomp", { STi }, 0 },
13815 { Bad_Opcode },
13816 { Bad_Opcode },
13817 },
13818 /* de */
13819 {
13820 { "faddp", { STi, ST }, 0 },
13821 { "fmulp", { STi, ST }, 0 },
13822 { Bad_Opcode },
13823 { FGRPde_3 },
13824 { "fsub{!M|r}p", { STi, ST }, 0 },
13825 { "fsub{M|}p", { STi, ST }, 0 },
13826 { "fdiv{!M|r}p", { STi, ST }, 0 },
13827 { "fdiv{M|}p", { STi, ST }, 0 },
13828 },
13829 /* df */
13830 {
13831 { "ffreep", { STi }, 0 },
13832 { Bad_Opcode },
13833 { Bad_Opcode },
13834 { Bad_Opcode },
13835 { FGRPdf_4 },
13836 { "fucomip", { ST, STi }, 0 },
13837 { "fcomip", { ST, STi }, 0 },
13838 { Bad_Opcode },
13839 },
13840 };
13841
13842 static char *fgrps[][8] = {
13843 /* Bad opcode 0 */
13844 {
13845 "(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
13846 },
13847
13848 /* d9_2 1 */
13849 {
13850 "fnop","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
13851 },
13852
13853 /* d9_4 2 */
13854 {
13855 "fchs","fabs","(bad)","(bad)","ftst","fxam","(bad)","(bad)",
13856 },
13857
13858 /* d9_5 3 */
13859 {
13860 "fld1","fldl2t","fldl2e","fldpi","fldlg2","fldln2","fldz","(bad)",
13861 },
13862
13863 /* d9_6 4 */
13864 {
13865 "f2xm1","fyl2x","fptan","fpatan","fxtract","fprem1","fdecstp","fincstp",
13866 },
13867
13868 /* d9_7 5 */
13869 {
13870 "fprem","fyl2xp1","fsqrt","fsincos","frndint","fscale","fsin","fcos",
13871 },
13872
13873 /* da_5 6 */
13874 {
13875 "(bad)","fucompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
13876 },
13877
13878 /* db_4 7 */
13879 {
13880 "fNeni(8087 only)","fNdisi(8087 only)","fNclex","fNinit",
13881 "fNsetpm(287 only)","frstpm(287 only)","(bad)","(bad)",
13882 },
13883
13884 /* de_3 8 */
13885 {
13886 "(bad)","fcompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
13887 },
13888
13889 /* df_4 9 */
13890 {
13891 "fNstsw","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
13892 },
13893 };
13894
13895 static void
13896 swap_operand (void)
13897 {
13898 mnemonicendp[0] = '.';
13899 mnemonicendp[1] = 's';
13900 mnemonicendp += 2;
13901 }
13902
13903 static void
13904 OP_Skip_MODRM (int bytemode ATTRIBUTE_UNUSED,
13905 int sizeflag ATTRIBUTE_UNUSED)
13906 {
13907 /* Skip mod/rm byte. */
13908 MODRM_CHECK;
13909 codep++;
13910 }
13911
13912 static void
13913 dofloat (int sizeflag)
13914 {
13915 const struct dis386 *dp;
13916 unsigned char floatop;
13917
13918 floatop = codep[-1];
13919
13920 if (modrm.mod != 3)
13921 {
13922 int fp_indx = (floatop - 0xd8) * 8 + modrm.reg;
13923
13924 putop (float_mem[fp_indx], sizeflag);
13925 obufp = op_out[0];
13926 op_ad = 2;
13927 OP_E (float_mem_mode[fp_indx], sizeflag);
13928 return;
13929 }
13930 /* Skip mod/rm byte. */
13931 MODRM_CHECK;
13932 codep++;
13933
13934 dp = &float_reg[floatop - 0xd8][modrm.reg];
13935 if (dp->name == NULL)
13936 {
13937 putop (fgrps[dp->op[0].bytemode][modrm.rm], sizeflag);
13938
13939 /* Instruction fnstsw is only one with strange arg. */
13940 if (floatop == 0xdf && codep[-1] == 0xe0)
13941 strcpy (op_out[0], names16[0]);
13942 }
13943 else
13944 {
13945 putop (dp->name, sizeflag);
13946
13947 obufp = op_out[0];
13948 op_ad = 2;
13949 if (dp->op[0].rtn)
13950 (*dp->op[0].rtn) (dp->op[0].bytemode, sizeflag);
13951
13952 obufp = op_out[1];
13953 op_ad = 1;
13954 if (dp->op[1].rtn)
13955 (*dp->op[1].rtn) (dp->op[1].bytemode, sizeflag);
13956 }
13957 }
13958
13959 /* Like oappend (below), but S is a string starting with '%'.
13960 In Intel syntax, the '%' is elided. */
13961 static void
13962 oappend_maybe_intel (const char *s)
13963 {
13964 oappend (s + intel_syntax);
13965 }
13966
13967 static void
13968 OP_ST (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
13969 {
13970 oappend_maybe_intel ("%st");
13971 }
13972
13973 static void
13974 OP_STi (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
13975 {
13976 sprintf (scratchbuf, "%%st(%d)", modrm.rm);
13977 oappend_maybe_intel (scratchbuf);
13978 }
13979
13980 /* Capital letters in template are macros. */
13981 static int
13982 putop (const char *in_template, int sizeflag)
13983 {
13984 const char *p;
13985 int alt = 0;
13986 int cond = 1;
13987 unsigned int l = 0, len = 1;
13988 char last[4];
13989
13990 #define SAVE_LAST(c) \
13991 if (l < len && l < sizeof (last)) \
13992 last[l++] = c; \
13993 else \
13994 abort ();
13995
13996 for (p = in_template; *p; p++)
13997 {
13998 switch (*p)
13999 {
14000 default:
14001 *obufp++ = *p;
14002 break;
14003 case '%':
14004 len++;
14005 break;
14006 case '!':
14007 cond = 0;
14008 break;
14009 case '{':
14010 if (intel_syntax)
14011 {
14012 while (*++p != '|')
14013 if (*p == '}' || *p == '\0')
14014 abort ();
14015 }
14016 /* Fall through. */
14017 case 'I':
14018 alt = 1;
14019 continue;
14020 case '|':
14021 while (*++p != '}')
14022 {
14023 if (*p == '\0')
14024 abort ();
14025 }
14026 break;
14027 case '}':
14028 break;
14029 case 'A':
14030 if (intel_syntax)
14031 break;
14032 if (modrm.mod != 3 || (sizeflag & SUFFIX_ALWAYS))
14033 *obufp++ = 'b';
14034 break;
14035 case 'B':
14036 if (l == 0 && len == 1)
14037 {
14038 case_B:
14039 if (intel_syntax)
14040 break;
14041 if (sizeflag & SUFFIX_ALWAYS)
14042 *obufp++ = 'b';
14043 }
14044 else
14045 {
14046 if (l != 1
14047 || len != 2
14048 || last[0] != 'L')
14049 {
14050 SAVE_LAST (*p);
14051 break;
14052 }
14053
14054 if (address_mode == mode_64bit
14055 && !(prefixes & PREFIX_ADDR))
14056 {
14057 *obufp++ = 'a';
14058 *obufp++ = 'b';
14059 *obufp++ = 's';
14060 }
14061
14062 goto case_B;
14063 }
14064 break;
14065 case 'C':
14066 if (intel_syntax && !alt)
14067 break;
14068 if ((prefixes & PREFIX_DATA) || (sizeflag & SUFFIX_ALWAYS))
14069 {
14070 if (sizeflag & DFLAG)
14071 *obufp++ = intel_syntax ? 'd' : 'l';
14072 else
14073 *obufp++ = intel_syntax ? 'w' : 's';
14074 used_prefixes |= (prefixes & PREFIX_DATA);
14075 }
14076 break;
14077 case 'D':
14078 if (intel_syntax || !(sizeflag & SUFFIX_ALWAYS))
14079 break;
14080 USED_REX (REX_W);
14081 if (modrm.mod == 3)
14082 {
14083 if (rex & REX_W)
14084 *obufp++ = 'q';
14085 else
14086 {
14087 if (sizeflag & DFLAG)
14088 *obufp++ = intel_syntax ? 'd' : 'l';
14089 else
14090 *obufp++ = 'w';
14091 used_prefixes |= (prefixes & PREFIX_DATA);
14092 }
14093 }
14094 else
14095 *obufp++ = 'w';
14096 break;
14097 case 'E': /* For jcxz/jecxz */
14098 if (address_mode == mode_64bit)
14099 {
14100 if (sizeflag & AFLAG)
14101 *obufp++ = 'r';
14102 else
14103 *obufp++ = 'e';
14104 }
14105 else
14106 if (sizeflag & AFLAG)
14107 *obufp++ = 'e';
14108 used_prefixes |= (prefixes & PREFIX_ADDR);
14109 break;
14110 case 'F':
14111 if (intel_syntax)
14112 break;
14113 if ((prefixes & PREFIX_ADDR) || (sizeflag & SUFFIX_ALWAYS))
14114 {
14115 if (sizeflag & AFLAG)
14116 *obufp++ = address_mode == mode_64bit ? 'q' : 'l';
14117 else
14118 *obufp++ = address_mode == mode_64bit ? 'l' : 'w';
14119 used_prefixes |= (prefixes & PREFIX_ADDR);
14120 }
14121 break;
14122 case 'G':
14123 if (intel_syntax || (obufp[-1] != 's' && !(sizeflag & SUFFIX_ALWAYS)))
14124 break;
14125 if ((rex & REX_W) || (sizeflag & DFLAG))
14126 *obufp++ = 'l';
14127 else
14128 *obufp++ = 'w';
14129 if (!(rex & REX_W))
14130 used_prefixes |= (prefixes & PREFIX_DATA);
14131 break;
14132 case 'H':
14133 if (intel_syntax)
14134 break;
14135 if ((prefixes & (PREFIX_CS | PREFIX_DS)) == PREFIX_CS
14136 || (prefixes & (PREFIX_CS | PREFIX_DS)) == PREFIX_DS)
14137 {
14138 used_prefixes |= prefixes & (PREFIX_CS | PREFIX_DS);
14139 *obufp++ = ',';
14140 *obufp++ = 'p';
14141 if (prefixes & PREFIX_DS)
14142 *obufp++ = 't';
14143 else
14144 *obufp++ = 'n';
14145 }
14146 break;
14147 case 'J':
14148 if (intel_syntax)
14149 break;
14150 *obufp++ = 'l';
14151 break;
14152 case 'K':
14153 USED_REX (REX_W);
14154 if (rex & REX_W)
14155 *obufp++ = 'q';
14156 else
14157 *obufp++ = 'd';
14158 break;
14159 case 'Z':
14160 if (l != 0 || len != 1)
14161 {
14162 if (l != 1 || len != 2 || last[0] != 'X')
14163 {
14164 SAVE_LAST (*p);
14165 break;
14166 }
14167 if (!need_vex || !vex.evex)
14168 abort ();
14169 if (intel_syntax
14170 || ((modrm.mod == 3 || vex.b) && !(sizeflag & SUFFIX_ALWAYS)))
14171 break;
14172 switch (vex.length)
14173 {
14174 case 128:
14175 *obufp++ = 'x';
14176 break;
14177 case 256:
14178 *obufp++ = 'y';
14179 break;
14180 case 512:
14181 *obufp++ = 'z';
14182 break;
14183 default:
14184 abort ();
14185 }
14186 break;
14187 }
14188 if (intel_syntax)
14189 break;
14190 if (address_mode == mode_64bit && (sizeflag & SUFFIX_ALWAYS))
14191 {
14192 *obufp++ = 'q';
14193 break;
14194 }
14195 /* Fall through. */
14196 goto case_L;
14197 case 'L':
14198 if (l != 0 || len != 1)
14199 {
14200 SAVE_LAST (*p);
14201 break;
14202 }
14203 case_L:
14204 if (intel_syntax)
14205 break;
14206 if (sizeflag & SUFFIX_ALWAYS)
14207 *obufp++ = 'l';
14208 break;
14209 case 'M':
14210 if (intel_mnemonic != cond)
14211 *obufp++ = 'r';
14212 break;
14213 case 'N':
14214 if ((prefixes & PREFIX_FWAIT) == 0)
14215 *obufp++ = 'n';
14216 else
14217 used_prefixes |= PREFIX_FWAIT;
14218 break;
14219 case 'O':
14220 USED_REX (REX_W);
14221 if (rex & REX_W)
14222 *obufp++ = 'o';
14223 else if (intel_syntax && (sizeflag & DFLAG))
14224 *obufp++ = 'q';
14225 else
14226 *obufp++ = 'd';
14227 if (!(rex & REX_W))
14228 used_prefixes |= (prefixes & PREFIX_DATA);
14229 break;
14230 case '&':
14231 if (!intel_syntax
14232 && address_mode == mode_64bit
14233 && isa64 == intel64)
14234 {
14235 *obufp++ = 'q';
14236 break;
14237 }
14238 /* Fall through. */
14239 case 'T':
14240 if (!intel_syntax
14241 && address_mode == mode_64bit
14242 && ((sizeflag & DFLAG) || (rex & REX_W)))
14243 {
14244 *obufp++ = 'q';
14245 break;
14246 }
14247 /* Fall through. */
14248 goto case_P;
14249 case 'P':
14250 if (l == 0 && len == 1)
14251 {
14252 case_P:
14253 if (intel_syntax)
14254 {
14255 if ((rex & REX_W) == 0
14256 && (prefixes & PREFIX_DATA))
14257 {
14258 if ((sizeflag & DFLAG) == 0)
14259 *obufp++ = 'w';
14260 used_prefixes |= (prefixes & PREFIX_DATA);
14261 }
14262 break;
14263 }
14264 if ((prefixes & PREFIX_DATA)
14265 || (rex & REX_W)
14266 || (sizeflag & SUFFIX_ALWAYS))
14267 {
14268 USED_REX (REX_W);
14269 if (rex & REX_W)
14270 *obufp++ = 'q';
14271 else
14272 {
14273 if (sizeflag & DFLAG)
14274 *obufp++ = 'l';
14275 else
14276 *obufp++ = 'w';
14277 used_prefixes |= (prefixes & PREFIX_DATA);
14278 }
14279 }
14280 }
14281 else
14282 {
14283 if (l != 1 || len != 2 || last[0] != 'L')
14284 {
14285 SAVE_LAST (*p);
14286 break;
14287 }
14288
14289 if ((prefixes & PREFIX_DATA)
14290 || (rex & REX_W)
14291 || (sizeflag & SUFFIX_ALWAYS))
14292 {
14293 USED_REX (REX_W);
14294 if (rex & REX_W)
14295 *obufp++ = 'q';
14296 else
14297 {
14298 if (sizeflag & DFLAG)
14299 *obufp++ = intel_syntax ? 'd' : 'l';
14300 else
14301 *obufp++ = 'w';
14302 used_prefixes |= (prefixes & PREFIX_DATA);
14303 }
14304 }
14305 }
14306 break;
14307 case 'U':
14308 if (intel_syntax)
14309 break;
14310 if (address_mode == mode_64bit
14311 && ((sizeflag & DFLAG) || (rex & REX_W)))
14312 {
14313 if (modrm.mod != 3 || (sizeflag & SUFFIX_ALWAYS))
14314 *obufp++ = 'q';
14315 break;
14316 }
14317 /* Fall through. */
14318 goto case_Q;
14319 case 'Q':
14320 if (l == 0 && len == 1)
14321 {
14322 case_Q:
14323 if (intel_syntax && !alt)
14324 break;
14325 USED_REX (REX_W);
14326 if (modrm.mod != 3 || (sizeflag & SUFFIX_ALWAYS))
14327 {
14328 if (rex & REX_W)
14329 *obufp++ = 'q';
14330 else
14331 {
14332 if (sizeflag & DFLAG)
14333 *obufp++ = intel_syntax ? 'd' : 'l';
14334 else
14335 *obufp++ = 'w';
14336 used_prefixes |= (prefixes & PREFIX_DATA);
14337 }
14338 }
14339 }
14340 else
14341 {
14342 if (l != 1 || len != 2 || last[0] != 'L')
14343 {
14344 SAVE_LAST (*p);
14345 break;
14346 }
14347 if (intel_syntax
14348 || (modrm.mod == 3 && !(sizeflag & SUFFIX_ALWAYS)))
14349 break;
14350 if ((rex & REX_W))
14351 {
14352 USED_REX (REX_W);
14353 *obufp++ = 'q';
14354 }
14355 else
14356 *obufp++ = 'l';
14357 }
14358 break;
14359 case 'R':
14360 USED_REX (REX_W);
14361 if (rex & REX_W)
14362 *obufp++ = 'q';
14363 else if (sizeflag & DFLAG)
14364 {
14365 if (intel_syntax)
14366 *obufp++ = 'd';
14367 else
14368 *obufp++ = 'l';
14369 }
14370 else
14371 *obufp++ = 'w';
14372 if (intel_syntax && !p[1]
14373 && ((rex & REX_W) || (sizeflag & DFLAG)))
14374 *obufp++ = 'e';
14375 if (!(rex & REX_W))
14376 used_prefixes |= (prefixes & PREFIX_DATA);
14377 break;
14378 case 'V':
14379 if (l == 0 && len == 1)
14380 {
14381 if (intel_syntax)
14382 break;
14383 if (address_mode == mode_64bit
14384 && ((sizeflag & DFLAG) || (rex & REX_W)))
14385 {
14386 if (sizeflag & SUFFIX_ALWAYS)
14387 *obufp++ = 'q';
14388 break;
14389 }
14390 }
14391 else
14392 {
14393 if (l != 1
14394 || len != 2
14395 || last[0] != 'L')
14396 {
14397 SAVE_LAST (*p);
14398 break;
14399 }
14400
14401 if (rex & REX_W)
14402 {
14403 *obufp++ = 'a';
14404 *obufp++ = 'b';
14405 *obufp++ = 's';
14406 }
14407 }
14408 /* Fall through. */
14409 goto case_S;
14410 case 'S':
14411 if (l == 0 && len == 1)
14412 {
14413 case_S:
14414 if (intel_syntax)
14415 break;
14416 if (sizeflag & SUFFIX_ALWAYS)
14417 {
14418 if (rex & REX_W)
14419 *obufp++ = 'q';
14420 else
14421 {
14422 if (sizeflag & DFLAG)
14423 *obufp++ = 'l';
14424 else
14425 *obufp++ = 'w';
14426 used_prefixes |= (prefixes & PREFIX_DATA);
14427 }
14428 }
14429 }
14430 else
14431 {
14432 if (l != 1
14433 || len != 2
14434 || last[0] != 'L')
14435 {
14436 SAVE_LAST (*p);
14437 break;
14438 }
14439
14440 if (address_mode == mode_64bit
14441 && !(prefixes & PREFIX_ADDR))
14442 {
14443 *obufp++ = 'a';
14444 *obufp++ = 'b';
14445 *obufp++ = 's';
14446 }
14447
14448 goto case_S;
14449 }
14450 break;
14451 case 'X':
14452 if (l != 0 || len != 1)
14453 {
14454 SAVE_LAST (*p);
14455 break;
14456 }
14457 if (need_vex && vex.prefix)
14458 {
14459 if (vex.prefix == DATA_PREFIX_OPCODE)
14460 *obufp++ = 'd';
14461 else
14462 *obufp++ = 's';
14463 }
14464 else
14465 {
14466 if (prefixes & PREFIX_DATA)
14467 *obufp++ = 'd';
14468 else
14469 *obufp++ = 's';
14470 used_prefixes |= (prefixes & PREFIX_DATA);
14471 }
14472 break;
14473 case 'Y':
14474 if (l == 0 && len == 1)
14475 abort ();
14476 else
14477 {
14478 if (l != 1 || len != 2 || last[0] != 'X')
14479 {
14480 SAVE_LAST (*p);
14481 break;
14482 }
14483 if (!need_vex)
14484 abort ();
14485 if (intel_syntax
14486 || ((modrm.mod == 3 || vex.b) && !(sizeflag & SUFFIX_ALWAYS)))
14487 break;
14488 switch (vex.length)
14489 {
14490 case 128:
14491 *obufp++ = 'x';
14492 break;
14493 case 256:
14494 *obufp++ = 'y';
14495 break;
14496 case 512:
14497 if (!vex.evex)
14498 default:
14499 abort ();
14500 }
14501 }
14502 break;
14503 case 'W':
14504 if (l == 0 && len == 1)
14505 {
14506 /* operand size flag for cwtl, cbtw */
14507 USED_REX (REX_W);
14508 if (rex & REX_W)
14509 {
14510 if (intel_syntax)
14511 *obufp++ = 'd';
14512 else
14513 *obufp++ = 'l';
14514 }
14515 else if (sizeflag & DFLAG)
14516 *obufp++ = 'w';
14517 else
14518 *obufp++ = 'b';
14519 if (!(rex & REX_W))
14520 used_prefixes |= (prefixes & PREFIX_DATA);
14521 }
14522 else
14523 {
14524 if (l != 1
14525 || len != 2
14526 || (last[0] != 'X'
14527 && last[0] != 'L'))
14528 {
14529 SAVE_LAST (*p);
14530 break;
14531 }
14532 if (!need_vex)
14533 abort ();
14534 if (last[0] == 'X')
14535 *obufp++ = vex.w ? 'd': 's';
14536 else
14537 *obufp++ = vex.w ? 'q': 'd';
14538 }
14539 break;
14540 case '^':
14541 if (intel_syntax)
14542 break;
14543 if ((prefixes & PREFIX_DATA) || (sizeflag & SUFFIX_ALWAYS))
14544 {
14545 if (sizeflag & DFLAG)
14546 *obufp++ = 'l';
14547 else
14548 *obufp++ = 'w';
14549 used_prefixes |= (prefixes & PREFIX_DATA);
14550 }
14551 break;
14552 case '@':
14553 if (intel_syntax)
14554 break;
14555 if (address_mode == mode_64bit
14556 && (isa64 == intel64
14557 || ((sizeflag & DFLAG) || (rex & REX_W))))
14558 *obufp++ = 'q';
14559 else if ((prefixes & PREFIX_DATA))
14560 {
14561 if (!(sizeflag & DFLAG))
14562 *obufp++ = 'w';
14563 used_prefixes |= (prefixes & PREFIX_DATA);
14564 }
14565 break;
14566 }
14567 alt = 0;
14568 }
14569 *obufp = 0;
14570 mnemonicendp = obufp;
14571 return 0;
14572 }
14573
14574 static void
14575 oappend (const char *s)
14576 {
14577 obufp = stpcpy (obufp, s);
14578 }
14579
14580 static void
14581 append_seg (void)
14582 {
14583 /* Only print the active segment register. */
14584 if (!active_seg_prefix)
14585 return;
14586
14587 used_prefixes |= active_seg_prefix;
14588 switch (active_seg_prefix)
14589 {
14590 case PREFIX_CS:
14591 oappend_maybe_intel ("%cs:");
14592 break;
14593 case PREFIX_DS:
14594 oappend_maybe_intel ("%ds:");
14595 break;
14596 case PREFIX_SS:
14597 oappend_maybe_intel ("%ss:");
14598 break;
14599 case PREFIX_ES:
14600 oappend_maybe_intel ("%es:");
14601 break;
14602 case PREFIX_FS:
14603 oappend_maybe_intel ("%fs:");
14604 break;
14605 case PREFIX_GS:
14606 oappend_maybe_intel ("%gs:");
14607 break;
14608 default:
14609 break;
14610 }
14611 }
14612
14613 static void
14614 OP_indirE (int bytemode, int sizeflag)
14615 {
14616 if (!intel_syntax)
14617 oappend ("*");
14618 OP_E (bytemode, sizeflag);
14619 }
14620
14621 static void
14622 print_operand_value (char *buf, int hex, bfd_vma disp)
14623 {
14624 if (address_mode == mode_64bit)
14625 {
14626 if (hex)
14627 {
14628 char tmp[30];
14629 int i;
14630 buf[0] = '0';
14631 buf[1] = 'x';
14632 sprintf_vma (tmp, disp);
14633 for (i = 0; tmp[i] == '0' && tmp[i + 1]; i++);
14634 strcpy (buf + 2, tmp + i);
14635 }
14636 else
14637 {
14638 bfd_signed_vma v = disp;
14639 char tmp[30];
14640 int i;
14641 if (v < 0)
14642 {
14643 *(buf++) = '-';
14644 v = -disp;
14645 /* Check for possible overflow on 0x8000000000000000. */
14646 if (v < 0)
14647 {
14648 strcpy (buf, "9223372036854775808");
14649 return;
14650 }
14651 }
14652 if (!v)
14653 {
14654 strcpy (buf, "0");
14655 return;
14656 }
14657
14658 i = 0;
14659 tmp[29] = 0;
14660 while (v)
14661 {
14662 tmp[28 - i] = (v % 10) + '0';
14663 v /= 10;
14664 i++;
14665 }
14666 strcpy (buf, tmp + 29 - i);
14667 }
14668 }
14669 else
14670 {
14671 if (hex)
14672 sprintf (buf, "0x%x", (unsigned int) disp);
14673 else
14674 sprintf (buf, "%d", (int) disp);
14675 }
14676 }
14677
14678 /* Put DISP in BUF as signed hex number. */
14679
14680 static void
14681 print_displacement (char *buf, bfd_vma disp)
14682 {
14683 bfd_signed_vma val = disp;
14684 char tmp[30];
14685 int i, j = 0;
14686
14687 if (val < 0)
14688 {
14689 buf[j++] = '-';
14690 val = -disp;
14691
14692 /* Check for possible overflow. */
14693 if (val < 0)
14694 {
14695 switch (address_mode)
14696 {
14697 case mode_64bit:
14698 strcpy (buf + j, "0x8000000000000000");
14699 break;
14700 case mode_32bit:
14701 strcpy (buf + j, "0x80000000");
14702 break;
14703 case mode_16bit:
14704 strcpy (buf + j, "0x8000");
14705 break;
14706 }
14707 return;
14708 }
14709 }
14710
14711 buf[j++] = '0';
14712 buf[j++] = 'x';
14713
14714 sprintf_vma (tmp, (bfd_vma) val);
14715 for (i = 0; tmp[i] == '0'; i++)
14716 continue;
14717 if (tmp[i] == '\0')
14718 i--;
14719 strcpy (buf + j, tmp + i);
14720 }
14721
14722 static void
14723 intel_operand_size (int bytemode, int sizeflag)
14724 {
14725 if (vex.evex
14726 && vex.b
14727 && (bytemode == x_mode
14728 || bytemode == evex_half_bcst_xmmq_mode))
14729 {
14730 if (vex.w)
14731 oappend ("QWORD PTR ");
14732 else
14733 oappend ("DWORD PTR ");
14734 return;
14735 }
14736 switch (bytemode)
14737 {
14738 case b_mode:
14739 case b_swap_mode:
14740 case dqb_mode:
14741 case db_mode:
14742 oappend ("BYTE PTR ");
14743 break;
14744 case w_mode:
14745 case dw_mode:
14746 case dqw_mode:
14747 oappend ("WORD PTR ");
14748 break;
14749 case indir_v_mode:
14750 if (address_mode == mode_64bit && isa64 == intel64)
14751 {
14752 oappend ("QWORD PTR ");
14753 break;
14754 }
14755 /* Fall through. */
14756 case stack_v_mode:
14757 if (address_mode == mode_64bit && ((sizeflag & DFLAG) || (rex & REX_W)))
14758 {
14759 oappend ("QWORD PTR ");
14760 break;
14761 }
14762 /* Fall through. */
14763 case v_mode:
14764 case v_swap_mode:
14765 case dq_mode:
14766 USED_REX (REX_W);
14767 if (rex & REX_W)
14768 oappend ("QWORD PTR ");
14769 else
14770 {
14771 if ((sizeflag & DFLAG) || bytemode == dq_mode)
14772 oappend ("DWORD PTR ");
14773 else
14774 oappend ("WORD PTR ");
14775 used_prefixes |= (prefixes & PREFIX_DATA);
14776 }
14777 break;
14778 case z_mode:
14779 if ((rex & REX_W) || (sizeflag & DFLAG))
14780 *obufp++ = 'D';
14781 oappend ("WORD PTR ");
14782 if (!(rex & REX_W))
14783 used_prefixes |= (prefixes & PREFIX_DATA);
14784 break;
14785 case a_mode:
14786 if (sizeflag & DFLAG)
14787 oappend ("QWORD PTR ");
14788 else
14789 oappend ("DWORD PTR ");
14790 used_prefixes |= (prefixes & PREFIX_DATA);
14791 break;
14792 case d_mode:
14793 case d_scalar_mode:
14794 case d_scalar_swap_mode:
14795 case d_swap_mode:
14796 case dqd_mode:
14797 oappend ("DWORD PTR ");
14798 break;
14799 case q_mode:
14800 case q_scalar_mode:
14801 case q_scalar_swap_mode:
14802 case q_swap_mode:
14803 oappend ("QWORD PTR ");
14804 break;
14805 case m_mode:
14806 if (address_mode == mode_64bit)
14807 oappend ("QWORD PTR ");
14808 else
14809 oappend ("DWORD PTR ");
14810 break;
14811 case f_mode:
14812 if (sizeflag & DFLAG)
14813 oappend ("FWORD PTR ");
14814 else
14815 oappend ("DWORD PTR ");
14816 used_prefixes |= (prefixes & PREFIX_DATA);
14817 break;
14818 case t_mode:
14819 oappend ("TBYTE PTR ");
14820 break;
14821 case x_mode:
14822 case x_swap_mode:
14823 case evex_x_gscat_mode:
14824 case evex_x_nobcst_mode:
14825 case b_scalar_mode:
14826 case w_scalar_mode:
14827 if (need_vex)
14828 {
14829 switch (vex.length)
14830 {
14831 case 128:
14832 oappend ("XMMWORD PTR ");
14833 break;
14834 case 256:
14835 oappend ("YMMWORD PTR ");
14836 break;
14837 case 512:
14838 oappend ("ZMMWORD PTR ");
14839 break;
14840 default:
14841 abort ();
14842 }
14843 }
14844 else
14845 oappend ("XMMWORD PTR ");
14846 break;
14847 case xmm_mode:
14848 oappend ("XMMWORD PTR ");
14849 break;
14850 case ymm_mode:
14851 oappend ("YMMWORD PTR ");
14852 break;
14853 case xmmq_mode:
14854 case evex_half_bcst_xmmq_mode:
14855 if (!need_vex)
14856 abort ();
14857
14858 switch (vex.length)
14859 {
14860 case 128:
14861 oappend ("QWORD PTR ");
14862 break;
14863 case 256:
14864 oappend ("XMMWORD PTR ");
14865 break;
14866 case 512:
14867 oappend ("YMMWORD PTR ");
14868 break;
14869 default:
14870 abort ();
14871 }
14872 break;
14873 case xmm_mb_mode:
14874 if (!need_vex)
14875 abort ();
14876
14877 switch (vex.length)
14878 {
14879 case 128:
14880 case 256:
14881 case 512:
14882 oappend ("BYTE PTR ");
14883 break;
14884 default:
14885 abort ();
14886 }
14887 break;
14888 case xmm_mw_mode:
14889 if (!need_vex)
14890 abort ();
14891
14892 switch (vex.length)
14893 {
14894 case 128:
14895 case 256:
14896 case 512:
14897 oappend ("WORD PTR ");
14898 break;
14899 default:
14900 abort ();
14901 }
14902 break;
14903 case xmm_md_mode:
14904 if (!need_vex)
14905 abort ();
14906
14907 switch (vex.length)
14908 {
14909 case 128:
14910 case 256:
14911 case 512:
14912 oappend ("DWORD PTR ");
14913 break;
14914 default:
14915 abort ();
14916 }
14917 break;
14918 case xmm_mq_mode:
14919 if (!need_vex)
14920 abort ();
14921
14922 switch (vex.length)
14923 {
14924 case 128:
14925 case 256:
14926 case 512:
14927 oappend ("QWORD PTR ");
14928 break;
14929 default:
14930 abort ();
14931 }
14932 break;
14933 case xmmdw_mode:
14934 if (!need_vex)
14935 abort ();
14936
14937 switch (vex.length)
14938 {
14939 case 128:
14940 oappend ("WORD PTR ");
14941 break;
14942 case 256:
14943 oappend ("DWORD PTR ");
14944 break;
14945 case 512:
14946 oappend ("QWORD PTR ");
14947 break;
14948 default:
14949 abort ();
14950 }
14951 break;
14952 case xmmqd_mode:
14953 if (!need_vex)
14954 abort ();
14955
14956 switch (vex.length)
14957 {
14958 case 128:
14959 oappend ("DWORD PTR ");
14960 break;
14961 case 256:
14962 oappend ("QWORD PTR ");
14963 break;
14964 case 512:
14965 oappend ("XMMWORD PTR ");
14966 break;
14967 default:
14968 abort ();
14969 }
14970 break;
14971 case ymmq_mode:
14972 if (!need_vex)
14973 abort ();
14974
14975 switch (vex.length)
14976 {
14977 case 128:
14978 oappend ("QWORD PTR ");
14979 break;
14980 case 256:
14981 oappend ("YMMWORD PTR ");
14982 break;
14983 case 512:
14984 oappend ("ZMMWORD PTR ");
14985 break;
14986 default:
14987 abort ();
14988 }
14989 break;
14990 case ymmxmm_mode:
14991 if (!need_vex)
14992 abort ();
14993
14994 switch (vex.length)
14995 {
14996 case 128:
14997 case 256:
14998 oappend ("XMMWORD PTR ");
14999 break;
15000 default:
15001 abort ();
15002 }
15003 break;
15004 case o_mode:
15005 oappend ("OWORD PTR ");
15006 break;
15007 case xmm_mdq_mode:
15008 case vex_w_dq_mode:
15009 case vex_scalar_w_dq_mode:
15010 if (!need_vex)
15011 abort ();
15012
15013 if (vex.w)
15014 oappend ("QWORD PTR ");
15015 else
15016 oappend ("DWORD PTR ");
15017 break;
15018 case vex_vsib_d_w_dq_mode:
15019 case vex_vsib_q_w_dq_mode:
15020 if (!need_vex)
15021 abort ();
15022
15023 if (!vex.evex)
15024 {
15025 if (vex.w)
15026 oappend ("QWORD PTR ");
15027 else
15028 oappend ("DWORD PTR ");
15029 }
15030 else
15031 {
15032 switch (vex.length)
15033 {
15034 case 128:
15035 oappend ("XMMWORD PTR ");
15036 break;
15037 case 256:
15038 oappend ("YMMWORD PTR ");
15039 break;
15040 case 512:
15041 oappend ("ZMMWORD PTR ");
15042 break;
15043 default:
15044 abort ();
15045 }
15046 }
15047 break;
15048 case vex_vsib_q_w_d_mode:
15049 case vex_vsib_d_w_d_mode:
15050 if (!need_vex || !vex.evex)
15051 abort ();
15052
15053 switch (vex.length)
15054 {
15055 case 128:
15056 oappend ("QWORD PTR ");
15057 break;
15058 case 256:
15059 oappend ("XMMWORD PTR ");
15060 break;
15061 case 512:
15062 oappend ("YMMWORD PTR ");
15063 break;
15064 default:
15065 abort ();
15066 }
15067
15068 break;
15069 case mask_bd_mode:
15070 if (!need_vex || vex.length != 128)
15071 abort ();
15072 if (vex.w)
15073 oappend ("DWORD PTR ");
15074 else
15075 oappend ("BYTE PTR ");
15076 break;
15077 case mask_mode:
15078 if (!need_vex)
15079 abort ();
15080 if (vex.w)
15081 oappend ("QWORD PTR ");
15082 else
15083 oappend ("WORD PTR ");
15084 break;
15085 case v_bnd_mode:
15086 default:
15087 break;
15088 }
15089 }
15090
15091 static void
15092 OP_E_register (int bytemode, int sizeflag)
15093 {
15094 int reg = modrm.rm;
15095 const char **names;
15096
15097 USED_REX (REX_B);
15098 if ((rex & REX_B))
15099 reg += 8;
15100
15101 if ((sizeflag & SUFFIX_ALWAYS)
15102 && (bytemode == b_swap_mode
15103 || bytemode == bnd_swap_mode
15104 || bytemode == v_swap_mode))
15105 swap_operand ();
15106
15107 switch (bytemode)
15108 {
15109 case b_mode:
15110 case b_swap_mode:
15111 USED_REX (0);
15112 if (rex)
15113 names = names8rex;
15114 else
15115 names = names8;
15116 break;
15117 case w_mode:
15118 names = names16;
15119 break;
15120 case d_mode:
15121 case dw_mode:
15122 case db_mode:
15123 names = names32;
15124 break;
15125 case q_mode:
15126 names = names64;
15127 break;
15128 case m_mode:
15129 case v_bnd_mode:
15130 names = address_mode == mode_64bit ? names64 : names32;
15131 break;
15132 case bnd_mode:
15133 case bnd_swap_mode:
15134 if (reg > 0x3)
15135 {
15136 oappend ("(bad)");
15137 return;
15138 }
15139 names = names_bnd;
15140 break;
15141 case indir_v_mode:
15142 if (address_mode == mode_64bit && isa64 == intel64)
15143 {
15144 names = names64;
15145 break;
15146 }
15147 /* Fall through. */
15148 case stack_v_mode:
15149 if (address_mode == mode_64bit && ((sizeflag & DFLAG) || (rex & REX_W)))
15150 {
15151 names = names64;
15152 break;
15153 }
15154 bytemode = v_mode;
15155 /* Fall through. */
15156 case v_mode:
15157 case v_swap_mode:
15158 case dq_mode:
15159 case dqb_mode:
15160 case dqd_mode:
15161 case dqw_mode:
15162 USED_REX (REX_W);
15163 if (rex & REX_W)
15164 names = names64;
15165 else
15166 {
15167 if ((sizeflag & DFLAG)
15168 || (bytemode != v_mode
15169 && bytemode != v_swap_mode))
15170 names = names32;
15171 else
15172 names = names16;
15173 used_prefixes |= (prefixes & PREFIX_DATA);
15174 }
15175 break;
15176 case va_mode:
15177 names = (address_mode == mode_64bit
15178 ? names64 : names32);
15179 if (!(prefixes & PREFIX_ADDR))
15180 {
15181 if (address_mode == mode_16bit)
15182 names = names16;
15183 }
15184 else
15185 {
15186 /* Remove "addr16/addr32". */
15187 all_prefixes[last_addr_prefix] = 0;
15188 names = (address_mode != mode_32bit
15189 ? names32 : names16);
15190 used_prefixes |= PREFIX_ADDR;
15191 }
15192 break;
15193 case mask_bd_mode:
15194 case mask_mode:
15195 if (reg > 0x7)
15196 {
15197 oappend ("(bad)");
15198 return;
15199 }
15200 names = names_mask;
15201 break;
15202 case 0:
15203 return;
15204 default:
15205 oappend (INTERNAL_DISASSEMBLER_ERROR);
15206 return;
15207 }
15208 oappend (names[reg]);
15209 }
15210
15211 static void
15212 OP_E_memory (int bytemode, int sizeflag)
15213 {
15214 bfd_vma disp = 0;
15215 int add = (rex & REX_B) ? 8 : 0;
15216 int riprel = 0;
15217 int shift;
15218
15219 if (vex.evex)
15220 {
15221 /* In EVEX, if operand doesn't allow broadcast, vex.b should be 0. */
15222 if (vex.b
15223 && bytemode != x_mode
15224 && bytemode != xmmq_mode
15225 && bytemode != evex_half_bcst_xmmq_mode)
15226 {
15227 BadOp ();
15228 return;
15229 }
15230 switch (bytemode)
15231 {
15232 case dqw_mode:
15233 case dw_mode:
15234 shift = 1;
15235 break;
15236 case dqb_mode:
15237 case db_mode:
15238 shift = 0;
15239 break;
15240 case vex_vsib_d_w_dq_mode:
15241 case vex_vsib_d_w_d_mode:
15242 case vex_vsib_q_w_dq_mode:
15243 case vex_vsib_q_w_d_mode:
15244 case evex_x_gscat_mode:
15245 case xmm_mdq_mode:
15246 shift = vex.w ? 3 : 2;
15247 break;
15248 case x_mode:
15249 case evex_half_bcst_xmmq_mode:
15250 case xmmq_mode:
15251 if (vex.b)
15252 {
15253 shift = vex.w ? 3 : 2;
15254 break;
15255 }
15256 /* Fall through. */
15257 case xmmqd_mode:
15258 case xmmdw_mode:
15259 case ymmq_mode:
15260 case evex_x_nobcst_mode:
15261 case x_swap_mode:
15262 switch (vex.length)
15263 {
15264 case 128:
15265 shift = 4;
15266 break;
15267 case 256:
15268 shift = 5;
15269 break;
15270 case 512:
15271 shift = 6;
15272 break;
15273 default:
15274 abort ();
15275 }
15276 break;
15277 case ymm_mode:
15278 shift = 5;
15279 break;
15280 case xmm_mode:
15281 shift = 4;
15282 break;
15283 case xmm_mq_mode:
15284 case q_mode:
15285 case q_scalar_mode:
15286 case q_swap_mode:
15287 case q_scalar_swap_mode:
15288 shift = 3;
15289 break;
15290 case dqd_mode:
15291 case xmm_md_mode:
15292 case d_mode:
15293 case d_scalar_mode:
15294 case d_swap_mode:
15295 case d_scalar_swap_mode:
15296 shift = 2;
15297 break;
15298 case w_scalar_mode:
15299 case xmm_mw_mode:
15300 shift = 1;
15301 break;
15302 case b_scalar_mode:
15303 case xmm_mb_mode:
15304 shift = 0;
15305 break;
15306 default:
15307 abort ();
15308 }
15309 /* Make necessary corrections to shift for modes that need it.
15310 For these modes we currently have shift 4, 5 or 6 depending on
15311 vex.length (it corresponds to xmmword, ymmword or zmmword
15312 operand). We might want to make it 3, 4 or 5 (e.g. for
15313 xmmq_mode). In case of broadcast enabled the corrections
15314 aren't needed, as element size is always 32 or 64 bits. */
15315 if (!vex.b
15316 && (bytemode == xmmq_mode
15317 || bytemode == evex_half_bcst_xmmq_mode))
15318 shift -= 1;
15319 else if (bytemode == xmmqd_mode)
15320 shift -= 2;
15321 else if (bytemode == xmmdw_mode)
15322 shift -= 3;
15323 else if (bytemode == ymmq_mode && vex.length == 128)
15324 shift -= 1;
15325 }
15326 else
15327 shift = 0;
15328
15329 USED_REX (REX_B);
15330 if (intel_syntax)
15331 intel_operand_size (bytemode, sizeflag);
15332 append_seg ();
15333
15334 if ((sizeflag & AFLAG) || address_mode == mode_64bit)
15335 {
15336 /* 32/64 bit address mode */
15337 int havedisp;
15338 int havesib;
15339 int havebase;
15340 int haveindex;
15341 int needindex;
15342 int base, rbase;
15343 int vindex = 0;
15344 int scale = 0;
15345 int addr32flag = !((sizeflag & AFLAG)
15346 || bytemode == v_bnd_mode
15347 || bytemode == bnd_mode
15348 || bytemode == bnd_swap_mode);
15349 const char **indexes64 = names64;
15350 const char **indexes32 = names32;
15351
15352 havesib = 0;
15353 havebase = 1;
15354 haveindex = 0;
15355 base = modrm.rm;
15356
15357 if (base == 4)
15358 {
15359 havesib = 1;
15360 vindex = sib.index;
15361 USED_REX (REX_X);
15362 if (rex & REX_X)
15363 vindex += 8;
15364 switch (bytemode)
15365 {
15366 case vex_vsib_d_w_dq_mode:
15367 case vex_vsib_d_w_d_mode:
15368 case vex_vsib_q_w_dq_mode:
15369 case vex_vsib_q_w_d_mode:
15370 if (!need_vex)
15371 abort ();
15372 if (vex.evex)
15373 {
15374 if (!vex.v)
15375 vindex += 16;
15376 }
15377
15378 haveindex = 1;
15379 switch (vex.length)
15380 {
15381 case 128:
15382 indexes64 = indexes32 = names_xmm;
15383 break;
15384 case 256:
15385 if (!vex.w
15386 || bytemode == vex_vsib_q_w_dq_mode
15387 || bytemode == vex_vsib_q_w_d_mode)
15388 indexes64 = indexes32 = names_ymm;
15389 else
15390 indexes64 = indexes32 = names_xmm;
15391 break;
15392 case 512:
15393 if (!vex.w
15394 || bytemode == vex_vsib_q_w_dq_mode
15395 || bytemode == vex_vsib_q_w_d_mode)
15396 indexes64 = indexes32 = names_zmm;
15397 else
15398 indexes64 = indexes32 = names_ymm;
15399 break;
15400 default:
15401 abort ();
15402 }
15403 break;
15404 default:
15405 haveindex = vindex != 4;
15406 break;
15407 }
15408 scale = sib.scale;
15409 base = sib.base;
15410 codep++;
15411 }
15412 rbase = base + add;
15413
15414 switch (modrm.mod)
15415 {
15416 case 0:
15417 if (base == 5)
15418 {
15419 havebase = 0;
15420 if (address_mode == mode_64bit && !havesib)
15421 riprel = 1;
15422 disp = get32s ();
15423 }
15424 break;
15425 case 1:
15426 FETCH_DATA (the_info, codep + 1);
15427 disp = *codep++;
15428 if ((disp & 0x80) != 0)
15429 disp -= 0x100;
15430 if (vex.evex && shift > 0)
15431 disp <<= shift;
15432 break;
15433 case 2:
15434 disp = get32s ();
15435 break;
15436 }
15437
15438 /* In 32bit mode, we need index register to tell [offset] from
15439 [eiz*1 + offset]. */
15440 needindex = (havesib
15441 && !havebase
15442 && !haveindex
15443 && address_mode == mode_32bit);
15444 havedisp = (havebase
15445 || needindex
15446 || (havesib && (haveindex || scale != 0)));
15447
15448 if (!intel_syntax)
15449 if (modrm.mod != 0 || base == 5)
15450 {
15451 if (havedisp || riprel)
15452 print_displacement (scratchbuf, disp);
15453 else
15454 print_operand_value (scratchbuf, 1, disp);
15455 oappend (scratchbuf);
15456 if (riprel)
15457 {
15458 set_op (disp, 1);
15459 oappend (!addr32flag ? "(%rip)" : "(%eip)");
15460 }
15461 }
15462
15463 if ((havebase || haveindex || riprel)
15464 && (bytemode != v_bnd_mode)
15465 && (bytemode != bnd_mode)
15466 && (bytemode != bnd_swap_mode))
15467 used_prefixes |= PREFIX_ADDR;
15468
15469 if (havedisp || (intel_syntax && riprel))
15470 {
15471 *obufp++ = open_char;
15472 if (intel_syntax && riprel)
15473 {
15474 set_op (disp, 1);
15475 oappend (!addr32flag ? "rip" : "eip");
15476 }
15477 *obufp = '\0';
15478 if (havebase)
15479 oappend (address_mode == mode_64bit && !addr32flag
15480 ? names64[rbase] : names32[rbase]);
15481 if (havesib)
15482 {
15483 /* ESP/RSP won't allow index. If base isn't ESP/RSP,
15484 print index to tell base + index from base. */
15485 if (scale != 0
15486 || needindex
15487 || haveindex
15488 || (havebase && base != ESP_REG_NUM))
15489 {
15490 if (!intel_syntax || havebase)
15491 {
15492 *obufp++ = separator_char;
15493 *obufp = '\0';
15494 }
15495 if (haveindex)
15496 oappend (address_mode == mode_64bit && !addr32flag
15497 ? indexes64[vindex] : indexes32[vindex]);
15498 else
15499 oappend (address_mode == mode_64bit && !addr32flag
15500 ? index64 : index32);
15501
15502 *obufp++ = scale_char;
15503 *obufp = '\0';
15504 sprintf (scratchbuf, "%d", 1 << scale);
15505 oappend (scratchbuf);
15506 }
15507 }
15508 if (intel_syntax
15509 && (disp || modrm.mod != 0 || base == 5))
15510 {
15511 if (!havedisp || (bfd_signed_vma) disp >= 0)
15512 {
15513 *obufp++ = '+';
15514 *obufp = '\0';
15515 }
15516 else if (modrm.mod != 1 && disp != -disp)
15517 {
15518 *obufp++ = '-';
15519 *obufp = '\0';
15520 disp = - (bfd_signed_vma) disp;
15521 }
15522
15523 if (havedisp)
15524 print_displacement (scratchbuf, disp);
15525 else
15526 print_operand_value (scratchbuf, 1, disp);
15527 oappend (scratchbuf);
15528 }
15529
15530 *obufp++ = close_char;
15531 *obufp = '\0';
15532 }
15533 else if (intel_syntax)
15534 {
15535 if (modrm.mod != 0 || base == 5)
15536 {
15537 if (!active_seg_prefix)
15538 {
15539 oappend (names_seg[ds_reg - es_reg]);
15540 oappend (":");
15541 }
15542 print_operand_value (scratchbuf, 1, disp);
15543 oappend (scratchbuf);
15544 }
15545 }
15546 }
15547 else
15548 {
15549 /* 16 bit address mode */
15550 used_prefixes |= prefixes & PREFIX_ADDR;
15551 switch (modrm.mod)
15552 {
15553 case 0:
15554 if (modrm.rm == 6)
15555 {
15556 disp = get16 ();
15557 if ((disp & 0x8000) != 0)
15558 disp -= 0x10000;
15559 }
15560 break;
15561 case 1:
15562 FETCH_DATA (the_info, codep + 1);
15563 disp = *codep++;
15564 if ((disp & 0x80) != 0)
15565 disp -= 0x100;
15566 if (vex.evex && shift > 0)
15567 disp <<= shift;
15568 break;
15569 case 2:
15570 disp = get16 ();
15571 if ((disp & 0x8000) != 0)
15572 disp -= 0x10000;
15573 break;
15574 }
15575
15576 if (!intel_syntax)
15577 if (modrm.mod != 0 || modrm.rm == 6)
15578 {
15579 print_displacement (scratchbuf, disp);
15580 oappend (scratchbuf);
15581 }
15582
15583 if (modrm.mod != 0 || modrm.rm != 6)
15584 {
15585 *obufp++ = open_char;
15586 *obufp = '\0';
15587 oappend (index16[modrm.rm]);
15588 if (intel_syntax
15589 && (disp || modrm.mod != 0 || modrm.rm == 6))
15590 {
15591 if ((bfd_signed_vma) disp >= 0)
15592 {
15593 *obufp++ = '+';
15594 *obufp = '\0';
15595 }
15596 else if (modrm.mod != 1)
15597 {
15598 *obufp++ = '-';
15599 *obufp = '\0';
15600 disp = - (bfd_signed_vma) disp;
15601 }
15602
15603 print_displacement (scratchbuf, disp);
15604 oappend (scratchbuf);
15605 }
15606
15607 *obufp++ = close_char;
15608 *obufp = '\0';
15609 }
15610 else if (intel_syntax)
15611 {
15612 if (!active_seg_prefix)
15613 {
15614 oappend (names_seg[ds_reg - es_reg]);
15615 oappend (":");
15616 }
15617 print_operand_value (scratchbuf, 1, disp & 0xffff);
15618 oappend (scratchbuf);
15619 }
15620 }
15621 if (vex.evex && vex.b
15622 && (bytemode == x_mode
15623 || bytemode == xmmq_mode
15624 || bytemode == evex_half_bcst_xmmq_mode))
15625 {
15626 if (vex.w
15627 || bytemode == xmmq_mode
15628 || bytemode == evex_half_bcst_xmmq_mode)
15629 {
15630 switch (vex.length)
15631 {
15632 case 128:
15633 oappend ("{1to2}");
15634 break;
15635 case 256:
15636 oappend ("{1to4}");
15637 break;
15638 case 512:
15639 oappend ("{1to8}");
15640 break;
15641 default:
15642 abort ();
15643 }
15644 }
15645 else
15646 {
15647 switch (vex.length)
15648 {
15649 case 128:
15650 oappend ("{1to4}");
15651 break;
15652 case 256:
15653 oappend ("{1to8}");
15654 break;
15655 case 512:
15656 oappend ("{1to16}");
15657 break;
15658 default:
15659 abort ();
15660 }
15661 }
15662 }
15663 }
15664
15665 static void
15666 OP_E (int bytemode, int sizeflag)
15667 {
15668 /* Skip mod/rm byte. */
15669 MODRM_CHECK;
15670 codep++;
15671
15672 if (modrm.mod == 3)
15673 OP_E_register (bytemode, sizeflag);
15674 else
15675 OP_E_memory (bytemode, sizeflag);
15676 }
15677
15678 static void
15679 OP_G (int bytemode, int sizeflag)
15680 {
15681 int add = 0;
15682 const char **names;
15683 USED_REX (REX_R);
15684 if (rex & REX_R)
15685 add += 8;
15686 switch (bytemode)
15687 {
15688 case b_mode:
15689 USED_REX (0);
15690 if (rex)
15691 oappend (names8rex[modrm.reg + add]);
15692 else
15693 oappend (names8[modrm.reg + add]);
15694 break;
15695 case w_mode:
15696 oappend (names16[modrm.reg + add]);
15697 break;
15698 case d_mode:
15699 case db_mode:
15700 case dw_mode:
15701 oappend (names32[modrm.reg + add]);
15702 break;
15703 case q_mode:
15704 oappend (names64[modrm.reg + add]);
15705 break;
15706 case bnd_mode:
15707 if (modrm.reg > 0x3)
15708 {
15709 oappend ("(bad)");
15710 return;
15711 }
15712 oappend (names_bnd[modrm.reg]);
15713 break;
15714 case v_mode:
15715 case dq_mode:
15716 case dqb_mode:
15717 case dqd_mode:
15718 case dqw_mode:
15719 USED_REX (REX_W);
15720 if (rex & REX_W)
15721 oappend (names64[modrm.reg + add]);
15722 else
15723 {
15724 if ((sizeflag & DFLAG) || bytemode != v_mode)
15725 oappend (names32[modrm.reg + add]);
15726 else
15727 oappend (names16[modrm.reg + add]);
15728 used_prefixes |= (prefixes & PREFIX_DATA);
15729 }
15730 break;
15731 case va_mode:
15732 names = (address_mode == mode_64bit
15733 ? names64 : names32);
15734 if (!(prefixes & PREFIX_ADDR))
15735 {
15736 if (address_mode == mode_16bit)
15737 names = names16;
15738 }
15739 else
15740 {
15741 /* Remove "addr16/addr32". */
15742 all_prefixes[last_addr_prefix] = 0;
15743 names = (address_mode != mode_32bit
15744 ? names32 : names16);
15745 used_prefixes |= PREFIX_ADDR;
15746 }
15747 oappend (names[modrm.reg + add]);
15748 break;
15749 case m_mode:
15750 if (address_mode == mode_64bit)
15751 oappend (names64[modrm.reg + add]);
15752 else
15753 oappend (names32[modrm.reg + add]);
15754 break;
15755 case mask_bd_mode:
15756 case mask_mode:
15757 if ((modrm.reg + add) > 0x7)
15758 {
15759 oappend ("(bad)");
15760 return;
15761 }
15762 oappend (names_mask[modrm.reg + add]);
15763 break;
15764 default:
15765 oappend (INTERNAL_DISASSEMBLER_ERROR);
15766 break;
15767 }
15768 }
15769
15770 static bfd_vma
15771 get64 (void)
15772 {
15773 bfd_vma x;
15774 #ifdef BFD64
15775 unsigned int a;
15776 unsigned int b;
15777
15778 FETCH_DATA (the_info, codep + 8);
15779 a = *codep++ & 0xff;
15780 a |= (*codep++ & 0xff) << 8;
15781 a |= (*codep++ & 0xff) << 16;
15782 a |= (*codep++ & 0xffu) << 24;
15783 b = *codep++ & 0xff;
15784 b |= (*codep++ & 0xff) << 8;
15785 b |= (*codep++ & 0xff) << 16;
15786 b |= (*codep++ & 0xffu) << 24;
15787 x = a + ((bfd_vma) b << 32);
15788 #else
15789 abort ();
15790 x = 0;
15791 #endif
15792 return x;
15793 }
15794
15795 static bfd_signed_vma
15796 get32 (void)
15797 {
15798 bfd_signed_vma x = 0;
15799
15800 FETCH_DATA (the_info, codep + 4);
15801 x = *codep++ & (bfd_signed_vma) 0xff;
15802 x |= (*codep++ & (bfd_signed_vma) 0xff) << 8;
15803 x |= (*codep++ & (bfd_signed_vma) 0xff) << 16;
15804 x |= (*codep++ & (bfd_signed_vma) 0xff) << 24;
15805 return x;
15806 }
15807
15808 static bfd_signed_vma
15809 get32s (void)
15810 {
15811 bfd_signed_vma x = 0;
15812
15813 FETCH_DATA (the_info, codep + 4);
15814 x = *codep++ & (bfd_signed_vma) 0xff;
15815 x |= (*codep++ & (bfd_signed_vma) 0xff) << 8;
15816 x |= (*codep++ & (bfd_signed_vma) 0xff) << 16;
15817 x |= (*codep++ & (bfd_signed_vma) 0xff) << 24;
15818
15819 x = (x ^ ((bfd_signed_vma) 1 << 31)) - ((bfd_signed_vma) 1 << 31);
15820
15821 return x;
15822 }
15823
15824 static int
15825 get16 (void)
15826 {
15827 int x = 0;
15828
15829 FETCH_DATA (the_info, codep + 2);
15830 x = *codep++ & 0xff;
15831 x |= (*codep++ & 0xff) << 8;
15832 return x;
15833 }
15834
15835 static void
15836 set_op (bfd_vma op, int riprel)
15837 {
15838 op_index[op_ad] = op_ad;
15839 if (address_mode == mode_64bit)
15840 {
15841 op_address[op_ad] = op;
15842 op_riprel[op_ad] = riprel;
15843 }
15844 else
15845 {
15846 /* Mask to get a 32-bit address. */
15847 op_address[op_ad] = op & 0xffffffff;
15848 op_riprel[op_ad] = riprel & 0xffffffff;
15849 }
15850 }
15851
15852 static void
15853 OP_REG (int code, int sizeflag)
15854 {
15855 const char *s;
15856 int add;
15857
15858 switch (code)
15859 {
15860 case es_reg: case ss_reg: case cs_reg:
15861 case ds_reg: case fs_reg: case gs_reg:
15862 oappend (names_seg[code - es_reg]);
15863 return;
15864 }
15865
15866 USED_REX (REX_B);
15867 if (rex & REX_B)
15868 add = 8;
15869 else
15870 add = 0;
15871
15872 switch (code)
15873 {
15874 case ax_reg: case cx_reg: case dx_reg: case bx_reg:
15875 case sp_reg: case bp_reg: case si_reg: case di_reg:
15876 s = names16[code - ax_reg + add];
15877 break;
15878 case al_reg: case ah_reg: case cl_reg: case ch_reg:
15879 case dl_reg: case dh_reg: case bl_reg: case bh_reg:
15880 USED_REX (0);
15881 if (rex)
15882 s = names8rex[code - al_reg + add];
15883 else
15884 s = names8[code - al_reg];
15885 break;
15886 case rAX_reg: case rCX_reg: case rDX_reg: case rBX_reg:
15887 case rSP_reg: case rBP_reg: case rSI_reg: case rDI_reg:
15888 if (address_mode == mode_64bit
15889 && ((sizeflag & DFLAG) || (rex & REX_W)))
15890 {
15891 s = names64[code - rAX_reg + add];
15892 break;
15893 }
15894 code += eAX_reg - rAX_reg;
15895 /* Fall through. */
15896 case eAX_reg: case eCX_reg: case eDX_reg: case eBX_reg:
15897 case eSP_reg: case eBP_reg: case eSI_reg: case eDI_reg:
15898 USED_REX (REX_W);
15899 if (rex & REX_W)
15900 s = names64[code - eAX_reg + add];
15901 else
15902 {
15903 if (sizeflag & DFLAG)
15904 s = names32[code - eAX_reg + add];
15905 else
15906 s = names16[code - eAX_reg + add];
15907 used_prefixes |= (prefixes & PREFIX_DATA);
15908 }
15909 break;
15910 default:
15911 s = INTERNAL_DISASSEMBLER_ERROR;
15912 break;
15913 }
15914 oappend (s);
15915 }
15916
15917 static void
15918 OP_IMREG (int code, int sizeflag)
15919 {
15920 const char *s;
15921
15922 switch (code)
15923 {
15924 case indir_dx_reg:
15925 if (intel_syntax)
15926 s = "dx";
15927 else
15928 s = "(%dx)";
15929 break;
15930 case ax_reg: case cx_reg: case dx_reg: case bx_reg:
15931 case sp_reg: case bp_reg: case si_reg: case di_reg:
15932 s = names16[code - ax_reg];
15933 break;
15934 case es_reg: case ss_reg: case cs_reg:
15935 case ds_reg: case fs_reg: case gs_reg:
15936 s = names_seg[code - es_reg];
15937 break;
15938 case al_reg: case ah_reg: case cl_reg: case ch_reg:
15939 case dl_reg: case dh_reg: case bl_reg: case bh_reg:
15940 USED_REX (0);
15941 if (rex)
15942 s = names8rex[code - al_reg];
15943 else
15944 s = names8[code - al_reg];
15945 break;
15946 case eAX_reg: case eCX_reg: case eDX_reg: case eBX_reg:
15947 case eSP_reg: case eBP_reg: case eSI_reg: case eDI_reg:
15948 USED_REX (REX_W);
15949 if (rex & REX_W)
15950 s = names64[code - eAX_reg];
15951 else
15952 {
15953 if (sizeflag & DFLAG)
15954 s = names32[code - eAX_reg];
15955 else
15956 s = names16[code - eAX_reg];
15957 used_prefixes |= (prefixes & PREFIX_DATA);
15958 }
15959 break;
15960 case z_mode_ax_reg:
15961 if ((rex & REX_W) || (sizeflag & DFLAG))
15962 s = *names32;
15963 else
15964 s = *names16;
15965 if (!(rex & REX_W))
15966 used_prefixes |= (prefixes & PREFIX_DATA);
15967 break;
15968 default:
15969 s = INTERNAL_DISASSEMBLER_ERROR;
15970 break;
15971 }
15972 oappend (s);
15973 }
15974
15975 static void
15976 OP_I (int bytemode, int sizeflag)
15977 {
15978 bfd_signed_vma op;
15979 bfd_signed_vma mask = -1;
15980
15981 switch (bytemode)
15982 {
15983 case b_mode:
15984 FETCH_DATA (the_info, codep + 1);
15985 op = *codep++;
15986 mask = 0xff;
15987 break;
15988 case q_mode:
15989 if (address_mode == mode_64bit)
15990 {
15991 op = get32s ();
15992 break;
15993 }
15994 /* Fall through. */
15995 case v_mode:
15996 USED_REX (REX_W);
15997 if (rex & REX_W)
15998 op = get32s ();
15999 else
16000 {
16001 if (sizeflag & DFLAG)
16002 {
16003 op = get32 ();
16004 mask = 0xffffffff;
16005 }
16006 else
16007 {
16008 op = get16 ();
16009 mask = 0xfffff;
16010 }
16011 used_prefixes |= (prefixes & PREFIX_DATA);
16012 }
16013 break;
16014 case w_mode:
16015 mask = 0xfffff;
16016 op = get16 ();
16017 break;
16018 case const_1_mode:
16019 if (intel_syntax)
16020 oappend ("1");
16021 return;
16022 default:
16023 oappend (INTERNAL_DISASSEMBLER_ERROR);
16024 return;
16025 }
16026
16027 op &= mask;
16028 scratchbuf[0] = '$';
16029 print_operand_value (scratchbuf + 1, 1, op);
16030 oappend_maybe_intel (scratchbuf);
16031 scratchbuf[0] = '\0';
16032 }
16033
16034 static void
16035 OP_I64 (int bytemode, int sizeflag)
16036 {
16037 bfd_signed_vma op;
16038 bfd_signed_vma mask = -1;
16039
16040 if (address_mode != mode_64bit)
16041 {
16042 OP_I (bytemode, sizeflag);
16043 return;
16044 }
16045
16046 switch (bytemode)
16047 {
16048 case b_mode:
16049 FETCH_DATA (the_info, codep + 1);
16050 op = *codep++;
16051 mask = 0xff;
16052 break;
16053 case v_mode:
16054 USED_REX (REX_W);
16055 if (rex & REX_W)
16056 op = get64 ();
16057 else
16058 {
16059 if (sizeflag & DFLAG)
16060 {
16061 op = get32 ();
16062 mask = 0xffffffff;
16063 }
16064 else
16065 {
16066 op = get16 ();
16067 mask = 0xfffff;
16068 }
16069 used_prefixes |= (prefixes & PREFIX_DATA);
16070 }
16071 break;
16072 case w_mode:
16073 mask = 0xfffff;
16074 op = get16 ();
16075 break;
16076 default:
16077 oappend (INTERNAL_DISASSEMBLER_ERROR);
16078 return;
16079 }
16080
16081 op &= mask;
16082 scratchbuf[0] = '$';
16083 print_operand_value (scratchbuf + 1, 1, op);
16084 oappend_maybe_intel (scratchbuf);
16085 scratchbuf[0] = '\0';
16086 }
16087
16088 static void
16089 OP_sI (int bytemode, int sizeflag)
16090 {
16091 bfd_signed_vma op;
16092
16093 switch (bytemode)
16094 {
16095 case b_mode:
16096 case b_T_mode:
16097 FETCH_DATA (the_info, codep + 1);
16098 op = *codep++;
16099 if ((op & 0x80) != 0)
16100 op -= 0x100;
16101 if (bytemode == b_T_mode)
16102 {
16103 if (address_mode != mode_64bit
16104 || !((sizeflag & DFLAG) || (rex & REX_W)))
16105 {
16106 /* The operand-size prefix is overridden by a REX prefix. */
16107 if ((sizeflag & DFLAG) || (rex & REX_W))
16108 op &= 0xffffffff;
16109 else
16110 op &= 0xffff;
16111 }
16112 }
16113 else
16114 {
16115 if (!(rex & REX_W))
16116 {
16117 if (sizeflag & DFLAG)
16118 op &= 0xffffffff;
16119 else
16120 op &= 0xffff;
16121 }
16122 }
16123 break;
16124 case v_mode:
16125 /* The operand-size prefix is overridden by a REX prefix. */
16126 if ((sizeflag & DFLAG) || (rex & REX_W))
16127 op = get32s ();
16128 else
16129 op = get16 ();
16130 break;
16131 default:
16132 oappend (INTERNAL_DISASSEMBLER_ERROR);
16133 return;
16134 }
16135
16136 scratchbuf[0] = '$';
16137 print_operand_value (scratchbuf + 1, 1, op);
16138 oappend_maybe_intel (scratchbuf);
16139 }
16140
16141 static void
16142 OP_J (int bytemode, int sizeflag)
16143 {
16144 bfd_vma disp;
16145 bfd_vma mask = -1;
16146 bfd_vma segment = 0;
16147
16148 switch (bytemode)
16149 {
16150 case b_mode:
16151 FETCH_DATA (the_info, codep + 1);
16152 disp = *codep++;
16153 if ((disp & 0x80) != 0)
16154 disp -= 0x100;
16155 break;
16156 case v_mode:
16157 if (isa64 == amd64)
16158 USED_REX (REX_W);
16159 if ((sizeflag & DFLAG)
16160 || (address_mode == mode_64bit
16161 && (isa64 != amd64 || (rex & REX_W))))
16162 disp = get32s ();
16163 else
16164 {
16165 disp = get16 ();
16166 if ((disp & 0x8000) != 0)
16167 disp -= 0x10000;
16168 /* In 16bit mode, address is wrapped around at 64k within
16169 the same segment. Otherwise, a data16 prefix on a jump
16170 instruction means that the pc is masked to 16 bits after
16171 the displacement is added! */
16172 mask = 0xffff;
16173 if ((prefixes & PREFIX_DATA) == 0)
16174 segment = ((start_pc + (codep - start_codep))
16175 & ~((bfd_vma) 0xffff));
16176 }
16177 if (address_mode != mode_64bit
16178 || (isa64 == amd64 && !(rex & REX_W)))
16179 used_prefixes |= (prefixes & PREFIX_DATA);
16180 break;
16181 default:
16182 oappend (INTERNAL_DISASSEMBLER_ERROR);
16183 return;
16184 }
16185 disp = ((start_pc + (codep - start_codep) + disp) & mask) | segment;
16186 set_op (disp, 0);
16187 print_operand_value (scratchbuf, 1, disp);
16188 oappend (scratchbuf);
16189 }
16190
16191 static void
16192 OP_SEG (int bytemode, int sizeflag)
16193 {
16194 if (bytemode == w_mode)
16195 oappend (names_seg[modrm.reg]);
16196 else
16197 OP_E (modrm.mod == 3 ? bytemode : w_mode, sizeflag);
16198 }
16199
16200 static void
16201 OP_DIR (int dummy ATTRIBUTE_UNUSED, int sizeflag)
16202 {
16203 int seg, offset;
16204
16205 if (sizeflag & DFLAG)
16206 {
16207 offset = get32 ();
16208 seg = get16 ();
16209 }
16210 else
16211 {
16212 offset = get16 ();
16213 seg = get16 ();
16214 }
16215 used_prefixes |= (prefixes & PREFIX_DATA);
16216 if (intel_syntax)
16217 sprintf (scratchbuf, "0x%x:0x%x", seg, offset);
16218 else
16219 sprintf (scratchbuf, "$0x%x,$0x%x", seg, offset);
16220 oappend (scratchbuf);
16221 }
16222
16223 static void
16224 OP_OFF (int bytemode, int sizeflag)
16225 {
16226 bfd_vma off;
16227
16228 if (intel_syntax && (sizeflag & SUFFIX_ALWAYS))
16229 intel_operand_size (bytemode, sizeflag);
16230 append_seg ();
16231
16232 if ((sizeflag & AFLAG) || address_mode == mode_64bit)
16233 off = get32 ();
16234 else
16235 off = get16 ();
16236
16237 if (intel_syntax)
16238 {
16239 if (!active_seg_prefix)
16240 {
16241 oappend (names_seg[ds_reg - es_reg]);
16242 oappend (":");
16243 }
16244 }
16245 print_operand_value (scratchbuf, 1, off);
16246 oappend (scratchbuf);
16247 }
16248
16249 static void
16250 OP_OFF64 (int bytemode, int sizeflag)
16251 {
16252 bfd_vma off;
16253
16254 if (address_mode != mode_64bit
16255 || (prefixes & PREFIX_ADDR))
16256 {
16257 OP_OFF (bytemode, sizeflag);
16258 return;
16259 }
16260
16261 if (intel_syntax && (sizeflag & SUFFIX_ALWAYS))
16262 intel_operand_size (bytemode, sizeflag);
16263 append_seg ();
16264
16265 off = get64 ();
16266
16267 if (intel_syntax)
16268 {
16269 if (!active_seg_prefix)
16270 {
16271 oappend (names_seg[ds_reg - es_reg]);
16272 oappend (":");
16273 }
16274 }
16275 print_operand_value (scratchbuf, 1, off);
16276 oappend (scratchbuf);
16277 }
16278
16279 static void
16280 ptr_reg (int code, int sizeflag)
16281 {
16282 const char *s;
16283
16284 *obufp++ = open_char;
16285 used_prefixes |= (prefixes & PREFIX_ADDR);
16286 if (address_mode == mode_64bit)
16287 {
16288 if (!(sizeflag & AFLAG))
16289 s = names32[code - eAX_reg];
16290 else
16291 s = names64[code - eAX_reg];
16292 }
16293 else if (sizeflag & AFLAG)
16294 s = names32[code - eAX_reg];
16295 else
16296 s = names16[code - eAX_reg];
16297 oappend (s);
16298 *obufp++ = close_char;
16299 *obufp = 0;
16300 }
16301
16302 static void
16303 OP_ESreg (int code, int sizeflag)
16304 {
16305 if (intel_syntax)
16306 {
16307 switch (codep[-1])
16308 {
16309 case 0x6d: /* insw/insl */
16310 intel_operand_size (z_mode, sizeflag);
16311 break;
16312 case 0xa5: /* movsw/movsl/movsq */
16313 case 0xa7: /* cmpsw/cmpsl/cmpsq */
16314 case 0xab: /* stosw/stosl */
16315 case 0xaf: /* scasw/scasl */
16316 intel_operand_size (v_mode, sizeflag);
16317 break;
16318 default:
16319 intel_operand_size (b_mode, sizeflag);
16320 }
16321 }
16322 oappend_maybe_intel ("%es:");
16323 ptr_reg (code, sizeflag);
16324 }
16325
16326 static void
16327 OP_DSreg (int code, int sizeflag)
16328 {
16329 if (intel_syntax)
16330 {
16331 switch (codep[-1])
16332 {
16333 case 0x6f: /* outsw/outsl */
16334 intel_operand_size (z_mode, sizeflag);
16335 break;
16336 case 0xa5: /* movsw/movsl/movsq */
16337 case 0xa7: /* cmpsw/cmpsl/cmpsq */
16338 case 0xad: /* lodsw/lodsl/lodsq */
16339 intel_operand_size (v_mode, sizeflag);
16340 break;
16341 default:
16342 intel_operand_size (b_mode, sizeflag);
16343 }
16344 }
16345 /* Set active_seg_prefix to PREFIX_DS if it is unset so that the
16346 default segment register DS is printed. */
16347 if (!active_seg_prefix)
16348 active_seg_prefix = PREFIX_DS;
16349 append_seg ();
16350 ptr_reg (code, sizeflag);
16351 }
16352
16353 static void
16354 OP_C (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
16355 {
16356 int add;
16357 if (rex & REX_R)
16358 {
16359 USED_REX (REX_R);
16360 add = 8;
16361 }
16362 else if (address_mode != mode_64bit && (prefixes & PREFIX_LOCK))
16363 {
16364 all_prefixes[last_lock_prefix] = 0;
16365 used_prefixes |= PREFIX_LOCK;
16366 add = 8;
16367 }
16368 else
16369 add = 0;
16370 sprintf (scratchbuf, "%%cr%d", modrm.reg + add);
16371 oappend_maybe_intel (scratchbuf);
16372 }
16373
16374 static void
16375 OP_D (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
16376 {
16377 int add;
16378 USED_REX (REX_R);
16379 if (rex & REX_R)
16380 add = 8;
16381 else
16382 add = 0;
16383 if (intel_syntax)
16384 sprintf (scratchbuf, "db%d", modrm.reg + add);
16385 else
16386 sprintf (scratchbuf, "%%db%d", modrm.reg + add);
16387 oappend (scratchbuf);
16388 }
16389
16390 static void
16391 OP_T (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
16392 {
16393 sprintf (scratchbuf, "%%tr%d", modrm.reg);
16394 oappend_maybe_intel (scratchbuf);
16395 }
16396
16397 static void
16398 OP_R (int bytemode, int sizeflag)
16399 {
16400 /* Skip mod/rm byte. */
16401 MODRM_CHECK;
16402 codep++;
16403 OP_E_register (bytemode, sizeflag);
16404 }
16405
16406 static void
16407 OP_MMX (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
16408 {
16409 int reg = modrm.reg;
16410 const char **names;
16411
16412 used_prefixes |= (prefixes & PREFIX_DATA);
16413 if (prefixes & PREFIX_DATA)
16414 {
16415 names = names_xmm;
16416 USED_REX (REX_R);
16417 if (rex & REX_R)
16418 reg += 8;
16419 }
16420 else
16421 names = names_mm;
16422 oappend (names[reg]);
16423 }
16424
16425 static void
16426 OP_XMM (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
16427 {
16428 int reg = modrm.reg;
16429 const char **names;
16430
16431 USED_REX (REX_R);
16432 if (rex & REX_R)
16433 reg += 8;
16434 if (vex.evex)
16435 {
16436 if (!vex.r)
16437 reg += 16;
16438 }
16439
16440 if (need_vex
16441 && bytemode != xmm_mode
16442 && bytemode != xmmq_mode
16443 && bytemode != evex_half_bcst_xmmq_mode
16444 && bytemode != ymm_mode
16445 && bytemode != scalar_mode)
16446 {
16447 switch (vex.length)
16448 {
16449 case 128:
16450 names = names_xmm;
16451 break;
16452 case 256:
16453 if (vex.w
16454 || (bytemode != vex_vsib_q_w_dq_mode
16455 && bytemode != vex_vsib_q_w_d_mode))
16456 names = names_ymm;
16457 else
16458 names = names_xmm;
16459 break;
16460 case 512:
16461 names = names_zmm;
16462 break;
16463 default:
16464 abort ();
16465 }
16466 }
16467 else if (bytemode == xmmq_mode
16468 || bytemode == evex_half_bcst_xmmq_mode)
16469 {
16470 switch (vex.length)
16471 {
16472 case 128:
16473 case 256:
16474 names = names_xmm;
16475 break;
16476 case 512:
16477 names = names_ymm;
16478 break;
16479 default:
16480 abort ();
16481 }
16482 }
16483 else if (bytemode == ymm_mode)
16484 names = names_ymm;
16485 else
16486 names = names_xmm;
16487 oappend (names[reg]);
16488 }
16489
16490 static void
16491 OP_EM (int bytemode, int sizeflag)
16492 {
16493 int reg;
16494 const char **names;
16495
16496 if (modrm.mod != 3)
16497 {
16498 if (intel_syntax
16499 && (bytemode == v_mode || bytemode == v_swap_mode))
16500 {
16501 bytemode = (prefixes & PREFIX_DATA) ? x_mode : q_mode;
16502 used_prefixes |= (prefixes & PREFIX_DATA);
16503 }
16504 OP_E (bytemode, sizeflag);
16505 return;
16506 }
16507
16508 if ((sizeflag & SUFFIX_ALWAYS) && bytemode == v_swap_mode)
16509 swap_operand ();
16510
16511 /* Skip mod/rm byte. */
16512 MODRM_CHECK;
16513 codep++;
16514 used_prefixes |= (prefixes & PREFIX_DATA);
16515 reg = modrm.rm;
16516 if (prefixes & PREFIX_DATA)
16517 {
16518 names = names_xmm;
16519 USED_REX (REX_B);
16520 if (rex & REX_B)
16521 reg += 8;
16522 }
16523 else
16524 names = names_mm;
16525 oappend (names[reg]);
16526 }
16527
16528 /* cvt* are the only instructions in sse2 which have
16529 both SSE and MMX operands and also have 0x66 prefix
16530 in their opcode. 0x66 was originally used to differentiate
16531 between SSE and MMX instruction(operands). So we have to handle the
16532 cvt* separately using OP_EMC and OP_MXC */
16533 static void
16534 OP_EMC (int bytemode, int sizeflag)
16535 {
16536 if (modrm.mod != 3)
16537 {
16538 if (intel_syntax && bytemode == v_mode)
16539 {
16540 bytemode = (prefixes & PREFIX_DATA) ? x_mode : q_mode;
16541 used_prefixes |= (prefixes & PREFIX_DATA);
16542 }
16543 OP_E (bytemode, sizeflag);
16544 return;
16545 }
16546
16547 /* Skip mod/rm byte. */
16548 MODRM_CHECK;
16549 codep++;
16550 used_prefixes |= (prefixes & PREFIX_DATA);
16551 oappend (names_mm[modrm.rm]);
16552 }
16553
16554 static void
16555 OP_MXC (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
16556 {
16557 used_prefixes |= (prefixes & PREFIX_DATA);
16558 oappend (names_mm[modrm.reg]);
16559 }
16560
16561 static void
16562 OP_EX (int bytemode, int sizeflag)
16563 {
16564 int reg;
16565 const char **names;
16566
16567 /* Skip mod/rm byte. */
16568 MODRM_CHECK;
16569 codep++;
16570
16571 if (modrm.mod != 3)
16572 {
16573 OP_E_memory (bytemode, sizeflag);
16574 return;
16575 }
16576
16577 reg = modrm.rm;
16578 USED_REX (REX_B);
16579 if (rex & REX_B)
16580 reg += 8;
16581 if (vex.evex)
16582 {
16583 USED_REX (REX_X);
16584 if ((rex & REX_X))
16585 reg += 16;
16586 }
16587
16588 if ((sizeflag & SUFFIX_ALWAYS)
16589 && (bytemode == x_swap_mode
16590 || bytemode == d_swap_mode
16591 || bytemode == d_scalar_swap_mode
16592 || bytemode == q_swap_mode
16593 || bytemode == q_scalar_swap_mode))
16594 swap_operand ();
16595
16596 if (need_vex
16597 && bytemode != xmm_mode
16598 && bytemode != xmmdw_mode
16599 && bytemode != xmmqd_mode
16600 && bytemode != xmm_mb_mode
16601 && bytemode != xmm_mw_mode
16602 && bytemode != xmm_md_mode
16603 && bytemode != xmm_mq_mode
16604 && bytemode != xmm_mdq_mode
16605 && bytemode != xmmq_mode
16606 && bytemode != evex_half_bcst_xmmq_mode
16607 && bytemode != ymm_mode
16608 && bytemode != d_scalar_mode
16609 && bytemode != d_scalar_swap_mode
16610 && bytemode != q_scalar_mode
16611 && bytemode != q_scalar_swap_mode
16612 && bytemode != vex_scalar_w_dq_mode)
16613 {
16614 switch (vex.length)
16615 {
16616 case 128:
16617 names = names_xmm;
16618 break;
16619 case 256:
16620 names = names_ymm;
16621 break;
16622 case 512:
16623 names = names_zmm;
16624 break;
16625 default:
16626 abort ();
16627 }
16628 }
16629 else if (bytemode == xmmq_mode
16630 || bytemode == evex_half_bcst_xmmq_mode)
16631 {
16632 switch (vex.length)
16633 {
16634 case 128:
16635 case 256:
16636 names = names_xmm;
16637 break;
16638 case 512:
16639 names = names_ymm;
16640 break;
16641 default:
16642 abort ();
16643 }
16644 }
16645 else if (bytemode == ymm_mode)
16646 names = names_ymm;
16647 else
16648 names = names_xmm;
16649 oappend (names[reg]);
16650 }
16651
16652 static void
16653 OP_MS (int bytemode, int sizeflag)
16654 {
16655 if (modrm.mod == 3)
16656 OP_EM (bytemode, sizeflag);
16657 else
16658 BadOp ();
16659 }
16660
16661 static void
16662 OP_XS (int bytemode, int sizeflag)
16663 {
16664 if (modrm.mod == 3)
16665 OP_EX (bytemode, sizeflag);
16666 else
16667 BadOp ();
16668 }
16669
16670 static void
16671 OP_M (int bytemode, int sizeflag)
16672 {
16673 if (modrm.mod == 3)
16674 /* bad bound,lea,lds,les,lfs,lgs,lss,cmpxchg8b,vmptrst modrm */
16675 BadOp ();
16676 else
16677 OP_E (bytemode, sizeflag);
16678 }
16679
16680 static void
16681 OP_0f07 (int bytemode, int sizeflag)
16682 {
16683 if (modrm.mod != 3 || modrm.rm != 0)
16684 BadOp ();
16685 else
16686 OP_E (bytemode, sizeflag);
16687 }
16688
16689 /* NOP is an alias of "xchg %ax,%ax" in 16bit mode, "xchg %eax,%eax" in
16690 32bit mode and "xchg %rax,%rax" in 64bit mode. */
16691
16692 static void
16693 NOP_Fixup1 (int bytemode, int sizeflag)
16694 {
16695 if ((prefixes & PREFIX_DATA) != 0
16696 || (rex != 0
16697 && rex != 0x48
16698 && address_mode == mode_64bit))
16699 OP_REG (bytemode, sizeflag);
16700 else
16701 strcpy (obuf, "nop");
16702 }
16703
16704 static void
16705 NOP_Fixup2 (int bytemode, int sizeflag)
16706 {
16707 if ((prefixes & PREFIX_DATA) != 0
16708 || (rex != 0
16709 && rex != 0x48
16710 && address_mode == mode_64bit))
16711 OP_IMREG (bytemode, sizeflag);
16712 }
16713
16714 static const char *const Suffix3DNow[] = {
16715 /* 00 */ NULL, NULL, NULL, NULL,
16716 /* 04 */ NULL, NULL, NULL, NULL,
16717 /* 08 */ NULL, NULL, NULL, NULL,
16718 /* 0C */ "pi2fw", "pi2fd", NULL, NULL,
16719 /* 10 */ NULL, NULL, NULL, NULL,
16720 /* 14 */ NULL, NULL, NULL, NULL,
16721 /* 18 */ NULL, NULL, NULL, NULL,
16722 /* 1C */ "pf2iw", "pf2id", NULL, NULL,
16723 /* 20 */ NULL, NULL, NULL, NULL,
16724 /* 24 */ NULL, NULL, NULL, NULL,
16725 /* 28 */ NULL, NULL, NULL, NULL,
16726 /* 2C */ NULL, NULL, NULL, NULL,
16727 /* 30 */ NULL, NULL, NULL, NULL,
16728 /* 34 */ NULL, NULL, NULL, NULL,
16729 /* 38 */ NULL, NULL, NULL, NULL,
16730 /* 3C */ NULL, NULL, NULL, NULL,
16731 /* 40 */ NULL, NULL, NULL, NULL,
16732 /* 44 */ NULL, NULL, NULL, NULL,
16733 /* 48 */ NULL, NULL, NULL, NULL,
16734 /* 4C */ NULL, NULL, NULL, NULL,
16735 /* 50 */ NULL, NULL, NULL, NULL,
16736 /* 54 */ NULL, NULL, NULL, NULL,
16737 /* 58 */ NULL, NULL, NULL, NULL,
16738 /* 5C */ NULL, NULL, NULL, NULL,
16739 /* 60 */ NULL, NULL, NULL, NULL,
16740 /* 64 */ NULL, NULL, NULL, NULL,
16741 /* 68 */ NULL, NULL, NULL, NULL,
16742 /* 6C */ NULL, NULL, NULL, NULL,
16743 /* 70 */ NULL, NULL, NULL, NULL,
16744 /* 74 */ NULL, NULL, NULL, NULL,
16745 /* 78 */ NULL, NULL, NULL, NULL,
16746 /* 7C */ NULL, NULL, NULL, NULL,
16747 /* 80 */ NULL, NULL, NULL, NULL,
16748 /* 84 */ NULL, NULL, NULL, NULL,
16749 /* 88 */ NULL, NULL, "pfnacc", NULL,
16750 /* 8C */ NULL, NULL, "pfpnacc", NULL,
16751 /* 90 */ "pfcmpge", NULL, NULL, NULL,
16752 /* 94 */ "pfmin", NULL, "pfrcp", "pfrsqrt",
16753 /* 98 */ NULL, NULL, "pfsub", NULL,
16754 /* 9C */ NULL, NULL, "pfadd", NULL,
16755 /* A0 */ "pfcmpgt", NULL, NULL, NULL,
16756 /* A4 */ "pfmax", NULL, "pfrcpit1", "pfrsqit1",
16757 /* A8 */ NULL, NULL, "pfsubr", NULL,
16758 /* AC */ NULL, NULL, "pfacc", NULL,
16759 /* B0 */ "pfcmpeq", NULL, NULL, NULL,
16760 /* B4 */ "pfmul", NULL, "pfrcpit2", "pmulhrw",
16761 /* B8 */ NULL, NULL, NULL, "pswapd",
16762 /* BC */ NULL, NULL, NULL, "pavgusb",
16763 /* C0 */ NULL, NULL, NULL, NULL,
16764 /* C4 */ NULL, NULL, NULL, NULL,
16765 /* C8 */ NULL, NULL, NULL, NULL,
16766 /* CC */ NULL, NULL, NULL, NULL,
16767 /* D0 */ NULL, NULL, NULL, NULL,
16768 /* D4 */ NULL, NULL, NULL, NULL,
16769 /* D8 */ NULL, NULL, NULL, NULL,
16770 /* DC */ NULL, NULL, NULL, NULL,
16771 /* E0 */ NULL, NULL, NULL, NULL,
16772 /* E4 */ NULL, NULL, NULL, NULL,
16773 /* E8 */ NULL, NULL, NULL, NULL,
16774 /* EC */ NULL, NULL, NULL, NULL,
16775 /* F0 */ NULL, NULL, NULL, NULL,
16776 /* F4 */ NULL, NULL, NULL, NULL,
16777 /* F8 */ NULL, NULL, NULL, NULL,
16778 /* FC */ NULL, NULL, NULL, NULL,
16779 };
16780
16781 static void
16782 OP_3DNowSuffix (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
16783 {
16784 const char *mnemonic;
16785
16786 FETCH_DATA (the_info, codep + 1);
16787 /* AMD 3DNow! instructions are specified by an opcode suffix in the
16788 place where an 8-bit immediate would normally go. ie. the last
16789 byte of the instruction. */
16790 obufp = mnemonicendp;
16791 mnemonic = Suffix3DNow[*codep++ & 0xff];
16792 if (mnemonic)
16793 oappend (mnemonic);
16794 else
16795 {
16796 /* Since a variable sized modrm/sib chunk is between the start
16797 of the opcode (0x0f0f) and the opcode suffix, we need to do
16798 all the modrm processing first, and don't know until now that
16799 we have a bad opcode. This necessitates some cleaning up. */
16800 op_out[0][0] = '\0';
16801 op_out[1][0] = '\0';
16802 BadOp ();
16803 }
16804 mnemonicendp = obufp;
16805 }
16806
16807 static struct op simd_cmp_op[] =
16808 {
16809 { STRING_COMMA_LEN ("eq") },
16810 { STRING_COMMA_LEN ("lt") },
16811 { STRING_COMMA_LEN ("le") },
16812 { STRING_COMMA_LEN ("unord") },
16813 { STRING_COMMA_LEN ("neq") },
16814 { STRING_COMMA_LEN ("nlt") },
16815 { STRING_COMMA_LEN ("nle") },
16816 { STRING_COMMA_LEN ("ord") }
16817 };
16818
16819 static void
16820 CMP_Fixup (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
16821 {
16822 unsigned int cmp_type;
16823
16824 FETCH_DATA (the_info, codep + 1);
16825 cmp_type = *codep++ & 0xff;
16826 if (cmp_type < ARRAY_SIZE (simd_cmp_op))
16827 {
16828 char suffix [3];
16829 char *p = mnemonicendp - 2;
16830 suffix[0] = p[0];
16831 suffix[1] = p[1];
16832 suffix[2] = '\0';
16833 sprintf (p, "%s%s", simd_cmp_op[cmp_type].name, suffix);
16834 mnemonicendp += simd_cmp_op[cmp_type].len;
16835 }
16836 else
16837 {
16838 /* We have a reserved extension byte. Output it directly. */
16839 scratchbuf[0] = '$';
16840 print_operand_value (scratchbuf + 1, 1, cmp_type);
16841 oappend_maybe_intel (scratchbuf);
16842 scratchbuf[0] = '\0';
16843 }
16844 }
16845
16846 static void
16847 OP_Mwaitx (int bytemode ATTRIBUTE_UNUSED,
16848 int sizeflag ATTRIBUTE_UNUSED)
16849 {
16850 /* mwaitx %eax,%ecx,%ebx */
16851 if (!intel_syntax)
16852 {
16853 const char **names = (address_mode == mode_64bit
16854 ? names64 : names32);
16855 strcpy (op_out[0], names[0]);
16856 strcpy (op_out[1], names[1]);
16857 strcpy (op_out[2], names[3]);
16858 two_source_ops = 1;
16859 }
16860 /* Skip mod/rm byte. */
16861 MODRM_CHECK;
16862 codep++;
16863 }
16864
16865 static void
16866 OP_Mwait (int bytemode ATTRIBUTE_UNUSED,
16867 int sizeflag ATTRIBUTE_UNUSED)
16868 {
16869 /* mwait %eax,%ecx */
16870 if (!intel_syntax)
16871 {
16872 const char **names = (address_mode == mode_64bit
16873 ? names64 : names32);
16874 strcpy (op_out[0], names[0]);
16875 strcpy (op_out[1], names[1]);
16876 two_source_ops = 1;
16877 }
16878 /* Skip mod/rm byte. */
16879 MODRM_CHECK;
16880 codep++;
16881 }
16882
16883 static void
16884 OP_Monitor (int bytemode ATTRIBUTE_UNUSED,
16885 int sizeflag ATTRIBUTE_UNUSED)
16886 {
16887 /* monitor %eax,%ecx,%edx" */
16888 if (!intel_syntax)
16889 {
16890 const char **op1_names;
16891 const char **names = (address_mode == mode_64bit
16892 ? names64 : names32);
16893
16894 if (!(prefixes & PREFIX_ADDR))
16895 op1_names = (address_mode == mode_16bit
16896 ? names16 : names);
16897 else
16898 {
16899 /* Remove "addr16/addr32". */
16900 all_prefixes[last_addr_prefix] = 0;
16901 op1_names = (address_mode != mode_32bit
16902 ? names32 : names16);
16903 used_prefixes |= PREFIX_ADDR;
16904 }
16905 strcpy (op_out[0], op1_names[0]);
16906 strcpy (op_out[1], names[1]);
16907 strcpy (op_out[2], names[2]);
16908 two_source_ops = 1;
16909 }
16910 /* Skip mod/rm byte. */
16911 MODRM_CHECK;
16912 codep++;
16913 }
16914
16915 static void
16916 BadOp (void)
16917 {
16918 /* Throw away prefixes and 1st. opcode byte. */
16919 codep = insn_codep + 1;
16920 oappend ("(bad)");
16921 }
16922
16923 static void
16924 REP_Fixup (int bytemode, int sizeflag)
16925 {
16926 /* The 0xf3 prefix should be displayed as "rep" for ins, outs, movs,
16927 lods and stos. */
16928 if (prefixes & PREFIX_REPZ)
16929 all_prefixes[last_repz_prefix] = REP_PREFIX;
16930
16931 switch (bytemode)
16932 {
16933 case al_reg:
16934 case eAX_reg:
16935 case indir_dx_reg:
16936 OP_IMREG (bytemode, sizeflag);
16937 break;
16938 case eDI_reg:
16939 OP_ESreg (bytemode, sizeflag);
16940 break;
16941 case eSI_reg:
16942 OP_DSreg (bytemode, sizeflag);
16943 break;
16944 default:
16945 abort ();
16946 break;
16947 }
16948 }
16949
16950 /* For BND-prefixed instructions 0xF2 prefix should be displayed as
16951 "bnd". */
16952
16953 static void
16954 BND_Fixup (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
16955 {
16956 if (prefixes & PREFIX_REPNZ)
16957 all_prefixes[last_repnz_prefix] = BND_PREFIX;
16958 }
16959
16960 /* For NOTRACK-prefixed instructions, 0x3E prefix should be displayed as
16961 "notrack". */
16962
16963 static void
16964 NOTRACK_Fixup (int bytemode ATTRIBUTE_UNUSED,
16965 int sizeflag ATTRIBUTE_UNUSED)
16966 {
16967 if (active_seg_prefix == PREFIX_DS
16968 && (address_mode != mode_64bit || last_data_prefix < 0))
16969 {
16970 /* NOTRACK prefix is only valid on indirect branch instructions.
16971 NB: DATA prefix is unsupported for Intel64. */
16972 active_seg_prefix = 0;
16973 all_prefixes[last_seg_prefix] = NOTRACK_PREFIX;
16974 }
16975 }
16976
16977 /* Similar to OP_E. But the 0xf2/0xf3 prefixes should be displayed as
16978 "xacquire"/"xrelease" for memory operand if there is a LOCK prefix.
16979 */
16980
16981 static void
16982 HLE_Fixup1 (int bytemode, int sizeflag)
16983 {
16984 if (modrm.mod != 3
16985 && (prefixes & PREFIX_LOCK) != 0)
16986 {
16987 if (prefixes & PREFIX_REPZ)
16988 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
16989 if (prefixes & PREFIX_REPNZ)
16990 all_prefixes[last_repnz_prefix] = XACQUIRE_PREFIX;
16991 }
16992
16993 OP_E (bytemode, sizeflag);
16994 }
16995
16996 /* Similar to OP_E. But the 0xf2/0xf3 prefixes should be displayed as
16997 "xacquire"/"xrelease" for memory operand. No check for LOCK prefix.
16998 */
16999
17000 static void
17001 HLE_Fixup2 (int bytemode, int sizeflag)
17002 {
17003 if (modrm.mod != 3)
17004 {
17005 if (prefixes & PREFIX_REPZ)
17006 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
17007 if (prefixes & PREFIX_REPNZ)
17008 all_prefixes[last_repnz_prefix] = XACQUIRE_PREFIX;
17009 }
17010
17011 OP_E (bytemode, sizeflag);
17012 }
17013
17014 /* Similar to OP_E. But the 0xf3 prefixes should be displayed as
17015 "xrelease" for memory operand. No check for LOCK prefix. */
17016
17017 static void
17018 HLE_Fixup3 (int bytemode, int sizeflag)
17019 {
17020 if (modrm.mod != 3
17021 && last_repz_prefix > last_repnz_prefix
17022 && (prefixes & PREFIX_REPZ) != 0)
17023 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
17024
17025 OP_E (bytemode, sizeflag);
17026 }
17027
17028 static void
17029 CMPXCHG8B_Fixup (int bytemode, int sizeflag)
17030 {
17031 USED_REX (REX_W);
17032 if (rex & REX_W)
17033 {
17034 /* Change cmpxchg8b to cmpxchg16b. */
17035 char *p = mnemonicendp - 2;
17036 mnemonicendp = stpcpy (p, "16b");
17037 bytemode = o_mode;
17038 }
17039 else if ((prefixes & PREFIX_LOCK) != 0)
17040 {
17041 if (prefixes & PREFIX_REPZ)
17042 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
17043 if (prefixes & PREFIX_REPNZ)
17044 all_prefixes[last_repnz_prefix] = XACQUIRE_PREFIX;
17045 }
17046
17047 OP_M (bytemode, sizeflag);
17048 }
17049
17050 static void
17051 XMM_Fixup (int reg, int sizeflag ATTRIBUTE_UNUSED)
17052 {
17053 const char **names;
17054
17055 if (need_vex)
17056 {
17057 switch (vex.length)
17058 {
17059 case 128:
17060 names = names_xmm;
17061 break;
17062 case 256:
17063 names = names_ymm;
17064 break;
17065 default:
17066 abort ();
17067 }
17068 }
17069 else
17070 names = names_xmm;
17071 oappend (names[reg]);
17072 }
17073
17074 static void
17075 CRC32_Fixup (int bytemode, int sizeflag)
17076 {
17077 /* Add proper suffix to "crc32". */
17078 char *p = mnemonicendp;
17079
17080 switch (bytemode)
17081 {
17082 case b_mode:
17083 if (intel_syntax)
17084 goto skip;
17085
17086 *p++ = 'b';
17087 break;
17088 case v_mode:
17089 if (intel_syntax)
17090 goto skip;
17091
17092 USED_REX (REX_W);
17093 if (rex & REX_W)
17094 *p++ = 'q';
17095 else
17096 {
17097 if (sizeflag & DFLAG)
17098 *p++ = 'l';
17099 else
17100 *p++ = 'w';
17101 used_prefixes |= (prefixes & PREFIX_DATA);
17102 }
17103 break;
17104 default:
17105 oappend (INTERNAL_DISASSEMBLER_ERROR);
17106 break;
17107 }
17108 mnemonicendp = p;
17109 *p = '\0';
17110
17111 skip:
17112 if (modrm.mod == 3)
17113 {
17114 int add;
17115
17116 /* Skip mod/rm byte. */
17117 MODRM_CHECK;
17118 codep++;
17119
17120 USED_REX (REX_B);
17121 add = (rex & REX_B) ? 8 : 0;
17122 if (bytemode == b_mode)
17123 {
17124 USED_REX (0);
17125 if (rex)
17126 oappend (names8rex[modrm.rm + add]);
17127 else
17128 oappend (names8[modrm.rm + add]);
17129 }
17130 else
17131 {
17132 USED_REX (REX_W);
17133 if (rex & REX_W)
17134 oappend (names64[modrm.rm + add]);
17135 else if ((prefixes & PREFIX_DATA))
17136 oappend (names16[modrm.rm + add]);
17137 else
17138 oappend (names32[modrm.rm + add]);
17139 }
17140 }
17141 else
17142 OP_E (bytemode, sizeflag);
17143 }
17144
17145 static void
17146 FXSAVE_Fixup (int bytemode, int sizeflag)
17147 {
17148 /* Add proper suffix to "fxsave" and "fxrstor". */
17149 USED_REX (REX_W);
17150 if (rex & REX_W)
17151 {
17152 char *p = mnemonicendp;
17153 *p++ = '6';
17154 *p++ = '4';
17155 *p = '\0';
17156 mnemonicendp = p;
17157 }
17158 OP_M (bytemode, sizeflag);
17159 }
17160
17161 static void
17162 PCMPESTR_Fixup (int bytemode, int sizeflag)
17163 {
17164 /* Add proper suffix to "{,v}pcmpestr{i,m}". */
17165 if (!intel_syntax)
17166 {
17167 char *p = mnemonicendp;
17168
17169 USED_REX (REX_W);
17170 if (rex & REX_W)
17171 *p++ = 'q';
17172 else if (sizeflag & SUFFIX_ALWAYS)
17173 *p++ = 'l';
17174
17175 *p = '\0';
17176 mnemonicendp = p;
17177 }
17178
17179 OP_EX (bytemode, sizeflag);
17180 }
17181
17182 /* Display the destination register operand for instructions with
17183 VEX. */
17184
17185 static void
17186 OP_VEX (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
17187 {
17188 int reg;
17189 const char **names;
17190
17191 if (!need_vex)
17192 abort ();
17193
17194 if (!need_vex_reg)
17195 return;
17196
17197 reg = vex.register_specifier;
17198 if (address_mode != mode_64bit)
17199 reg &= 7;
17200 else if (vex.evex && !vex.v)
17201 reg += 16;
17202
17203 if (bytemode == vex_scalar_mode)
17204 {
17205 oappend (names_xmm[reg]);
17206 return;
17207 }
17208
17209 switch (vex.length)
17210 {
17211 case 128:
17212 switch (bytemode)
17213 {
17214 case vex_mode:
17215 case vex128_mode:
17216 case vex_vsib_q_w_dq_mode:
17217 case vex_vsib_q_w_d_mode:
17218 names = names_xmm;
17219 break;
17220 case dq_mode:
17221 if (rex & REX_W)
17222 names = names64;
17223 else
17224 names = names32;
17225 break;
17226 case mask_bd_mode:
17227 case mask_mode:
17228 if (reg > 0x7)
17229 {
17230 oappend ("(bad)");
17231 return;
17232 }
17233 names = names_mask;
17234 break;
17235 default:
17236 abort ();
17237 return;
17238 }
17239 break;
17240 case 256:
17241 switch (bytemode)
17242 {
17243 case vex_mode:
17244 case vex256_mode:
17245 names = names_ymm;
17246 break;
17247 case vex_vsib_q_w_dq_mode:
17248 case vex_vsib_q_w_d_mode:
17249 names = vex.w ? names_ymm : names_xmm;
17250 break;
17251 case mask_bd_mode:
17252 case mask_mode:
17253 if (reg > 0x7)
17254 {
17255 oappend ("(bad)");
17256 return;
17257 }
17258 names = names_mask;
17259 break;
17260 default:
17261 /* See PR binutils/20893 for a reproducer. */
17262 oappend ("(bad)");
17263 return;
17264 }
17265 break;
17266 case 512:
17267 names = names_zmm;
17268 break;
17269 default:
17270 abort ();
17271 break;
17272 }
17273 oappend (names[reg]);
17274 }
17275
17276 /* Get the VEX immediate byte without moving codep. */
17277
17278 static unsigned char
17279 get_vex_imm8 (int sizeflag, int opnum)
17280 {
17281 int bytes_before_imm = 0;
17282
17283 if (modrm.mod != 3)
17284 {
17285 /* There are SIB/displacement bytes. */
17286 if ((sizeflag & AFLAG) || address_mode == mode_64bit)
17287 {
17288 /* 32/64 bit address mode */
17289 int base = modrm.rm;
17290
17291 /* Check SIB byte. */
17292 if (base == 4)
17293 {
17294 FETCH_DATA (the_info, codep + 1);
17295 base = *codep & 7;
17296 /* When decoding the third source, don't increase
17297 bytes_before_imm as this has already been incremented
17298 by one in OP_E_memory while decoding the second
17299 source operand. */
17300 if (opnum == 0)
17301 bytes_before_imm++;
17302 }
17303
17304 /* Don't increase bytes_before_imm when decoding the third source,
17305 it has already been incremented by OP_E_memory while decoding
17306 the second source operand. */
17307 if (opnum == 0)
17308 {
17309 switch (modrm.mod)
17310 {
17311 case 0:
17312 /* When modrm.rm == 5 or modrm.rm == 4 and base in
17313 SIB == 5, there is a 4 byte displacement. */
17314 if (base != 5)
17315 /* No displacement. */
17316 break;
17317 /* Fall through. */
17318 case 2:
17319 /* 4 byte displacement. */
17320 bytes_before_imm += 4;
17321 break;
17322 case 1:
17323 /* 1 byte displacement. */
17324 bytes_before_imm++;
17325 break;
17326 }
17327 }
17328 }
17329 else
17330 {
17331 /* 16 bit address mode */
17332 /* Don't increase bytes_before_imm when decoding the third source,
17333 it has already been incremented by OP_E_memory while decoding
17334 the second source operand. */
17335 if (opnum == 0)
17336 {
17337 switch (modrm.mod)
17338 {
17339 case 0:
17340 /* When modrm.rm == 6, there is a 2 byte displacement. */
17341 if (modrm.rm != 6)
17342 /* No displacement. */
17343 break;
17344 /* Fall through. */
17345 case 2:
17346 /* 2 byte displacement. */
17347 bytes_before_imm += 2;
17348 break;
17349 case 1:
17350 /* 1 byte displacement: when decoding the third source,
17351 don't increase bytes_before_imm as this has already
17352 been incremented by one in OP_E_memory while decoding
17353 the second source operand. */
17354 if (opnum == 0)
17355 bytes_before_imm++;
17356
17357 break;
17358 }
17359 }
17360 }
17361 }
17362
17363 FETCH_DATA (the_info, codep + bytes_before_imm + 1);
17364 return codep [bytes_before_imm];
17365 }
17366
17367 static void
17368 OP_EX_VexReg (int bytemode, int sizeflag, int reg)
17369 {
17370 const char **names;
17371
17372 if (reg == -1 && modrm.mod != 3)
17373 {
17374 OP_E_memory (bytemode, sizeflag);
17375 return;
17376 }
17377 else
17378 {
17379 if (reg == -1)
17380 {
17381 reg = modrm.rm;
17382 USED_REX (REX_B);
17383 if (rex & REX_B)
17384 reg += 8;
17385 }
17386 if (address_mode != mode_64bit)
17387 reg &= 7;
17388 }
17389
17390 switch (vex.length)
17391 {
17392 case 128:
17393 names = names_xmm;
17394 break;
17395 case 256:
17396 names = names_ymm;
17397 break;
17398 default:
17399 abort ();
17400 }
17401 oappend (names[reg]);
17402 }
17403
17404 static void
17405 OP_EX_VexImmW (int bytemode, int sizeflag)
17406 {
17407 int reg = -1;
17408 static unsigned char vex_imm8;
17409
17410 if (vex_w_done == 0)
17411 {
17412 vex_w_done = 1;
17413
17414 /* Skip mod/rm byte. */
17415 MODRM_CHECK;
17416 codep++;
17417
17418 vex_imm8 = get_vex_imm8 (sizeflag, 0);
17419
17420 if (vex.w)
17421 reg = vex_imm8 >> 4;
17422
17423 OP_EX_VexReg (bytemode, sizeflag, reg);
17424 }
17425 else if (vex_w_done == 1)
17426 {
17427 vex_w_done = 2;
17428
17429 if (!vex.w)
17430 reg = vex_imm8 >> 4;
17431
17432 OP_EX_VexReg (bytemode, sizeflag, reg);
17433 }
17434 else
17435 {
17436 /* Output the imm8 directly. */
17437 scratchbuf[0] = '$';
17438 print_operand_value (scratchbuf + 1, 1, vex_imm8 & 0xf);
17439 oappend_maybe_intel (scratchbuf);
17440 scratchbuf[0] = '\0';
17441 codep++;
17442 }
17443 }
17444
17445 static void
17446 OP_Vex_2src (int bytemode, int sizeflag)
17447 {
17448 if (modrm.mod == 3)
17449 {
17450 int reg = modrm.rm;
17451 USED_REX (REX_B);
17452 if (rex & REX_B)
17453 reg += 8;
17454 oappend (names_xmm[reg]);
17455 }
17456 else
17457 {
17458 if (intel_syntax
17459 && (bytemode == v_mode || bytemode == v_swap_mode))
17460 {
17461 bytemode = (prefixes & PREFIX_DATA) ? x_mode : q_mode;
17462 used_prefixes |= (prefixes & PREFIX_DATA);
17463 }
17464 OP_E (bytemode, sizeflag);
17465 }
17466 }
17467
17468 static void
17469 OP_Vex_2src_1 (int bytemode, int sizeflag)
17470 {
17471 if (modrm.mod == 3)
17472 {
17473 /* Skip mod/rm byte. */
17474 MODRM_CHECK;
17475 codep++;
17476 }
17477
17478 if (vex.w)
17479 {
17480 unsigned int reg = vex.register_specifier;
17481
17482 if (address_mode != mode_64bit)
17483 reg &= 7;
17484 oappend (names_xmm[reg]);
17485 }
17486 else
17487 OP_Vex_2src (bytemode, sizeflag);
17488 }
17489
17490 static void
17491 OP_Vex_2src_2 (int bytemode, int sizeflag)
17492 {
17493 if (vex.w)
17494 OP_Vex_2src (bytemode, sizeflag);
17495 else
17496 {
17497 unsigned int reg = vex.register_specifier;
17498
17499 if (address_mode != mode_64bit)
17500 reg &= 7;
17501 oappend (names_xmm[reg]);
17502 }
17503 }
17504
17505 static void
17506 OP_EX_VexW (int bytemode, int sizeflag)
17507 {
17508 int reg = -1;
17509
17510 if (!vex_w_done)
17511 {
17512 /* Skip mod/rm byte. */
17513 MODRM_CHECK;
17514 codep++;
17515
17516 if (vex.w)
17517 reg = get_vex_imm8 (sizeflag, 0) >> 4;
17518 }
17519 else
17520 {
17521 if (!vex.w)
17522 reg = get_vex_imm8 (sizeflag, 1) >> 4;
17523 }
17524
17525 OP_EX_VexReg (bytemode, sizeflag, reg);
17526
17527 if (vex_w_done)
17528 codep++;
17529 vex_w_done = 1;
17530 }
17531
17532 static void
17533 OP_REG_VexI4 (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
17534 {
17535 int reg;
17536 const char **names;
17537
17538 FETCH_DATA (the_info, codep + 1);
17539 reg = *codep++;
17540
17541 if (bytemode != x_mode)
17542 abort ();
17543
17544 reg >>= 4;
17545 if (address_mode != mode_64bit)
17546 reg &= 7;
17547
17548 switch (vex.length)
17549 {
17550 case 128:
17551 names = names_xmm;
17552 break;
17553 case 256:
17554 names = names_ymm;
17555 break;
17556 default:
17557 abort ();
17558 }
17559 oappend (names[reg]);
17560 }
17561
17562 static void
17563 OP_XMM_VexW (int bytemode, int sizeflag)
17564 {
17565 /* Turn off the REX.W bit since it is used for swapping operands
17566 now. */
17567 rex &= ~REX_W;
17568 OP_XMM (bytemode, sizeflag);
17569 }
17570
17571 static void
17572 OP_EX_Vex (int bytemode, int sizeflag)
17573 {
17574 if (modrm.mod != 3)
17575 {
17576 if (vex.register_specifier != 0)
17577 BadOp ();
17578 need_vex_reg = 0;
17579 }
17580 OP_EX (bytemode, sizeflag);
17581 }
17582
17583 static void
17584 OP_XMM_Vex (int bytemode, int sizeflag)
17585 {
17586 if (modrm.mod != 3)
17587 {
17588 if (vex.register_specifier != 0)
17589 BadOp ();
17590 need_vex_reg = 0;
17591 }
17592 OP_XMM (bytemode, sizeflag);
17593 }
17594
17595 static void
17596 VZERO_Fixup (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
17597 {
17598 switch (vex.length)
17599 {
17600 case 128:
17601 mnemonicendp = stpcpy (obuf, "vzeroupper");
17602 break;
17603 case 256:
17604 mnemonicendp = stpcpy (obuf, "vzeroall");
17605 break;
17606 default:
17607 abort ();
17608 }
17609 }
17610
17611 static struct op vex_cmp_op[] =
17612 {
17613 { STRING_COMMA_LEN ("eq") },
17614 { STRING_COMMA_LEN ("lt") },
17615 { STRING_COMMA_LEN ("le") },
17616 { STRING_COMMA_LEN ("unord") },
17617 { STRING_COMMA_LEN ("neq") },
17618 { STRING_COMMA_LEN ("nlt") },
17619 { STRING_COMMA_LEN ("nle") },
17620 { STRING_COMMA_LEN ("ord") },
17621 { STRING_COMMA_LEN ("eq_uq") },
17622 { STRING_COMMA_LEN ("nge") },
17623 { STRING_COMMA_LEN ("ngt") },
17624 { STRING_COMMA_LEN ("false") },
17625 { STRING_COMMA_LEN ("neq_oq") },
17626 { STRING_COMMA_LEN ("ge") },
17627 { STRING_COMMA_LEN ("gt") },
17628 { STRING_COMMA_LEN ("true") },
17629 { STRING_COMMA_LEN ("eq_os") },
17630 { STRING_COMMA_LEN ("lt_oq") },
17631 { STRING_COMMA_LEN ("le_oq") },
17632 { STRING_COMMA_LEN ("unord_s") },
17633 { STRING_COMMA_LEN ("neq_us") },
17634 { STRING_COMMA_LEN ("nlt_uq") },
17635 { STRING_COMMA_LEN ("nle_uq") },
17636 { STRING_COMMA_LEN ("ord_s") },
17637 { STRING_COMMA_LEN ("eq_us") },
17638 { STRING_COMMA_LEN ("nge_uq") },
17639 { STRING_COMMA_LEN ("ngt_uq") },
17640 { STRING_COMMA_LEN ("false_os") },
17641 { STRING_COMMA_LEN ("neq_os") },
17642 { STRING_COMMA_LEN ("ge_oq") },
17643 { STRING_COMMA_LEN ("gt_oq") },
17644 { STRING_COMMA_LEN ("true_us") },
17645 };
17646
17647 static void
17648 VCMP_Fixup (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
17649 {
17650 unsigned int cmp_type;
17651
17652 FETCH_DATA (the_info, codep + 1);
17653 cmp_type = *codep++ & 0xff;
17654 if (cmp_type < ARRAY_SIZE (vex_cmp_op))
17655 {
17656 char suffix [3];
17657 char *p = mnemonicendp - 2;
17658 suffix[0] = p[0];
17659 suffix[1] = p[1];
17660 suffix[2] = '\0';
17661 sprintf (p, "%s%s", vex_cmp_op[cmp_type].name, suffix);
17662 mnemonicendp += vex_cmp_op[cmp_type].len;
17663 }
17664 else
17665 {
17666 /* We have a reserved extension byte. Output it directly. */
17667 scratchbuf[0] = '$';
17668 print_operand_value (scratchbuf + 1, 1, cmp_type);
17669 oappend_maybe_intel (scratchbuf);
17670 scratchbuf[0] = '\0';
17671 }
17672 }
17673
17674 static void
17675 VPCMP_Fixup (int bytemode ATTRIBUTE_UNUSED,
17676 int sizeflag ATTRIBUTE_UNUSED)
17677 {
17678 unsigned int cmp_type;
17679
17680 if (!vex.evex)
17681 abort ();
17682
17683 FETCH_DATA (the_info, codep + 1);
17684 cmp_type = *codep++ & 0xff;
17685 /* There are aliases for immediates 0, 1, 2, 4, 5, 6.
17686 If it's the case, print suffix, otherwise - print the immediate. */
17687 if (cmp_type < ARRAY_SIZE (simd_cmp_op)
17688 && cmp_type != 3
17689 && cmp_type != 7)
17690 {
17691 char suffix [3];
17692 char *p = mnemonicendp - 2;
17693
17694 /* vpcmp* can have both one- and two-lettered suffix. */
17695 if (p[0] == 'p')
17696 {
17697 p++;
17698 suffix[0] = p[0];
17699 suffix[1] = '\0';
17700 }
17701 else
17702 {
17703 suffix[0] = p[0];
17704 suffix[1] = p[1];
17705 suffix[2] = '\0';
17706 }
17707
17708 sprintf (p, "%s%s", simd_cmp_op[cmp_type].name, suffix);
17709 mnemonicendp += simd_cmp_op[cmp_type].len;
17710 }
17711 else
17712 {
17713 /* We have a reserved extension byte. Output it directly. */
17714 scratchbuf[0] = '$';
17715 print_operand_value (scratchbuf + 1, 1, cmp_type);
17716 oappend_maybe_intel (scratchbuf);
17717 scratchbuf[0] = '\0';
17718 }
17719 }
17720
17721 static const struct op xop_cmp_op[] =
17722 {
17723 { STRING_COMMA_LEN ("lt") },
17724 { STRING_COMMA_LEN ("le") },
17725 { STRING_COMMA_LEN ("gt") },
17726 { STRING_COMMA_LEN ("ge") },
17727 { STRING_COMMA_LEN ("eq") },
17728 { STRING_COMMA_LEN ("neq") },
17729 { STRING_COMMA_LEN ("false") },
17730 { STRING_COMMA_LEN ("true") }
17731 };
17732
17733 static void
17734 VPCOM_Fixup (int bytemode ATTRIBUTE_UNUSED,
17735 int sizeflag ATTRIBUTE_UNUSED)
17736 {
17737 unsigned int cmp_type;
17738
17739 FETCH_DATA (the_info, codep + 1);
17740 cmp_type = *codep++ & 0xff;
17741 if (cmp_type < ARRAY_SIZE (xop_cmp_op))
17742 {
17743 char suffix[3];
17744 char *p = mnemonicendp - 2;
17745
17746 /* vpcom* can have both one- and two-lettered suffix. */
17747 if (p[0] == 'm')
17748 {
17749 p++;
17750 suffix[0] = p[0];
17751 suffix[1] = '\0';
17752 }
17753 else
17754 {
17755 suffix[0] = p[0];
17756 suffix[1] = p[1];
17757 suffix[2] = '\0';
17758 }
17759
17760 sprintf (p, "%s%s", xop_cmp_op[cmp_type].name, suffix);
17761 mnemonicendp += xop_cmp_op[cmp_type].len;
17762 }
17763 else
17764 {
17765 /* We have a reserved extension byte. Output it directly. */
17766 scratchbuf[0] = '$';
17767 print_operand_value (scratchbuf + 1, 1, cmp_type);
17768 oappend_maybe_intel (scratchbuf);
17769 scratchbuf[0] = '\0';
17770 }
17771 }
17772
17773 static const struct op pclmul_op[] =
17774 {
17775 { STRING_COMMA_LEN ("lql") },
17776 { STRING_COMMA_LEN ("hql") },
17777 { STRING_COMMA_LEN ("lqh") },
17778 { STRING_COMMA_LEN ("hqh") }
17779 };
17780
17781 static void
17782 PCLMUL_Fixup (int bytemode ATTRIBUTE_UNUSED,
17783 int sizeflag ATTRIBUTE_UNUSED)
17784 {
17785 unsigned int pclmul_type;
17786
17787 FETCH_DATA (the_info, codep + 1);
17788 pclmul_type = *codep++ & 0xff;
17789 switch (pclmul_type)
17790 {
17791 case 0x10:
17792 pclmul_type = 2;
17793 break;
17794 case 0x11:
17795 pclmul_type = 3;
17796 break;
17797 default:
17798 break;
17799 }
17800 if (pclmul_type < ARRAY_SIZE (pclmul_op))
17801 {
17802 char suffix [4];
17803 char *p = mnemonicendp - 3;
17804 suffix[0] = p[0];
17805 suffix[1] = p[1];
17806 suffix[2] = p[2];
17807 suffix[3] = '\0';
17808 sprintf (p, "%s%s", pclmul_op[pclmul_type].name, suffix);
17809 mnemonicendp += pclmul_op[pclmul_type].len;
17810 }
17811 else
17812 {
17813 /* We have a reserved extension byte. Output it directly. */
17814 scratchbuf[0] = '$';
17815 print_operand_value (scratchbuf + 1, 1, pclmul_type);
17816 oappend_maybe_intel (scratchbuf);
17817 scratchbuf[0] = '\0';
17818 }
17819 }
17820
17821 static void
17822 MOVBE_Fixup (int bytemode, int sizeflag)
17823 {
17824 /* Add proper suffix to "movbe". */
17825 char *p = mnemonicendp;
17826
17827 switch (bytemode)
17828 {
17829 case v_mode:
17830 if (intel_syntax)
17831 goto skip;
17832
17833 USED_REX (REX_W);
17834 if (sizeflag & SUFFIX_ALWAYS)
17835 {
17836 if (rex & REX_W)
17837 *p++ = 'q';
17838 else
17839 {
17840 if (sizeflag & DFLAG)
17841 *p++ = 'l';
17842 else
17843 *p++ = 'w';
17844 used_prefixes |= (prefixes & PREFIX_DATA);
17845 }
17846 }
17847 break;
17848 default:
17849 oappend (INTERNAL_DISASSEMBLER_ERROR);
17850 break;
17851 }
17852 mnemonicendp = p;
17853 *p = '\0';
17854
17855 skip:
17856 OP_M (bytemode, sizeflag);
17857 }
17858
17859 static void
17860 OP_LWPCB_E (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
17861 {
17862 int reg;
17863 const char **names;
17864
17865 /* Skip mod/rm byte. */
17866 MODRM_CHECK;
17867 codep++;
17868
17869 if (rex & REX_W)
17870 names = names64;
17871 else
17872 names = names32;
17873
17874 reg = modrm.rm;
17875 USED_REX (REX_B);
17876 if (rex & REX_B)
17877 reg += 8;
17878
17879 oappend (names[reg]);
17880 }
17881
17882 static void
17883 OP_LWP_E (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
17884 {
17885 const char **names;
17886 unsigned int reg = vex.register_specifier;
17887
17888 if (rex & REX_W)
17889 names = names64;
17890 else
17891 names = names32;
17892
17893 if (address_mode != mode_64bit)
17894 reg &= 7;
17895 oappend (names[reg]);
17896 }
17897
17898 static void
17899 OP_Mask (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
17900 {
17901 if (!vex.evex
17902 || (bytemode != mask_mode && bytemode != mask_bd_mode))
17903 abort ();
17904
17905 USED_REX (REX_R);
17906 if ((rex & REX_R) != 0 || !vex.r)
17907 {
17908 BadOp ();
17909 return;
17910 }
17911
17912 oappend (names_mask [modrm.reg]);
17913 }
17914
17915 static void
17916 OP_Rounding (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
17917 {
17918 if (!vex.evex
17919 || (bytemode != evex_rounding_mode
17920 && bytemode != evex_sae_mode))
17921 abort ();
17922 if (modrm.mod == 3 && vex.b)
17923 switch (bytemode)
17924 {
17925 case evex_rounding_mode:
17926 oappend (names_rounding[vex.ll]);
17927 break;
17928 case evex_sae_mode:
17929 oappend ("{sae}");
17930 break;
17931 default:
17932 break;
17933 }
17934 }
This page took 0.661327 seconds and 5 git commands to generate.