x86: replace adhoc (partly wrong) ambiguous operand checking for MOVSX/MOVZX
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
1 /* Declarations for Intel 80386 opcode table
2 Copyright (C) 2007-2020 Free Software Foundation, Inc.
3
4 This file is part of the GNU opcodes library.
5
6 This library is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3, or (at your option)
9 any later version.
10
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21 #include "opcode/i386.h"
22 #ifdef HAVE_LIMITS_H
23 #include <limits.h>
24 #endif
25
26 #ifndef CHAR_BIT
27 #define CHAR_BIT 8
28 #endif
29
30 /* Position of cpu flags bitfiled. */
31
32 enum
33 {
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
46 /* CMOV Instruction support required */
47 CpuCMOV,
48 /* FXSR Instruction support required */
49 CpuFXSR,
50 /* CLFLUSH Instruction support required */
51 CpuClflush,
52 /* NOP Instruction support required */
53 CpuNop,
54 /* SYSCALL Instructions support required */
55 CpuSYSCALL,
56 /* Floating point support required */
57 Cpu8087,
58 /* i287 support required */
59 Cpu287,
60 /* i387 support required */
61 Cpu387,
62 /* i686 and floating point support required */
63 Cpu687,
64 /* SSE3 and floating point support required */
65 CpuFISTTP,
66 /* MMX support required */
67 CpuMMX,
68 /* SSE support required */
69 CpuSSE,
70 /* SSE2 support required */
71 CpuSSE2,
72 /* 3dnow! support required */
73 Cpu3dnow,
74 /* 3dnow! Extensions support required */
75 Cpu3dnowA,
76 /* SSE3 support required */
77 CpuSSE3,
78 /* VIA PadLock required */
79 CpuPadLock,
80 /* AMD Secure Virtual Machine Ext-s required */
81 CpuSVME,
82 /* VMX Instructions required */
83 CpuVMX,
84 /* SMX Instructions required */
85 CpuSMX,
86 /* SSSE3 support required */
87 CpuSSSE3,
88 /* SSE4a support required */
89 CpuSSE4a,
90 /* ABM New Instructions required */
91 CpuABM,
92 /* SSE4.1 support required */
93 CpuSSE4_1,
94 /* SSE4.2 support required */
95 CpuSSE4_2,
96 /* AVX support required */
97 CpuAVX,
98 /* AVX2 support required */
99 CpuAVX2,
100 /* Intel AVX-512 Foundation Instructions support required */
101 CpuAVX512F,
102 /* Intel AVX-512 Conflict Detection Instructions support required */
103 CpuAVX512CD,
104 /* Intel AVX-512 Exponential and Reciprocal Instructions support
105 required */
106 CpuAVX512ER,
107 /* Intel AVX-512 Prefetch Instructions support required */
108 CpuAVX512PF,
109 /* Intel AVX-512 VL Instructions support required. */
110 CpuAVX512VL,
111 /* Intel AVX-512 DQ Instructions support required. */
112 CpuAVX512DQ,
113 /* Intel AVX-512 BW Instructions support required. */
114 CpuAVX512BW,
115 /* Intel L1OM support required */
116 CpuL1OM,
117 /* Intel K1OM support required */
118 CpuK1OM,
119 /* Intel IAMCU support required */
120 CpuIAMCU,
121 /* Xsave/xrstor New Instructions support required */
122 CpuXsave,
123 /* Xsaveopt New Instructions support required */
124 CpuXsaveopt,
125 /* AES support required */
126 CpuAES,
127 /* PCLMUL support required */
128 CpuPCLMUL,
129 /* FMA support required */
130 CpuFMA,
131 /* FMA4 support required */
132 CpuFMA4,
133 /* XOP support required */
134 CpuXOP,
135 /* LWP support required */
136 CpuLWP,
137 /* BMI support required */
138 CpuBMI,
139 /* TBM support required */
140 CpuTBM,
141 /* MOVBE Instruction support required */
142 CpuMovbe,
143 /* CMPXCHG16B instruction support required. */
144 CpuCX16,
145 /* EPT Instructions required */
146 CpuEPT,
147 /* RDTSCP Instruction support required */
148 CpuRdtscp,
149 /* FSGSBASE Instructions required */
150 CpuFSGSBase,
151 /* RDRND Instructions required */
152 CpuRdRnd,
153 /* F16C Instructions required */
154 CpuF16C,
155 /* Intel BMI2 support required */
156 CpuBMI2,
157 /* LZCNT support required */
158 CpuLZCNT,
159 /* HLE support required */
160 CpuHLE,
161 /* RTM support required */
162 CpuRTM,
163 /* INVPCID Instructions required */
164 CpuINVPCID,
165 /* VMFUNC Instruction required */
166 CpuVMFUNC,
167 /* Intel MPX Instructions required */
168 CpuMPX,
169 /* 64bit support available, used by -march= in assembler. */
170 CpuLM,
171 /* RDRSEED instruction required. */
172 CpuRDSEED,
173 /* Multi-presisionn add-carry instructions are required. */
174 CpuADX,
175 /* Supports prefetchw and prefetch instructions. */
176 CpuPRFCHW,
177 /* SMAP instructions required. */
178 CpuSMAP,
179 /* SHA instructions required. */
180 CpuSHA,
181 /* CLFLUSHOPT instruction required */
182 CpuClflushOpt,
183 /* XSAVES/XRSTORS instruction required */
184 CpuXSAVES,
185 /* XSAVEC instruction required */
186 CpuXSAVEC,
187 /* PREFETCHWT1 instruction required */
188 CpuPREFETCHWT1,
189 /* SE1 instruction required */
190 CpuSE1,
191 /* CLWB instruction required */
192 CpuCLWB,
193 /* Intel AVX-512 IFMA Instructions support required. */
194 CpuAVX512IFMA,
195 /* Intel AVX-512 VBMI Instructions support required. */
196 CpuAVX512VBMI,
197 /* Intel AVX-512 4FMAPS Instructions support required. */
198 CpuAVX512_4FMAPS,
199 /* Intel AVX-512 4VNNIW Instructions support required. */
200 CpuAVX512_4VNNIW,
201 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
202 CpuAVX512_VPOPCNTDQ,
203 /* Intel AVX-512 VBMI2 Instructions support required. */
204 CpuAVX512_VBMI2,
205 /* Intel AVX-512 VNNI Instructions support required. */
206 CpuAVX512_VNNI,
207 /* Intel AVX-512 BITALG Instructions support required. */
208 CpuAVX512_BITALG,
209 /* Intel AVX-512 BF16 Instructions support required. */
210 CpuAVX512_BF16,
211 /* Intel AVX-512 VP2INTERSECT Instructions support required. */
212 CpuAVX512_VP2INTERSECT,
213 /* mwaitx instruction required */
214 CpuMWAITX,
215 /* Clzero instruction required */
216 CpuCLZERO,
217 /* OSPKE instruction required */
218 CpuOSPKE,
219 /* RDPID instruction required */
220 CpuRDPID,
221 /* PTWRITE instruction required */
222 CpuPTWRITE,
223 /* CET instructions support required */
224 CpuIBT,
225 CpuSHSTK,
226 /* GFNI instructions required */
227 CpuGFNI,
228 /* VAES instructions required */
229 CpuVAES,
230 /* VPCLMULQDQ instructions required */
231 CpuVPCLMULQDQ,
232 /* WBNOINVD instructions required */
233 CpuWBNOINVD,
234 /* PCONFIG instructions required */
235 CpuPCONFIG,
236 /* WAITPKG instructions required */
237 CpuWAITPKG,
238 /* CLDEMOTE instruction required */
239 CpuCLDEMOTE,
240 /* MOVDIRI instruction support required */
241 CpuMOVDIRI,
242 /* MOVDIRR64B instruction required */
243 CpuMOVDIR64B,
244 /* ENQCMD instruction required */
245 CpuENQCMD,
246 /* RDPRU instruction required */
247 CpuRDPRU,
248 /* MCOMMIT instruction required */
249 CpuMCOMMIT,
250 /* 64bit support required */
251 Cpu64,
252 /* Not supported in the 64bit mode */
253 CpuNo64,
254 /* The last bitfield in i386_cpu_flags. */
255 CpuMax = CpuNo64
256 };
257
258 #define CpuNumOfUints \
259 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
260 #define CpuNumOfBits \
261 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
262
263 /* If you get a compiler error for zero width of the unused field,
264 comment it out. */
265 #define CpuUnused (CpuMax + 1)
266
267 /* We can check if an instruction is available with array instead
268 of bitfield. */
269 typedef union i386_cpu_flags
270 {
271 struct
272 {
273 unsigned int cpui186:1;
274 unsigned int cpui286:1;
275 unsigned int cpui386:1;
276 unsigned int cpui486:1;
277 unsigned int cpui586:1;
278 unsigned int cpui686:1;
279 unsigned int cpucmov:1;
280 unsigned int cpufxsr:1;
281 unsigned int cpuclflush:1;
282 unsigned int cpunop:1;
283 unsigned int cpusyscall:1;
284 unsigned int cpu8087:1;
285 unsigned int cpu287:1;
286 unsigned int cpu387:1;
287 unsigned int cpu687:1;
288 unsigned int cpufisttp:1;
289 unsigned int cpummx:1;
290 unsigned int cpusse:1;
291 unsigned int cpusse2:1;
292 unsigned int cpua3dnow:1;
293 unsigned int cpua3dnowa:1;
294 unsigned int cpusse3:1;
295 unsigned int cpupadlock:1;
296 unsigned int cpusvme:1;
297 unsigned int cpuvmx:1;
298 unsigned int cpusmx:1;
299 unsigned int cpussse3:1;
300 unsigned int cpusse4a:1;
301 unsigned int cpuabm:1;
302 unsigned int cpusse4_1:1;
303 unsigned int cpusse4_2:1;
304 unsigned int cpuavx:1;
305 unsigned int cpuavx2:1;
306 unsigned int cpuavx512f:1;
307 unsigned int cpuavx512cd:1;
308 unsigned int cpuavx512er:1;
309 unsigned int cpuavx512pf:1;
310 unsigned int cpuavx512vl:1;
311 unsigned int cpuavx512dq:1;
312 unsigned int cpuavx512bw:1;
313 unsigned int cpul1om:1;
314 unsigned int cpuk1om:1;
315 unsigned int cpuiamcu:1;
316 unsigned int cpuxsave:1;
317 unsigned int cpuxsaveopt:1;
318 unsigned int cpuaes:1;
319 unsigned int cpupclmul:1;
320 unsigned int cpufma:1;
321 unsigned int cpufma4:1;
322 unsigned int cpuxop:1;
323 unsigned int cpulwp:1;
324 unsigned int cpubmi:1;
325 unsigned int cputbm:1;
326 unsigned int cpumovbe:1;
327 unsigned int cpucx16:1;
328 unsigned int cpuept:1;
329 unsigned int cpurdtscp:1;
330 unsigned int cpufsgsbase:1;
331 unsigned int cpurdrnd:1;
332 unsigned int cpuf16c:1;
333 unsigned int cpubmi2:1;
334 unsigned int cpulzcnt:1;
335 unsigned int cpuhle:1;
336 unsigned int cpurtm:1;
337 unsigned int cpuinvpcid:1;
338 unsigned int cpuvmfunc:1;
339 unsigned int cpumpx:1;
340 unsigned int cpulm:1;
341 unsigned int cpurdseed:1;
342 unsigned int cpuadx:1;
343 unsigned int cpuprfchw:1;
344 unsigned int cpusmap:1;
345 unsigned int cpusha:1;
346 unsigned int cpuclflushopt:1;
347 unsigned int cpuxsaves:1;
348 unsigned int cpuxsavec:1;
349 unsigned int cpuprefetchwt1:1;
350 unsigned int cpuse1:1;
351 unsigned int cpuclwb:1;
352 unsigned int cpuavx512ifma:1;
353 unsigned int cpuavx512vbmi:1;
354 unsigned int cpuavx512_4fmaps:1;
355 unsigned int cpuavx512_4vnniw:1;
356 unsigned int cpuavx512_vpopcntdq:1;
357 unsigned int cpuavx512_vbmi2:1;
358 unsigned int cpuavx512_vnni:1;
359 unsigned int cpuavx512_bitalg:1;
360 unsigned int cpuavx512_bf16:1;
361 unsigned int cpuavx512_vp2intersect:1;
362 unsigned int cpumwaitx:1;
363 unsigned int cpuclzero:1;
364 unsigned int cpuospke:1;
365 unsigned int cpurdpid:1;
366 unsigned int cpuptwrite:1;
367 unsigned int cpuibt:1;
368 unsigned int cpushstk:1;
369 unsigned int cpugfni:1;
370 unsigned int cpuvaes:1;
371 unsigned int cpuvpclmulqdq:1;
372 unsigned int cpuwbnoinvd:1;
373 unsigned int cpupconfig:1;
374 unsigned int cpuwaitpkg:1;
375 unsigned int cpucldemote:1;
376 unsigned int cpumovdiri:1;
377 unsigned int cpumovdir64b:1;
378 unsigned int cpuenqcmd:1;
379 unsigned int cpurdpru:1;
380 unsigned int cpumcommit:1;
381 unsigned int cpu64:1;
382 unsigned int cpuno64:1;
383 #ifdef CpuUnused
384 unsigned int unused:(CpuNumOfBits - CpuUnused);
385 #endif
386 } bitfield;
387 unsigned int array[CpuNumOfUints];
388 } i386_cpu_flags;
389
390 /* Position of opcode_modifier bits. */
391
392 enum
393 {
394 /* has direction bit. */
395 D = 0,
396 /* set if operands can be both bytes and words/dwords/qwords, encoded the
397 canonical way; the base_opcode field should hold the encoding for byte
398 operands */
399 W,
400 /* load form instruction. Must be placed before store form. */
401 Load,
402 /* insn has a modrm byte. */
403 Modrm,
404 /* special case for jump insns; value has to be 1 */
405 #define JUMP 1
406 /* call and jump */
407 #define JUMP_DWORD 2
408 /* loop and jecxz */
409 #define JUMP_BYTE 3
410 /* special case for intersegment leaps/calls */
411 #define JUMP_INTERSEGMENT 4
412 /* absolute address for jump */
413 #define JUMP_ABSOLUTE 5
414 Jump,
415 /* FP insn memory format bit, sized by 0x4 */
416 FloatMF,
417 /* src/dest swap for floats. */
418 FloatR,
419 /* needs size prefix if in 32-bit mode */
420 #define SIZE16 1
421 /* needs size prefix if in 16-bit mode */
422 #define SIZE32 2
423 /* needs size prefix if in 64-bit mode */
424 #define SIZE64 3
425 Size,
426 /* check register size. */
427 CheckRegSize,
428 /* instruction ignores operand size prefix and in Intel mode ignores
429 mnemonic size suffix check. */
430 IgnoreSize,
431 /* default insn size depends on mode */
432 DefaultSize,
433 /* any memory size */
434 Anysize,
435 /* b suffix on instruction illegal */
436 No_bSuf,
437 /* w suffix on instruction illegal */
438 No_wSuf,
439 /* l suffix on instruction illegal */
440 No_lSuf,
441 /* s suffix on instruction illegal */
442 No_sSuf,
443 /* q suffix on instruction illegal */
444 No_qSuf,
445 /* long double suffix on instruction illegal */
446 No_ldSuf,
447 /* instruction needs FWAIT */
448 FWait,
449 /* IsString provides for a quick test for string instructions, and
450 its actual value also indicates which of the operands (if any)
451 requires use of the %es segment. */
452 #define IS_STRING_ES_OP0 2
453 #define IS_STRING_ES_OP1 3
454 IsString,
455 /* RegMem is for instructions with a modrm byte where the register
456 destination operand should be encoded in the mod and regmem fields.
457 Normally, it will be encoded in the reg field. We add a RegMem
458 flag to indicate that it should be encoded in the regmem field. */
459 RegMem,
460 /* quick test if branch instruction is MPX supported */
461 BNDPrefixOk,
462 /* quick test if NOTRACK prefix is supported */
463 NoTrackPrefixOk,
464 /* quick test for lockable instructions */
465 IsLockable,
466 /* fake an extra reg operand for clr, imul and special register
467 processing for some instructions. */
468 RegKludge,
469 /* An implicit xmm0 as the first operand */
470 Implicit1stXmm0,
471 /* The HLE prefix is OK:
472 1. With a LOCK prefix.
473 2. With or without a LOCK prefix.
474 3. With a RELEASE (0xf3) prefix.
475 */
476 #define HLEPrefixNone 0
477 #define HLEPrefixLock 1
478 #define HLEPrefixAny 2
479 #define HLEPrefixRelease 3
480 HLEPrefixOk,
481 /* An instruction on which a "rep" prefix is acceptable. */
482 RepPrefixOk,
483 /* Convert to DWORD */
484 ToDword,
485 /* Convert to QWORD */
486 ToQword,
487 /* Address prefix changes register operand */
488 AddrPrefixOpReg,
489 /* opcode is a prefix */
490 IsPrefix,
491 /* instruction has extension in 8 bit imm */
492 ImmExt,
493 /* instruction don't need Rex64 prefix. */
494 NoRex64,
495 /* instruction require Rex64 prefix. */
496 Rex64,
497 /* deprecated fp insn, gets a warning */
498 Ugh,
499 /* insn has VEX prefix:
500 1: 128bit VEX prefix (or operand dependent).
501 2: 256bit VEX prefix.
502 3: Scalar VEX prefix.
503 */
504 #define VEX128 1
505 #define VEX256 2
506 #define VEXScalar 3
507 Vex,
508 /* How to encode VEX.vvvv:
509 0: VEX.vvvv must be 1111b.
510 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
511 the content of source registers will be preserved.
512 VEX.DDS. The second register operand is encoded in VEX.vvvv
513 where the content of first source register will be overwritten
514 by the result.
515 VEX.NDD2. The second destination register operand is encoded in
516 VEX.vvvv for instructions with 2 destination register operands.
517 For assembler, there are no difference between VEX.NDS, VEX.DDS
518 and VEX.NDD2.
519 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
520 instructions with 1 destination register operand.
521 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
522 of the operands can access a memory location.
523 */
524 #define VEXXDS 1
525 #define VEXNDD 2
526 #define VEXLWP 3
527 VexVVVV,
528 /* How the VEX.W bit is used:
529 0: Set by the REX.W bit.
530 1: VEX.W0. Should always be 0.
531 2: VEX.W1. Should always be 1.
532 3: VEX.WIG. The VEX.W bit is ignored.
533 */
534 #define VEXW0 1
535 #define VEXW1 2
536 #define VEXWIG 3
537 VexW,
538 /* VEX opcode prefix:
539 0: VEX 0x0F opcode prefix.
540 1: VEX 0x0F38 opcode prefix.
541 2: VEX 0x0F3A opcode prefix
542 3: XOP 0x08 opcode prefix.
543 4: XOP 0x09 opcode prefix
544 5: XOP 0x0A opcode prefix.
545 */
546 #define VEX0F 0
547 #define VEX0F38 1
548 #define VEX0F3A 2
549 #define XOP08 3
550 #define XOP09 4
551 #define XOP0A 5
552 VexOpcode,
553 /* number of VEX source operands:
554 0: <= 2 source operands.
555 1: 2 XOP source operands.
556 2: 3 source operands.
557 */
558 #define XOP2SOURCES 1
559 #define VEX3SOURCES 2
560 VexSources,
561 /* Instruction with vector SIB byte:
562 1: 128bit vector register.
563 2: 256bit vector register.
564 3: 512bit vector register.
565 */
566 #define VecSIB128 1
567 #define VecSIB256 2
568 #define VecSIB512 3
569 VecSIB,
570 /* SSE to AVX support required */
571 SSE2AVX,
572 /* No AVX equivalent */
573 NoAVX,
574
575 /* insn has EVEX prefix:
576 1: 512bit EVEX prefix.
577 2: 128bit EVEX prefix.
578 3: 256bit EVEX prefix.
579 4: Length-ignored (LIG) EVEX prefix.
580 5: Length determined from actual operands.
581 */
582 #define EVEX512 1
583 #define EVEX128 2
584 #define EVEX256 3
585 #define EVEXLIG 4
586 #define EVEXDYN 5
587 EVex,
588
589 /* AVX512 masking support:
590 1: Zeroing or merging masking depending on operands.
591 2: Merging-masking.
592 3: Both zeroing and merging masking.
593 */
594 #define DYNAMIC_MASKING 1
595 #define MERGING_MASKING 2
596 #define BOTH_MASKING 3
597 Masking,
598
599 /* AVX512 broadcast support. The number of bytes to broadcast is
600 1 << (Broadcast - 1):
601 1: Byte broadcast.
602 2: Word broadcast.
603 3: Dword broadcast.
604 4: Qword broadcast.
605 */
606 #define BYTE_BROADCAST 1
607 #define WORD_BROADCAST 2
608 #define DWORD_BROADCAST 3
609 #define QWORD_BROADCAST 4
610 Broadcast,
611
612 /* Static rounding control is supported. */
613 StaticRounding,
614
615 /* Supress All Exceptions is supported. */
616 SAE,
617
618 /* Compressed Disp8*N attribute. */
619 #define DISP8_SHIFT_VL 7
620 Disp8MemShift,
621
622 /* Default mask isn't allowed. */
623 NoDefMask,
624
625 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
626 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
627 */
628 ImplicitQuadGroup,
629
630 /* Support encoding optimization. */
631 Optimize,
632
633 /* AT&T mnemonic. */
634 ATTMnemonic,
635 /* AT&T syntax. */
636 ATTSyntax,
637 /* Intel syntax. */
638 IntelSyntax,
639 /* ISA64: Don't change the order without other code adjustments.
640 0: Common to AMD64 and Intel64.
641 1: AMD64.
642 2: Intel64.
643 3: Only in Intel64.
644 */
645 #define AMD64 1
646 #define INTEL64 2
647 #define INTEL64ONLY 3
648 ISA64,
649 /* The last bitfield in i386_opcode_modifier. */
650 Opcode_Modifier_Num
651 };
652
653 typedef struct i386_opcode_modifier
654 {
655 unsigned int d:1;
656 unsigned int w:1;
657 unsigned int load:1;
658 unsigned int modrm:1;
659 unsigned int jump:3;
660 unsigned int floatmf:1;
661 unsigned int floatr:1;
662 unsigned int size:2;
663 unsigned int checkregsize:1;
664 unsigned int ignoresize:1;
665 unsigned int defaultsize:1;
666 unsigned int anysize:1;
667 unsigned int no_bsuf:1;
668 unsigned int no_wsuf:1;
669 unsigned int no_lsuf:1;
670 unsigned int no_ssuf:1;
671 unsigned int no_qsuf:1;
672 unsigned int no_ldsuf:1;
673 unsigned int fwait:1;
674 unsigned int isstring:2;
675 unsigned int regmem:1;
676 unsigned int bndprefixok:1;
677 unsigned int notrackprefixok:1;
678 unsigned int islockable:1;
679 unsigned int regkludge:1;
680 unsigned int implicit1stxmm0:1;
681 unsigned int hleprefixok:2;
682 unsigned int repprefixok:1;
683 unsigned int todword:1;
684 unsigned int toqword:1;
685 unsigned int addrprefixopreg:1;
686 unsigned int isprefix:1;
687 unsigned int immext:1;
688 unsigned int norex64:1;
689 unsigned int rex64:1;
690 unsigned int ugh:1;
691 unsigned int vex:2;
692 unsigned int vexvvvv:2;
693 unsigned int vexw:2;
694 unsigned int vexopcode:3;
695 unsigned int vexsources:2;
696 unsigned int vecsib:2;
697 unsigned int sse2avx:1;
698 unsigned int noavx:1;
699 unsigned int evex:3;
700 unsigned int masking:2;
701 unsigned int broadcast:3;
702 unsigned int staticrounding:1;
703 unsigned int sae:1;
704 unsigned int disp8memshift:3;
705 unsigned int nodefmask:1;
706 unsigned int implicitquadgroup:1;
707 unsigned int optimize:1;
708 unsigned int attmnemonic:1;
709 unsigned int attsyntax:1;
710 unsigned int intelsyntax:1;
711 unsigned int isa64:2;
712 } i386_opcode_modifier;
713
714 /* Operand classes. */
715
716 #define CLASS_WIDTH 4
717 enum operand_class
718 {
719 ClassNone,
720 Reg, /* GPRs and FP regs, distinguished by operand size */
721 SReg, /* Segment register */
722 RegCR, /* Control register */
723 RegDR, /* Debug register */
724 RegTR, /* Test register */
725 RegMMX, /* MMX register */
726 RegSIMD, /* XMM/YMM/ZMM registers, distinguished by operand size */
727 RegMask, /* Vector Mask register */
728 RegBND, /* Bound register */
729 };
730
731 /* Special operand instances. */
732
733 #define INSTANCE_WIDTH 3
734 enum operand_instance
735 {
736 InstanceNone,
737 Accum, /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
738 RegC, /* %cl / %cx / %ecx / %rcx, e.g. register to hold shift count */
739 RegD, /* %dl / %dx / %edx / %rdx, e.g. register to hold I/O port addr */
740 RegB, /* %bl / %bx / %ebx / %rbx */
741 };
742
743 /* Position of operand_type bits. */
744
745 enum
746 {
747 /* Class and Instance */
748 ClassInstance = CLASS_WIDTH + INSTANCE_WIDTH - 1,
749 /* 1 bit immediate */
750 Imm1,
751 /* 8 bit immediate */
752 Imm8,
753 /* 8 bit immediate sign extended */
754 Imm8S,
755 /* 16 bit immediate */
756 Imm16,
757 /* 32 bit immediate */
758 Imm32,
759 /* 32 bit immediate sign extended */
760 Imm32S,
761 /* 64 bit immediate */
762 Imm64,
763 /* 8bit/16bit/32bit displacements are used in different ways,
764 depending on the instruction. For jumps, they specify the
765 size of the PC relative displacement, for instructions with
766 memory operand, they specify the size of the offset relative
767 to the base register, and for instructions with memory offset
768 such as `mov 1234,%al' they specify the size of the offset
769 relative to the segment base. */
770 /* 8 bit displacement */
771 Disp8,
772 /* 16 bit displacement */
773 Disp16,
774 /* 32 bit displacement */
775 Disp32,
776 /* 32 bit signed displacement */
777 Disp32S,
778 /* 64 bit displacement */
779 Disp64,
780 /* Register which can be used for base or index in memory operand. */
781 BaseIndex,
782 /* BYTE size. */
783 Byte,
784 /* WORD size. 2 byte */
785 Word,
786 /* DWORD size. 4 byte */
787 Dword,
788 /* FWORD size. 6 byte */
789 Fword,
790 /* QWORD size. 8 byte */
791 Qword,
792 /* TBYTE size. 10 byte */
793 Tbyte,
794 /* XMMWORD size. */
795 Xmmword,
796 /* YMMWORD size. */
797 Ymmword,
798 /* ZMMWORD size. */
799 Zmmword,
800 /* Unspecified memory size. */
801 Unspecified,
802
803 /* The number of bits in i386_operand_type. */
804 OTNum
805 };
806
807 #define OTNumOfUints \
808 ((OTNum - 1) / sizeof (unsigned int) / CHAR_BIT + 1)
809 #define OTNumOfBits \
810 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
811
812 /* If you get a compiler error for zero width of the unused field,
813 comment it out. */
814 #define OTUnused OTNum
815
816 typedef union i386_operand_type
817 {
818 struct
819 {
820 unsigned int class:CLASS_WIDTH;
821 unsigned int instance:INSTANCE_WIDTH;
822 unsigned int imm1:1;
823 unsigned int imm8:1;
824 unsigned int imm8s:1;
825 unsigned int imm16:1;
826 unsigned int imm32:1;
827 unsigned int imm32s:1;
828 unsigned int imm64:1;
829 unsigned int disp8:1;
830 unsigned int disp16:1;
831 unsigned int disp32:1;
832 unsigned int disp32s:1;
833 unsigned int disp64:1;
834 unsigned int baseindex:1;
835 unsigned int byte:1;
836 unsigned int word:1;
837 unsigned int dword:1;
838 unsigned int fword:1;
839 unsigned int qword:1;
840 unsigned int tbyte:1;
841 unsigned int xmmword:1;
842 unsigned int ymmword:1;
843 unsigned int zmmword:1;
844 unsigned int unspecified:1;
845 #ifdef OTUnused
846 unsigned int unused:(OTNumOfBits - OTUnused);
847 #endif
848 } bitfield;
849 unsigned int array[OTNumOfUints];
850 } i386_operand_type;
851
852 typedef struct insn_template
853 {
854 /* instruction name sans width suffix ("mov" for movl insns) */
855 char *name;
856
857 /* base_opcode is the fundamental opcode byte without optional
858 prefix(es). */
859 unsigned int base_opcode;
860 #define Opcode_D 0x2 /* Direction bit:
861 set if Reg --> Regmem;
862 unset if Regmem --> Reg. */
863 #define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
864 #define Opcode_FloatD 0x400 /* Direction bit for float insns. */
865 #define Opcode_SIMD_FloatD 0x1 /* Direction bit for SIMD fp insns. */
866 #define Opcode_SIMD_IntD 0x10 /* Direction bit for SIMD int insns. */
867
868 /* extension_opcode is the 3 bit extension for group <n> insns.
869 This field is also used to store the 8-bit opcode suffix for the
870 AMD 3DNow! instructions.
871 If this template has no extension opcode (the usual case) use None
872 Instructions */
873 unsigned short extension_opcode;
874 #define None 0xffff /* If no extension_opcode is possible. */
875
876 /* Opcode length. */
877 unsigned char opcode_length;
878
879 /* how many operands */
880 unsigned char operands;
881
882 /* cpu feature flags */
883 i386_cpu_flags cpu_flags;
884
885 /* the bits in opcode_modifier are used to generate the final opcode from
886 the base_opcode. These bits also are used to detect alternate forms of
887 the same instruction */
888 i386_opcode_modifier opcode_modifier;
889
890 /* operand_types[i] describes the type of operand i. This is made
891 by OR'ing together all of the possible type masks. (e.g.
892 'operand_types[i] = Reg|Imm' specifies that operand i can be
893 either a register or an immediate operand. */
894 i386_operand_type operand_types[MAX_OPERANDS];
895 }
896 insn_template;
897
898 extern const insn_template i386_optab[];
899
900 /* these are for register name --> number & type hash lookup */
901 typedef struct
902 {
903 char *reg_name;
904 i386_operand_type reg_type;
905 unsigned char reg_flags;
906 #define RegRex 0x1 /* Extended register. */
907 #define RegRex64 0x2 /* Extended 8 bit register. */
908 #define RegVRex 0x4 /* Extended vector register. */
909 unsigned char reg_num;
910 #define RegIP ((unsigned char ) ~0)
911 /* EIZ and RIZ are fake index registers. */
912 #define RegIZ (RegIP - 1)
913 /* FLAT is a fake segment register (Intel mode). */
914 #define RegFlat ((unsigned char) ~0)
915 signed char dw2_regnum[2];
916 #define Dw2Inval (-1)
917 }
918 reg_entry;
919
920 /* Entries in i386_regtab. */
921 #define REGNAM_AL 1
922 #define REGNAM_AX 25
923 #define REGNAM_EAX 41
924
925 extern const reg_entry i386_regtab[];
926 extern const unsigned int i386_regtab_size;
927
928 typedef struct
929 {
930 char *seg_name;
931 unsigned int seg_prefix;
932 }
933 seg_entry;
934
935 extern const seg_entry cs;
936 extern const seg_entry ds;
937 extern const seg_entry ss;
938 extern const seg_entry es;
939 extern const seg_entry fs;
940 extern const seg_entry gs;
This page took 0.050912 seconds and 4 git commands to generate.