x86: slightly rearrange struct insn_template
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
1 /* Declarations for Intel 80386 opcode table
2 Copyright (C) 2007-2019 Free Software Foundation, Inc.
3
4 This file is part of the GNU opcodes library.
5
6 This library is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3, or (at your option)
9 any later version.
10
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21 #include "opcode/i386.h"
22 #ifdef HAVE_LIMITS_H
23 #include <limits.h>
24 #endif
25
26 #ifndef CHAR_BIT
27 #define CHAR_BIT 8
28 #endif
29
30 /* Position of cpu flags bitfiled. */
31
32 enum
33 {
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
46 /* CMOV Instruction support required */
47 CpuCMOV,
48 /* FXSR Instruction support required */
49 CpuFXSR,
50 /* CLFLUSH Instruction support required */
51 CpuClflush,
52 /* NOP Instruction support required */
53 CpuNop,
54 /* SYSCALL Instructions support required */
55 CpuSYSCALL,
56 /* Floating point support required */
57 Cpu8087,
58 /* i287 support required */
59 Cpu287,
60 /* i387 support required */
61 Cpu387,
62 /* i686 and floating point support required */
63 Cpu687,
64 /* SSE3 and floating point support required */
65 CpuFISTTP,
66 /* MMX support required */
67 CpuMMX,
68 /* SSE support required */
69 CpuSSE,
70 /* SSE2 support required */
71 CpuSSE2,
72 /* 3dnow! support required */
73 Cpu3dnow,
74 /* 3dnow! Extensions support required */
75 Cpu3dnowA,
76 /* SSE3 support required */
77 CpuSSE3,
78 /* VIA PadLock required */
79 CpuPadLock,
80 /* AMD Secure Virtual Machine Ext-s required */
81 CpuSVME,
82 /* VMX Instructions required */
83 CpuVMX,
84 /* SMX Instructions required */
85 CpuSMX,
86 /* SSSE3 support required */
87 CpuSSSE3,
88 /* SSE4a support required */
89 CpuSSE4a,
90 /* ABM New Instructions required */
91 CpuABM,
92 /* SSE4.1 support required */
93 CpuSSE4_1,
94 /* SSE4.2 support required */
95 CpuSSE4_2,
96 /* AVX support required */
97 CpuAVX,
98 /* AVX2 support required */
99 CpuAVX2,
100 /* Intel AVX-512 Foundation Instructions support required */
101 CpuAVX512F,
102 /* Intel AVX-512 Conflict Detection Instructions support required */
103 CpuAVX512CD,
104 /* Intel AVX-512 Exponential and Reciprocal Instructions support
105 required */
106 CpuAVX512ER,
107 /* Intel AVX-512 Prefetch Instructions support required */
108 CpuAVX512PF,
109 /* Intel AVX-512 VL Instructions support required. */
110 CpuAVX512VL,
111 /* Intel AVX-512 DQ Instructions support required. */
112 CpuAVX512DQ,
113 /* Intel AVX-512 BW Instructions support required. */
114 CpuAVX512BW,
115 /* Intel L1OM support required */
116 CpuL1OM,
117 /* Intel K1OM support required */
118 CpuK1OM,
119 /* Intel IAMCU support required */
120 CpuIAMCU,
121 /* Xsave/xrstor New Instructions support required */
122 CpuXsave,
123 /* Xsaveopt New Instructions support required */
124 CpuXsaveopt,
125 /* AES support required */
126 CpuAES,
127 /* PCLMUL support required */
128 CpuPCLMUL,
129 /* FMA support required */
130 CpuFMA,
131 /* FMA4 support required */
132 CpuFMA4,
133 /* XOP support required */
134 CpuXOP,
135 /* LWP support required */
136 CpuLWP,
137 /* BMI support required */
138 CpuBMI,
139 /* TBM support required */
140 CpuTBM,
141 /* MOVBE Instruction support required */
142 CpuMovbe,
143 /* CMPXCHG16B instruction support required. */
144 CpuCX16,
145 /* EPT Instructions required */
146 CpuEPT,
147 /* RDTSCP Instruction support required */
148 CpuRdtscp,
149 /* FSGSBASE Instructions required */
150 CpuFSGSBase,
151 /* RDRND Instructions required */
152 CpuRdRnd,
153 /* F16C Instructions required */
154 CpuF16C,
155 /* Intel BMI2 support required */
156 CpuBMI2,
157 /* LZCNT support required */
158 CpuLZCNT,
159 /* HLE support required */
160 CpuHLE,
161 /* RTM support required */
162 CpuRTM,
163 /* INVPCID Instructions required */
164 CpuINVPCID,
165 /* VMFUNC Instruction required */
166 CpuVMFUNC,
167 /* Intel MPX Instructions required */
168 CpuMPX,
169 /* 64bit support available, used by -march= in assembler. */
170 CpuLM,
171 /* RDRSEED instruction required. */
172 CpuRDSEED,
173 /* Multi-presisionn add-carry instructions are required. */
174 CpuADX,
175 /* Supports prefetchw and prefetch instructions. */
176 CpuPRFCHW,
177 /* SMAP instructions required. */
178 CpuSMAP,
179 /* SHA instructions required. */
180 CpuSHA,
181 /* CLFLUSHOPT instruction required */
182 CpuClflushOpt,
183 /* XSAVES/XRSTORS instruction required */
184 CpuXSAVES,
185 /* XSAVEC instruction required */
186 CpuXSAVEC,
187 /* PREFETCHWT1 instruction required */
188 CpuPREFETCHWT1,
189 /* SE1 instruction required */
190 CpuSE1,
191 /* CLWB instruction required */
192 CpuCLWB,
193 /* Intel AVX-512 IFMA Instructions support required. */
194 CpuAVX512IFMA,
195 /* Intel AVX-512 VBMI Instructions support required. */
196 CpuAVX512VBMI,
197 /* Intel AVX-512 4FMAPS Instructions support required. */
198 CpuAVX512_4FMAPS,
199 /* Intel AVX-512 4VNNIW Instructions support required. */
200 CpuAVX512_4VNNIW,
201 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
202 CpuAVX512_VPOPCNTDQ,
203 /* Intel AVX-512 VBMI2 Instructions support required. */
204 CpuAVX512_VBMI2,
205 /* Intel AVX-512 VNNI Instructions support required. */
206 CpuAVX512_VNNI,
207 /* Intel AVX-512 BITALG Instructions support required. */
208 CpuAVX512_BITALG,
209 /* Intel AVX-512 BF16 Instructions support required. */
210 CpuAVX512_BF16,
211 /* Intel AVX-512 VP2INTERSECT Instructions support required. */
212 CpuAVX512_VP2INTERSECT,
213 /* mwaitx instruction required */
214 CpuMWAITX,
215 /* Clzero instruction required */
216 CpuCLZERO,
217 /* OSPKE instruction required */
218 CpuOSPKE,
219 /* RDPID instruction required */
220 CpuRDPID,
221 /* PTWRITE instruction required */
222 CpuPTWRITE,
223 /* CET instructions support required */
224 CpuIBT,
225 CpuSHSTK,
226 /* GFNI instructions required */
227 CpuGFNI,
228 /* VAES instructions required */
229 CpuVAES,
230 /* VPCLMULQDQ instructions required */
231 CpuVPCLMULQDQ,
232 /* WBNOINVD instructions required */
233 CpuWBNOINVD,
234 /* PCONFIG instructions required */
235 CpuPCONFIG,
236 /* WAITPKG instructions required */
237 CpuWAITPKG,
238 /* CLDEMOTE instruction required */
239 CpuCLDEMOTE,
240 /* MOVDIRI instruction support required */
241 CpuMOVDIRI,
242 /* MOVDIRR64B instruction required */
243 CpuMOVDIR64B,
244 /* ENQCMD instruction required */
245 CpuENQCMD,
246 /* 64bit support required */
247 Cpu64,
248 /* Not supported in the 64bit mode */
249 CpuNo64,
250 /* The last bitfield in i386_cpu_flags. */
251 CpuMax = CpuNo64
252 };
253
254 #define CpuNumOfUints \
255 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
256 #define CpuNumOfBits \
257 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
258
259 /* If you get a compiler error for zero width of the unused field,
260 comment it out. */
261 #define CpuUnused (CpuMax + 1)
262
263 /* We can check if an instruction is available with array instead
264 of bitfield. */
265 typedef union i386_cpu_flags
266 {
267 struct
268 {
269 unsigned int cpui186:1;
270 unsigned int cpui286:1;
271 unsigned int cpui386:1;
272 unsigned int cpui486:1;
273 unsigned int cpui586:1;
274 unsigned int cpui686:1;
275 unsigned int cpucmov:1;
276 unsigned int cpufxsr:1;
277 unsigned int cpuclflush:1;
278 unsigned int cpunop:1;
279 unsigned int cpusyscall:1;
280 unsigned int cpu8087:1;
281 unsigned int cpu287:1;
282 unsigned int cpu387:1;
283 unsigned int cpu687:1;
284 unsigned int cpufisttp:1;
285 unsigned int cpummx:1;
286 unsigned int cpusse:1;
287 unsigned int cpusse2:1;
288 unsigned int cpua3dnow:1;
289 unsigned int cpua3dnowa:1;
290 unsigned int cpusse3:1;
291 unsigned int cpupadlock:1;
292 unsigned int cpusvme:1;
293 unsigned int cpuvmx:1;
294 unsigned int cpusmx:1;
295 unsigned int cpussse3:1;
296 unsigned int cpusse4a:1;
297 unsigned int cpuabm:1;
298 unsigned int cpusse4_1:1;
299 unsigned int cpusse4_2:1;
300 unsigned int cpuavx:1;
301 unsigned int cpuavx2:1;
302 unsigned int cpuavx512f:1;
303 unsigned int cpuavx512cd:1;
304 unsigned int cpuavx512er:1;
305 unsigned int cpuavx512pf:1;
306 unsigned int cpuavx512vl:1;
307 unsigned int cpuavx512dq:1;
308 unsigned int cpuavx512bw:1;
309 unsigned int cpul1om:1;
310 unsigned int cpuk1om:1;
311 unsigned int cpuiamcu:1;
312 unsigned int cpuxsave:1;
313 unsigned int cpuxsaveopt:1;
314 unsigned int cpuaes:1;
315 unsigned int cpupclmul:1;
316 unsigned int cpufma:1;
317 unsigned int cpufma4:1;
318 unsigned int cpuxop:1;
319 unsigned int cpulwp:1;
320 unsigned int cpubmi:1;
321 unsigned int cputbm:1;
322 unsigned int cpumovbe:1;
323 unsigned int cpucx16:1;
324 unsigned int cpuept:1;
325 unsigned int cpurdtscp:1;
326 unsigned int cpufsgsbase:1;
327 unsigned int cpurdrnd:1;
328 unsigned int cpuf16c:1;
329 unsigned int cpubmi2:1;
330 unsigned int cpulzcnt:1;
331 unsigned int cpuhle:1;
332 unsigned int cpurtm:1;
333 unsigned int cpuinvpcid:1;
334 unsigned int cpuvmfunc:1;
335 unsigned int cpumpx:1;
336 unsigned int cpulm:1;
337 unsigned int cpurdseed:1;
338 unsigned int cpuadx:1;
339 unsigned int cpuprfchw:1;
340 unsigned int cpusmap:1;
341 unsigned int cpusha:1;
342 unsigned int cpuclflushopt:1;
343 unsigned int cpuxsaves:1;
344 unsigned int cpuxsavec:1;
345 unsigned int cpuprefetchwt1:1;
346 unsigned int cpuse1:1;
347 unsigned int cpuclwb:1;
348 unsigned int cpuavx512ifma:1;
349 unsigned int cpuavx512vbmi:1;
350 unsigned int cpuavx512_4fmaps:1;
351 unsigned int cpuavx512_4vnniw:1;
352 unsigned int cpuavx512_vpopcntdq:1;
353 unsigned int cpuavx512_vbmi2:1;
354 unsigned int cpuavx512_vnni:1;
355 unsigned int cpuavx512_bitalg:1;
356 unsigned int cpuavx512_bf16:1;
357 unsigned int cpuavx512_vp2intersect:1;
358 unsigned int cpumwaitx:1;
359 unsigned int cpuclzero:1;
360 unsigned int cpuospke:1;
361 unsigned int cpurdpid:1;
362 unsigned int cpuptwrite:1;
363 unsigned int cpuibt:1;
364 unsigned int cpushstk:1;
365 unsigned int cpugfni:1;
366 unsigned int cpuvaes:1;
367 unsigned int cpuvpclmulqdq:1;
368 unsigned int cpuwbnoinvd:1;
369 unsigned int cpupconfig:1;
370 unsigned int cpuwaitpkg:1;
371 unsigned int cpucldemote:1;
372 unsigned int cpumovdiri:1;
373 unsigned int cpumovdir64b:1;
374 unsigned int cpuenqcmd:1;
375 unsigned int cpu64:1;
376 unsigned int cpuno64:1;
377 #ifdef CpuUnused
378 unsigned int unused:(CpuNumOfBits - CpuUnused);
379 #endif
380 } bitfield;
381 unsigned int array[CpuNumOfUints];
382 } i386_cpu_flags;
383
384 /* Position of opcode_modifier bits. */
385
386 enum
387 {
388 /* has direction bit. */
389 D = 0,
390 /* set if operands can be both bytes and words/dwords/qwords, encoded the
391 canonical way; the base_opcode field should hold the encoding for byte
392 operands */
393 W,
394 /* load form instruction. Must be placed before store form. */
395 Load,
396 /* insn has a modrm byte. */
397 Modrm,
398 /* register is in low 3 bits of opcode */
399 ShortForm,
400 /* special case for jump insns. */
401 Jump,
402 /* call and jump */
403 JumpDword,
404 /* loop and jecxz */
405 JumpByte,
406 /* special case for intersegment leaps/calls */
407 JumpInterSegment,
408 /* FP insn memory format bit, sized by 0x4 */
409 FloatMF,
410 /* src/dest swap for floats. */
411 FloatR,
412 /* needs size prefix if in 32-bit mode */
413 #define SIZE16 1
414 /* needs size prefix if in 16-bit mode */
415 #define SIZE32 2
416 /* needs size prefix if in 64-bit mode */
417 #define SIZE64 3
418 Size,
419 /* check register size. */
420 CheckRegSize,
421 /* instruction ignores operand size prefix and in Intel mode ignores
422 mnemonic size suffix check. */
423 IgnoreSize,
424 /* default insn size depends on mode */
425 DefaultSize,
426 /* b suffix on instruction illegal */
427 No_bSuf,
428 /* w suffix on instruction illegal */
429 No_wSuf,
430 /* l suffix on instruction illegal */
431 No_lSuf,
432 /* s suffix on instruction illegal */
433 No_sSuf,
434 /* q suffix on instruction illegal */
435 No_qSuf,
436 /* long double suffix on instruction illegal */
437 No_ldSuf,
438 /* instruction needs FWAIT */
439 FWait,
440 /* quick test for string instructions */
441 IsString,
442 /* RegMem is for instructions with a modrm byte where the register
443 destination operand should be encoded in the mod and regmem fields.
444 Normally, it will be encoded in the reg field. We add a RegMem
445 flag to indicate that it should be encoded in the regmem field. */
446 RegMem,
447 /* quick test if branch instruction is MPX supported */
448 BNDPrefixOk,
449 /* quick test if NOTRACK prefix is supported */
450 NoTrackPrefixOk,
451 /* quick test for lockable instructions */
452 IsLockable,
453 /* fake an extra reg operand for clr, imul and special register
454 processing for some instructions. */
455 RegKludge,
456 /* An implicit xmm0 as the first operand */
457 Implicit1stXmm0,
458 /* The HLE prefix is OK:
459 1. With a LOCK prefix.
460 2. With or without a LOCK prefix.
461 3. With a RELEASE (0xf3) prefix.
462 */
463 #define HLEPrefixNone 0
464 #define HLEPrefixLock 1
465 #define HLEPrefixAny 2
466 #define HLEPrefixRelease 3
467 HLEPrefixOk,
468 /* An instruction on which a "rep" prefix is acceptable. */
469 RepPrefixOk,
470 /* Convert to DWORD */
471 ToDword,
472 /* Convert to QWORD */
473 ToQword,
474 /* Address prefix changes register operand */
475 AddrPrefixOpReg,
476 /* opcode is a prefix */
477 IsPrefix,
478 /* instruction has extension in 8 bit imm */
479 ImmExt,
480 /* instruction don't need Rex64 prefix. */
481 NoRex64,
482 /* instruction require Rex64 prefix. */
483 Rex64,
484 /* deprecated fp insn, gets a warning */
485 Ugh,
486 /* insn has VEX prefix:
487 1: 128bit VEX prefix (or operand dependent).
488 2: 256bit VEX prefix.
489 3: Scalar VEX prefix.
490 */
491 #define VEX128 1
492 #define VEX256 2
493 #define VEXScalar 3
494 Vex,
495 /* How to encode VEX.vvvv:
496 0: VEX.vvvv must be 1111b.
497 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
498 the content of source registers will be preserved.
499 VEX.DDS. The second register operand is encoded in VEX.vvvv
500 where the content of first source register will be overwritten
501 by the result.
502 VEX.NDD2. The second destination register operand is encoded in
503 VEX.vvvv for instructions with 2 destination register operands.
504 For assembler, there are no difference between VEX.NDS, VEX.DDS
505 and VEX.NDD2.
506 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
507 instructions with 1 destination register operand.
508 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
509 of the operands can access a memory location.
510 */
511 #define VEXXDS 1
512 #define VEXNDD 2
513 #define VEXLWP 3
514 VexVVVV,
515 /* How the VEX.W bit is used:
516 0: Set by the REX.W bit.
517 1: VEX.W0. Should always be 0.
518 2: VEX.W1. Should always be 1.
519 3: VEX.WIG. The VEX.W bit is ignored.
520 */
521 #define VEXW0 1
522 #define VEXW1 2
523 #define VEXWIG 3
524 VexW,
525 /* VEX opcode prefix:
526 0: VEX 0x0F opcode prefix.
527 1: VEX 0x0F38 opcode prefix.
528 2: VEX 0x0F3A opcode prefix
529 3: XOP 0x08 opcode prefix.
530 4: XOP 0x09 opcode prefix
531 5: XOP 0x0A opcode prefix.
532 */
533 #define VEX0F 0
534 #define VEX0F38 1
535 #define VEX0F3A 2
536 #define XOP08 3
537 #define XOP09 4
538 #define XOP0A 5
539 VexOpcode,
540 /* number of VEX source operands:
541 0: <= 2 source operands.
542 1: 2 XOP source operands.
543 2: 3 source operands.
544 */
545 #define XOP2SOURCES 1
546 #define VEX3SOURCES 2
547 VexSources,
548 /* Instruction with vector SIB byte:
549 1: 128bit vector register.
550 2: 256bit vector register.
551 3: 512bit vector register.
552 */
553 #define VecSIB128 1
554 #define VecSIB256 2
555 #define VecSIB512 3
556 VecSIB,
557 /* SSE to AVX support required */
558 SSE2AVX,
559 /* No AVX equivalent */
560 NoAVX,
561
562 /* insn has EVEX prefix:
563 1: 512bit EVEX prefix.
564 2: 128bit EVEX prefix.
565 3: 256bit EVEX prefix.
566 4: Length-ignored (LIG) EVEX prefix.
567 5: Length determined from actual operands.
568 */
569 #define EVEX512 1
570 #define EVEX128 2
571 #define EVEX256 3
572 #define EVEXLIG 4
573 #define EVEXDYN 5
574 EVex,
575
576 /* AVX512 masking support:
577 1: Zeroing or merging masking depending on operands.
578 2: Merging-masking.
579 3: Both zeroing and merging masking.
580 */
581 #define DYNAMIC_MASKING 1
582 #define MERGING_MASKING 2
583 #define BOTH_MASKING 3
584 Masking,
585
586 /* AVX512 broadcast support. The number of bytes to broadcast is
587 1 << (Broadcast - 1):
588 1: Byte broadcast.
589 2: Word broadcast.
590 3: Dword broadcast.
591 4: Qword broadcast.
592 */
593 #define BYTE_BROADCAST 1
594 #define WORD_BROADCAST 2
595 #define DWORD_BROADCAST 3
596 #define QWORD_BROADCAST 4
597 Broadcast,
598
599 /* Static rounding control is supported. */
600 StaticRounding,
601
602 /* Supress All Exceptions is supported. */
603 SAE,
604
605 /* Compressed Disp8*N attribute. */
606 #define DISP8_SHIFT_VL 7
607 Disp8MemShift,
608
609 /* Default mask isn't allowed. */
610 NoDefMask,
611
612 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
613 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
614 */
615 ImplicitQuadGroup,
616
617 /* Support encoding optimization. */
618 Optimize,
619
620 /* AT&T mnemonic. */
621 ATTMnemonic,
622 /* AT&T syntax. */
623 ATTSyntax,
624 /* Intel syntax. */
625 IntelSyntax,
626 /* AMD64. */
627 AMD64,
628 /* Intel64. */
629 Intel64,
630 /* The last bitfield in i386_opcode_modifier. */
631 Opcode_Modifier_Num
632 };
633
634 typedef struct i386_opcode_modifier
635 {
636 unsigned int d:1;
637 unsigned int w:1;
638 unsigned int load:1;
639 unsigned int modrm:1;
640 unsigned int shortform:1;
641 unsigned int jump:1;
642 unsigned int jumpdword:1;
643 unsigned int jumpbyte:1;
644 unsigned int jumpintersegment:1;
645 unsigned int floatmf:1;
646 unsigned int floatr:1;
647 unsigned int size:2;
648 unsigned int checkregsize:1;
649 unsigned int ignoresize:1;
650 unsigned int defaultsize:1;
651 unsigned int no_bsuf:1;
652 unsigned int no_wsuf:1;
653 unsigned int no_lsuf:1;
654 unsigned int no_ssuf:1;
655 unsigned int no_qsuf:1;
656 unsigned int no_ldsuf:1;
657 unsigned int fwait:1;
658 unsigned int isstring:1;
659 unsigned int regmem:1;
660 unsigned int bndprefixok:1;
661 unsigned int notrackprefixok:1;
662 unsigned int islockable:1;
663 unsigned int regkludge:1;
664 unsigned int implicit1stxmm0:1;
665 unsigned int hleprefixok:2;
666 unsigned int repprefixok:1;
667 unsigned int todword:1;
668 unsigned int toqword:1;
669 unsigned int addrprefixopreg:1;
670 unsigned int isprefix:1;
671 unsigned int immext:1;
672 unsigned int norex64:1;
673 unsigned int rex64:1;
674 unsigned int ugh:1;
675 unsigned int vex:2;
676 unsigned int vexvvvv:2;
677 unsigned int vexw:2;
678 unsigned int vexopcode:3;
679 unsigned int vexsources:2;
680 unsigned int vecsib:2;
681 unsigned int sse2avx:1;
682 unsigned int noavx:1;
683 unsigned int evex:3;
684 unsigned int masking:2;
685 unsigned int broadcast:3;
686 unsigned int staticrounding:1;
687 unsigned int sae:1;
688 unsigned int disp8memshift:3;
689 unsigned int nodefmask:1;
690 unsigned int implicitquadgroup:1;
691 unsigned int optimize:1;
692 unsigned int attmnemonic:1;
693 unsigned int attsyntax:1;
694 unsigned int intelsyntax:1;
695 unsigned int amd64:1;
696 unsigned int intel64:1;
697 } i386_opcode_modifier;
698
699 /* Position of operand_type bits. */
700
701 enum
702 {
703 /* Register (qualified by Byte, Word, etc) */
704 Reg = 0,
705 /* MMX register */
706 RegMMX,
707 /* Vector registers */
708 RegSIMD,
709 /* Vector Mask registers */
710 RegMask,
711 /* Control register */
712 Control,
713 /* Debug register */
714 Debug,
715 /* Test register */
716 Test,
717 /* Segment register */
718 SReg,
719 /* 1 bit immediate */
720 Imm1,
721 /* 8 bit immediate */
722 Imm8,
723 /* 8 bit immediate sign extended */
724 Imm8S,
725 /* 16 bit immediate */
726 Imm16,
727 /* 32 bit immediate */
728 Imm32,
729 /* 32 bit immediate sign extended */
730 Imm32S,
731 /* 64 bit immediate */
732 Imm64,
733 /* 8bit/16bit/32bit displacements are used in different ways,
734 depending on the instruction. For jumps, they specify the
735 size of the PC relative displacement, for instructions with
736 memory operand, they specify the size of the offset relative
737 to the base register, and for instructions with memory offset
738 such as `mov 1234,%al' they specify the size of the offset
739 relative to the segment base. */
740 /* 8 bit displacement */
741 Disp8,
742 /* 16 bit displacement */
743 Disp16,
744 /* 32 bit displacement */
745 Disp32,
746 /* 32 bit signed displacement */
747 Disp32S,
748 /* 64 bit displacement */
749 Disp64,
750 /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
751 Acc,
752 /* Register which can be used for base or index in memory operand. */
753 BaseIndex,
754 /* Register to hold in/out port addr = dx */
755 InOutPortReg,
756 /* Register to hold shift count = cl */
757 ShiftCount,
758 /* Absolute address for jump. */
759 JumpAbsolute,
760 /* String insn operand with fixed es segment */
761 EsSeg,
762 /* BYTE size. */
763 Byte,
764 /* WORD size. 2 byte */
765 Word,
766 /* DWORD size. 4 byte */
767 Dword,
768 /* FWORD size. 6 byte */
769 Fword,
770 /* QWORD size. 8 byte */
771 Qword,
772 /* TBYTE size. 10 byte */
773 Tbyte,
774 /* XMMWORD size. */
775 Xmmword,
776 /* YMMWORD size. */
777 Ymmword,
778 /* ZMMWORD size. */
779 Zmmword,
780 /* Unspecified memory size. */
781 Unspecified,
782 /* Any memory size. */
783 Anysize,
784
785 /* Bound register. */
786 RegBND,
787
788 /* The number of bitfields in i386_operand_type. */
789 OTNum
790 };
791
792 #define OTNumOfUints \
793 ((OTNum - 1) / sizeof (unsigned int) / CHAR_BIT + 1)
794 #define OTNumOfBits \
795 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
796
797 /* If you get a compiler error for zero width of the unused field,
798 comment it out. */
799 #define OTUnused OTNum
800
801 typedef union i386_operand_type
802 {
803 struct
804 {
805 unsigned int reg:1;
806 unsigned int regmmx:1;
807 unsigned int regsimd:1;
808 unsigned int regmask:1;
809 unsigned int control:1;
810 unsigned int debug:1;
811 unsigned int test:1;
812 unsigned int sreg:1;
813 unsigned int imm1:1;
814 unsigned int imm8:1;
815 unsigned int imm8s:1;
816 unsigned int imm16:1;
817 unsigned int imm32:1;
818 unsigned int imm32s:1;
819 unsigned int imm64:1;
820 unsigned int disp8:1;
821 unsigned int disp16:1;
822 unsigned int disp32:1;
823 unsigned int disp32s:1;
824 unsigned int disp64:1;
825 unsigned int acc:1;
826 unsigned int baseindex:1;
827 unsigned int inoutportreg:1;
828 unsigned int shiftcount:1;
829 unsigned int jumpabsolute:1;
830 unsigned int esseg:1;
831 unsigned int byte:1;
832 unsigned int word:1;
833 unsigned int dword:1;
834 unsigned int fword:1;
835 unsigned int qword:1;
836 unsigned int tbyte:1;
837 unsigned int xmmword:1;
838 unsigned int ymmword:1;
839 unsigned int zmmword:1;
840 unsigned int unspecified:1;
841 unsigned int anysize:1;
842 unsigned int regbnd:1;
843 #ifdef OTUnused
844 unsigned int unused:(OTNumOfBits - OTUnused);
845 #endif
846 } bitfield;
847 unsigned int array[OTNumOfUints];
848 } i386_operand_type;
849
850 typedef struct insn_template
851 {
852 /* instruction name sans width suffix ("mov" for movl insns) */
853 char *name;
854
855 /* base_opcode is the fundamental opcode byte without optional
856 prefix(es). */
857 unsigned int base_opcode;
858 #define Opcode_D 0x2 /* Direction bit:
859 set if Reg --> Regmem;
860 unset if Regmem --> Reg. */
861 #define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
862 #define Opcode_FloatD 0x400 /* Direction bit for float insns. */
863 #define Opcode_SIMD_FloatD 0x1 /* Direction bit for SIMD fp insns. */
864 #define Opcode_SIMD_IntD 0x10 /* Direction bit for SIMD int insns. */
865
866 /* extension_opcode is the 3 bit extension for group <n> insns.
867 This field is also used to store the 8-bit opcode suffix for the
868 AMD 3DNow! instructions.
869 If this template has no extension opcode (the usual case) use None
870 Instructions */
871 unsigned short extension_opcode;
872 #define None 0xffff /* If no extension_opcode is possible. */
873
874 /* Opcode length. */
875 unsigned char opcode_length;
876
877 /* how many operands */
878 unsigned char operands;
879
880 /* cpu feature flags */
881 i386_cpu_flags cpu_flags;
882
883 /* the bits in opcode_modifier are used to generate the final opcode from
884 the base_opcode. These bits also are used to detect alternate forms of
885 the same instruction */
886 i386_opcode_modifier opcode_modifier;
887
888 /* operand_types[i] describes the type of operand i. This is made
889 by OR'ing together all of the possible type masks. (e.g.
890 'operand_types[i] = Reg|Imm' specifies that operand i can be
891 either a register or an immediate operand. */
892 i386_operand_type operand_types[MAX_OPERANDS];
893 }
894 insn_template;
895
896 extern const insn_template i386_optab[];
897
898 /* these are for register name --> number & type hash lookup */
899 typedef struct
900 {
901 char *reg_name;
902 i386_operand_type reg_type;
903 unsigned char reg_flags;
904 #define RegRex 0x1 /* Extended register. */
905 #define RegRex64 0x2 /* Extended 8 bit register. */
906 #define RegVRex 0x4 /* Extended vector register. */
907 unsigned char reg_num;
908 #define RegIP ((unsigned char ) ~0)
909 /* EIZ and RIZ are fake index registers. */
910 #define RegIZ (RegIP - 1)
911 /* FLAT is a fake segment register (Intel mode). */
912 #define RegFlat ((unsigned char) ~0)
913 signed char dw2_regnum[2];
914 #define Dw2Inval (-1)
915 }
916 reg_entry;
917
918 /* Entries in i386_regtab. */
919 #define REGNAM_AL 1
920 #define REGNAM_AX 25
921 #define REGNAM_EAX 41
922
923 extern const reg_entry i386_regtab[];
924 extern const unsigned int i386_regtab_size;
925
926 typedef struct
927 {
928 char *seg_name;
929 unsigned int seg_prefix;
930 }
931 seg_entry;
932
933 extern const seg_entry cs;
934 extern const seg_entry ds;
935 extern const seg_entry ss;
936 extern const seg_entry es;
937 extern const seg_entry fs;
938 extern const seg_entry gs;
This page took 0.066187 seconds and 5 git commands to generate.