gdb: add target_ops::supports_displaced_step
[deliverable/binutils-gdb.git] / opcodes / arc-dis.c
CommitLineData
252b5132 1/* Instruction printing code for the ARC.
b3adc24a 2 Copyright (C) 1994-2020 Free Software Foundation, Inc.
886a2506
NC
3
4 Contributed by Claudiu Zissulescu (claziss@synopsys.com)
252b5132 5
9b201bb5
NC
6 This file is part of libopcodes.
7
8 This library is free software; you can redistribute it and/or modify
0d2bcfaf 9 it under the terms of the GNU General Public License as published by
9b201bb5
NC
10 the Free Software Foundation; either version 3, or (at your option)
11 any later version.
252b5132 12
9b201bb5
NC
13 It is distributed in the hope that it will be useful, but WITHOUT
14 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
16 License for more details.
252b5132 17
0d2bcfaf
NC
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
47b0e7ad
NC
20 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
21 MA 02110-1301, USA. */
252b5132 22
5eb3690e 23#include "sysdep.h"
886a2506
NC
24#include <stdio.h>
25#include <assert.h>
252b5132
RH
26#include "dis-asm.h"
27#include "opcode/arc.h"
37fd5ef3 28#include "elf/arc.h"
0d2bcfaf
NC
29#include "arc-dis.h"
30#include "arc-ext.h"
37fd5ef3
CZ
31#include "elf-bfd.h"
32#include "libiberty.h"
33#include "opintl.h"
252b5132 34
4eb6f892
AB
35/* Structure used to iterate over, and extract the values for, operands of
36 an opcode. */
37
38struct arc_operand_iterator
39{
bdfe53e3
AB
40 /* The complete instruction value to extract operands from. */
41 unsigned long long insn;
4eb6f892 42
bdfe53e3
AB
43 /* The LIMM if this is being tracked separately. This field is only
44 valid if we find the LIMM operand in the operand list. */
45 unsigned limm;
4eb6f892 46
bdfe53e3
AB
47 /* The opcode this iterator is operating on. */
48 const struct arc_opcode *opcode;
4eb6f892 49
bdfe53e3
AB
50 /* The index into the opcodes operand index list. */
51 const unsigned char *opidx;
4eb6f892 52};
252b5132 53
6ec7c1ae
CZ
54/* A private data used by ARC decoder. */
55struct arc_disassemble_info
56{
57 /* The current disassembled arc opcode. */
58 const struct arc_opcode *opcode;
59
60 /* Instruction length w/o limm field. */
61 unsigned insn_len;
62
63 /* TRUE if we have limm. */
64 bfd_boolean limm_p;
65
66 /* LIMM value, if exists. */
67 unsigned limm;
68
69 /* Condition code, if exists. */
70 unsigned condition_code;
71
72 /* Writeback mode. */
73 unsigned writeback_mode;
74
75 /* Number of operands. */
76 unsigned operands_count;
77
78 struct arc_insn_operand operands[MAX_INSN_ARGS];
79};
80
886a2506 81/* Globals variables. */
82b829a7 82
886a2506 83static const char * const regnames[64] =
47b0e7ad 84{
886a2506
NC
85 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
86 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
87 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
88 "r24", "r25", "gp", "fp", "sp", "ilink", "r30", "blink",
89
90 "r32", "r33", "r34", "r35", "r36", "r37", "r38", "r39",
91 "r40", "r41", "r42", "r43", "r44", "r45", "r46", "r47",
92 "r48", "r49", "r50", "r51", "r52", "r53", "r54", "r55",
b9fe6b8a 93 "r56", "r57", "r58", "r59", "lp_count", "reserved", "LIMM", "pcl"
886a2506
NC
94};
95
db18dbab
GM
96static const char * const addrtypenames[ARC_NUM_ADDRTYPES] =
97{
98 "bd", "jid", "lbd", "mbd", "sd", "sm", "xa", "xd",
99 "cd", "cbd", "cjid", "clbd", "cm", "csd", "cxa", "cxd"
100};
101
102static int addrtypenames_max = ARC_NUM_ADDRTYPES - 1;
103
104static const char * const addrtypeunknown = "unknown";
105
37fd5ef3
CZ
106/* This structure keeps track which instruction class(es)
107 should be ignored durring disassembling. */
108
109typedef struct skipclass
110{
111 insn_class_t insn_class;
112 insn_subclass_t subclass;
113 struct skipclass *nxt;
114} skipclass_t, *linkclass;
115
116/* Intial classes of instructions to be consider first when
117 disassembling. */
118static linkclass decodelist = NULL;
119
10045478
AK
120/* ISA mask value enforced via disassembler info options. ARC_OPCODE_NONE
121 value means that no CPU is enforced. */
122
123static unsigned enforced_isa_mask = ARC_OPCODE_NONE;
124
fdddd290 125/* True if we want to print using only hex numbers. */
126static bfd_boolean print_hex = FALSE;
127
886a2506
NC
128/* Macros section. */
129
130#ifdef DEBUG
131# define pr_debug(fmt, args...) fprintf (stderr, fmt, ##args)
132#else
133# define pr_debug(fmt, args...)
134#endif
135
136#define ARRANGE_ENDIAN(info, buf) \
137 (info->endian == BFD_ENDIAN_LITTLE ? bfd_getm32 (bfd_getl32 (buf)) \
138 : bfd_getb32 (buf))
139
1d61b032 140#define BITS(word,s,e) (((word) >> (s)) & ((1ull << ((e) - (s)) << 1) - 1))
bdfe53e3 141#define OPCODE_32BIT_INSN(word) (BITS ((word), 27, 31))
252b5132 142
886a2506 143/* Functions implementation. */
252b5132 144
6ec7c1ae
CZ
145/* Initialize private data. */
146static bfd_boolean
147init_arc_disasm_info (struct disassemble_info *info)
148{
149 struct arc_disassemble_info *arc_infop
150 = calloc (sizeof (*arc_infop), 1);
151
152 if (arc_infop == NULL)
153 return FALSE;
154
155 info->private_data = arc_infop;
156 return TRUE;
157}
158
37fd5ef3
CZ
159/* Add a new element to the decode list. */
160
161static void
162add_to_decodelist (insn_class_t insn_class,
163 insn_subclass_t subclass)
164{
165 linkclass t = (linkclass) xmalloc (sizeof (skipclass_t));
166
167 t->insn_class = insn_class;
168 t->subclass = subclass;
169 t->nxt = decodelist;
170 decodelist = t;
171}
172
173/* Return TRUE if we need to skip the opcode from being
174 disassembled. */
175
176static bfd_boolean
ee881e5d 177skip_this_opcode (const struct arc_opcode *opcode)
37fd5ef3
CZ
178{
179 linkclass t = decodelist;
37fd5ef3
CZ
180
181 /* Check opcode for major 0x06, return if it is not in. */
bdfe53e3 182 if (arc_opcode_len (opcode) == 4
0f3f7167
CZ
183 && (OPCODE_32BIT_INSN (opcode->opcode) != 0x06
184 /* Can be an APEX extensions. */
185 && OPCODE_32BIT_INSN (opcode->opcode) != 0x07))
37fd5ef3
CZ
186 return FALSE;
187
ee881e5d
CZ
188 /* or not a known truble class. */
189 switch (opcode->insn_class)
190 {
191 case FLOAT:
192 case DSP:
3334eba7 193 case ARITH:
0f3f7167 194 case MPY:
ee881e5d
CZ
195 break;
196 default:
197 return FALSE;
198 }
199
200 while (t != NULL)
37fd5ef3
CZ
201 {
202 if ((t->insn_class == opcode->insn_class)
203 && (t->subclass == opcode->subclass))
ee881e5d 204 return FALSE;
37fd5ef3
CZ
205 t = t->nxt;
206 }
207
ee881e5d 208 return TRUE;
37fd5ef3
CZ
209}
210
886a2506
NC
211static bfd_vma
212bfd_getm32 (unsigned int data)
0d2bcfaf 213{
886a2506 214 bfd_vma value = 0;
0d2bcfaf 215
886a2506
NC
216 value = ((data & 0xff00) | (data & 0xff)) << 16;
217 value |= ((data & 0xff0000) | (data & 0xff000000)) >> 16;
218 return value;
0d2bcfaf
NC
219}
220
37fd5ef3 221static bfd_boolean
886a2506
NC
222special_flag_p (const char *opname,
223 const char *flgname)
0d2bcfaf 224{
886a2506 225 const struct arc_flag_special *flg_spec;
886a2506 226 unsigned i, j, flgidx;
0d2bcfaf 227
886a2506 228 for (i = 0; i < arc_num_flag_special; i++)
252b5132 229 {
886a2506 230 flg_spec = &arc_flag_special_cases[i];
279a96ca 231
24b368f8 232 if (strcmp (opname, flg_spec->name))
886a2506 233 continue;
279a96ca 234
886a2506
NC
235 /* Found potential special case instruction. */
236 for (j=0;; ++j)
0d2bcfaf 237 {
886a2506
NC
238 flgidx = flg_spec->flags[j];
239 if (flgidx == 0)
240 break; /* End of the array. */
0d2bcfaf 241
886a2506 242 if (strcmp (flgname, arc_flag_operands[flgidx].name) == 0)
37fd5ef3 243 return TRUE;
252b5132 244 }
0d2bcfaf 245 }
37fd5ef3 246 return FALSE;
0d2bcfaf 247}
252b5132 248
4eb6f892
AB
249/* Find opcode from ARC_TABLE given the instruction described by INSN and
250 INSNLEN. The ISA_MASK restricts the possible matches in ARC_TABLE. */
251
b99747ae 252static const struct arc_opcode *
37fd5ef3
CZ
253find_format_from_table (struct disassemble_info *info,
254 const struct arc_opcode *arc_table,
bdfe53e3 255 unsigned long long insn,
37fd5ef3
CZ
256 unsigned int insn_len,
257 unsigned isa_mask,
258 bfd_boolean *has_limm,
259 bfd_boolean overlaps)
b99747ae
CZ
260{
261 unsigned int i = 0;
262 const struct arc_opcode *opcode = NULL;
ee881e5d 263 const struct arc_opcode *t_op = NULL;
b99747ae
CZ
264 const unsigned char *opidx;
265 const unsigned char *flgidx;
ee881e5d 266 bfd_boolean warn_p = FALSE;
b99747ae 267
37fd5ef3
CZ
268 do
269 {
270 bfd_boolean invalid = FALSE;
b99747ae 271
37fd5ef3 272 opcode = &arc_table[i++];
b99747ae 273
bdfe53e3 274 if (!(opcode->cpu & isa_mask))
37fd5ef3 275 continue;
b99747ae 276
bdfe53e3 277 if (arc_opcode_len (opcode) != (int) insn_len)
37fd5ef3 278 continue;
b99747ae 279
bdfe53e3 280 if ((insn & opcode->mask) != opcode->opcode)
37fd5ef3 281 continue;
b99747ae 282
37fd5ef3 283 *has_limm = FALSE;
4eb6f892 284
37fd5ef3
CZ
285 /* Possible candidate, check the operands. */
286 for (opidx = opcode->operands; *opidx; opidx++)
287 {
e5b06ef0 288 int value, limmind;
37fd5ef3 289 const struct arc_operand *operand = &arc_operands[*opidx];
b99747ae 290
37fd5ef3
CZ
291 if (operand->flags & ARC_OPERAND_FAKE)
292 continue;
b99747ae 293
37fd5ef3 294 if (operand->extract)
bdfe53e3 295 value = (*operand->extract) (insn, &invalid);
37fd5ef3 296 else
a11db3e9 297 value = (insn >> operand->shift) & ((1ull << operand->bits) - 1);
37fd5ef3
CZ
298
299 /* Check for LIMM indicator. If it is there, then make sure
300 we pick the right format. */
e5b06ef0 301 limmind = (isa_mask & ARC_OPCODE_ARCV2) ? 0x1E : 0x3E;
37fd5ef3
CZ
302 if (operand->flags & ARC_OPERAND_IR
303 && !(operand->flags & ARC_OPERAND_LIMM))
304 {
305 if ((value == 0x3E && insn_len == 4)
e5b06ef0 306 || (value == limmind && insn_len == 2))
37fd5ef3
CZ
307 {
308 invalid = TRUE;
309 break;
310 }
311 }
312
313 if (operand->flags & ARC_OPERAND_LIMM
314 && !(operand->flags & ARC_OPERAND_DUPLICATE))
315 *has_limm = TRUE;
316 }
317
318 /* Check the flags. */
319 for (flgidx = opcode->flags; *flgidx; flgidx++)
320 {
321 /* Get a valid flag class. */
322 const struct arc_flag_class *cl_flags = &arc_flag_classes[*flgidx];
323 const unsigned *flgopridx;
324 int foundA = 0, foundB = 0;
325 unsigned int value;
326
327 /* Check first the extensions. */
328 if (cl_flags->flag_class & F_CLASS_EXTEND)
329 {
bdfe53e3 330 value = (insn & 0x1F);
37fd5ef3
CZ
331 if (arcExtMap_condCodeName (value))
332 continue;
333 }
334
6ec7c1ae
CZ
335 /* Check for the implicit flags. */
336 if (cl_flags->flag_class & F_CLASS_IMPLICIT)
337 continue;
338
37fd5ef3
CZ
339 for (flgopridx = cl_flags->flags; *flgopridx; ++flgopridx)
340 {
341 const struct arc_flag_operand *flg_operand =
342 &arc_flag_operands[*flgopridx];
343
bdfe53e3 344 value = (insn >> flg_operand->shift)
37fd5ef3
CZ
345 & ((1 << flg_operand->bits) - 1);
346 if (value == flg_operand->code)
347 foundA = 1;
348 if (value)
349 foundB = 1;
350 }
351
352 if (!foundA && foundB)
353 {
354 invalid = TRUE;
355 break;
356 }
357 }
358
359 if (invalid)
360 continue;
361
362 if (insn_len == 4
ee881e5d
CZ
363 && overlaps)
364 {
365 warn_p = TRUE;
366 t_op = opcode;
367 if (skip_this_opcode (opcode))
368 continue;
369 }
37fd5ef3
CZ
370
371 /* The instruction is valid. */
372 return opcode;
373 }
374 while (opcode->mask);
b99747ae 375
ee881e5d
CZ
376 if (warn_p)
377 {
378 info->fprintf_func (info->stream,
379 _("\nWarning: disassembly may be wrong due to "
380 "guessed opcode class choice.\n"
381 "Use -M<class[,class]> to select the correct "
382 "opcode class(es).\n\t\t\t\t"));
383 return t_op;
384 }
385
b99747ae
CZ
386 return NULL;
387}
388
4eb6f892
AB
389/* Find opcode for INSN, trying various different sources. The instruction
390 length in INSN_LEN will be updated if the instruction requires a LIMM
bdfe53e3 391 extension.
4eb6f892
AB
392
393 A pointer to the opcode is placed into OPCODE_RESULT, and ITER is
bdfe53e3
AB
394 initialised, ready to iterate over the operands of the found opcode. If
395 the found opcode requires a LIMM then the LIMM value will be loaded into a
396 field of ITER.
4eb6f892
AB
397
398 This function returns TRUE in almost all cases, FALSE is reserved to
bdfe53e3
AB
399 indicate an error (failing to find an opcode is not an error) a returned
400 result of FALSE would indicate that the disassembler can't continue.
4eb6f892 401
bdfe53e3
AB
402 If no matching opcode is found then the returned result will be TRUE, the
403 value placed into OPCODE_RESULT will be NULL, ITER will be undefined, and
404 INSN_LEN will be unchanged.
4eb6f892 405
bdfe53e3
AB
406 If a matching opcode is found, then the returned result will be TRUE, the
407 opcode pointer is placed into OPCODE_RESULT, INSN_LEN will be increased by
408 4 if the instruction requires a LIMM, and the LIMM value will have been
409 loaded into a field of ITER. Finally, ITER will have been initialised so
410 that calls to OPERAND_ITERATOR_NEXT will iterate over the opcode's
411 operands. */
4eb6f892
AB
412
413static bfd_boolean
37fd5ef3 414find_format (bfd_vma memaddr,
bdfe53e3 415 unsigned long long insn,
37fd5ef3
CZ
416 unsigned int * insn_len,
417 unsigned isa_mask,
418 struct disassemble_info * info,
419 const struct arc_opcode ** opcode_result,
420 struct arc_operand_iterator * iter)
4eb6f892 421{
37fd5ef3 422 const struct arc_opcode *opcode = NULL;
4c4addbe 423 bfd_boolean needs_limm = FALSE;
f807f43d 424 const extInstruction_t *einsn, *i;
bdfe53e3 425 unsigned limm = 0;
6ec7c1ae 426 struct arc_disassemble_info *arc_infop = info->private_data;
4eb6f892 427
37fd5ef3 428 /* First, try the extension instructions. */
bdfe53e3 429 if (*insn_len == 4)
4eb6f892 430 {
bdfe53e3
AB
431 einsn = arcExtMap_insn (OPCODE_32BIT_INSN (insn), insn);
432 for (i = einsn; (i != NULL) && (opcode == NULL); i = i->next)
4eb6f892 433 {
bdfe53e3
AB
434 const char *errmsg = NULL;
435
436 opcode = arcExtMap_genOpcode (i, isa_mask, &errmsg);
437 if (opcode == NULL)
438 {
beea5cc1
AM
439 (*info->fprintf_func) (info->stream,
440 _("An error occured while generating the "
441 "extension instruction operations"));
bdfe53e3
AB
442 *opcode_result = NULL;
443 return FALSE;
444 }
37fd5ef3 445
bdfe53e3
AB
446 opcode = find_format_from_table (info, opcode, insn, *insn_len,
447 isa_mask, &needs_limm, FALSE);
448 }
4eb6f892
AB
449 }
450
37fd5ef3
CZ
451 /* Then, try finding the first match in the opcode table. */
452 if (opcode == NULL)
453 opcode = find_format_from_table (info, arc_opcodes, insn, *insn_len,
454 isa_mask, &needs_limm, TRUE);
455
beea5cc1 456 if (opcode != NULL && needs_limm)
4eb6f892
AB
457 {
458 bfd_byte buffer[4];
459 int status;
460
461 status = (*info->read_memory_func) (memaddr + *insn_len, buffer,
462 4, info);
463 if (status != 0)
464 {
465 opcode = NULL;
466 }
467 else
468 {
bdfe53e3 469 limm = ARRANGE_ENDIAN (info, buffer);
4eb6f892
AB
470 *insn_len += 4;
471 }
472 }
473
bdfe53e3 474 if (opcode != NULL)
4eb6f892 475 {
4eb6f892 476 iter->insn = insn;
bdfe53e3
AB
477 iter->limm = limm;
478 iter->opcode = opcode;
479 iter->opidx = opcode->operands;
4eb6f892
AB
480 }
481
482 *opcode_result = opcode;
6ec7c1ae
CZ
483
484 /* Update private data. */
485 arc_infop->opcode = opcode;
4c4addbe 486 arc_infop->limm = limm;
6ec7c1ae
CZ
487 arc_infop->limm_p = needs_limm;
488
4eb6f892
AB
489 return TRUE;
490}
491
f36e33da
CZ
492static void
493print_flags (const struct arc_opcode *opcode,
bdfe53e3 494 unsigned long long *insn,
f36e33da
CZ
495 struct disassemble_info *info)
496{
497 const unsigned char *flgidx;
498 unsigned int value;
6ec7c1ae 499 struct arc_disassemble_info *arc_infop = info->private_data;
f36e33da
CZ
500
501 /* Now extract and print the flags. */
502 for (flgidx = opcode->flags; *flgidx; flgidx++)
503 {
504 /* Get a valid flag class. */
505 const struct arc_flag_class *cl_flags = &arc_flag_classes[*flgidx];
506 const unsigned *flgopridx;
507
508 /* Check first the extensions. */
c810e0b8 509 if (cl_flags->flag_class & F_CLASS_EXTEND)
f36e33da
CZ
510 {
511 const char *name;
512 value = (insn[0] & 0x1F);
513
514 name = arcExtMap_condCodeName (value);
515 if (name)
516 {
517 (*info->fprintf_func) (info->stream, ".%s", name);
518 continue;
519 }
520 }
521
522 for (flgopridx = cl_flags->flags; *flgopridx; ++flgopridx)
523 {
524 const struct arc_flag_operand *flg_operand =
525 &arc_flag_operands[*flgopridx];
526
6ec7c1ae
CZ
527 /* Implicit flags are only used for the insn decoder. */
528 if (cl_flags->flag_class & F_CLASS_IMPLICIT)
529 {
530 if (cl_flags->flag_class & F_CLASS_COND)
531 arc_infop->condition_code = flg_operand->code;
532 else if (cl_flags->flag_class & F_CLASS_WB)
533 arc_infop->writeback_mode = flg_operand->code;
534 else if (cl_flags->flag_class & F_CLASS_ZZ)
535 info->data_size = flg_operand->code;
536 continue;
537 }
538
f36e33da
CZ
539 if (!flg_operand->favail)
540 continue;
541
542 value = (insn[0] >> flg_operand->shift)
543 & ((1 << flg_operand->bits) - 1);
544 if (value == flg_operand->code)
545 {
546 /* FIXME!: print correctly nt/t flag. */
547 if (!special_flag_p (opcode->name, flg_operand->name))
548 (*info->fprintf_func) (info->stream, ".");
549 else if (info->insn_type == dis_dref)
550 {
551 switch (flg_operand->name[0])
552 {
553 case 'b':
554 info->data_size = 1;
555 break;
556 case 'h':
557 case 'w':
558 info->data_size = 2;
559 break;
560 default:
561 info->data_size = 4;
562 break;
563 }
564 }
d9eca1df
CZ
565 if (flg_operand->name[0] == 'd'
566 && flg_operand->name[1] == 0)
567 info->branch_delay_insns = 1;
568
569 /* Check if it is a conditional flag. */
570 if (cl_flags->flag_class & F_CLASS_COND)
571 {
572 if (info->insn_type == dis_jsr)
573 info->insn_type = dis_condjsr;
574 else if (info->insn_type == dis_branch)
575 info->insn_type = dis_condbranch;
6ec7c1ae 576 arc_infop->condition_code = flg_operand->code;
d9eca1df
CZ
577 }
578
6ec7c1ae
CZ
579 /* Check for the write back modes. */
580 if (cl_flags->flag_class & F_CLASS_WB)
581 arc_infop->writeback_mode = flg_operand->code;
582
f36e33da
CZ
583 (*info->fprintf_func) (info->stream, "%s", flg_operand->name);
584 }
f36e33da
CZ
585 }
586 }
587}
588
589static const char *
590get_auxreg (const struct arc_opcode *opcode,
591 int value,
592 unsigned isa_mask)
593{
594 const char *name;
595 unsigned int i;
596 const struct arc_aux_reg *auxr = &arc_aux_regs[0];
597
c810e0b8 598 if (opcode->insn_class != AUXREG)
f36e33da
CZ
599 return NULL;
600
601 name = arcExtMap_auxRegName (value);
602 if (name)
603 return name;
604
605 for (i = 0; i < arc_num_aux_regs; i++, auxr++)
606 {
607 if (!(auxr->cpu & isa_mask))
608 continue;
609
610 if (auxr->subclass != NONE)
611 return NULL;
612
613 if (auxr->address == value)
614 return auxr->name;
615 }
616 return NULL;
617}
cb040366 618
db18dbab
GM
619/* Convert a value representing an address type to a string used to refer to
620 the address type in assembly code. */
621
622static const char *
623get_addrtype (int value)
624{
625 if (value < 0 || value > addrtypenames_max)
626 return addrtypeunknown;
627
628 return addrtypenames[value];
629}
630
cb040366
AB
631/* Calculate the instruction length for an instruction starting with MSB
632 and LSB, the most and least significant byte. The ISA_MASK is used to
633 filter the instructions considered to only those that are part of the
634 current architecture.
635
636 The instruction lengths are calculated from the ARC_OPCODE table, and
637 cached for later use. */
638
639static unsigned int
4eb6f892 640arc_insn_length (bfd_byte msb, bfd_byte lsb, struct disassemble_info *info)
cb040366
AB
641{
642 bfd_byte major_opcode = msb >> 3;
643
644 switch (info->mach)
645 {
bdd582db
GM
646 case bfd_mach_arc_arc700:
647 /* The nps400 extension set requires this special casing of the
648 instruction length calculation. Right now this is not causing any
649 problems as none of the known extensions overlap in opcode space,
650 but, if they ever do then we might need to start carrying
651 information around in the elf about which extensions are in use. */
4eb6f892
AB
652 if (major_opcode == 0xb)
653 {
654 bfd_byte minor_opcode = lsb & 0x1f;
655
bdfe53e3
AB
656 if (minor_opcode < 4)
657 return 6;
658 else if (minor_opcode == 0x10 || minor_opcode == 0x11)
659 return 8;
4eb6f892 660 }
5a736821
GM
661 if (major_opcode == 0xa)
662 {
663 return 8;
664 }
1a0670f3 665 /* Fall through. */
cb040366
AB
666 case bfd_mach_arc_arc600:
667 return (major_opcode > 0xb) ? 2 : 4;
668 break;
669
670 case bfd_mach_arc_arcv2:
671 return (major_opcode > 0x7) ? 2 : 4;
672 break;
673
674 default:
d88bdcb4 675 return 0;
cb040366
AB
676 }
677}
678
4eb6f892
AB
679/* Extract and return the value of OPERAND from the instruction whose value
680 is held in the array INSN. */
681
682static int
bdfe53e3
AB
683extract_operand_value (const struct arc_operand *operand,
684 unsigned long long insn,
685 unsigned limm)
4eb6f892
AB
686{
687 int value;
688
689 /* Read the limm operand, if required. */
690 if (operand->flags & ARC_OPERAND_LIMM)
691 /* The second part of the instruction value will have been loaded as
692 part of the find_format call made earlier. */
bdfe53e3 693 value = limm;
4eb6f892
AB
694 else
695 {
696 if (operand->extract)
bdfe53e3 697 value = (*operand->extract) (insn, (int *) NULL);
4eb6f892
AB
698 else
699 {
700 if (operand->flags & ARC_OPERAND_ALIGNED32)
701 {
bdfe53e3 702 value = (insn >> operand->shift)
4eb6f892
AB
703 & ((1 << (operand->bits - 2)) - 1);
704 value = value << 2;
705 }
706 else
707 {
bdfe53e3 708 value = (insn >> operand->shift) & ((1 << operand->bits) - 1);
4eb6f892
AB
709 }
710 if (operand->flags & ARC_OPERAND_SIGNED)
711 {
712 int signbit = 1 << (operand->bits - 1);
713 value = (value ^ signbit) - signbit;
714 }
715 }
716 }
717
718 return value;
719}
720
721/* Find the next operand, and the operands value from ITER. Return TRUE if
722 there is another operand, otherwise return FALSE. If there is an
723 operand returned then the operand is placed into OPERAND, and the value
724 into VALUE. If there is no operand returned then OPERAND and VALUE are
725 unchanged. */
726
727static bfd_boolean
728operand_iterator_next (struct arc_operand_iterator *iter,
729 const struct arc_operand **operand,
730 int *value)
731{
bdfe53e3 732 if (*iter->opidx == 0)
4eb6f892 733 {
bdfe53e3
AB
734 *operand = NULL;
735 return FALSE;
4eb6f892 736 }
4eb6f892 737
bdfe53e3
AB
738 *operand = &arc_operands[*iter->opidx];
739 *value = extract_operand_value (*operand, iter->insn, iter->limm);
740 iter->opidx++;
4eb6f892 741
4eb6f892
AB
742 return TRUE;
743}
744
37fd5ef3
CZ
745/* Helper for parsing the options. */
746
747static void
f995bbe8 748parse_option (const char *option)
37fd5ef3 749{
e1e94c49 750 if (disassembler_options_cmp (option, "dsp") == 0)
37fd5ef3
CZ
751 add_to_decodelist (DSP, NONE);
752
e1e94c49 753 else if (disassembler_options_cmp (option, "spfp") == 0)
37fd5ef3
CZ
754 add_to_decodelist (FLOAT, SPX);
755
e1e94c49 756 else if (disassembler_options_cmp (option, "dpfp") == 0)
37fd5ef3
CZ
757 add_to_decodelist (FLOAT, DPX);
758
e1e94c49 759 else if (disassembler_options_cmp (option, "quarkse_em") == 0)
ee881e5d
CZ
760 {
761 add_to_decodelist (FLOAT, DPX);
762 add_to_decodelist (FLOAT, SPX);
53a346d8
CZ
763 add_to_decodelist (FLOAT, QUARKSE1);
764 add_to_decodelist (FLOAT, QUARKSE2);
ee881e5d 765 }
37fd5ef3 766
e1e94c49 767 else if (disassembler_options_cmp (option, "fpuda") == 0)
37fd5ef3
CZ
768 add_to_decodelist (FLOAT, DPA);
769
0f3f7167
CZ
770 else if (disassembler_options_cmp (option, "nps400") == 0)
771 {
772 add_to_decodelist (ACL, NPS400);
773 add_to_decodelist (ARITH, NPS400);
774 add_to_decodelist (BITOP, NPS400);
775 add_to_decodelist (BMU, NPS400);
776 add_to_decodelist (CONTROL, NPS400);
777 add_to_decodelist (DMA, NPS400);
778 add_to_decodelist (DPI, NPS400);
779 add_to_decodelist (MEMORY, NPS400);
780 add_to_decodelist (MISC, NPS400);
781 add_to_decodelist (NET, NPS400);
782 add_to_decodelist (PMU, NPS400);
783 add_to_decodelist (PROTOCOL_DECODE, NPS400);
784 add_to_decodelist (ULTRAIP, NPS400);
785 }
786
e1e94c49 787 else if (disassembler_options_cmp (option, "fpus") == 0)
37fd5ef3
CZ
788 {
789 add_to_decodelist (FLOAT, SP);
790 add_to_decodelist (FLOAT, CVT);
791 }
792
e1e94c49 793 else if (disassembler_options_cmp (option, "fpud") == 0)
37fd5ef3
CZ
794 {
795 add_to_decodelist (FLOAT, DP);
796 add_to_decodelist (FLOAT, CVT);
797 }
fdddd290 798 else if (CONST_STRNEQ (option, "hex"))
799 print_hex = TRUE;
37fd5ef3 800 else
a6743a54
AM
801 /* xgettext:c-format */
802 opcodes_error_handler (_("unrecognised disassembler option: %s"), option);
37fd5ef3
CZ
803}
804
10045478
AK
805#define ARC_CPU_TYPE_A6xx(NAME,EXTRA) \
806 { #NAME, ARC_OPCODE_ARC600, "ARC600" }
807#define ARC_CPU_TYPE_A7xx(NAME,EXTRA) \
808 { #NAME, ARC_OPCODE_ARC700, "ARC700" }
809#define ARC_CPU_TYPE_AV2EM(NAME,EXTRA) \
810 { #NAME, ARC_OPCODE_ARCv2EM, "ARC EM" }
811#define ARC_CPU_TYPE_AV2HS(NAME,EXTRA) \
812 { #NAME, ARC_OPCODE_ARCv2HS, "ARC HS" }
813#define ARC_CPU_TYPE_NONE \
814 { 0, 0, 0 }
815
816/* A table of CPU names and opcode sets. */
817static const struct cpu_type
818{
819 const char *name;
820 unsigned flags;
821 const char *isa;
822}
823 cpu_types[] =
824{
825 #include "elf/arc-cpu.def"
826};
827
828/* Helper for parsing the CPU options. Accept any of the ARC architectures
829 values. OPTION should be a value passed to cpu=. */
830
831static unsigned
832parse_cpu_option (const char *option)
833{
834 int i;
835
836 for (i = 0; cpu_types[i].name; ++i)
837 {
e1e94c49 838 if (!disassembler_options_cmp (cpu_types[i].name, option))
10045478
AK
839 {
840 return cpu_types[i].flags;
841 }
842 }
843
a6743a54
AM
844 /* xgettext:c-format */
845 opcodes_error_handler (_("unrecognised disassembler CPU option: %s"), option);
10045478
AK
846 return ARC_OPCODE_NONE;
847}
848
37fd5ef3
CZ
849/* Go over the options list and parse it. */
850
851static void
f995bbe8 852parse_disassembler_options (const char *options)
37fd5ef3 853{
2e74f9dd
AK
854 const char *option;
855
37fd5ef3
CZ
856 if (options == NULL)
857 return;
858
10045478
AK
859 /* Disassembler might be reused for difference CPU's, and cpu option set for
860 the first one shouldn't be applied to second (which might not have
861 explicit cpu in its options. Therefore it is required to reset enforced
862 CPU when new options are being parsed. */
863 enforced_isa_mask = ARC_OPCODE_NONE;
864
2e74f9dd 865 FOR_EACH_DISASSEMBLER_OPTION (option, options)
37fd5ef3 866 {
10045478
AK
867 /* A CPU option? Cannot use STRING_COMMA_LEN because strncmp is also a
868 preprocessor macro. */
2e74f9dd 869 if (strncmp (option, "cpu=", 4) == 0)
10045478 870 /* Strip leading `cpu=`. */
2e74f9dd 871 enforced_isa_mask = parse_cpu_option (option + 4);
10045478 872 else
2e74f9dd 873 parse_option (option);
37fd5ef3
CZ
874 }
875}
876
bdfe53e3
AB
877/* Return the instruction type for an instruction described by OPCODE. */
878
879static enum dis_insn_type
880arc_opcode_to_insn_type (const struct arc_opcode *opcode)
881{
882 enum dis_insn_type insn_type;
883
884 switch (opcode->insn_class)
885 {
886 case BRANCH:
6ec7c1ae
CZ
887 case BBIT0:
888 case BBIT1:
889 case BI:
890 case BIH:
891 case BRCC:
892 case EI:
893 case JLI:
bdfe53e3 894 case JUMP:
6ec7c1ae 895 case LOOP:
bdfe53e3
AB
896 if (!strncmp (opcode->name, "bl", 2)
897 || !strncmp (opcode->name, "jl", 2))
898 {
899 if (opcode->subclass == COND)
900 insn_type = dis_condjsr;
901 else
902 insn_type = dis_jsr;
903 }
904 else
905 {
906 if (opcode->subclass == COND)
907 insn_type = dis_condbranch;
908 else
909 insn_type = dis_branch;
910 }
911 break;
abe7c33b
CZ
912 case LOAD:
913 case STORE:
bdfe53e3 914 case MEMORY:
6ec7c1ae
CZ
915 case ENTER:
916 case PUSH:
917 case POP:
abe7c33b 918 insn_type = dis_dref;
bdfe53e3 919 break;
6ec7c1ae
CZ
920 case LEAVE:
921 insn_type = dis_branch;
922 break;
bdfe53e3
AB
923 default:
924 insn_type = dis_nonbranch;
925 break;
926 }
927
928 return insn_type;
929}
930
886a2506 931/* Disassemble ARC instructions. */
0d2bcfaf 932
886a2506
NC
933static int
934print_insn_arc (bfd_vma memaddr,
935 struct disassemble_info *info)
0d2bcfaf 936{
bdfe53e3
AB
937 bfd_byte buffer[8];
938 unsigned int highbyte, lowbyte;
886a2506 939 int status;
4eb6f892 940 unsigned int insn_len;
bdfe53e3 941 unsigned long long insn = 0;
10045478 942 unsigned isa_mask = ARC_OPCODE_NONE;
886a2506 943 const struct arc_opcode *opcode;
886a2506
NC
944 bfd_boolean need_comma;
945 bfd_boolean open_braket;
24b368f8 946 int size;
4eb6f892 947 const struct arc_operand *operand;
50d2740d 948 int value, vpcl;
4eb6f892 949 struct arc_operand_iterator iter;
6ec7c1ae 950 struct arc_disassemble_info *arc_infop;
50d2740d 951 bfd_boolean rpcl = FALSE, rset = FALSE;
37fd5ef3
CZ
952
953 if (info->disassembler_options)
954 {
955 parse_disassembler_options (info->disassembler_options);
956
957 /* Avoid repeated parsing of the options. */
958 info->disassembler_options = NULL;
959 }
0d2bcfaf 960
6ec7c1ae
CZ
961 if (info->private_data == NULL && !init_arc_disasm_info (info))
962 return -1;
963
4eb6f892 964 memset (&iter, 0, sizeof (iter));
90f61cce
GM
965 highbyte = ((info->endian == BFD_ENDIAN_LITTLE) ? 1 : 0);
966 lowbyte = ((info->endian == BFD_ENDIAN_LITTLE) ? 0 : 1);
0d2bcfaf 967
10045478
AK
968 /* Figure out CPU type, unless it was enforced via disassembler options. */
969 if (enforced_isa_mask == ARC_OPCODE_NONE)
886a2506 970 {
10045478 971 Elf_Internal_Ehdr *header = NULL;
0d2bcfaf 972
10045478
AK
973 if (info->section && info->section->owner)
974 header = elf_elfheader (info->section->owner);
0d2bcfaf 975
10045478 976 switch (info->mach)
37fd5ef3 977 {
10045478
AK
978 case bfd_mach_arc_arc700:
979 isa_mask = ARC_OPCODE_ARC700;
980 break;
981
982 case bfd_mach_arc_arc600:
983 isa_mask = ARC_OPCODE_ARC600;
984 break;
985
986 case bfd_mach_arc_arcv2:
987 default:
988 isa_mask = ARC_OPCODE_ARCv2EM;
989 /* TODO: Perhaps remove definition of header since it is only used at
990 this location. */
991 if (header != NULL
992 && (header->e_flags & EF_ARC_MACH_MSK) == EF_ARC_CPU_ARCV2HS)
993 isa_mask = ARC_OPCODE_ARCv2HS;
994 break;
37fd5ef3 995 }
10045478
AK
996 }
997 else
998 isa_mask = enforced_isa_mask;
999
1000 if (isa_mask == ARC_OPCODE_ARCv2HS)
1001 {
1002 /* FPU instructions are not extensions for HS. */
1003 add_to_decodelist (FLOAT, SP);
1004 add_to_decodelist (FLOAT, DP);
1005 add_to_decodelist (FLOAT, CVT);
0d2bcfaf
NC
1006 }
1007
24b368f8
CZ
1008 /* This variable may be set by the instruction decoder. It suggests
1009 the number of bytes objdump should display on a single line. If
1010 the instruction decoder sets this, it should always set it to
1011 the same value in order to get reasonable looking output. */
24b368f8
CZ
1012 info->bytes_per_line = 8;
1013
1014 /* In the next lines, we set two info variables control the way
1015 objdump displays the raw data. For example, if bytes_per_line is
1016 8 and bytes_per_chunk is 4, the output will look like this:
1017 00: 00000000 00000000
1018 with the chunks displayed according to "display_endian". */
24b368f8
CZ
1019 if (info->section
1020 && !(info->section->flags & SEC_CODE))
1021 {
1022 /* This is not a CODE section. */
1023 switch (info->section->size)
1024 {
1025 case 1:
1026 case 2:
1027 case 4:
1028 size = info->section->size;
1029 break;
1030 default:
1031 size = (info->section->size & 0x01) ? 1 : 4;
1032 break;
1033 }
1034 info->bytes_per_chunk = 1;
1035 info->display_endian = info->endian;
1036 }
1037 else
1038 {
1039 size = 2;
1040 info->bytes_per_chunk = 2;
1041 info->display_endian = info->endian;
1042 }
1043
886a2506 1044 /* Read the insn into a host word. */
24b368f8 1045 status = (*info->read_memory_func) (memaddr, buffer, size, info);
50d2740d 1046
886a2506 1047 if (status != 0)
0d2bcfaf 1048 {
886a2506
NC
1049 (*info->memory_error_func) (status, memaddr, info);
1050 return -1;
0d2bcfaf
NC
1051 }
1052
886a2506
NC
1053 if (info->section
1054 && !(info->section->flags & SEC_CODE))
0d2bcfaf 1055 {
24b368f8
CZ
1056 /* Data section. */
1057 unsigned long data;
1058
1059 data = bfd_get_bits (buffer, size * 8,
1060 info->display_endian == BFD_ENDIAN_BIG);
1061 switch (size)
0d2bcfaf 1062 {
24b368f8
CZ
1063 case 1:
1064 (*info->fprintf_func) (info->stream, ".byte\t0x%02lx", data);
1065 break;
1066 case 2:
1067 (*info->fprintf_func) (info->stream, ".short\t0x%04lx", data);
1068 break;
1069 case 4:
1070 (*info->fprintf_func) (info->stream, ".word\t0x%08lx", data);
1071 break;
1072 default:
d88bdcb4 1073 return -1;
0d2bcfaf 1074 }
24b368f8 1075 return size;
886a2506 1076 }
279a96ca 1077
90f61cce 1078 insn_len = arc_insn_length (buffer[highbyte], buffer[lowbyte], info);
4eb6f892 1079 pr_debug ("instruction length = %d bytes\n", insn_len);
d88bdcb4
PA
1080 if (insn_len == 0)
1081 return -1;
1082
6ec7c1ae
CZ
1083 arc_infop = info->private_data;
1084 arc_infop->insn_len = insn_len;
37fd5ef3 1085
4eb6f892 1086 switch (insn_len)
886a2506 1087 {
cb040366 1088 case 2:
bdfe53e3 1089 insn = (buffer[highbyte] << 8) | buffer[lowbyte];
cb040366 1090 break;
886a2506 1091
cb040366 1092 case 4:
bdfe53e3
AB
1093 {
1094 /* This is a long instruction: Read the remaning 2 bytes. */
1095 status = (*info->read_memory_func) (memaddr + 2, &buffer[2], 2, info);
1096 if (status != 0)
1097 {
1098 (*info->memory_error_func) (status, memaddr + 2, info);
1099 return -1;
1100 }
1101 insn = (unsigned long long) ARRANGE_ENDIAN (info, buffer);
1102 }
1103 break;
1104
1105 case 6:
1106 {
1107 status = (*info->read_memory_func) (memaddr + 2, &buffer[2], 4, info);
1108 if (status != 0)
1109 {
1110 (*info->memory_error_func) (status, memaddr + 2, info);
1111 return -1;
1112 }
1113 insn = (unsigned long long) ARRANGE_ENDIAN (info, &buffer[2]);
1114 insn |= ((unsigned long long) buffer[highbyte] << 40)
1115 | ((unsigned long long) buffer[lowbyte] << 32);
1116 }
cb040366 1117 break;
bdfe53e3
AB
1118
1119 case 8:
1120 {
1121 status = (*info->read_memory_func) (memaddr + 2, &buffer[2], 6, info);
1122 if (status != 0)
1123 {
1124 (*info->memory_error_func) (status, memaddr + 2, info);
1125 return -1;
1126 }
1127 insn =
1128 ((((unsigned long long) ARRANGE_ENDIAN (info, buffer)) << 32)
1129 | ((unsigned long long) ARRANGE_ENDIAN (info, &buffer[4])));
1130 }
1131 break;
1132
1133 default:
1134 /* There is no instruction whose length is not 2, 4, 6, or 8. */
d88bdcb4 1135 return -1;
886a2506
NC
1136 }
1137
bdfe53e3
AB
1138 pr_debug ("instruction value = %llx\n", insn);
1139
886a2506
NC
1140 /* Set some defaults for the insn info. */
1141 info->insn_info_valid = 1;
1142 info->branch_delay_insns = 0;
6ec7c1ae 1143 info->data_size = 4;
886a2506
NC
1144 info->insn_type = dis_nonbranch;
1145 info->target = 0;
1146 info->target2 = 0;
1147
1148 /* FIXME to be moved in dissasemble_init_for_target. */
1149 info->disassembler_needs_relocs = TRUE;
1150
1151 /* Find the first match in the opcode table. */
4eb6f892
AB
1152 if (!find_format (memaddr, insn, &insn_len, isa_mask, info, &opcode, &iter))
1153 return -1;
886a2506 1154
b99747ae
CZ
1155 if (!opcode)
1156 {
bdfe53e3
AB
1157 switch (insn_len)
1158 {
1159 case 2:
50d2740d 1160 (*info->fprintf_func) (info->stream, ".shor\t%#04llx",
bdfe53e3
AB
1161 insn & 0xffff);
1162 break;
d88bdcb4 1163
bdfe53e3 1164 case 4:
50d2740d 1165 (*info->fprintf_func) (info->stream, ".word\t%#08llx",
bdfe53e3
AB
1166 insn & 0xffffffff);
1167 break;
d88bdcb4 1168
bdfe53e3 1169 case 6:
50d2740d 1170 (*info->fprintf_func) (info->stream, ".long\t%#08llx",
bdfe53e3 1171 insn & 0xffffffff);
50d2740d 1172 (*info->fprintf_func) (info->stream, ".long\t%#04llx",
bdfe53e3
AB
1173 (insn >> 32) & 0xffff);
1174 break;
d88bdcb4 1175
bdfe53e3 1176 case 8:
50d2740d 1177 (*info->fprintf_func) (info->stream, ".long\t%#08llx",
bdfe53e3 1178 insn & 0xffffffff);
50d2740d 1179 (*info->fprintf_func) (info->stream, ".long\t%#08llx",
bdfe53e3
AB
1180 insn >> 32);
1181 break;
d88bdcb4 1182
bdfe53e3 1183 default:
d88bdcb4 1184 return -1;
bdfe53e3 1185 }
886a2506 1186
4eb6f892
AB
1187 info->insn_type = dis_noninsn;
1188 return insn_len;
886a2506 1189 }
279a96ca 1190
886a2506
NC
1191 /* Print the mnemonic. */
1192 (*info->fprintf_func) (info->stream, "%s", opcode->name);
1193
1194 /* Preselect the insn class. */
bdfe53e3 1195 info->insn_type = arc_opcode_to_insn_type (opcode);
279a96ca 1196
bdfe53e3 1197 pr_debug ("%s: 0x%08llx\n", opcode->name, opcode->opcode);
279a96ca 1198
bdfe53e3 1199 print_flags (opcode, &insn, info);
279a96ca 1200
886a2506
NC
1201 if (opcode->operands[0] != 0)
1202 (*info->fprintf_func) (info->stream, "\t");
279a96ca 1203
886a2506
NC
1204 need_comma = FALSE;
1205 open_braket = FALSE;
6ec7c1ae 1206 arc_infop->operands_count = 0;
279a96ca 1207
886a2506 1208 /* Now extract and print the operands. */
4eb6f892 1209 operand = NULL;
50d2740d 1210 vpcl = 0;
4eb6f892 1211 while (operand_iterator_next (&iter, &operand, &value))
886a2506 1212 {
886a2506 1213 if (open_braket && (operand->flags & ARC_OPERAND_BRAKET))
0d2bcfaf 1214 {
886a2506
NC
1215 (*info->fprintf_func) (info->stream, "]");
1216 open_braket = FALSE;
1217 continue;
0d2bcfaf 1218 }
279a96ca 1219
886a2506 1220 /* Only take input from real operands. */
db18dbab 1221 if (ARC_OPERAND_IS_FAKE (operand))
886a2506 1222 continue;
279a96ca 1223
4eb6f892
AB
1224 if ((operand->flags & ARC_OPERAND_IGNORE)
1225 && (operand->flags & ARC_OPERAND_IR)
6ec7c1ae 1226 && value == -1)
886a2506 1227 continue;
279a96ca 1228
db18dbab 1229 if (operand->flags & ARC_OPERAND_COLON)
6ec7c1ae
CZ
1230 {
1231 (*info->fprintf_func) (info->stream, ":");
1232 continue;
1233 }
db18dbab 1234
886a2506
NC
1235 if (need_comma)
1236 (*info->fprintf_func) (info->stream, ",");
279a96ca 1237
886a2506 1238 if (!open_braket && (operand->flags & ARC_OPERAND_BRAKET))
0d2bcfaf 1239 {
886a2506
NC
1240 (*info->fprintf_func) (info->stream, "[");
1241 open_braket = TRUE;
1242 need_comma = FALSE;
1243 continue;
0d2bcfaf 1244 }
886a2506 1245
db18dbab
GM
1246 need_comma = TRUE;
1247
50d2740d 1248 if (operand->flags & ARC_OPERAND_PCREL)
1249 {
1250 rpcl = TRUE;
1251 vpcl = value;
1252 rset = TRUE;
1253
1254 info->target = (bfd_vma) (memaddr & ~3) + value;
1255 }
1256 else if (!(operand->flags & ARC_OPERAND_IR))
1257 {
1258 vpcl = value;
1259 rset = TRUE;
1260 }
1261
886a2506
NC
1262 /* Print the operand as directed by the flags. */
1263 if (operand->flags & ARC_OPERAND_IR)
1264 {
f36e33da
CZ
1265 const char *rname;
1266
886a2506 1267 assert (value >=0 && value < 64);
f36e33da
CZ
1268 rname = arcExtMap_coreRegName (value);
1269 if (!rname)
1270 rname = regnames[value];
1271 (*info->fprintf_func) (info->stream, "%s", rname);
886a2506 1272 if (operand->flags & ARC_OPERAND_TRUNCATE)
f36e33da
CZ
1273 {
1274 rname = arcExtMap_coreRegName (value + 1);
1275 if (!rname)
1276 rname = regnames[value + 1];
1277 (*info->fprintf_func) (info->stream, "%s", rname);
1278 }
50d2740d 1279 if (value == 63)
1280 rpcl = TRUE;
1281 else
1282 rpcl = FALSE;
886a2506
NC
1283 }
1284 else if (operand->flags & ARC_OPERAND_LIMM)
1285 {
4eb6f892 1286 const char *rname = get_auxreg (opcode, value, isa_mask);
db18dbab 1287
f36e33da
CZ
1288 if (rname && open_braket)
1289 (*info->fprintf_func) (info->stream, "%s", rname);
1290 else
1291 {
4eb6f892 1292 (*info->fprintf_func) (info->stream, "%#x", value);
f36e33da
CZ
1293 if (info->insn_type == dis_branch
1294 || info->insn_type == dis_jsr)
4eb6f892 1295 info->target = (bfd_vma) value;
f36e33da 1296 }
886a2506 1297 }
886a2506 1298 else if (operand->flags & ARC_OPERAND_SIGNED)
f36e33da
CZ
1299 {
1300 const char *rname = get_auxreg (opcode, value, isa_mask);
1301 if (rname && open_braket)
1302 (*info->fprintf_func) (info->stream, "%s", rname);
1303 else
fdddd290 1304 {
1305 if (print_hex)
1306 (*info->fprintf_func) (info->stream, "%#x", value);
1307 else
1308 (*info->fprintf_func) (info->stream, "%d", value);
1309 }
f36e33da 1310 }
db18dbab 1311 else if (operand->flags & ARC_OPERAND_ADDRTYPE)
6ec7c1ae
CZ
1312 {
1313 const char *addrtype = get_addrtype (value);
1314 (*info->fprintf_func) (info->stream, "%s", addrtype);
1315 /* A colon follow an address type. */
1316 need_comma = FALSE;
1317 }
886a2506 1318 else
f36e33da
CZ
1319 {
1320 if (operand->flags & ARC_OPERAND_TRUNCATE
1321 && !(operand->flags & ARC_OPERAND_ALIGNED32)
1322 && !(operand->flags & ARC_OPERAND_ALIGNED16)
126124cc
CZ
1323 && value >= 0 && value <= 14)
1324 {
50d2740d 1325 /* Leave/Enter mnemonics. */
126124cc
CZ
1326 switch (value)
1327 {
1328 case 0:
1329 need_comma = FALSE;
1330 break;
1331 case 1:
1332 (*info->fprintf_func) (info->stream, "r13");
1333 break;
1334 default:
1335 (*info->fprintf_func) (info->stream, "r13-%s",
1336 regnames[13 + value - 1]);
1337 break;
1338 }
50d2740d 1339 rpcl = FALSE;
1340 rset = FALSE;
126124cc 1341 }
f36e33da
CZ
1342 else
1343 {
1344 const char *rname = get_auxreg (opcode, value, isa_mask);
1345 if (rname && open_braket)
1346 (*info->fprintf_func) (info->stream, "%s", rname);
1347 else
1348 (*info->fprintf_func) (info->stream, "%#x", value);
1349 }
1350 }
6ec7c1ae
CZ
1351
1352 if (operand->flags & ARC_OPERAND_LIMM)
1353 {
1354 arc_infop->operands[arc_infop->operands_count].kind
1355 = ARC_OPERAND_KIND_LIMM;
1356 /* It is not important to have exactly the LIMM indicator
1357 here. */
1358 arc_infop->operands[arc_infop->operands_count].value = 63;
1359 }
1360 else
1361 {
1362 arc_infop->operands[arc_infop->operands_count].value = value;
1363 arc_infop->operands[arc_infop->operands_count].kind
1364 = (operand->flags & ARC_OPERAND_IR
1365 ? ARC_OPERAND_KIND_REG
1366 : ARC_OPERAND_KIND_SHIMM);
1367 }
1368 arc_infop->operands_count ++;
252b5132 1369 }
279a96ca 1370
50d2740d 1371 /* Pretty print extra info for pc-relative operands. */
1372 if (rpcl && rset)
1373 {
1374 if (info->flags & INSN_HAS_RELOC)
1375 /* If the instruction has a reloc associated with it, then the
1376 offset field in the instruction will actually be the addend
1377 for the reloc. (We are using REL type relocs). In such
1378 cases, we can ignore the pc when computing addresses, since
1379 the addend is not currently pc-relative. */
1380 memaddr = 0;
1381
1382 (*info->fprintf_func) (info->stream, "\t;");
1383 (*info->print_address_func) ((memaddr & ~3) + vpcl, info);
1384 }
1385
4eb6f892 1386 return insn_len;
252b5132
RH
1387}
1388
47b0e7ad 1389
886a2506
NC
1390disassembler_ftype
1391arc_get_disassembler (bfd *abfd)
252b5132 1392{
dce08442
AK
1393 /* BFD my be absent, if opcodes is invoked from the debugger that
1394 has connected to remote target and doesn't have an ELF file. */
1395 if (abfd != NULL)
1396 {
1397 /* Read the extension insns and registers, if any. */
1398 build_ARC_extmap (abfd);
b99747ae 1399#ifdef DEBUG
dce08442 1400 dump_ARC_extmap ();
b99747ae 1401#endif
dce08442 1402 }
252b5132 1403
886a2506 1404 return print_insn_arc;
252b5132
RH
1405}
1406
37fd5ef3
CZ
1407void
1408print_arc_disassembler_options (FILE *stream)
1409{
10045478
AK
1410 int i;
1411
37fd5ef3
CZ
1412 fprintf (stream, _("\n\
1413The following ARC specific disassembler options are supported for use \n\
1414with -M switch (multiple options should be separated by commas):\n"));
1415
10045478
AK
1416 /* cpu=... options. */
1417 for (i = 0; cpu_types[i].name; ++i)
1418 {
1419 /* As of now all value CPU values are less than 16 characters. */
1420 fprintf (stream, " cpu=%-16s\tEnforce %s ISA.\n",
1421 cpu_types[i].name, cpu_types[i].isa);
1422 }
1423
37fd5ef3
CZ
1424 fprintf (stream, _("\
1425 dsp Recognize DSP instructions.\n"));
1426 fprintf (stream, _("\
1427 spfp Recognize FPX SP instructions.\n"));
1428 fprintf (stream, _("\
1429 dpfp Recognize FPX DP instructions.\n"));
1430 fprintf (stream, _("\
1431 quarkse_em Recognize FPU QuarkSE-EM instructions.\n"));
1432 fprintf (stream, _("\
1433 fpuda Recognize double assist FPU instructions.\n"));
1434 fprintf (stream, _("\
1435 fpus Recognize single precision FPU instructions.\n"));
1436 fprintf (stream, _("\
1437 fpud Recognize double precision FPU instructions.\n"));
fdddd290 1438 fprintf (stream, _("\
0f3f7167
CZ
1439 nps400 Recognize NPS400 instructions.\n"));
1440 fprintf (stream, _("\
fdddd290 1441 hex Use only hexadecimal number to print immediates.\n"));
37fd5ef3
CZ
1442}
1443
6ec7c1ae
CZ
1444void arc_insn_decode (bfd_vma addr,
1445 struct disassemble_info *info,
1446 disassembler_ftype disasm_func,
1447 struct arc_instruction *insn)
1448{
1449 const struct arc_opcode *opcode;
1450 struct arc_disassemble_info *arc_infop;
1451
1452 /* Ensure that insn would be in the reset state. */
1453 memset (insn, 0, sizeof (struct arc_instruction));
1454
1455 /* There was an error when disassembling, for example memory read error. */
1456 if (disasm_func (addr, info) < 0)
1457 {
1458 insn->valid = FALSE;
1459 return;
1460 }
1461
1462 assert (info->private_data != NULL);
1463 arc_infop = info->private_data;
1464
1465 insn->length = arc_infop->insn_len;;
1466 insn->address = addr;
1467
1468 /* Quick exit if memory at this address is not an instruction. */
1469 if (info->insn_type == dis_noninsn)
1470 {
1471 insn->valid = FALSE;
1472 return;
1473 }
1474
1475 insn->valid = TRUE;
1476
1477 opcode = (const struct arc_opcode *) arc_infop->opcode;
1478 insn->insn_class = opcode->insn_class;
1479 insn->limm_value = arc_infop->limm;
1480 insn->limm_p = arc_infop->limm_p;
1481
1482 insn->is_control_flow = (info->insn_type == dis_branch
1483 || info->insn_type == dis_condbranch
1484 || info->insn_type == dis_jsr
1485 || info->insn_type == dis_condjsr);
1486
1487 insn->has_delay_slot = info->branch_delay_insns;
1488 insn->writeback_mode
1489 = (enum arc_ldst_writeback_mode) arc_infop->writeback_mode;
1490 insn->data_size_mode = info->data_size;
1491 insn->condition_code = arc_infop->condition_code;
1492 memcpy (insn->operands, arc_infop->operands,
1493 sizeof (struct arc_insn_operand) * MAX_INSN_ARGS);
1494 insn->operands_count = arc_infop->operands_count;
1495}
37fd5ef3 1496
886a2506
NC
1497/* Local variables:
1498 eval: (c-set-style "gnu")
1499 indent-tabs-mode: t
1500 End: */
This page took 1.020346 seconds and 4 git commands to generate.