gdb: add target_ops::supports_displaced_step
[deliverable/binutils-gdb.git] / opcodes / mt-dis.c
CommitLineData
4162bb66 1/* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */
ac188222
DB
2/* Disassembler interface for targets using CGEN. -*- C -*-
3 CGEN: Cpu tools GENerator
4
47b0e7ad
NC
5 THIS FILE IS MACHINE GENERATED WITH CGEN.
6 - the resultant file is machine generated, cgen-dis.in isn't
ac188222 7
b3adc24a 8 Copyright (C) 1996-2020 Free Software Foundation, Inc.
ac188222 9
9b201bb5 10 This file is part of libopcodes.
ac188222 11
9b201bb5 12 This library is free software; you can redistribute it and/or modify
47b0e7ad 13 it under the terms of the GNU General Public License as published by
9b201bb5 14 the Free Software Foundation; either version 3, or (at your option)
47b0e7ad 15 any later version.
ac188222 16
9b201bb5
NC
17 It is distributed in the hope that it will be useful, but WITHOUT
18 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
19 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
20 License for more details.
ac188222 21
47b0e7ad
NC
22 You should have received a copy of the GNU General Public License
23 along with this program; if not, write to the Free Software Foundation, Inc.,
24 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
ac188222
DB
25
26/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27 Keep that in mind. */
28
29#include "sysdep.h"
30#include <stdio.h>
31#include "ansidecl.h"
88c1242d 32#include "disassemble.h"
ac188222
DB
33#include "bfd.h"
34#include "symcat.h"
35#include "libiberty.h"
d031aafb
NS
36#include "mt-desc.h"
37#include "mt-opc.h"
ac188222
DB
38#include "opintl.h"
39
40/* Default text to print if an instruction isn't recognized. */
41#define UNKNOWN_INSN_MSG _("*unknown*")
42
43static void print_normal
44 (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
45static void print_address
46 (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
47static void print_keyword
48 (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
49static void print_insn_normal
50 (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
51static int print_insn
52 (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, unsigned);
53static int default_print_insn
54 (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
55static int read_insn
56 (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
57 unsigned long *);
58\f
47b0e7ad 59/* -- disassembler routines inserted here. */
ac188222
DB
60
61/* -- dis.c */
62static void print_dollarhex (CGEN_CPU_DESC, PTR, long, unsigned, bfd_vma, int);
6f84a2a6 63static void print_pcrel (CGEN_CPU_DESC, PTR, long, unsigned, bfd_vma, int);
ac188222
DB
64
65static void
66print_dollarhex (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
67 void * dis_info,
68 long value,
69 unsigned int attrs ATTRIBUTE_UNUSED,
70 bfd_vma pc ATTRIBUTE_UNUSED,
71 int length ATTRIBUTE_UNUSED)
72{
73 disassemble_info *info = (disassemble_info *) dis_info;
74
a597d2d3 75 info->fprintf_func (info->stream, "$%lx", value & 0xffffffff);
ac188222
DB
76
77 if (0)
78 print_normal (cd, dis_info, value, attrs, pc, length);
79}
80
6f84a2a6
NS
81static void
82print_pcrel (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
83 void * dis_info,
84 long value,
85 unsigned int attrs ATTRIBUTE_UNUSED,
86 bfd_vma pc ATTRIBUTE_UNUSED,
87 int length ATTRIBUTE_UNUSED)
88{
89 print_address (cd, dis_info, value + pc, attrs, pc, length);
90}
ac188222
DB
91
92/* -- */
93
d031aafb 94void mt_cgen_print_operand
47b0e7ad 95 (CGEN_CPU_DESC, int, PTR, CGEN_FIELDS *, void const *, bfd_vma, int);
ac188222
DB
96
97/* Main entry point for printing operands.
98 XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
99 of dis-asm.h on cgen.h.
100
101 This function is basically just a big switch statement. Earlier versions
102 used tables to look up the function to use, but
103 - if the table contains both assembler and disassembler functions then
104 the disassembler contains much of the assembler and vice-versa,
105 - there's a lot of inlining possibilities as things grow,
106 - using a switch statement avoids the function call overhead.
107
108 This function could be moved into `print_insn_normal', but keeping it
109 separate makes clear the interface between `print_insn_normal' and each of
110 the handlers. */
111
112void
d031aafb 113mt_cgen_print_operand (CGEN_CPU_DESC cd,
47b0e7ad
NC
114 int opindex,
115 void * xinfo,
116 CGEN_FIELDS *fields,
117 void const *attrs ATTRIBUTE_UNUSED,
118 bfd_vma pc,
119 int length)
ac188222 120{
47b0e7ad 121 disassemble_info *info = (disassemble_info *) xinfo;
ac188222
DB
122
123 switch (opindex)
124 {
d031aafb 125 case MT_OPERAND_A23 :
ac188222
DB
126 print_dollarhex (cd, info, fields->f_a23, 0, pc, length);
127 break;
d031aafb 128 case MT_OPERAND_BALL :
ac188222
DB
129 print_dollarhex (cd, info, fields->f_ball, 0, pc, length);
130 break;
d031aafb 131 case MT_OPERAND_BALL2 :
ac188222
DB
132 print_dollarhex (cd, info, fields->f_ball2, 0, pc, length);
133 break;
d031aafb 134 case MT_OPERAND_BANKADDR :
ac188222
DB
135 print_dollarhex (cd, info, fields->f_bankaddr, 0, pc, length);
136 break;
d031aafb 137 case MT_OPERAND_BRC :
ac188222
DB
138 print_dollarhex (cd, info, fields->f_brc, 0, pc, length);
139 break;
d031aafb 140 case MT_OPERAND_BRC2 :
ac188222
DB
141 print_dollarhex (cd, info, fields->f_brc2, 0, pc, length);
142 break;
d031aafb 143 case MT_OPERAND_CB1INCR :
6f84a2a6
NS
144 print_dollarhex (cd, info, fields->f_cb1incr, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
145 break;
d031aafb 146 case MT_OPERAND_CB1SEL :
6f84a2a6
NS
147 print_dollarhex (cd, info, fields->f_cb1sel, 0, pc, length);
148 break;
d031aafb 149 case MT_OPERAND_CB2INCR :
6f84a2a6
NS
150 print_dollarhex (cd, info, fields->f_cb2incr, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
151 break;
d031aafb 152 case MT_OPERAND_CB2SEL :
6f84a2a6
NS
153 print_dollarhex (cd, info, fields->f_cb2sel, 0, pc, length);
154 break;
d031aafb 155 case MT_OPERAND_CBRB :
ac188222
DB
156 print_dollarhex (cd, info, fields->f_cbrb, 0, pc, length);
157 break;
d031aafb 158 case MT_OPERAND_CBS :
ac188222
DB
159 print_dollarhex (cd, info, fields->f_cbs, 0, pc, length);
160 break;
d031aafb 161 case MT_OPERAND_CBX :
ac188222
DB
162 print_dollarhex (cd, info, fields->f_cbx, 0, pc, length);
163 break;
d031aafb 164 case MT_OPERAND_CCB :
ac188222
DB
165 print_dollarhex (cd, info, fields->f_ccb, 0, pc, length);
166 break;
d031aafb 167 case MT_OPERAND_CDB :
ac188222
DB
168 print_dollarhex (cd, info, fields->f_cdb, 0, pc, length);
169 break;
d031aafb 170 case MT_OPERAND_CELL :
ac188222
DB
171 print_dollarhex (cd, info, fields->f_cell, 0, pc, length);
172 break;
d031aafb 173 case MT_OPERAND_COLNUM :
ac188222
DB
174 print_dollarhex (cd, info, fields->f_colnum, 0, pc, length);
175 break;
d031aafb 176 case MT_OPERAND_CONTNUM :
ac188222
DB
177 print_dollarhex (cd, info, fields->f_contnum, 0, pc, length);
178 break;
d031aafb 179 case MT_OPERAND_CR :
ac188222
DB
180 print_dollarhex (cd, info, fields->f_cr, 0, pc, length);
181 break;
d031aafb 182 case MT_OPERAND_CTXDISP :
ac188222
DB
183 print_dollarhex (cd, info, fields->f_ctxdisp, 0, pc, length);
184 break;
d031aafb 185 case MT_OPERAND_DUP :
ac188222
DB
186 print_dollarhex (cd, info, fields->f_dup, 0, pc, length);
187 break;
d031aafb 188 case MT_OPERAND_FBDISP :
ac188222
DB
189 print_dollarhex (cd, info, fields->f_fbdisp, 0, pc, length);
190 break;
d031aafb 191 case MT_OPERAND_FBINCR :
ac188222
DB
192 print_dollarhex (cd, info, fields->f_fbincr, 0, pc, length);
193 break;
d031aafb
NS
194 case MT_OPERAND_FRDR :
195 print_keyword (cd, info, & mt_cgen_opval_h_spr, fields->f_dr, 0|(1<<CGEN_OPERAND_ABS_ADDR));
ac188222 196 break;
d031aafb
NS
197 case MT_OPERAND_FRDRRR :
198 print_keyword (cd, info, & mt_cgen_opval_h_spr, fields->f_drrr, 0|(1<<CGEN_OPERAND_ABS_ADDR));
ac188222 199 break;
d031aafb
NS
200 case MT_OPERAND_FRSR1 :
201 print_keyword (cd, info, & mt_cgen_opval_h_spr, fields->f_sr1, 0|(1<<CGEN_OPERAND_ABS_ADDR));
ac188222 202 break;
d031aafb
NS
203 case MT_OPERAND_FRSR2 :
204 print_keyword (cd, info, & mt_cgen_opval_h_spr, fields->f_sr2, 0|(1<<CGEN_OPERAND_ABS_ADDR));
ac188222 205 break;
d031aafb 206 case MT_OPERAND_ID :
ac188222
DB
207 print_dollarhex (cd, info, fields->f_id, 0, pc, length);
208 break;
d031aafb 209 case MT_OPERAND_IMM16 :
ac188222
DB
210 print_dollarhex (cd, info, fields->f_imm16s, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
211 break;
d031aafb 212 case MT_OPERAND_IMM16L :
6f84a2a6
NS
213 print_dollarhex (cd, info, fields->f_imm16l, 0, pc, length);
214 break;
d031aafb 215 case MT_OPERAND_IMM16O :
6f84a2a6 216 print_pcrel (cd, info, fields->f_imm16s, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
ac188222 217 break;
d031aafb 218 case MT_OPERAND_IMM16Z :
ac188222
DB
219 print_dollarhex (cd, info, fields->f_imm16u, 0, pc, length);
220 break;
d031aafb 221 case MT_OPERAND_INCAMT :
ac188222
DB
222 print_dollarhex (cd, info, fields->f_incamt, 0, pc, length);
223 break;
d031aafb 224 case MT_OPERAND_INCR :
ac188222
DB
225 print_dollarhex (cd, info, fields->f_incr, 0, pc, length);
226 break;
d031aafb 227 case MT_OPERAND_LENGTH :
ac188222
DB
228 print_dollarhex (cd, info, fields->f_length, 0, pc, length);
229 break;
d031aafb 230 case MT_OPERAND_LOOPSIZE :
6f84a2a6
NS
231 print_pcrel (cd, info, fields->f_loopo, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
232 break;
d031aafb 233 case MT_OPERAND_MASK :
ac188222
DB
234 print_dollarhex (cd, info, fields->f_mask, 0, pc, length);
235 break;
d031aafb 236 case MT_OPERAND_MASK1 :
ac188222
DB
237 print_dollarhex (cd, info, fields->f_mask1, 0, pc, length);
238 break;
d031aafb 239 case MT_OPERAND_MODE :
ac188222
DB
240 print_dollarhex (cd, info, fields->f_mode, 0, pc, length);
241 break;
d031aafb 242 case MT_OPERAND_PERM :
ac188222
DB
243 print_dollarhex (cd, info, fields->f_perm, 0, pc, length);
244 break;
d031aafb 245 case MT_OPERAND_RBBC :
ac188222
DB
246 print_dollarhex (cd, info, fields->f_rbbc, 0, pc, length);
247 break;
d031aafb 248 case MT_OPERAND_RC :
ac188222
DB
249 print_dollarhex (cd, info, fields->f_rc, 0, pc, length);
250 break;
d031aafb 251 case MT_OPERAND_RC1 :
ac188222
DB
252 print_dollarhex (cd, info, fields->f_rc1, 0, pc, length);
253 break;
d031aafb 254 case MT_OPERAND_RC2 :
ac188222
DB
255 print_dollarhex (cd, info, fields->f_rc2, 0, pc, length);
256 break;
d031aafb 257 case MT_OPERAND_RC3 :
6f84a2a6
NS
258 print_dollarhex (cd, info, fields->f_rc3, 0, pc, length);
259 break;
d031aafb 260 case MT_OPERAND_RCNUM :
ac188222
DB
261 print_dollarhex (cd, info, fields->f_rcnum, 0, pc, length);
262 break;
d031aafb 263 case MT_OPERAND_RDA :
ac188222
DB
264 print_dollarhex (cd, info, fields->f_rda, 0, pc, length);
265 break;
d031aafb 266 case MT_OPERAND_ROWNUM :
ac188222
DB
267 print_dollarhex (cd, info, fields->f_rownum, 0, pc, length);
268 break;
d031aafb 269 case MT_OPERAND_ROWNUM1 :
ac188222
DB
270 print_dollarhex (cd, info, fields->f_rownum1, 0, pc, length);
271 break;
d031aafb 272 case MT_OPERAND_ROWNUM2 :
ac188222
DB
273 print_dollarhex (cd, info, fields->f_rownum2, 0, pc, length);
274 break;
d031aafb 275 case MT_OPERAND_SIZE :
ac188222
DB
276 print_dollarhex (cd, info, fields->f_size, 0, pc, length);
277 break;
d031aafb 278 case MT_OPERAND_TYPE :
ac188222
DB
279 print_dollarhex (cd, info, fields->f_type, 0, pc, length);
280 break;
d031aafb 281 case MT_OPERAND_WR :
ac188222
DB
282 print_dollarhex (cd, info, fields->f_wr, 0, pc, length);
283 break;
d031aafb 284 case MT_OPERAND_XMODE :
ac188222
DB
285 print_dollarhex (cd, info, fields->f_xmode, 0, pc, length);
286 break;
287
288 default :
289 /* xgettext:c-format */
a6743a54
AM
290 opcodes_error_handler
291 (_("internal error: unrecognized field %d while printing insn"),
292 opindex);
293 abort ();
ac188222
DB
294 }
295}
296
43e65147 297cgen_print_fn * const mt_cgen_print_handlers[] =
ac188222
DB
298{
299 print_insn_normal,
300};
301
302
303void
d031aafb 304mt_cgen_init_dis (CGEN_CPU_DESC cd)
ac188222 305{
d031aafb
NS
306 mt_cgen_init_opcode_table (cd);
307 mt_cgen_init_ibld_table (cd);
308 cd->print_handlers = & mt_cgen_print_handlers[0];
309 cd->print_operand = mt_cgen_print_operand;
ac188222
DB
310}
311
312\f
313/* Default print handler. */
314
315static void
316print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
317 void *dis_info,
318 long value,
319 unsigned int attrs,
320 bfd_vma pc ATTRIBUTE_UNUSED,
321 int length ATTRIBUTE_UNUSED)
322{
323 disassemble_info *info = (disassemble_info *) dis_info;
324
ac188222
DB
325 /* Print the operand as directed by the attributes. */
326 if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
327 ; /* nothing to do */
328 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
329 (*info->fprintf_func) (info->stream, "%ld", value);
330 else
331 (*info->fprintf_func) (info->stream, "0x%lx", value);
332}
333
334/* Default address handler. */
335
336static void
337print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
338 void *dis_info,
339 bfd_vma value,
340 unsigned int attrs,
341 bfd_vma pc ATTRIBUTE_UNUSED,
342 int length ATTRIBUTE_UNUSED)
343{
344 disassemble_info *info = (disassemble_info *) dis_info;
345
ac188222
DB
346 /* Print the operand as directed by the attributes. */
347 if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
47b0e7ad 348 ; /* Nothing to do. */
ac188222
DB
349 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
350 (*info->print_address_func) (value, info);
351 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
352 (*info->print_address_func) (value, info);
353 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
354 (*info->fprintf_func) (info->stream, "%ld", (long) value);
355 else
356 (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
357}
358
359/* Keyword print handler. */
360
361static void
362print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
363 void *dis_info,
364 CGEN_KEYWORD *keyword_table,
365 long value,
366 unsigned int attrs ATTRIBUTE_UNUSED)
367{
368 disassemble_info *info = (disassemble_info *) dis_info;
369 const CGEN_KEYWORD_ENTRY *ke;
370
371 ke = cgen_keyword_lookup_value (keyword_table, value);
372 if (ke != NULL)
373 (*info->fprintf_func) (info->stream, "%s", ke->name);
374 else
375 (*info->fprintf_func) (info->stream, "???");
376}
377\f
378/* Default insn printer.
379
380 DIS_INFO is defined as `void *' so the disassembler needn't know anything
381 about disassemble_info. */
382
383static void
384print_insn_normal (CGEN_CPU_DESC cd,
385 void *dis_info,
386 const CGEN_INSN *insn,
387 CGEN_FIELDS *fields,
388 bfd_vma pc,
389 int length)
390{
391 const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
392 disassemble_info *info = (disassemble_info *) dis_info;
393 const CGEN_SYNTAX_CHAR_TYPE *syn;
394
395 CGEN_INIT_PRINT (cd);
396
397 for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
398 {
399 if (CGEN_SYNTAX_MNEMONIC_P (*syn))
400 {
401 (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
402 continue;
403 }
404 if (CGEN_SYNTAX_CHAR_P (*syn))
405 {
406 (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
407 continue;
408 }
409
410 /* We have an operand. */
d031aafb 411 mt_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
ac188222
DB
412 fields, CGEN_INSN_ATTRS (insn), pc, length);
413 }
414}
415\f
416/* Subroutine of print_insn. Reads an insn into the given buffers and updates
417 the extract info.
418 Returns 0 if all is well, non-zero otherwise. */
419
420static int
421read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
422 bfd_vma pc,
423 disassemble_info *info,
424 bfd_byte *buf,
425 int buflen,
426 CGEN_EXTRACT_INFO *ex_info,
427 unsigned long *insn_value)
428{
429 int status = (*info->read_memory_func) (pc, buf, buflen, info);
47b0e7ad 430
ac188222
DB
431 if (status != 0)
432 {
433 (*info->memory_error_func) (status, pc, info);
434 return -1;
435 }
436
437 ex_info->dis_info = info;
438 ex_info->valid = (1 << buflen) - 1;
439 ex_info->insn_bytes = buf;
440
441 *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
442 return 0;
443}
444
445/* Utility to print an insn.
446 BUF is the base part of the insn, target byte order, BUFLEN bytes long.
447 The result is the size of the insn in bytes or zero for an unknown insn
448 or -1 if an error occurs fetching data (memory_error_func will have
449 been called). */
450
451static int
452print_insn (CGEN_CPU_DESC cd,
453 bfd_vma pc,
454 disassemble_info *info,
455 bfd_byte *buf,
456 unsigned int buflen)
457{
458 CGEN_INSN_INT insn_value;
459 const CGEN_INSN_LIST *insn_list;
460 CGEN_EXTRACT_INFO ex_info;
461 int basesize;
462
463 /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
464 basesize = cd->base_insn_bitsize < buflen * 8 ?
465 cd->base_insn_bitsize : buflen * 8;
466 insn_value = cgen_get_insn_value (cd, buf, basesize);
467
468
469 /* Fill in ex_info fields like read_insn would. Don't actually call
470 read_insn, since the incoming buffer is already read (and possibly
471 modified a la m32r). */
472 ex_info.valid = (1 << buflen) - 1;
473 ex_info.dis_info = info;
474 ex_info.insn_bytes = buf;
475
476 /* The instructions are stored in hash lists.
477 Pick the first one and keep trying until we find the right one. */
478
479 insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
480 while (insn_list != NULL)
481 {
482 const CGEN_INSN *insn = insn_list->insn;
483 CGEN_FIELDS fields;
484 int length;
485 unsigned long insn_value_cropped;
486
43e65147 487#ifdef CGEN_VALIDATE_INSN_SUPPORTED
ac188222
DB
488 /* Not needed as insn shouldn't be in hash lists if not supported. */
489 /* Supported by this cpu? */
d031aafb 490 if (! mt_cgen_insn_supported (cd, insn))
ac188222
DB
491 {
492 insn_list = CGEN_DIS_NEXT_INSN (insn_list);
493 continue;
494 }
495#endif
496
497 /* Basic bit mask must be correct. */
498 /* ??? May wish to allow target to defer this check until the extract
499 handler. */
500
501 /* Base size may exceed this instruction's size. Extract the
502 relevant part from the buffer. */
503 if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
504 (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
43e65147 505 insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
ac188222
DB
506 info->endian == BFD_ENDIAN_BIG);
507 else
508 insn_value_cropped = insn_value;
509
510 if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
511 == CGEN_INSN_BASE_VALUE (insn))
512 {
513 /* Printing is handled in two passes. The first pass parses the
514 machine insn and extracts the fields. The second pass prints
515 them. */
516
517 /* Make sure the entire insn is loaded into insn_value, if it
518 can fit. */
519 if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
520 (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
521 {
522 unsigned long full_insn_value;
523 int rc = read_insn (cd, pc, info, buf,
524 CGEN_INSN_BITSIZE (insn) / 8,
525 & ex_info, & full_insn_value);
526 if (rc != 0)
527 return rc;
528 length = CGEN_EXTRACT_FN (cd, insn)
529 (cd, insn, &ex_info, full_insn_value, &fields, pc);
530 }
531 else
532 length = CGEN_EXTRACT_FN (cd, insn)
533 (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
534
47b0e7ad 535 /* Length < 0 -> error. */
ac188222
DB
536 if (length < 0)
537 return length;
538 if (length > 0)
539 {
540 CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
47b0e7ad 541 /* Length is in bits, result is in bytes. */
ac188222
DB
542 return length / 8;
543 }
544 }
545
546 insn_list = CGEN_DIS_NEXT_INSN (insn_list);
547 }
548
549 return 0;
550}
551
552/* Default value for CGEN_PRINT_INSN.
553 The result is the size of the insn in bytes or zero for an unknown insn
554 or -1 if an error occured fetching bytes. */
555
556#ifndef CGEN_PRINT_INSN
557#define CGEN_PRINT_INSN default_print_insn
558#endif
559
560static int
561default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
562{
563 bfd_byte buf[CGEN_MAX_INSN_SIZE];
564 int buflen;
565 int status;
566
567 /* Attempt to read the base part of the insn. */
568 buflen = cd->base_insn_bitsize / 8;
569 status = (*info->read_memory_func) (pc, buf, buflen, info);
570
571 /* Try again with the minimum part, if min < base. */
572 if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
573 {
574 buflen = cd->min_insn_bitsize / 8;
575 status = (*info->read_memory_func) (pc, buf, buflen, info);
576 }
577
578 if (status != 0)
579 {
580 (*info->memory_error_func) (status, pc, info);
581 return -1;
582 }
583
584 return print_insn (cd, pc, info, buf, buflen);
585}
586
587/* Main entry point.
588 Print one instruction from PC on INFO->STREAM.
589 Return the size of the instruction (in bytes). */
590
47b0e7ad
NC
591typedef struct cpu_desc_list
592{
ac188222 593 struct cpu_desc_list *next;
fb53f5a8 594 CGEN_BITSET *isa;
ac188222
DB
595 int mach;
596 int endian;
597 CGEN_CPU_DESC cd;
598} cpu_desc_list;
599
600int
d031aafb 601print_insn_mt (bfd_vma pc, disassemble_info *info)
ac188222
DB
602{
603 static cpu_desc_list *cd_list = 0;
604 cpu_desc_list *cl = 0;
605 static CGEN_CPU_DESC cd = 0;
fb53f5a8 606 static CGEN_BITSET *prev_isa;
ac188222
DB
607 static int prev_mach;
608 static int prev_endian;
609 int length;
fb53f5a8
DB
610 CGEN_BITSET *isa;
611 int mach;
ac188222
DB
612 int endian = (info->endian == BFD_ENDIAN_BIG
613 ? CGEN_ENDIAN_BIG
614 : CGEN_ENDIAN_LITTLE);
615 enum bfd_architecture arch;
616
617 /* ??? gdb will set mach but leave the architecture as "unknown" */
618#ifndef CGEN_BFD_ARCH
d031aafb 619#define CGEN_BFD_ARCH bfd_arch_mt
ac188222
DB
620#endif
621 arch = info->arch;
622 if (arch == bfd_arch_unknown)
623 arch = CGEN_BFD_ARCH;
43e65147 624
ac188222
DB
625 /* There's no standard way to compute the machine or isa number
626 so we leave it to the target. */
627#ifdef CGEN_COMPUTE_MACH
628 mach = CGEN_COMPUTE_MACH (info);
629#else
630 mach = info->mach;
631#endif
632
633#ifdef CGEN_COMPUTE_ISA
fb53f5a8
DB
634 {
635 static CGEN_BITSET *permanent_isa;
636
637 if (!permanent_isa)
638 permanent_isa = cgen_bitset_create (MAX_ISAS);
639 isa = permanent_isa;
640 cgen_bitset_clear (isa);
641 cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
642 }
ac188222 643#else
103ebbc3 644 isa = info->private_data;
ac188222
DB
645#endif
646
647 /* If we've switched cpu's, try to find a handle we've used before */
648 if (cd
fb53f5a8 649 && (cgen_bitset_compare (isa, prev_isa) != 0
ac188222
DB
650 || mach != prev_mach
651 || endian != prev_endian))
652 {
653 cd = 0;
654 for (cl = cd_list; cl; cl = cl->next)
655 {
fb53f5a8 656 if (cgen_bitset_compare (cl->isa, isa) == 0 &&
ac188222
DB
657 cl->mach == mach &&
658 cl->endian == endian)
659 {
660 cd = cl->cd;
fb53f5a8 661 prev_isa = cd->isas;
ac188222
DB
662 break;
663 }
664 }
43e65147 665 }
ac188222
DB
666
667 /* If we haven't initialized yet, initialize the opcode table. */
668 if (! cd)
669 {
670 const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
671 const char *mach_name;
672
673 if (!arch_type)
674 abort ();
675 mach_name = arch_type->printable_name;
676
fb53f5a8 677 prev_isa = cgen_bitset_copy (isa);
ac188222
DB
678 prev_mach = mach;
679 prev_endian = endian;
d031aafb 680 cd = mt_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
ac188222
DB
681 CGEN_CPU_OPEN_BFDMACH, mach_name,
682 CGEN_CPU_OPEN_ENDIAN, prev_endian,
683 CGEN_CPU_OPEN_END);
684 if (!cd)
685 abort ();
686
47b0e7ad 687 /* Save this away for future reference. */
ac188222
DB
688 cl = xmalloc (sizeof (struct cpu_desc_list));
689 cl->cd = cd;
fb53f5a8 690 cl->isa = prev_isa;
ac188222
DB
691 cl->mach = mach;
692 cl->endian = endian;
693 cl->next = cd_list;
694 cd_list = cl;
695
d031aafb 696 mt_cgen_init_dis (cd);
ac188222
DB
697 }
698
699 /* We try to have as much common code as possible.
700 But at this point some targets need to take over. */
701 /* ??? Some targets may need a hook elsewhere. Try to avoid this,
702 but if not possible try to move this hook elsewhere rather than
703 have two hooks. */
704 length = CGEN_PRINT_INSN (cd, pc, info);
705 if (length > 0)
706 return length;
707 if (length < 0)
708 return -1;
709
710 (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
711 return cd->default_insn_bitsize / 8;
712}
This page took 0.727509 seconds and 4 git commands to generate.