Restartable sequences: ARM 32 architecture support
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
21266be9 5 select ARCH_HAS_DEVMEM_IS_ALLOWED
2b68f6ca 6 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 8 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 9 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 10 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 11 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 12 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 13 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 14 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 15 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 16 select CLONE_BACKWARDS
b1b3f49c 17 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 18 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
19 select EDAC_SUPPORT
20 select EDAC_ATOMIC_SCRUB
36d0fd21 21 select GENERIC_ALLOCATOR
4477ca45 22 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 23 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
2937367b 24 select GENERIC_EARLY_IOREMAP
171b3f0d 25 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
26 select GENERIC_IRQ_PROBE
27 select GENERIC_IRQ_SHOW
7c07005e 28 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 29 select GENERIC_PCI_IOMAP
38ff87f7 30 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
31 select GENERIC_SMP_IDLE_THREAD
32 select GENERIC_STRNCPY_FROM_USER
33 select GENERIC_STRNLEN_USER
a71b092a 34 select HANDLE_DOMAIN_IRQ
b1b3f49c 35 select HARDIRQS_SW_RESEND
7a017721 36 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 37 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
dfd45b61 38 select HAVE_ARCH_HARDENED_USERCOPY
437682ee
AB
39 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
40 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
e0c25d95 41 select HAVE_ARCH_MMAP_RND_BITS if MMU
91702175 42 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 43 select HAVE_ARCH_TRACEHOOK
b329f95d 44 select HAVE_ARM_SMCCC if CPU_V7
6077776b 45 select HAVE_CBPF_JIT
51aaf81f 46 select HAVE_CC_STACKPROTECTOR
171b3f0d 47 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
48 select HAVE_C_RECORDMCOUNT
49 select HAVE_DEBUG_KMEMLEAK
50 select HAVE_DMA_API_DEBUG
b1b3f49c 51 select HAVE_DMA_CONTIGUOUS if MMU
437682ee 52 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
dce5c9e3 53 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
5f56a5df 54 select HAVE_EXIT_THREAD
b1b3f49c 55 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 56 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 57 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
6b90bd4b 58 select HAVE_GCC_PLUGINS
1fe53268 59 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
60 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
61 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 62 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 63 select HAVE_KERNEL_GZIP
f9b493ac 64 select HAVE_KERNEL_LZ4
6e8699f7 65 select HAVE_KERNEL_LZMA
b1b3f49c 66 select HAVE_KERNEL_LZO
a7f464f3 67 select HAVE_KERNEL_XZ
cb1293e2 68 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
69 select HAVE_KRETPROBES if (HAVE_KPROBES)
70 select HAVE_MEMBLOCK
7d485f64 71 select HAVE_MOD_ARCH_SPECIFIC
42a0bb3f 72 select HAVE_NMI
b1b3f49c 73 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 74 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 75 select HAVE_PERF_EVENTS
49863894
WD
76 select HAVE_PERF_REGS
77 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 78 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 79 select HAVE_REGS_AND_STACK_ACCESS_API
7c2a49cf 80 select HAVE_RSEQ
b1b3f49c 81 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 82 select HAVE_UID16
31c1fc81 83 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 84 select IRQ_FORCED_THREADING
171b3f0d 85 select MODULES_USE_ELF_REL
84f452b1 86 select NO_BOOTMEM
aa7d5f18
AB
87 select OF_EARLY_FLATTREE if OF
88 select OF_RESERVED_MEM if OF
171b3f0d
RK
89 select OLD_SIGACTION
90 select OLD_SIGSUSPEND3
b1b3f49c
RK
91 select PERF_USE_VMALLOC
92 select RTC_LIB
93 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
94 # Above selects are sorted alphabetically; please add new ones
95 # according to that. Thanks.
1da177e4
LT
96 help
97 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 98 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 99 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 100 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
101 Europe. There is an ARM Linux project with a web page at
102 <http://www.arm.linux.org.uk/>.
103
74facffe 104config ARM_HAS_SG_CHAIN
308c09f1 105 select ARCH_HAS_SG_CHAIN
74facffe
RK
106 bool
107
4ce63fcd
MS
108config NEED_SG_DMA_LENGTH
109 bool
110
111config ARM_DMA_USE_IOMMU
4ce63fcd 112 bool
b1b3f49c
RK
113 select ARM_HAS_SG_CHAIN
114 select NEED_SG_DMA_LENGTH
4ce63fcd 115
60460abf
SWK
116if ARM_DMA_USE_IOMMU
117
118config ARM_DMA_IOMMU_ALIGNMENT
119 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
120 range 4 9
121 default 8
122 help
123 DMA mapping framework by default aligns all buffers to the smallest
124 PAGE_SIZE order which is greater than or equal to the requested buffer
125 size. This works well for buffers up to a few hundreds kilobytes, but
126 for larger buffers it just a waste of address space. Drivers which has
127 relatively small addressing window (like 64Mib) might run out of
128 virtual space with just a few allocations.
129
130 With this parameter you can specify the maximum PAGE_SIZE order for
131 DMA IOMMU buffers. Larger buffers will be aligned only to this
132 specified order. The order is expressed as a power of two multiplied
133 by the PAGE_SIZE.
134
135endif
136
0b05da72
HUK
137config MIGHT_HAVE_PCI
138 bool
139
75e7153a
RB
140config SYS_SUPPORTS_APM_EMULATION
141 bool
142
bc581770
LW
143config HAVE_TCM
144 bool
145 select GENERIC_ALLOCATOR
146
e119bfff
RK
147config HAVE_PROC_CPU
148 bool
149
ce816fa8 150config NO_IOPORT_MAP
5ea81769 151 bool
5ea81769 152
1da177e4
LT
153config EISA
154 bool
155 ---help---
156 The Extended Industry Standard Architecture (EISA) bus was
157 developed as an open alternative to the IBM MicroChannel bus.
158
159 The EISA bus provided some of the features of the IBM MicroChannel
160 bus while maintaining backward compatibility with cards made for
161 the older ISA bus. The EISA bus saw limited use between 1988 and
162 1995 when it was made obsolete by the PCI bus.
163
164 Say Y here if you are building a kernel for an EISA-based machine.
165
166 Otherwise, say N.
167
168config SBUS
169 bool
170
f16fb1ec
RK
171config STACKTRACE_SUPPORT
172 bool
173 default y
174
175config LOCKDEP_SUPPORT
176 bool
177 default y
178
7ad1bcb2
RK
179config TRACE_IRQFLAGS_SUPPORT
180 bool
cb1293e2 181 default !CPU_V7M
7ad1bcb2 182
1da177e4
LT
183config RWSEM_XCHGADD_ALGORITHM
184 bool
8a87411b 185 default y
1da177e4 186
f0d1b0b3
DH
187config ARCH_HAS_ILOG2_U32
188 bool
f0d1b0b3
DH
189
190config ARCH_HAS_ILOG2_U64
191 bool
f0d1b0b3 192
4a1b5733
EV
193config ARCH_HAS_BANDGAP
194 bool
195
a5f4c561
SA
196config FIX_EARLYCON_MEM
197 def_bool y if MMU
198
b89c3b16
AM
199config GENERIC_HWEIGHT
200 bool
201 default y
202
1da177e4
LT
203config GENERIC_CALIBRATE_DELAY
204 bool
205 default y
206
a08b6b79
Z
207config ARCH_MAY_HAVE_PC_FDC
208 bool
209
5ac6da66
CL
210config ZONE_DMA
211 bool
5ac6da66 212
ccd7ab7f
FT
213config NEED_DMA_MAP_STATE
214 def_bool y
215
c7edc9e3
DL
216config ARCH_SUPPORTS_UPROBES
217 def_bool y
218
58af4a24
RH
219config ARCH_HAS_DMA_SET_COHERENT_MASK
220 bool
221
1da177e4
LT
222config GENERIC_ISA_DMA
223 bool
224
1da177e4
LT
225config FIQ
226 bool
227
13a5045d
RH
228config NEED_RET_TO_USER
229 bool
230
034d2f5a
AV
231config ARCH_MTD_XIP
232 bool
233
c760fc19
HC
234config VECTORS_BASE
235 hex
6afd6fae 236 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
237 default DRAM_BASE if REMAP_VECTORS_TO_RAM
238 default 0x00000000
239 help
19accfd3
RK
240 The base address of exception vectors. This must be two pages
241 in size.
c760fc19 242
dc21af99 243config ARM_PATCH_PHYS_VIRT
c1becedc
RK
244 bool "Patch physical to virtual translations at runtime" if EMBEDDED
245 default y
b511d75d 246 depends on !XIP_KERNEL && MMU
dc21af99 247 help
111e9a5c
RK
248 Patch phys-to-virt and virt-to-phys translation functions at
249 boot and module load time according to the position of the
250 kernel in system memory.
dc21af99 251
111e9a5c 252 This can only be used with non-XIP MMU kernels where the base
daece596 253 of physical memory is at a 16MB boundary.
dc21af99 254
c1becedc
RK
255 Only disable this option if you know that you do not require
256 this feature (eg, building a kernel for a single machine) and
257 you need to shrink the kernel to the minimal size.
dc21af99 258
c334bc15
RH
259config NEED_MACH_IO_H
260 bool
261 help
262 Select this when mach/io.h is required to provide special
263 definitions for this platform. The need for mach/io.h should
264 be avoided when possible.
265
0cdc8b92 266config NEED_MACH_MEMORY_H
1b9f95f8
NP
267 bool
268 help
0cdc8b92
NP
269 Select this when mach/memory.h is required to provide special
270 definitions for this platform. The need for mach/memory.h should
271 be avoided when possible.
dc21af99 272
1b9f95f8 273config PHYS_OFFSET
974c0724 274 hex "Physical address of main memory" if MMU
c6f54a9b 275 depends on !ARM_PATCH_PHYS_VIRT
974c0724 276 default DRAM_BASE if !MMU
c6f54a9b 277 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
278 ARCH_FOOTBRIDGE || \
279 ARCH_INTEGRATOR || \
280 ARCH_IOP13XX || \
281 ARCH_KS8695 || \
282 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
283 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
284 default 0x20000000 if ARCH_S5PV210
285 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
b8824c9a 286 default 0xc0000000 if ARCH_SA1100
111e9a5c 287 help
1b9f95f8
NP
288 Please provide the physical address corresponding to the
289 location of main memory in your system.
cada3c08 290
87e040b6
SG
291config GENERIC_BUG
292 def_bool y
293 depends on BUG
294
1bcad26e
KS
295config PGTABLE_LEVELS
296 int
297 default 3 if ARM_LPAE
298 default 2
299
1da177e4
LT
300source "init/Kconfig"
301
dc52ddc0
MH
302source "kernel/Kconfig.freezer"
303
1da177e4
LT
304menu "System Type"
305
3c427975
HC
306config MMU
307 bool "MMU-based Paged Memory Management Support"
308 default y
309 help
310 Select if you want MMU-based virtualised addressing space
311 support by paged memory management. If unsure, say 'Y'.
312
e0c25d95
DC
313config ARCH_MMAP_RND_BITS_MIN
314 default 8
315
316config ARCH_MMAP_RND_BITS_MAX
317 default 14 if PAGE_OFFSET=0x40000000
318 default 15 if PAGE_OFFSET=0x80000000
319 default 16
320
ccf50e23
RK
321#
322# The "ARM system type" choice list is ordered alphabetically by option
323# text. Please add new entries in the option alphabetic order.
324#
1da177e4
LT
325choice
326 prompt "ARM system type"
70722803 327 default ARM_SINGLE_ARMV7M if !MMU
1420b22b 328 default ARCH_MULTIPLATFORM if MMU
1da177e4 329
387798b3
RH
330config ARCH_MULTIPLATFORM
331 bool "Allow multiple platforms to be selected"
b1b3f49c 332 depends on MMU
42dc836d 333 select ARM_HAS_SG_CHAIN
387798b3
RH
334 select ARM_PATCH_PHYS_VIRT
335 select AUTO_ZRELADDR
6d0add40 336 select CLKSRC_OF
66314223 337 select COMMON_CLK
ddb902cc 338 select GENERIC_CLOCKEVENTS
08d38beb 339 select MIGHT_HAVE_PCI
387798b3 340 select MULTI_IRQ_HANDLER
66314223
DN
341 select SPARSE_IRQ
342 select USE_OF
66314223 343
9c77bc43
SA
344config ARM_SINGLE_ARMV7M
345 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
346 depends on !MMU
9c77bc43 347 select ARM_NVIC
499f1640 348 select AUTO_ZRELADDR
9c77bc43
SA
349 select CLKSRC_OF
350 select COMMON_CLK
351 select CPU_V7M
352 select GENERIC_CLOCKEVENTS
353 select NO_IOPORT_MAP
354 select SPARSE_IRQ
355 select USE_OF
356
788c9700
RK
357config ARCH_GEMINI
358 bool "Cortina Systems Gemini"
f3372c01 359 select CLKSRC_MMIO
b1b3f49c 360 select CPU_FA526
f3372c01 361 select GENERIC_CLOCKEVENTS
5c34a4e8 362 select GPIOLIB
788c9700
RK
363 help
364 Support for the Cortina Systems Gemini family SoCs
365
1da177e4
LT
366config ARCH_EBSA110
367 bool "EBSA-110"
b1b3f49c 368 select ARCH_USES_GETTIMEOFFSET
c750815e 369 select CPU_SA110
f7e68bbf 370 select ISA
c334bc15 371 select NEED_MACH_IO_H
0cdc8b92 372 select NEED_MACH_MEMORY_H
ce816fa8 373 select NO_IOPORT_MAP
1da177e4
LT
374 help
375 This is an evaluation board for the StrongARM processor available
f6c8965a 376 from Digital. It has limited hardware on-board, including an
1da177e4
LT
377 Ethernet interface, two PCMCIA sockets, two serial ports and a
378 parallel port.
379
e7736d47
LB
380config ARCH_EP93XX
381 bool "EP93xx-based"
b1b3f49c 382 select ARCH_HAS_HOLES_MEMORYMODEL
e7736d47 383 select ARM_AMBA
b8824c9a 384 select ARM_PATCH_PHYS_VIRT
e7736d47 385 select ARM_VIC
b8824c9a 386 select AUTO_ZRELADDR
6d803ba7 387 select CLKDEV_LOOKUP
000bc178 388 select CLKSRC_MMIO
b1b3f49c 389 select CPU_ARM920T
000bc178 390 select GENERIC_CLOCKEVENTS
5c34a4e8 391 select GPIOLIB
e7736d47
LB
392 help
393 This enables support for the Cirrus EP93xx series of CPUs.
394
1da177e4
LT
395config ARCH_FOOTBRIDGE
396 bool "FootBridge"
c750815e 397 select CPU_SA110
1da177e4 398 select FOOTBRIDGE
4e8d7637 399 select GENERIC_CLOCKEVENTS
d0ee9f40 400 select HAVE_IDE
8ef6e620 401 select NEED_MACH_IO_H if !MMU
0cdc8b92 402 select NEED_MACH_MEMORY_H
f999b8bd
MM
403 help
404 Support for systems based on the DC21285 companion chip
405 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 406
4af6fee1
DS
407config ARCH_NETX
408 bool "Hilscher NetX based"
b1b3f49c 409 select ARM_VIC
234b6ced 410 select CLKSRC_MMIO
c750815e 411 select CPU_ARM926T
2fcfe6b8 412 select GENERIC_CLOCKEVENTS
f999b8bd 413 help
4af6fee1
DS
414 This enables support for systems based on the Hilscher NetX Soc
415
3b938be6
RK
416config ARCH_IOP13XX
417 bool "IOP13xx-based"
418 depends on MMU
b1b3f49c 419 select CPU_XSC3
0cdc8b92 420 select NEED_MACH_MEMORY_H
13a5045d 421 select NEED_RET_TO_USER
b1b3f49c
RK
422 select PCI
423 select PLAT_IOP
424 select VMSPLIT_1G
37ebbcff 425 select SPARSE_IRQ
3b938be6
RK
426 help
427 Support for Intel's IOP13XX (XScale) family of processors.
428
3f7e5815
LB
429config ARCH_IOP32X
430 bool "IOP32x-based"
a4f7e763 431 depends on MMU
c750815e 432 select CPU_XSCALE
e9004f50 433 select GPIO_IOP
5c34a4e8 434 select GPIOLIB
13a5045d 435 select NEED_RET_TO_USER
f7e68bbf 436 select PCI
b1b3f49c 437 select PLAT_IOP
f999b8bd 438 help
3f7e5815
LB
439 Support for Intel's 80219 and IOP32X (XScale) family of
440 processors.
441
442config ARCH_IOP33X
443 bool "IOP33x-based"
444 depends on MMU
c750815e 445 select CPU_XSCALE
e9004f50 446 select GPIO_IOP
5c34a4e8 447 select GPIOLIB
13a5045d 448 select NEED_RET_TO_USER
3f7e5815 449 select PCI
b1b3f49c 450 select PLAT_IOP
3f7e5815
LB
451 help
452 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 453
3b938be6
RK
454config ARCH_IXP4XX
455 bool "IXP4xx-based"
a4f7e763 456 depends on MMU
58af4a24 457 select ARCH_HAS_DMA_SET_COHERENT_MASK
51aaf81f 458 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 459 select CLKSRC_MMIO
c750815e 460 select CPU_XSCALE
b1b3f49c 461 select DMABOUNCE if PCI
3b938be6 462 select GENERIC_CLOCKEVENTS
5c34a4e8 463 select GPIOLIB
0b05da72 464 select MIGHT_HAVE_PCI
c334bc15 465 select NEED_MACH_IO_H
9296d94d 466 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 467 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 468 help
3b938be6 469 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 470
edabd38e
SB
471config ARCH_DOVE
472 bool "Marvell Dove"
756b2531 473 select CPU_PJ4
edabd38e 474 select GENERIC_CLOCKEVENTS
5c34a4e8 475 select GPIOLIB
0f81bd43 476 select MIGHT_HAVE_PCI
b8cd337c 477 select MULTI_IRQ_HANDLER
171b3f0d 478 select MVEBU_MBUS
9139acd1
SH
479 select PINCTRL
480 select PINCTRL_DOVE
abcda1dc 481 select PLAT_ORION_LEGACY
0bd86961 482 select SPARSE_IRQ
c5d431e8 483 select PM_GENERIC_DOMAINS if PM
788c9700 484 help
edabd38e 485 Support for the Marvell Dove SoC 88AP510
788c9700
RK
486
487config ARCH_KS8695
488 bool "Micrel/Kendin KS8695"
c7e783d6 489 select CLKSRC_MMIO
b1b3f49c 490 select CPU_ARM922T
c7e783d6 491 select GENERIC_CLOCKEVENTS
5c34a4e8 492 select GPIOLIB
b1b3f49c 493 select NEED_MACH_MEMORY_H
788c9700
RK
494 help
495 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
496 System-on-Chip devices.
497
788c9700
RK
498config ARCH_W90X900
499 bool "Nuvoton W90X900 CPU"
6d803ba7 500 select CLKDEV_LOOKUP
6fa5d5f7 501 select CLKSRC_MMIO
b1b3f49c 502 select CPU_ARM926T
58b5369e 503 select GENERIC_CLOCKEVENTS
5c34a4e8 504 select GPIOLIB
788c9700 505 help
a8bc4ead 506 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
507 At present, the w90x900 has been renamed nuc900, regarding
508 the ARM series product line, you can login the following
509 link address to know more.
510
511 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
512 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 513
93e22567
RK
514config ARCH_LPC32XX
515 bool "NXP LPC32XX"
93e22567
RK
516 select ARM_AMBA
517 select CLKDEV_LOOKUP
c227f127
VZ
518 select CLKSRC_LPC32XX
519 select COMMON_CLK
93e22567
RK
520 select CPU_ARM926T
521 select GENERIC_CLOCKEVENTS
5c34a4e8 522 select GPIOLIB
8cb17b5e
VZ
523 select MULTI_IRQ_HANDLER
524 select SPARSE_IRQ
93e22567
RK
525 select USE_OF
526 help
527 Support for the NXP LPC32XX family of processors
528
1da177e4 529config ARCH_PXA
2c8086a5 530 bool "PXA2xx/PXA3xx-based"
a4f7e763 531 depends on MMU
b1b3f49c 532 select ARCH_MTD_XIP
b1b3f49c
RK
533 select ARM_CPU_SUSPEND if PM
534 select AUTO_ZRELADDR
a1c0a6ad 535 select COMMON_CLK
6d803ba7 536 select CLKDEV_LOOKUP
389d9b58 537 select CLKSRC_PXA
234b6ced 538 select CLKSRC_MMIO
6f6caeaa 539 select CLKSRC_OF
2f202861 540 select CPU_XSCALE if !CPU_XSC3
981d0f39 541 select GENERIC_CLOCKEVENTS
157d2644 542 select GPIO_PXA
5c34a4e8 543 select GPIOLIB
d0ee9f40 544 select HAVE_IDE
d6cf30ca 545 select IRQ_DOMAIN
b1b3f49c 546 select MULTI_IRQ_HANDLER
b1b3f49c
RK
547 select PLAT_PXA
548 select SPARSE_IRQ
f999b8bd 549 help
2c8086a5 550 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
551
552config ARCH_RPC
553 bool "RiscPC"
868e87cc 554 depends on MMU
1da177e4 555 select ARCH_ACORN
a08b6b79 556 select ARCH_MAY_HAVE_PC_FDC
07f841b7 557 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 558 select ARCH_USES_GETTIMEOFFSET
fa04e209 559 select CPU_SA110
b1b3f49c 560 select FIQ
d0ee9f40 561 select HAVE_IDE
b1b3f49c
RK
562 select HAVE_PATA_PLATFORM
563 select ISA_DMA_API
c334bc15 564 select NEED_MACH_IO_H
0cdc8b92 565 select NEED_MACH_MEMORY_H
ce816fa8 566 select NO_IOPORT_MAP
1da177e4
LT
567 help
568 On the Acorn Risc-PC, Linux can support the internal IDE disk and
569 CD-ROM interface, serial and parallel port, and the floppy drive.
570
571config ARCH_SA1100
572 bool "SA1100-based"
b1b3f49c 573 select ARCH_MTD_XIP
b1b3f49c
RK
574 select ARCH_SPARSEMEM_ENABLE
575 select CLKDEV_LOOKUP
576 select CLKSRC_MMIO
389d9b58
DL
577 select CLKSRC_PXA
578 select CLKSRC_OF if OF
1937f5b9 579 select CPU_FREQ
b1b3f49c 580 select CPU_SA1100
3e238be2 581 select GENERIC_CLOCKEVENTS
5c34a4e8 582 select GPIOLIB
d0ee9f40 583 select HAVE_IDE
1eca42b4 584 select IRQ_DOMAIN
b1b3f49c 585 select ISA
affcab32 586 select MULTI_IRQ_HANDLER
0cdc8b92 587 select NEED_MACH_MEMORY_H
375dec92 588 select SPARSE_IRQ
f999b8bd
MM
589 help
590 Support for StrongARM 11x0 based boards.
1da177e4 591
b130d5c2
KK
592config ARCH_S3C24XX
593 bool "Samsung S3C24XX SoCs"
335cce74 594 select ATAGS
b1b3f49c 595 select CLKDEV_LOOKUP
4280506a 596 select CLKSRC_SAMSUNG_PWM
7f78b6eb 597 select GENERIC_CLOCKEVENTS
880cf071 598 select GPIO_SAMSUNG
5c34a4e8 599 select GPIOLIB
20676c15 600 select HAVE_S3C2410_I2C if I2C
b130d5c2 601 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 602 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 603 select MULTI_IRQ_HANDLER
c334bc15 604 select NEED_MACH_IO_H
cd8dc7ae 605 select SAMSUNG_ATAGS
1da177e4 606 help
b130d5c2
KK
607 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
608 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
609 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
610 Samsung SMDK2410 development board (and derivatives).
63b1f51b 611
7c6337e2
KH
612config ARCH_DAVINCI
613 bool "TI DaVinci"
b1b3f49c 614 select ARCH_HAS_HOLES_MEMORYMODEL
6d803ba7 615 select CLKDEV_LOOKUP
ce32c5c5 616 select CPU_ARM926T
20e9969b 617 select GENERIC_ALLOCATOR
b1b3f49c 618 select GENERIC_CLOCKEVENTS
dc7ad3b3 619 select GENERIC_IRQ_CHIP
5c34a4e8 620 select GPIOLIB
b1b3f49c 621 select HAVE_IDE
689e331f 622 select USE_OF
b1b3f49c 623 select ZONE_DMA
7c6337e2
KH
624 help
625 Support for TI's DaVinci platform.
626
a0694861
TL
627config ARCH_OMAP1
628 bool "TI OMAP1"
00a36698 629 depends on MMU
9af915da 630 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 631 select ARCH_OMAP
b1b3f49c 632 select CLKDEV_LOOKUP
d6e15d78 633 select CLKSRC_MMIO
b1b3f49c 634 select GENERIC_CLOCKEVENTS
a0694861 635 select GENERIC_IRQ_CHIP
5c34a4e8 636 select GPIOLIB
a0694861
TL
637 select HAVE_IDE
638 select IRQ_DOMAIN
b694331c 639 select MULTI_IRQ_HANDLER
a0694861
TL
640 select NEED_MACH_IO_H if PCCARD
641 select NEED_MACH_MEMORY_H
685e2d08 642 select SPARSE_IRQ
21f47fbc 643 help
a0694861 644 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 645
1da177e4
LT
646endchoice
647
387798b3
RH
648menu "Multiple platform selection"
649 depends on ARCH_MULTIPLATFORM
650
651comment "CPU Core family selection"
652
f8afae40
AB
653config ARCH_MULTI_V4
654 bool "ARMv4 based platforms (FA526)"
655 depends on !ARCH_MULTI_V6_V7
656 select ARCH_MULTI_V4_V5
657 select CPU_FA526
658
387798b3
RH
659config ARCH_MULTI_V4T
660 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 661 depends on !ARCH_MULTI_V6_V7
b1b3f49c 662 select ARCH_MULTI_V4_V5
24e860fb
AB
663 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
664 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
665 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
666
667config ARCH_MULTI_V5
668 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 669 depends on !ARCH_MULTI_V6_V7
b1b3f49c 670 select ARCH_MULTI_V4_V5
12567bbd 671 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
672 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
673 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
674
675config ARCH_MULTI_V4_V5
676 bool
677
678config ARCH_MULTI_V6
8dda05cc 679 bool "ARMv6 based platforms (ARM11)"
387798b3 680 select ARCH_MULTI_V6_V7
42f4754a 681 select CPU_V6K
387798b3
RH
682
683config ARCH_MULTI_V7
8dda05cc 684 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
685 default y
686 select ARCH_MULTI_V6_V7
b1b3f49c 687 select CPU_V7
90bc8ac7 688 select HAVE_SMP
387798b3
RH
689
690config ARCH_MULTI_V6_V7
691 bool
9352b05b 692 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
693
694config ARCH_MULTI_CPU_AUTO
695 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
696 select ARCH_MULTI_V5
697
698endmenu
699
05e2a3de 700config ARCH_VIRT
e3246542
MY
701 bool "Dummy Virtual Machine"
702 depends on ARCH_MULTI_V7
4b8b5f25 703 select ARM_AMBA
05e2a3de 704 select ARM_GIC
3ee80364 705 select ARM_GIC_V2M if PCI
0b28f1db 706 select ARM_GIC_V3
05e2a3de 707 select ARM_PSCI
4b8b5f25 708 select HAVE_ARM_ARCH_TIMER
05e2a3de 709
ccf50e23
RK
710#
711# This is sorted alphabetically by mach-* pathname. However, plat-*
712# Kconfigs may be included either alphabetically (according to the
713# plat- suffix) or along side the corresponding mach-* source.
714#
3e93a22b
GC
715source "arch/arm/mach-mvebu/Kconfig"
716
445d9b30
TZ
717source "arch/arm/mach-alpine/Kconfig"
718
590b460c
LP
719source "arch/arm/mach-artpec/Kconfig"
720
d9bfc86d
OR
721source "arch/arm/mach-asm9260/Kconfig"
722
95b8f20f
RK
723source "arch/arm/mach-at91/Kconfig"
724
1d22924e
AB
725source "arch/arm/mach-axxia/Kconfig"
726
8ac49e04
CD
727source "arch/arm/mach-bcm/Kconfig"
728
1c37fa10
SH
729source "arch/arm/mach-berlin/Kconfig"
730
1da177e4
LT
731source "arch/arm/mach-clps711x/Kconfig"
732
d94f944e
AV
733source "arch/arm/mach-cns3xxx/Kconfig"
734
95b8f20f
RK
735source "arch/arm/mach-davinci/Kconfig"
736
df8d742e
BS
737source "arch/arm/mach-digicolor/Kconfig"
738
95b8f20f
RK
739source "arch/arm/mach-dove/Kconfig"
740
e7736d47
LB
741source "arch/arm/mach-ep93xx/Kconfig"
742
1da177e4
LT
743source "arch/arm/mach-footbridge/Kconfig"
744
59d3a193
PZ
745source "arch/arm/mach-gemini/Kconfig"
746
387798b3
RH
747source "arch/arm/mach-highbank/Kconfig"
748
389ee0c2
HZ
749source "arch/arm/mach-hisi/Kconfig"
750
1da177e4
LT
751source "arch/arm/mach-integrator/Kconfig"
752
3f7e5815
LB
753source "arch/arm/mach-iop32x/Kconfig"
754
755source "arch/arm/mach-iop33x/Kconfig"
1da177e4 756
285f5fa7
DW
757source "arch/arm/mach-iop13xx/Kconfig"
758
1da177e4
LT
759source "arch/arm/mach-ixp4xx/Kconfig"
760
828989ad
SS
761source "arch/arm/mach-keystone/Kconfig"
762
95b8f20f
RK
763source "arch/arm/mach-ks8695/Kconfig"
764
3b8f5030
CC
765source "arch/arm/mach-meson/Kconfig"
766
17723fd3
JJ
767source "arch/arm/mach-moxart/Kconfig"
768
8c2ed9bc
JS
769source "arch/arm/mach-aspeed/Kconfig"
770
794d15b2
SS
771source "arch/arm/mach-mv78xx0/Kconfig"
772
3995eb82 773source "arch/arm/mach-imx/Kconfig"
1da177e4 774
f682a218
MB
775source "arch/arm/mach-mediatek/Kconfig"
776
1d3f33d5
SG
777source "arch/arm/mach-mxs/Kconfig"
778
95b8f20f 779source "arch/arm/mach-netx/Kconfig"
49cbe786 780
95b8f20f 781source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 782
9851ca57
DT
783source "arch/arm/mach-nspire/Kconfig"
784
d48af15e
TL
785source "arch/arm/plat-omap/Kconfig"
786
787source "arch/arm/mach-omap1/Kconfig"
1da177e4 788
1dbae815
TL
789source "arch/arm/mach-omap2/Kconfig"
790
9dd0b194 791source "arch/arm/mach-orion5x/Kconfig"
585cf175 792
387798b3
RH
793source "arch/arm/mach-picoxcell/Kconfig"
794
95b8f20f
RK
795source "arch/arm/mach-pxa/Kconfig"
796source "arch/arm/plat-pxa/Kconfig"
585cf175 797
95b8f20f
RK
798source "arch/arm/mach-mmp/Kconfig"
799
8c9184b7
NA
800source "arch/arm/mach-oxnas/Kconfig"
801
8fc1b0f8
KG
802source "arch/arm/mach-qcom/Kconfig"
803
95b8f20f
RK
804source "arch/arm/mach-realview/Kconfig"
805
d63dc051
HS
806source "arch/arm/mach-rockchip/Kconfig"
807
95b8f20f 808source "arch/arm/mach-sa1100/Kconfig"
edabd38e 809
387798b3
RH
810source "arch/arm/mach-socfpga/Kconfig"
811
a7ed099f 812source "arch/arm/mach-spear/Kconfig"
a21765a7 813
65ebcc11
SK
814source "arch/arm/mach-sti/Kconfig"
815
85fd6d63 816source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 817
431107ea 818source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 819
170f4e42
KK
820source "arch/arm/mach-s5pv210/Kconfig"
821
83014579 822source "arch/arm/mach-exynos/Kconfig"
e509b289 823source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 824
882d01f9 825source "arch/arm/mach-shmobile/Kconfig"
52c543f9 826
3b52634f
MR
827source "arch/arm/mach-sunxi/Kconfig"
828
156a0997
BS
829source "arch/arm/mach-prima2/Kconfig"
830
d6de5b02
MG
831source "arch/arm/mach-tango/Kconfig"
832
c5f80065
EG
833source "arch/arm/mach-tegra/Kconfig"
834
95b8f20f 835source "arch/arm/mach-u300/Kconfig"
1da177e4 836
ba56a987
MY
837source "arch/arm/mach-uniphier/Kconfig"
838
95b8f20f 839source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
840
841source "arch/arm/mach-versatile/Kconfig"
842
ceade897 843source "arch/arm/mach-vexpress/Kconfig"
420c34e4 844source "arch/arm/plat-versatile/Kconfig"
ceade897 845
6f35f9a9
TP
846source "arch/arm/mach-vt8500/Kconfig"
847
7ec80ddf 848source "arch/arm/mach-w90x900/Kconfig"
849
acede515
JN
850source "arch/arm/mach-zx/Kconfig"
851
9a45eb69
JC
852source "arch/arm/mach-zynq/Kconfig"
853
499f1640
SA
854# ARMv7-M architecture
855config ARCH_EFM32
856 bool "Energy Micro efm32"
857 depends on ARM_SINGLE_ARMV7M
5c34a4e8 858 select GPIOLIB
499f1640
SA
859 help
860 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
861 processors.
862
863config ARCH_LPC18XX
864 bool "NXP LPC18xx/LPC43xx"
865 depends on ARM_SINGLE_ARMV7M
866 select ARCH_HAS_RESET_CONTROLLER
867 select ARM_AMBA
868 select CLKSRC_LPC32XX
869 select PINCTRL
870 help
871 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
872 high performance microcontrollers.
873
874config ARCH_STM32
875 bool "STMicrolectronics STM32"
876 depends on ARM_SINGLE_ARMV7M
877 select ARCH_HAS_RESET_CONTROLLER
878 select ARMV7M_SYSTICK
25263186 879 select CLKSRC_STM32
f64e9804 880 select PINCTRL
499f1640
SA
881 select RESET_CONTROLLER
882 help
883 Support for STMicroelectronics STM32 processors.
884
fa65fc6b
MC
885config MACH_STM32F429
886 bool "STMicrolectronics STM32F429"
887 depends on ARCH_STM32
888 default y
889
1847119d 890config ARCH_MPS2
17bd274e 891 bool "ARM MPS2 platform"
1847119d
VM
892 depends on ARM_SINGLE_ARMV7M
893 select ARM_AMBA
894 select CLKSRC_MPS2
895 help
896 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
897 with a range of available cores like Cortex-M3/M4/M7.
898
899 Please, note that depends which Application Note is used memory map
900 for the platform may vary, so adjustment of RAM base might be needed.
901
1da177e4
LT
902# Definitions to make life easier
903config ARCH_ACORN
904 bool
905
7ae1f7ec
LB
906config PLAT_IOP
907 bool
469d3044 908 select GENERIC_CLOCKEVENTS
7ae1f7ec 909
69b02f6a
LB
910config PLAT_ORION
911 bool
bfe45e0b 912 select CLKSRC_MMIO
b1b3f49c 913 select COMMON_CLK
dc7ad3b3 914 select GENERIC_IRQ_CHIP
278b45b0 915 select IRQ_DOMAIN
69b02f6a 916
abcda1dc
TP
917config PLAT_ORION_LEGACY
918 bool
919 select PLAT_ORION
920
bd5ce433
EM
921config PLAT_PXA
922 bool
923
f4b8b319
RK
924config PLAT_VERSATILE
925 bool
926
d9a1beaa
AC
927source "arch/arm/firmware/Kconfig"
928
1da177e4
LT
929source arch/arm/mm/Kconfig
930
afe4b25e 931config IWMMXT
d93003e8
SH
932 bool "Enable iWMMXt support"
933 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
934 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
935 help
936 Enable support for iWMMXt context switching at run time if
937 running on a CPU that supports it.
938
52108641 939config MULTI_IRQ_HANDLER
940 bool
941 help
942 Allow each machine to specify it's own IRQ handler at run time.
943
3b93e7b0
HC
944if !MMU
945source "arch/arm/Kconfig-nommu"
946endif
947
3e0a07f8
GC
948config PJ4B_ERRATA_4742
949 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
950 depends on CPU_PJ4B && MACH_ARMADA_370
951 default y
952 help
953 When coming out of either a Wait for Interrupt (WFI) or a Wait for
954 Event (WFE) IDLE states, a specific timing sensitivity exists between
955 the retiring WFI/WFE instructions and the newly issued subsequent
956 instructions. This sensitivity can result in a CPU hang scenario.
957 Workaround:
958 The software must insert either a Data Synchronization Barrier (DSB)
959 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
960 instruction
961
f0c4b8d6
WD
962config ARM_ERRATA_326103
963 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
964 depends on CPU_V6
965 help
966 Executing a SWP instruction to read-only memory does not set bit 11
967 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
968 treat the access as a read, preventing a COW from occurring and
969 causing the faulting task to livelock.
970
9cba3ccc
CM
971config ARM_ERRATA_411920
972 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 973 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
974 help
975 Invalidation of the Instruction Cache operation can
976 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
977 It does not affect the MPCore. This option enables the ARM Ltd.
978 recommended workaround.
979
7ce236fc
CM
980config ARM_ERRATA_430973
981 bool "ARM errata: Stale prediction on replaced interworking branch"
982 depends on CPU_V7
983 help
984 This option enables the workaround for the 430973 Cortex-A8
79403cda 985 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
986 interworking branch is replaced with another code sequence at the
987 same virtual address, whether due to self-modifying code or virtual
988 to physical address re-mapping, Cortex-A8 does not recover from the
989 stale interworking branch prediction. This results in Cortex-A8
990 executing the new code sequence in the incorrect ARM or Thumb state.
991 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
992 and also flushes the branch target cache at every context switch.
993 Note that setting specific bits in the ACTLR register may not be
994 available in non-secure mode.
995
855c551f
CM
996config ARM_ERRATA_458693
997 bool "ARM errata: Processor deadlock when a false hazard is created"
998 depends on CPU_V7
62e4d357 999 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1000 help
1001 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1002 erratum. For very specific sequences of memory operations, it is
1003 possible for a hazard condition intended for a cache line to instead
1004 be incorrectly associated with a different cache line. This false
1005 hazard might then cause a processor deadlock. The workaround enables
1006 the L1 caching of the NEON accesses and disables the PLD instruction
1007 in the ACTLR register. Note that setting specific bits in the ACTLR
1008 register may not be available in non-secure mode.
1009
0516e464
CM
1010config ARM_ERRATA_460075
1011 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1012 depends on CPU_V7
62e4d357 1013 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1014 help
1015 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1016 erratum. Any asynchronous access to the L2 cache may encounter a
1017 situation in which recent store transactions to the L2 cache are lost
1018 and overwritten with stale memory contents from external memory. The
1019 workaround disables the write-allocate mode for the L2 cache via the
1020 ACTLR register. Note that setting specific bits in the ACTLR register
1021 may not be available in non-secure mode.
1022
9f05027c
WD
1023config ARM_ERRATA_742230
1024 bool "ARM errata: DMB operation may be faulty"
1025 depends on CPU_V7 && SMP
62e4d357 1026 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1027 help
1028 This option enables the workaround for the 742230 Cortex-A9
1029 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1030 between two write operations may not ensure the correct visibility
1031 ordering of the two writes. This workaround sets a specific bit in
1032 the diagnostic register of the Cortex-A9 which causes the DMB
1033 instruction to behave as a DSB, ensuring the correct behaviour of
1034 the two writes.
1035
a672e99b
WD
1036config ARM_ERRATA_742231
1037 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1038 depends on CPU_V7 && SMP
62e4d357 1039 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1040 help
1041 This option enables the workaround for the 742231 Cortex-A9
1042 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1043 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1044 accessing some data located in the same cache line, may get corrupted
1045 data due to bad handling of the address hazard when the line gets
1046 replaced from one of the CPUs at the same time as another CPU is
1047 accessing it. This workaround sets specific bits in the diagnostic
1048 register of the Cortex-A9 which reduces the linefill issuing
1049 capabilities of the processor.
1050
69155794
JM
1051config ARM_ERRATA_643719
1052 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1053 depends on CPU_V7 && SMP
e5a5de44 1054 default y
69155794
JM
1055 help
1056 This option enables the workaround for the 643719 Cortex-A9 (prior to
1057 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1058 register returns zero when it should return one. The workaround
1059 corrects this value, ensuring cache maintenance operations which use
1060 it behave as intended and avoiding data corruption.
1061
cdf357f1
WD
1062config ARM_ERRATA_720789
1063 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1064 depends on CPU_V7
cdf357f1
WD
1065 help
1066 This option enables the workaround for the 720789 Cortex-A9 (prior to
1067 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1068 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1069 As a consequence of this erratum, some TLB entries which should be
1070 invalidated are not, resulting in an incoherency in the system page
1071 tables. The workaround changes the TLB flushing routines to invalidate
1072 entries regardless of the ASID.
475d92fc
WD
1073
1074config ARM_ERRATA_743622
1075 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1076 depends on CPU_V7
62e4d357 1077 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1078 help
1079 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1080 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1081 optimisation in the Cortex-A9 Store Buffer may lead to data
1082 corruption. This workaround sets a specific bit in the diagnostic
1083 register of the Cortex-A9 which disables the Store Buffer
1084 optimisation, preventing the defect from occurring. This has no
1085 visible impact on the overall performance or power consumption of the
1086 processor.
1087
9a27c27c
WD
1088config ARM_ERRATA_751472
1089 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1090 depends on CPU_V7
62e4d357 1091 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1092 help
1093 This option enables the workaround for the 751472 Cortex-A9 (prior
1094 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1095 completion of a following broadcasted operation if the second
1096 operation is received by a CPU before the ICIALLUIS has completed,
1097 potentially leading to corrupted entries in the cache or TLB.
1098
fcbdc5fe
WD
1099config ARM_ERRATA_754322
1100 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1101 depends on CPU_V7
1102 help
1103 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1104 r3p*) erratum. A speculative memory access may cause a page table walk
1105 which starts prior to an ASID switch but completes afterwards. This
1106 can populate the micro-TLB with a stale entry which may be hit with
1107 the new ASID. This workaround places two dsb instructions in the mm
1108 switching code so that no page table walks can cross the ASID switch.
1109
5dab26af
WD
1110config ARM_ERRATA_754327
1111 bool "ARM errata: no automatic Store Buffer drain"
1112 depends on CPU_V7 && SMP
1113 help
1114 This option enables the workaround for the 754327 Cortex-A9 (prior to
1115 r2p0) erratum. The Store Buffer does not have any automatic draining
1116 mechanism and therefore a livelock may occur if an external agent
1117 continuously polls a memory location waiting to observe an update.
1118 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1119 written polling loops from denying visibility of updates to memory.
1120
145e10e1
CM
1121config ARM_ERRATA_364296
1122 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1123 depends on CPU_V6
145e10e1
CM
1124 help
1125 This options enables the workaround for the 364296 ARM1136
1126 r0p2 erratum (possible cache data corruption with
1127 hit-under-miss enabled). It sets the undocumented bit 31 in
1128 the auxiliary control register and the FI bit in the control
1129 register, thus disabling hit-under-miss without putting the
1130 processor into full low interrupt latency mode. ARM11MPCore
1131 is not affected.
1132
f630c1bd
WD
1133config ARM_ERRATA_764369
1134 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1135 depends on CPU_V7 && SMP
1136 help
1137 This option enables the workaround for erratum 764369
1138 affecting Cortex-A9 MPCore with two or more processors (all
1139 current revisions). Under certain timing circumstances, a data
1140 cache line maintenance operation by MVA targeting an Inner
1141 Shareable memory region may fail to proceed up to either the
1142 Point of Coherency or to the Point of Unification of the
1143 system. This workaround adds a DSB instruction before the
1144 relevant cache maintenance functions and sets a specific bit
1145 in the diagnostic control register of the SCU.
1146
7253b85c
SH
1147config ARM_ERRATA_775420
1148 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1149 depends on CPU_V7
1150 help
1151 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1152 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1153 operation aborts with MMU exception, it might cause the processor
1154 to deadlock. This workaround puts DSB before executing ISB if
1155 an abort may occur on cache maintenance.
1156
93dc6887
CM
1157config ARM_ERRATA_798181
1158 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1159 depends on CPU_V7 && SMP
1160 help
1161 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1162 adequately shooting down all use of the old entries. This
1163 option enables the Linux kernel workaround for this erratum
1164 which sends an IPI to the CPUs that are running the same ASID
1165 as the one being invalidated.
1166
84b6504f
WD
1167config ARM_ERRATA_773022
1168 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1169 depends on CPU_V7
1170 help
1171 This option enables the workaround for the 773022 Cortex-A15
1172 (up to r0p4) erratum. In certain rare sequences of code, the
1173 loop buffer may deliver incorrect instructions. This
1174 workaround disables the loop buffer to avoid the erratum.
1175
62c0f4a5
DA
1176config ARM_ERRATA_818325_852422
1177 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1178 depends on CPU_V7
1179 help
1180 This option enables the workaround for:
1181 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1182 instruction might deadlock. Fixed in r0p1.
1183 - Cortex-A12 852422: Execution of a sequence of instructions might
1184 lead to either a data corruption or a CPU deadlock. Not fixed in
1185 any Cortex-A12 cores yet.
1186 This workaround for all both errata involves setting bit[12] of the
1187 Feature Register. This bit disables an optimisation applied to a
1188 sequence of 2 instructions that use opposing condition codes.
1189
416bcf21
DA
1190config ARM_ERRATA_821420
1191 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1192 depends on CPU_V7
1193 help
1194 This option enables the workaround for the 821420 Cortex-A12
1195 (all revs) erratum. In very rare timing conditions, a sequence
1196 of VMOV to Core registers instructions, for which the second
1197 one is in the shadow of a branch or abort, can lead to a
1198 deadlock when the VMOV instructions are issued out-of-order.
1199
9f6f9354
DA
1200config ARM_ERRATA_825619
1201 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1202 depends on CPU_V7
1203 help
1204 This option enables the workaround for the 825619 Cortex-A12
1205 (all revs) erratum. Within rare timing constraints, executing a
1206 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1207 and Device/Strongly-Ordered loads and stores might cause deadlock
1208
1209config ARM_ERRATA_852421
1210 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1211 depends on CPU_V7
1212 help
1213 This option enables the workaround for the 852421 Cortex-A17
1214 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1215 execution of a DMB ST instruction might fail to properly order
1216 stores from GroupA and stores from GroupB.
1217
62c0f4a5
DA
1218config ARM_ERRATA_852423
1219 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1220 depends on CPU_V7
1221 help
1222 This option enables the workaround for:
1223 - Cortex-A17 852423: Execution of a sequence of instructions might
1224 lead to either a data corruption or a CPU deadlock. Not fixed in
1225 any Cortex-A17 cores yet.
1226 This is identical to Cortex-A12 erratum 852422. It is a separate
1227 config option from the A12 erratum due to the way errata are checked
1228 for and handled.
1229
1da177e4
LT
1230endmenu
1231
1232source "arch/arm/common/Kconfig"
1233
1da177e4
LT
1234menu "Bus support"
1235
1da177e4
LT
1236config ISA
1237 bool
1da177e4
LT
1238 help
1239 Find out whether you have ISA slots on your motherboard. ISA is the
1240 name of a bus system, i.e. the way the CPU talks to the other stuff
1241 inside your box. Other bus systems are PCI, EISA, MicroChannel
1242 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1243 newer boards don't support it. If you have ISA, say Y, otherwise N.
1244
065909b9 1245# Select ISA DMA controller support
1da177e4
LT
1246config ISA_DMA
1247 bool
065909b9 1248 select ISA_DMA_API
1da177e4 1249
065909b9 1250# Select ISA DMA interface
5cae841b
AV
1251config ISA_DMA_API
1252 bool
5cae841b 1253
1da177e4 1254config PCI
0b05da72 1255 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1256 help
1257 Find out whether you have a PCI motherboard. PCI is the name of a
1258 bus system, i.e. the way the CPU talks to the other stuff inside
1259 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1260 VESA. If you have PCI, say Y, otherwise N.
1261
52882173
AV
1262config PCI_DOMAINS
1263 bool
1264 depends on PCI
1265
8c7d1474
LP
1266config PCI_DOMAINS_GENERIC
1267 def_bool PCI_DOMAINS
1268
b080ac8a
MRJ
1269config PCI_NANOENGINE
1270 bool "BSE nanoEngine PCI support"
1271 depends on SA1100_NANOENGINE
1272 help
1273 Enable PCI on the BSE nanoEngine board.
1274
36e23590
MW
1275config PCI_SYSCALL
1276 def_bool PCI
1277
a0113a99
MR
1278config PCI_HOST_ITE8152
1279 bool
1280 depends on PCI && MACH_ARMCORE
1281 default y
1282 select DMABOUNCE
1283
1da177e4
LT
1284source "drivers/pci/Kconfig"
1285
1286source "drivers/pcmcia/Kconfig"
1287
1288endmenu
1289
1290menu "Kernel Features"
1291
3b55658a
DM
1292config HAVE_SMP
1293 bool
1294 help
1295 This option should be selected by machines which have an SMP-
1296 capable CPU.
1297
1298 The only effect of this option is to make the SMP-related
1299 options available to the user for configuration.
1300
1da177e4 1301config SMP
bb2d8130 1302 bool "Symmetric Multi-Processing"
fbb4ddac 1303 depends on CPU_V6K || CPU_V7
bc28248e 1304 depends on GENERIC_CLOCKEVENTS
3b55658a 1305 depends on HAVE_SMP
801bb21c 1306 depends on MMU || ARM_MPU
0361748f 1307 select IRQ_WORK
1da177e4
LT
1308 help
1309 This enables support for systems with more than one CPU. If you have
4a474157
RG
1310 a system with only one CPU, say N. If you have a system with more
1311 than one CPU, say Y.
1da177e4 1312
4a474157 1313 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1314 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1315 you say Y here, the kernel will run on many, but not all,
1316 uniprocessor machines. On a uniprocessor machine, the kernel
1317 will run faster if you say N here.
1da177e4 1318
395cf969 1319 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1320 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1321 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1322
1323 If you don't know what to do here, say N.
1324
f00ec48f 1325config SMP_ON_UP
5744ff43 1326 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1327 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1328 default y
1329 help
1330 SMP kernels contain instructions which fail on non-SMP processors.
1331 Enabling this option allows the kernel to modify itself to make
1332 these instructions safe. Disabling it allows about 1K of space
1333 savings.
1334
1335 If you don't know what to do here, say Y.
1336
c9018aab
VG
1337config ARM_CPU_TOPOLOGY
1338 bool "Support cpu topology definition"
1339 depends on SMP && CPU_V7
1340 default y
1341 help
1342 Support ARM cpu topology definition. The MPIDR register defines
1343 affinity between processors which is then used to describe the cpu
1344 topology of an ARM System.
1345
1346config SCHED_MC
1347 bool "Multi-core scheduler support"
1348 depends on ARM_CPU_TOPOLOGY
1349 help
1350 Multi-core scheduler support improves the CPU scheduler's decision
1351 making when dealing with multi-core CPU chips at a cost of slightly
1352 increased overhead in some places. If unsure say N here.
1353
1354config SCHED_SMT
1355 bool "SMT scheduler support"
1356 depends on ARM_CPU_TOPOLOGY
1357 help
1358 Improves the CPU scheduler's decision making when dealing with
1359 MultiThreading at a cost of slightly increased overhead in some
1360 places. If unsure say N here.
1361
a8cbcd92
RK
1362config HAVE_ARM_SCU
1363 bool
a8cbcd92
RK
1364 help
1365 This option enables support for the ARM system coherency unit
1366
8a4da6e3 1367config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1368 bool "Architected timer support"
1369 depends on CPU_V7
8a4da6e3 1370 select ARM_ARCH_TIMER
0c403462 1371 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1372 help
1373 This option enables support for the ARM architected timer
1374
f32f4ce2
RK
1375config HAVE_ARM_TWD
1376 bool
da4a686a 1377 select CLKSRC_OF if OF
f32f4ce2
RK
1378 help
1379 This options enables support for the ARM timer and watchdog unit
1380
e8db288e
NP
1381config MCPM
1382 bool "Multi-Cluster Power Management"
1383 depends on CPU_V7 && SMP
1384 help
1385 This option provides the common power management infrastructure
1386 for (multi-)cluster based systems, such as big.LITTLE based
1387 systems.
1388
ebf4a5c5
HZ
1389config MCPM_QUAD_CLUSTER
1390 bool
1391 depends on MCPM
1392 help
1393 To avoid wasting resources unnecessarily, MCPM only supports up
1394 to 2 clusters by default.
1395 Platforms with 3 or 4 clusters that use MCPM must select this
1396 option to allow the additional clusters to be managed.
1397
1c33be57
NP
1398config BIG_LITTLE
1399 bool "big.LITTLE support (Experimental)"
1400 depends on CPU_V7 && SMP
1401 select MCPM
1402 help
1403 This option enables support selections for the big.LITTLE
1404 system architecture.
1405
1406config BL_SWITCHER
1407 bool "big.LITTLE switcher support"
6c044fec 1408 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
51aaf81f 1409 select CPU_PM
1c33be57
NP
1410 help
1411 The big.LITTLE "switcher" provides the core functionality to
1412 transparently handle transition between a cluster of A15's
1413 and a cluster of A7's in a big.LITTLE system.
1414
b22537c6
NP
1415config BL_SWITCHER_DUMMY_IF
1416 tristate "Simple big.LITTLE switcher user interface"
1417 depends on BL_SWITCHER && DEBUG_KERNEL
1418 help
1419 This is a simple and dummy char dev interface to control
1420 the big.LITTLE switcher core code. It is meant for
1421 debugging purposes only.
1422
8d5796d2
LB
1423choice
1424 prompt "Memory split"
006fa259 1425 depends on MMU
8d5796d2
LB
1426 default VMSPLIT_3G
1427 help
1428 Select the desired split between kernel and user memory.
1429
1430 If you are not absolutely sure what you are doing, leave this
1431 option alone!
1432
1433 config VMSPLIT_3G
1434 bool "3G/1G user/kernel split"
63ce446c
NP
1435 config VMSPLIT_3G_OPT
1436 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1437 config VMSPLIT_2G
1438 bool "2G/2G user/kernel split"
1439 config VMSPLIT_1G
1440 bool "1G/3G user/kernel split"
1441endchoice
1442
1443config PAGE_OFFSET
1444 hex
006fa259 1445 default PHYS_OFFSET if !MMU
8d5796d2
LB
1446 default 0x40000000 if VMSPLIT_1G
1447 default 0x80000000 if VMSPLIT_2G
63ce446c 1448 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1449 default 0xC0000000
1450
1da177e4
LT
1451config NR_CPUS
1452 int "Maximum number of CPUs (2-32)"
1453 range 2 32
1454 depends on SMP
1455 default "4"
1456
a054a811 1457config HOTPLUG_CPU
00b7dede 1458 bool "Support for hot-pluggable CPUs"
40b31360 1459 depends on SMP
a054a811
RK
1460 help
1461 Say Y here to experiment with turning CPUs off and on. CPUs
1462 can be controlled through /sys/devices/system/cpu.
1463
2bdd424f
WD
1464config ARM_PSCI
1465 bool "Support for the ARM Power State Coordination Interface (PSCI)"
e679660d 1466 depends on HAVE_ARM_SMCCC
be120397 1467 select ARM_PSCI_FW
2bdd424f
WD
1468 help
1469 Say Y here if you want Linux to communicate with system firmware
1470 implementing the PSCI specification for CPU-centric power
1471 management operations described in ARM document number ARM DEN
1472 0022A ("Power State Coordination Interface System Software on
1473 ARM processors").
1474
2a6ad871
MR
1475# The GPIO number here must be sorted by descending number. In case of
1476# a multiplatform kernel, we just want the highest value required by the
1477# selected platforms.
44986ab0
PDSN
1478config ARCH_NR_GPIO
1479 int
b35d2e56
GF
1480 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1481 ARCH_ZYNQ
aa42587a
TF
1482 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1483 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1484 default 416 if ARCH_SUNXI
06b851e5 1485 default 392 if ARCH_U8500
01bb914c 1486 default 352 if ARCH_VT8500
7b5da4c3 1487 default 288 if ARCH_ROCKCHIP
2a6ad871 1488 default 264 if MACH_H4700
44986ab0
PDSN
1489 default 0
1490 help
1491 Maximum number of GPIOs in the system.
1492
1493 If unsure, leave the default value.
1494
d45a398f 1495source kernel/Kconfig.preempt
1da177e4 1496
c9218b16 1497config HZ_FIXED
f8065813 1498 int
070b8b43 1499 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1500 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1501 default 128 if SOC_AT91RM9200
47d84682 1502 default 0
c9218b16
RK
1503
1504choice
47d84682 1505 depends on HZ_FIXED = 0
c9218b16
RK
1506 prompt "Timer frequency"
1507
1508config HZ_100
1509 bool "100 Hz"
1510
1511config HZ_200
1512 bool "200 Hz"
1513
1514config HZ_250
1515 bool "250 Hz"
1516
1517config HZ_300
1518 bool "300 Hz"
1519
1520config HZ_500
1521 bool "500 Hz"
1522
1523config HZ_1000
1524 bool "1000 Hz"
1525
1526endchoice
1527
1528config HZ
1529 int
47d84682 1530 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1531 default 100 if HZ_100
1532 default 200 if HZ_200
1533 default 250 if HZ_250
1534 default 300 if HZ_300
1535 default 500 if HZ_500
1536 default 1000
1537
1538config SCHED_HRTICK
1539 def_bool HIGH_RES_TIMERS
f8065813 1540
16c79651 1541config THUMB2_KERNEL
bc7dea00 1542 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1543 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1544 default y if CPU_THUMBONLY
16c79651
CM
1545 select AEABI
1546 select ARM_ASM_UNIFIED
89bace65 1547 select ARM_UNWIND
16c79651
CM
1548 help
1549 By enabling this option, the kernel will be compiled in
1550 Thumb-2 mode. A compiler/assembler that understand the unified
1551 ARM-Thumb syntax is needed.
1552
1553 If unsure, say N.
1554
6f685c5c
DM
1555config THUMB2_AVOID_R_ARM_THM_JUMP11
1556 bool "Work around buggy Thumb-2 short branch relocations in gas"
1557 depends on THUMB2_KERNEL && MODULES
1558 default y
1559 help
1560 Various binutils versions can resolve Thumb-2 branches to
1561 locally-defined, preemptible global symbols as short-range "b.n"
1562 branch instructions.
1563
1564 This is a problem, because there's no guarantee the final
1565 destination of the symbol, or any candidate locations for a
1566 trampoline, are within range of the branch. For this reason, the
1567 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1568 relocation in modules at all, and it makes little sense to add
1569 support.
1570
1571 The symptom is that the kernel fails with an "unsupported
1572 relocation" error when loading some modules.
1573
1574 Until fixed tools are available, passing
1575 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1576 code which hits this problem, at the cost of a bit of extra runtime
1577 stack usage in some cases.
1578
1579 The problem is described in more detail at:
1580 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1581
1582 Only Thumb-2 kernels are affected.
1583
1584 Unless you are sure your tools don't have this problem, say Y.
1585
0becb088
CM
1586config ARM_ASM_UNIFIED
1587 bool
1588
42f25bdd
NP
1589config ARM_PATCH_IDIV
1590 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1591 depends on CPU_32v7 && !XIP_KERNEL
1592 default y
1593 help
1594 The ARM compiler inserts calls to __aeabi_idiv() and
1595 __aeabi_uidiv() when it needs to perform division on signed
1596 and unsigned integers. Some v7 CPUs have support for the sdiv
1597 and udiv instructions that can be used to implement those
1598 functions.
1599
1600 Enabling this option allows the kernel to modify itself to
1601 replace the first two instructions of these library functions
1602 with the sdiv or udiv plus "bx lr" instructions when the CPU
1603 it is running on supports them. Typically this will be faster
1604 and less power intensive than running the original library
1605 code to do integer division.
1606
704bdda0
NP
1607config AEABI
1608 bool "Use the ARM EABI to compile the kernel"
1609 help
1610 This option allows for the kernel to be compiled using the latest
1611 ARM ABI (aka EABI). This is only useful if you are using a user
1612 space environment that is also compiled with EABI.
1613
1614 Since there are major incompatibilities between the legacy ABI and
1615 EABI, especially with regard to structure member alignment, this
1616 option also changes the kernel syscall calling convention to
1617 disambiguate both ABIs and allow for backward compatibility support
1618 (selected with CONFIG_OABI_COMPAT).
1619
1620 To use this you need GCC version 4.0.0 or later.
1621
6c90c872 1622config OABI_COMPAT
a73a3ff1 1623 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1624 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1625 help
1626 This option preserves the old syscall interface along with the
1627 new (ARM EABI) one. It also provides a compatibility layer to
1628 intercept syscalls that have structure arguments which layout
1629 in memory differs between the legacy ABI and the new ARM EABI
1630 (only for non "thumb" binaries). This option adds a tiny
1631 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1632
1633 The seccomp filter system will not be available when this is
1634 selected, since there is no way yet to sensibly distinguish
1635 between calling conventions during filtering.
1636
6c90c872
NP
1637 If you know you'll be using only pure EABI user space then you
1638 can say N here. If this option is not selected and you attempt
1639 to execute a legacy ABI binary then the result will be
1640 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1641 at all). If in doubt say N.
6c90c872 1642
eb33575c 1643config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1644 bool
e80d6a24 1645
05944d74
RK
1646config ARCH_SPARSEMEM_ENABLE
1647 bool
1648
07a2f737
RK
1649config ARCH_SPARSEMEM_DEFAULT
1650 def_bool ARCH_SPARSEMEM_ENABLE
1651
05944d74 1652config ARCH_SELECT_MEMORY_MODEL
be370302 1653 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1654
7b7bf499
WD
1655config HAVE_ARCH_PFN_VALID
1656 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1657
b8cd51af
SC
1658config HAVE_GENERIC_RCU_GUP
1659 def_bool y
1660 depends on ARM_LPAE
1661
053a96ca 1662config HIGHMEM
e8db89a2
RK
1663 bool "High Memory Support"
1664 depends on MMU
053a96ca
NP
1665 help
1666 The address space of ARM processors is only 4 Gigabytes large
1667 and it has to accommodate user address space, kernel address
1668 space as well as some memory mapped IO. That means that, if you
1669 have a large amount of physical memory and/or IO, not all of the
1670 memory can be "permanently mapped" by the kernel. The physical
1671 memory that is not permanently mapped is called "high memory".
1672
1673 Depending on the selected kernel/user memory split, minimum
1674 vmalloc space and actual amount of RAM, you may not need this
1675 option which should result in a slightly faster kernel.
1676
1677 If unsure, say n.
1678
65cec8e3 1679config HIGHPTE
9a431bd5 1680 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1681 depends on HIGHMEM
9a431bd5 1682 default y
b4d103d1
RK
1683 help
1684 The VM uses one page of physical memory for each page table.
1685 For systems with a lot of processes, this can use a lot of
1686 precious low memory, eventually leading to low memory being
1687 consumed by page tables. Setting this option will allow
1688 user-space 2nd level page tables to reside in high memory.
65cec8e3 1689
a5e090ac
RK
1690config CPU_SW_DOMAIN_PAN
1691 bool "Enable use of CPU domains to implement privileged no-access"
1692 depends on MMU && !ARM_LPAE
1b8873a0
JI
1693 default y
1694 help
a5e090ac
RK
1695 Increase kernel security by ensuring that normal kernel accesses
1696 are unable to access userspace addresses. This can help prevent
1697 use-after-free bugs becoming an exploitable privilege escalation
1698 by ensuring that magic values (such as LIST_POISON) will always
1699 fault when dereferenced.
1700
1701 CPUs with low-vector mappings use a best-efforts implementation.
1702 Their lower 1MB needs to remain accessible for the vectors, but
1703 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1704
1b8873a0 1705config HW_PERF_EVENTS
fa8ad788
MR
1706 def_bool y
1707 depends on ARM_PMU
1b8873a0 1708
1355e2a6
CM
1709config SYS_SUPPORTS_HUGETLBFS
1710 def_bool y
1711 depends on ARM_LPAE
1712
8d962507
CM
1713config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1714 def_bool y
1715 depends on ARM_LPAE
1716
4bfab203
SC
1717config ARCH_WANT_GENERAL_HUGETLB
1718 def_bool y
1719
7d485f64
AB
1720config ARM_MODULE_PLTS
1721 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1722 depends on MODULES
1723 help
1724 Allocate PLTs when loading modules so that jumps and calls whose
1725 targets are too far away for their relative offsets to be encoded
1726 in the instructions themselves can be bounced via veneers in the
1727 module's PLT. This allows modules to be allocated in the generic
1728 vmalloc area after the dedicated module memory area has been
1729 exhausted. The modules will use slightly more memory, but after
1730 rounding up to page size, the actual memory footprint is usually
1731 the same.
1732
1733 Say y if you are getting out of memory errors while loading modules
1734
3f22ab27
DH
1735source "mm/Kconfig"
1736
c1b2d970 1737config FORCE_MAX_ZONEORDER
36d6c928 1738 int "Maximum zone order"
898f08e1 1739 default "12" if SOC_AM33XX
6d85e2b0 1740 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1741 default "11"
1742 help
1743 The kernel memory allocator divides physically contiguous memory
1744 blocks into "zones", where each zone is a power of two number of
1745 pages. This option selects the largest power of two that the kernel
1746 keeps in the memory allocator. If you need to allocate very large
1747 blocks of physically contiguous memory, then you may need to
1748 increase this value.
1749
1750 This config option is actually maximum order plus one. For example,
1751 a value of 11 means that the largest free memory block is 2^10 pages.
1752
1da177e4
LT
1753config ALIGNMENT_TRAP
1754 bool
f12d0d7c 1755 depends on CPU_CP15_MMU
1da177e4 1756 default y if !ARCH_EBSA110
e119bfff 1757 select HAVE_PROC_CPU if PROC_FS
1da177e4 1758 help
84eb8d06 1759 ARM processors cannot fetch/store information which is not
1da177e4
LT
1760 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1761 address divisible by 4. On 32-bit ARM processors, these non-aligned
1762 fetch/store instructions will be emulated in software if you say
1763 here, which has a severe performance impact. This is necessary for
1764 correct operation of some network protocols. With an IP-only
1765 configuration it is safe to say N, otherwise say Y.
1766
39ec58f3 1767config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1768 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1769 depends on MMU
39ec58f3
LB
1770 default y if CPU_FEROCEON
1771 help
1772 Implement faster copy_to_user and clear_user methods for CPU
1773 cores where a 8-word STM instruction give significantly higher
1774 memory write throughput than a sequence of individual 32bit stores.
1775
1776 A possible side effect is a slight increase in scheduling latency
1777 between threads sharing the same address space if they invoke
1778 such copy operations with large buffers.
1779
1780 However, if the CPU data cache is using a write-allocate mode,
1781 this option is unlikely to provide any performance gain.
1782
70c70d97
NP
1783config SECCOMP
1784 bool
1785 prompt "Enable seccomp to safely compute untrusted bytecode"
1786 ---help---
1787 This kernel feature is useful for number crunching applications
1788 that may need to compute untrusted bytecode during their
1789 execution. By using pipes or other transports made available to
1790 the process as file descriptors supporting the read/write
1791 syscalls, it's possible to isolate those applications in
1792 their own address space using seccomp. Once seccomp is
1793 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1794 and the task is only allowed to execute a few safe syscalls
1795 defined by each seccomp mode.
1796
06e6295b
SS
1797config SWIOTLB
1798 def_bool y
1799
1800config IOMMU_HELPER
1801 def_bool SWIOTLB
1802
02c2433b
SS
1803config PARAVIRT
1804 bool "Enable paravirtualization code"
1805 help
1806 This changes the kernel so it can modify itself when it is run
1807 under a hypervisor, potentially improving performance significantly
1808 over full virtualization.
1809
1810config PARAVIRT_TIME_ACCOUNTING
1811 bool "Paravirtual steal time accounting"
1812 select PARAVIRT
1813 default n
1814 help
1815 Select this option to enable fine granularity task steal time
1816 accounting. Time spent executing other tasks in parallel with
1817 the current vCPU is discounted from the vCPU power. To account for
1818 that, there can be a small performance impact.
1819
1820 If in doubt, say N here.
1821
eff8d644
SS
1822config XEN_DOM0
1823 def_bool y
1824 depends on XEN
1825
1826config XEN
c2ba1f7d 1827 bool "Xen guest support on ARM"
85323a99 1828 depends on ARM && AEABI && OF
f880b67d 1829 depends on CPU_V7 && !CPU_V6
85323a99 1830 depends on !GENERIC_ATOMIC64
7693decc 1831 depends on MMU
51aaf81f 1832 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1833 select ARM_PSCI
83862ccf 1834 select SWIOTLB_XEN
02c2433b 1835 select PARAVIRT
eff8d644
SS
1836 help
1837 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1838
1da177e4
LT
1839endmenu
1840
1841menu "Boot options"
1842
9eb8f674
GL
1843config USE_OF
1844 bool "Flattened Device Tree support"
b1b3f49c 1845 select IRQ_DOMAIN
9eb8f674 1846 select OF
9eb8f674
GL
1847 help
1848 Include support for flattened device tree machine descriptions.
1849
bd51e2f5
NP
1850config ATAGS
1851 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1852 default y
1853 help
1854 This is the traditional way of passing data to the kernel at boot
1855 time. If you are solely relying on the flattened device tree (or
1856 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1857 to remove ATAGS support from your kernel binary. If unsure,
1858 leave this to y.
1859
1860config DEPRECATED_PARAM_STRUCT
1861 bool "Provide old way to pass kernel parameters"
1862 depends on ATAGS
1863 help
1864 This was deprecated in 2001 and announced to live on for 5 years.
1865 Some old boot loaders still use this way.
1866
1da177e4
LT
1867# Compressed boot loader in ROM. Yes, we really want to ask about
1868# TEXT and BSS so we preserve their values in the config files.
1869config ZBOOT_ROM_TEXT
1870 hex "Compressed ROM boot loader base address"
1871 default "0"
1872 help
1873 The physical address at which the ROM-able zImage is to be
1874 placed in the target. Platforms which normally make use of
1875 ROM-able zImage formats normally set this to a suitable
1876 value in their defconfig file.
1877
1878 If ZBOOT_ROM is not enabled, this has no effect.
1879
1880config ZBOOT_ROM_BSS
1881 hex "Compressed ROM boot loader BSS address"
1882 default "0"
1883 help
f8c440b2
DF
1884 The base address of an area of read/write memory in the target
1885 for the ROM-able zImage which must be available while the
1886 decompressor is running. It must be large enough to hold the
1887 entire decompressed kernel plus an additional 128 KiB.
1888 Platforms which normally make use of ROM-able zImage formats
1889 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1890
1891 If ZBOOT_ROM is not enabled, this has no effect.
1892
1893config ZBOOT_ROM
1894 bool "Compressed boot loader in ROM/flash"
1895 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1896 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1897 help
1898 Say Y here if you intend to execute your compressed kernel image
1899 (zImage) directly from ROM or flash. If unsure, say N.
1900
e2a6a3aa
JB
1901config ARM_APPENDED_DTB
1902 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1903 depends on OF
e2a6a3aa
JB
1904 help
1905 With this option, the boot code will look for a device tree binary
1906 (DTB) appended to zImage
1907 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1908
1909 This is meant as a backward compatibility convenience for those
1910 systems with a bootloader that can't be upgraded to accommodate
1911 the documented boot protocol using a device tree.
1912
1913 Beware that there is very little in terms of protection against
1914 this option being confused by leftover garbage in memory that might
1915 look like a DTB header after a reboot if no actual DTB is appended
1916 to zImage. Do not leave this option active in a production kernel
1917 if you don't intend to always append a DTB. Proper passing of the
1918 location into r2 of a bootloader provided DTB is always preferable
1919 to this option.
1920
b90b9a38
NP
1921config ARM_ATAG_DTB_COMPAT
1922 bool "Supplement the appended DTB with traditional ATAG information"
1923 depends on ARM_APPENDED_DTB
1924 help
1925 Some old bootloaders can't be updated to a DTB capable one, yet
1926 they provide ATAGs with memory configuration, the ramdisk address,
1927 the kernel cmdline string, etc. Such information is dynamically
1928 provided by the bootloader and can't always be stored in a static
1929 DTB. To allow a device tree enabled kernel to be used with such
1930 bootloaders, this option allows zImage to extract the information
1931 from the ATAG list and store it at run time into the appended DTB.
1932
d0f34a11
GR
1933choice
1934 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1935 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1936
1937config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1938 bool "Use bootloader kernel arguments if available"
1939 help
1940 Uses the command-line options passed by the boot loader instead of
1941 the device tree bootargs property. If the boot loader doesn't provide
1942 any, the device tree bootargs property will be used.
1943
1944config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1945 bool "Extend with bootloader kernel arguments"
1946 help
1947 The command-line arguments provided by the boot loader will be
1948 appended to the the device tree bootargs property.
1949
1950endchoice
1951
1da177e4
LT
1952config CMDLINE
1953 string "Default kernel command string"
1954 default ""
1955 help
1956 On some architectures (EBSA110 and CATS), there is currently no way
1957 for the boot loader to pass arguments to the kernel. For these
1958 architectures, you should supply some command-line options at build
1959 time by entering them here. As a minimum, you should specify the
1960 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1961
4394c124
VB
1962choice
1963 prompt "Kernel command line type" if CMDLINE != ""
1964 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1965 depends on ATAGS
4394c124
VB
1966
1967config CMDLINE_FROM_BOOTLOADER
1968 bool "Use bootloader kernel arguments if available"
1969 help
1970 Uses the command-line options passed by the boot loader. If
1971 the boot loader doesn't provide any, the default kernel command
1972 string provided in CMDLINE will be used.
1973
1974config CMDLINE_EXTEND
1975 bool "Extend bootloader kernel arguments"
1976 help
1977 The command-line arguments provided by the boot loader will be
1978 appended to the default kernel command string.
1979
92d2040d
AH
1980config CMDLINE_FORCE
1981 bool "Always use the default kernel command string"
92d2040d
AH
1982 help
1983 Always use the default kernel command string, even if the boot
1984 loader passes other arguments to the kernel.
1985 This is useful if you cannot or don't want to change the
1986 command-line options your boot loader passes to the kernel.
4394c124 1987endchoice
92d2040d 1988
1da177e4
LT
1989config XIP_KERNEL
1990 bool "Kernel Execute-In-Place from ROM"
10968131 1991 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1992 help
1993 Execute-In-Place allows the kernel to run from non-volatile storage
1994 directly addressable by the CPU, such as NOR flash. This saves RAM
1995 space since the text section of the kernel is not loaded from flash
1996 to RAM. Read-write sections, such as the data section and stack,
1997 are still copied to RAM. The XIP kernel is not compressed since
1998 it has to run directly from flash, so it will take more space to
1999 store it. The flash address used to link the kernel object files,
2000 and for storing it, is configuration dependent. Therefore, if you
2001 say Y here, you must know the proper physical address where to
2002 store the kernel image depending on your own flash memory usage.
2003
2004 Also note that the make target becomes "make xipImage" rather than
2005 "make zImage" or "make Image". The final kernel binary to put in
2006 ROM memory will be arch/arm/boot/xipImage.
2007
2008 If unsure, say N.
2009
2010config XIP_PHYS_ADDR
2011 hex "XIP Kernel Physical Location"
2012 depends on XIP_KERNEL
2013 default "0x00080000"
2014 help
2015 This is the physical address in your flash memory the kernel will
2016 be linked for and stored to. This address is dependent on your
2017 own flash usage.
2018
c587e4a6
RP
2019config KEXEC
2020 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2021 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2022 depends on !CPU_V7M
2965faa5 2023 select KEXEC_CORE
c587e4a6
RP
2024 help
2025 kexec is a system call that implements the ability to shutdown your
2026 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2027 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2028 you can start any kernel with it, not just Linux.
2029
2030 It is an ongoing process to be certain the hardware in a machine
2031 is properly shutdown, so do not be surprised if this code does not
bf220695 2032 initially work for you.
c587e4a6 2033
4cd9d6f7
RP
2034config ATAGS_PROC
2035 bool "Export atags in procfs"
bd51e2f5 2036 depends on ATAGS && KEXEC
b98d7291 2037 default y
4cd9d6f7
RP
2038 help
2039 Should the atags used to boot the kernel be exported in an "atags"
2040 file in procfs. Useful with kexec.
2041
cb5d39b3
MW
2042config CRASH_DUMP
2043 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2044 help
2045 Generate crash dump after being started by kexec. This should
2046 be normally only set in special crash dump kernels which are
2047 loaded in the main kernel with kexec-tools into a specially
2048 reserved region and then later executed after a crash by
2049 kdump/kexec. The crash dump kernel must be compiled to a
2050 memory address not used by the main kernel
2051
2052 For more details see Documentation/kdump/kdump.txt
2053
e69edc79
EM
2054config AUTO_ZRELADDR
2055 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2056 help
2057 ZRELADDR is the physical address where the decompressed kernel
2058 image will be placed. If AUTO_ZRELADDR is selected, the address
2059 will be determined at run-time by masking the current IP with
2060 0xf8000000. This assumes the zImage being placed in the first 128MB
2061 from start of memory.
2062
81a0bc39
RF
2063config EFI_STUB
2064 bool
2065
2066config EFI
2067 bool "UEFI runtime support"
2068 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2069 select UCS2_STRING
2070 select EFI_PARAMS_FROM_FDT
2071 select EFI_STUB
2072 select EFI_ARMSTUB
2073 select EFI_RUNTIME_WRAPPERS
2074 ---help---
2075 This option provides support for runtime services provided
2076 by UEFI firmware (such as non-volatile variables, realtime
2077 clock, and platform reset). A UEFI stub is also provided to
2078 allow the kernel to be booted as an EFI application. This
2079 is only useful for kernels that may run on systems that have
2080 UEFI firmware.
2081
1da177e4
LT
2082endmenu
2083
ac9d7efc 2084menu "CPU Power Management"
1da177e4 2085
1da177e4 2086source "drivers/cpufreq/Kconfig"
1da177e4 2087
ac9d7efc
RK
2088source "drivers/cpuidle/Kconfig"
2089
2090endmenu
2091
1da177e4
LT
2092menu "Floating point emulation"
2093
2094comment "At least one emulation must be selected"
2095
2096config FPE_NWFPE
2097 bool "NWFPE math emulation"
593c252a 2098 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2099 ---help---
2100 Say Y to include the NWFPE floating point emulator in the kernel.
2101 This is necessary to run most binaries. Linux does not currently
2102 support floating point hardware so you need to say Y here even if
2103 your machine has an FPA or floating point co-processor podule.
2104
2105 You may say N here if you are going to load the Acorn FPEmulator
2106 early in the bootup.
2107
2108config FPE_NWFPE_XP
2109 bool "Support extended precision"
bedf142b 2110 depends on FPE_NWFPE
1da177e4
LT
2111 help
2112 Say Y to include 80-bit support in the kernel floating-point
2113 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2114 Note that gcc does not generate 80-bit operations by default,
2115 so in most cases this option only enlarges the size of the
2116 floating point emulator without any good reason.
2117
2118 You almost surely want to say N here.
2119
2120config FPE_FASTFPE
2121 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2122 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2123 ---help---
2124 Say Y here to include the FAST floating point emulator in the kernel.
2125 This is an experimental much faster emulator which now also has full
2126 precision for the mantissa. It does not support any exceptions.
2127 It is very simple, and approximately 3-6 times faster than NWFPE.
2128
2129 It should be sufficient for most programs. It may be not suitable
2130 for scientific calculations, but you have to check this for yourself.
2131 If you do not feel you need a faster FP emulation you should better
2132 choose NWFPE.
2133
2134config VFP
2135 bool "VFP-format floating point maths"
e399b1a4 2136 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2137 help
2138 Say Y to include VFP support code in the kernel. This is needed
2139 if your hardware includes a VFP unit.
2140
2141 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2142 release notes and additional status information.
2143
2144 Say N if your target does not have VFP hardware.
2145
25ebee02
CM
2146config VFPv3
2147 bool
2148 depends on VFP
2149 default y if CPU_V7
2150
b5872db4
CM
2151config NEON
2152 bool "Advanced SIMD (NEON) Extension support"
2153 depends on VFPv3 && CPU_V7
2154 help
2155 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2156 Extension.
2157
73c132c1
AB
2158config KERNEL_MODE_NEON
2159 bool "Support for NEON in kernel mode"
c4a30c3b 2160 depends on NEON && AEABI
73c132c1
AB
2161 help
2162 Say Y to include support for NEON in kernel mode.
2163
1da177e4
LT
2164endmenu
2165
2166menu "Userspace binary formats"
2167
2168source "fs/Kconfig.binfmt"
2169
1da177e4
LT
2170endmenu
2171
2172menu "Power management options"
2173
eceab4ac 2174source "kernel/power/Kconfig"
1da177e4 2175
f4cb5700 2176config ARCH_SUSPEND_POSSIBLE
19a0519d 2177 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2178 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2179 def_bool y
2180
15e0d9e3 2181config ARM_CPU_SUSPEND
8b6f2499 2182 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
1b9bdf5c 2183 depends on ARCH_SUSPEND_POSSIBLE
15e0d9e3 2184
603fb42a
SC
2185config ARCH_HIBERNATION_POSSIBLE
2186 bool
2187 depends on MMU
2188 default y if ARCH_SUSPEND_POSSIBLE
2189
1da177e4
LT
2190endmenu
2191
d5950b43
SR
2192source "net/Kconfig"
2193
ac25150f 2194source "drivers/Kconfig"
1da177e4 2195
916f743d
KG
2196source "drivers/firmware/Kconfig"
2197
1da177e4
LT
2198source "fs/Kconfig"
2199
1da177e4
LT
2200source "arch/arm/Kconfig.debug"
2201
2202source "security/Kconfig"
2203
2204source "crypto/Kconfig"
652ccae5
AB
2205if CRYPTO
2206source "arch/arm/crypto/Kconfig"
2207endif
1da177e4
LT
2208
2209source "lib/Kconfig"
749cf76c
CD
2210
2211source "arch/arm/kvm/Kconfig"
This page took 1.366348 seconds and 5 git commands to generate.