Merge branch 'for-linus' of git://git.kernel.dk/linux-block
[deliverable/linux.git] / arch / arm / mach-omap2 / id.c
CommitLineData
1dbae815
TL
1/*
2 * linux/arch/arm/mach-omap2/id.c
3 *
4 * OMAP2 CPU identification code
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
e49c4d27 9 * Copyright (C) 2009-11 Texas Instruments
44169075
SS
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
1dbae815
TL
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
1dbae815
TL
17#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/init.h>
fced80c7 20#include <linux/io.h>
de26804b 21#include <linux/random.h>
6770b211
RB
22#include <linux/slab.h>
23
24#ifdef CONFIG_SOC_BUS
25#include <linux/sys_soc.h>
26#endif
1dbae815 27
0ba8b9b2 28#include <asm/cputype.h>
1dbae815 29
4e65331c 30#include "common.h"
72d0f1c3 31
4952af43 32#include "id.h"
2e130fc3 33
dbc04161 34#include "soc.h"
4814ced5
PW
35#include "control.h"
36
42a1cc9c
IK
37#define OMAP4_SILICON_TYPE_STANDARD 0x01
38#define OMAP4_SILICON_TYPE_PERFORMANCE 0x02
39
f9d41eef
RB
40#define OMAP_SOC_MAX_NAME_LENGTH 16
41
84a34344 42static unsigned int omap_revision;
f9d41eef
RB
43static char soc_name[OMAP_SOC_MAX_NAME_LENGTH];
44static char soc_rev[OMAP_SOC_MAX_NAME_LENGTH];
cc0170b2 45u32 omap_features;
84a34344
LL
46
47unsigned int omap_rev(void)
48{
49 return omap_revision;
50}
51EXPORT_SYMBOL(omap_rev);
097c584c 52
8e25ad96
KH
53int omap_type(void)
54{
23d240d6
TK
55 static u32 val = OMAP2_DEVICETYPE_MASK;
56
57 if (val < OMAP2_DEVICETYPE_MASK)
58 return val;
8e25ad96 59
3ea4a182 60 if (soc_is_omap24xx()) {
8e25ad96 61 val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
3ea4a182 62 } else if (soc_is_ti81xx()) {
e226ebe9 63 val = omap_ctrl_readl(TI81XX_CONTROL_STATUS);
49cc485d 64 } else if (soc_is_am33xx() || soc_is_am43xx()) {
fb3cfb1f 65 val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
3ea4a182 66 } else if (soc_is_omap34xx()) {
8e25ad96 67 val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
3ea4a182 68 } else if (soc_is_omap44xx()) {
dcf5ef3f 69 val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
6852215a 70 } else if (soc_is_omap54xx() || soc_is_dra7xx()) {
b13e80a8
S
71 val = omap_ctrl_readl(OMAP5XXX_CONTROL_STATUS);
72 val &= OMAP5_DEVICETYPE_MASK;
73 val >>= 6;
74 goto out;
edeae658 75 } else {
8e25ad96
KH
76 pr_err("Cannot detect omap type!\n");
77 goto out;
78 }
79
80 val &= OMAP2_DEVICETYPE_MASK;
81 val >>= 8;
82
83out:
84 return val;
85}
86EXPORT_SYMBOL(omap_type);
87
88
a8823143 89/*----------------------------------------------------------------------------*/
097c584c 90
a8823143
TL
91#define OMAP_TAP_IDCODE 0x0204
92#define OMAP_TAP_DIE_ID_0 0x0218
93#define OMAP_TAP_DIE_ID_1 0x021C
94#define OMAP_TAP_DIE_ID_2 0x0220
95#define OMAP_TAP_DIE_ID_3 0x0224
097c584c 96
b235e007
AG
97#define OMAP_TAP_DIE_ID_44XX_0 0x0200
98#define OMAP_TAP_DIE_ID_44XX_1 0x0208
99#define OMAP_TAP_DIE_ID_44XX_2 0x020c
100#define OMAP_TAP_DIE_ID_44XX_3 0x0210
101
edfaf05c 102#define read_tap_reg(reg) readl_relaxed(tap_base + (reg))
097c584c 103
a8823143
TL
104struct omap_id {
105 u16 hawkeye; /* Silicon type (Hawkeye id) */
106 u8 dev; /* Device type from production_id reg */
84a34344 107 u32 type; /* Combined type id copied to omap_revision */
a8823143 108};
097c584c 109
a8823143
TL
110/* Register values to detect the OMAP version */
111static struct omap_id omap_ids[] __initdata = {
112 { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
113 { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
114 { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
115 { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
116 { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
117 { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
118};
097c584c 119
a8823143
TL
120static void __iomem *tap_base;
121static u16 tap_prod_id;
1dbae815 122
2e130fc3
KRC
123void omap_get_die_id(struct omap_die_id *odi)
124{
3ea4a182 125 if (soc_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
b235e007
AG
126 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
127 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
128 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
129 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
130
131 return;
132 }
2e130fc3
KRC
133 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
134 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
135 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
136 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
137}
138
de26804b
LW
139static int __init omap_feed_randpool(void)
140{
141 struct omap_die_id odi;
142
143 /* Throw the die ID into the entropy pool at boot */
144 omap_get_die_id(&odi);
145 add_device_randomness(&odi, sizeof(odi));
146 return 0;
147}
148omap_device_initcall(omap_feed_randpool);
149
4de34f35 150void __init omap2xxx_check_revision(void)
1dbae815
TL
151{
152 int i, j;
a8823143 153 u32 idcode, prod_id;
1dbae815 154 u16 hawkeye;
a8823143 155 u8 dev_type, rev;
c46732bb 156 struct omap_die_id odi;
1dbae815
TL
157
158 idcode = read_tap_reg(OMAP_TAP_IDCODE);
0e564848 159 prod_id = read_tap_reg(tap_prod_id);
1dbae815
TL
160 hawkeye = (idcode >> 12) & 0xffff;
161 rev = (idcode >> 28) & 0x0f;
162 dev_type = (prod_id >> 16) & 0x0f;
c46732bb 163 omap_get_die_id(&odi);
1dbae815 164
097c584c
PW
165 pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
166 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
c46732bb 167 pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
097c584c 168 pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
c46732bb
KRC
169 odi.id_1, (odi.id_1 >> 28) & 0xf);
170 pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
171 pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
097c584c
PW
172 pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
173 prod_id, dev_type);
174
1dbae815
TL
175 /* Check hawkeye ids */
176 for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
177 if (hawkeye == omap_ids[i].hawkeye)
178 break;
179 }
180
181 if (i == ARRAY_SIZE(omap_ids)) {
182 printk(KERN_ERR "Unknown OMAP CPU id\n");
183 return;
184 }
185
186 for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
187 if (dev_type == omap_ids[j].dev)
188 break;
189 }
190
191 if (j == ARRAY_SIZE(omap_ids)) {
7852ec05
PW
192 pr_err("Unknown OMAP device type. Handling it as OMAP%04x\n",
193 omap_ids[i].type >> 16);
1dbae815
TL
194 j = i;
195 }
1dbae815 196
f9d41eef
RB
197 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
198 sprintf(soc_rev, "ES%x", (omap_rev() >> 12) & 0xf);
199
200 pr_info("%s", soc_name);
84a34344 201 if ((omap_rev() >> 8) & 0x0f)
f9d41eef 202 pr_info("%s", soc_rev);
097c584c 203 pr_info("\n");
a8823143
TL
204}
205
50a01e64
VH
206#define OMAP3_SHOW_FEATURE(feat) \
207 if (omap3_has_ ##feat()) \
208 printk(#feat" ");
209
210static void __init omap3_cpuinfo(void)
211{
212 const char *cpu_name;
213
214 /*
215 * OMAP3430 and OMAP3530 are assumed to be same.
216 *
217 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
218 * on available features. Upon detection, update the CPU id
219 * and CPU class bits.
220 */
3ea4a182 221 if (soc_is_omap3630()) {
50a01e64 222 cpu_name = "OMAP3630";
68a88b98 223 } else if (soc_is_am35xx()) {
50a01e64 224 cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
3ea4a182 225 } else if (soc_is_ti816x()) {
50a01e64 226 cpu_name = "TI816X";
971b8a9c 227 } else if (soc_is_am335x()) {
50a01e64 228 cpu_name = "AM335X";
c04bbaa4
AM
229 } else if (soc_is_am437x()) {
230 cpu_name = "AM437x";
3ea4a182 231 } else if (soc_is_ti814x()) {
50a01e64
VH
232 cpu_name = "TI814X";
233 } else if (omap3_has_iva() && omap3_has_sgx()) {
234 /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
235 cpu_name = "OMAP3430/3530";
236 } else if (omap3_has_iva()) {
237 cpu_name = "OMAP3525";
238 } else if (omap3_has_sgx()) {
239 cpu_name = "OMAP3515";
240 } else {
241 cpu_name = "OMAP3503";
242 }
243
f9d41eef
RB
244 sprintf(soc_name, "%s", cpu_name);
245
50a01e64 246 /* Print verbose information */
f9d41eef 247 pr_info("%s %s (", soc_name, soc_rev);
50a01e64
VH
248
249 OMAP3_SHOW_FEATURE(l2cache);
250 OMAP3_SHOW_FEATURE(iva);
251 OMAP3_SHOW_FEATURE(sgx);
252 OMAP3_SHOW_FEATURE(neon);
253 OMAP3_SHOW_FEATURE(isp);
254 OMAP3_SHOW_FEATURE(192mhz_clk);
255
256 printk(")\n");
257}
258
8384ce07
SP
259#define OMAP3_CHECK_FEATURE(status,feat) \
260 if (((status & OMAP3_ ##feat## _MASK) \
261 >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
cc0170b2 262 omap_features |= OMAP3_HAS_ ##feat; \
8384ce07
SP
263 }
264
4de34f35 265void __init omap3xxx_check_features(void)
8384ce07
SP
266{
267 u32 status;
268
cc0170b2 269 omap_features = 0;
8384ce07
SP
270
271 status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
272
273 OMAP3_CHECK_FEATURE(status, L2CACHE);
274 OMAP3_CHECK_FEATURE(status, IVA);
275 OMAP3_CHECK_FEATURE(status, SGX);
276 OMAP3_CHECK_FEATURE(status, NEON);
277 OMAP3_CHECK_FEATURE(status, ISP);
3ea4a182 278 if (soc_is_omap3630())
cc0170b2 279 omap_features |= OMAP3_HAS_192MHZ_CLK;
3ea4a182 280 if (soc_is_omap3430() || soc_is_omap3630())
cc0170b2 281 omap_features |= OMAP3_HAS_IO_WAKEUP;
3ea4a182 282 if (soc_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
b02b9172
PW
283 omap_rev() == OMAP3430_REV_ES3_1_2)
284 omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
8384ce07 285
cc0170b2 286 omap_features |= OMAP3_HAS_SDRC;
01001712 287
1ce02996
MG
288 /*
289 * am35x fixups:
290 * - The am35x Chip ID register has bits 12, 7:5, and 3:2 marked as
291 * reserved and therefore return 0 when read. Unfortunately,
292 * OMAP3_CHECK_FEATURE() will interpret some of those zeroes to
293 * mean that a feature is present even though it isn't so clear
294 * the incorrectly set feature bits.
295 */
296 if (soc_is_am35xx())
297 omap_features &= ~(OMAP3_HAS_IVA | OMAP3_HAS_ISP);
298
8384ce07
SP
299 /*
300 * TODO: Get additional info (where applicable)
301 * e.g. Size of L2 cache.
302 */
4de34f35
VH
303
304 omap3_cpuinfo();
8384ce07
SP
305}
306
4de34f35 307void __init omap4xxx_check_features(void)
cc0170b2
A
308{
309 u32 si_type;
310
42a1cc9c
IK
311 si_type =
312 (read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1) >> 16) & 0x03;
cc0170b2 313
42a1cc9c
IK
314 if (si_type == OMAP4_SILICON_TYPE_PERFORMANCE)
315 omap_features = OMAP4_HAS_PERF_SILICON;
cc0170b2
A
316}
317
4de34f35 318void __init ti81xx_check_features(void)
01001712 319{
cc0170b2 320 omap_features = OMAP3_HAS_NEON;
4de34f35 321 omap3_cpuinfo();
01001712
HP
322}
323
7bcad170
VH
324void __init am33xx_check_features(void)
325{
326 u32 status;
327
328 omap_features = OMAP3_HAS_NEON;
329
330 status = omap_ctrl_readl(AM33XX_DEV_FEATURE);
331 if (status & AM33XX_SGX_MASK)
332 omap_features |= OMAP3_HAS_SGX;
333
334 omap3_cpuinfo();
335}
336
4de34f35 337void __init omap3xxx_check_revision(void)
a8823143 338{
f9d41eef 339 const char *cpu_rev;
a8823143
TL
340 u32 cpuid, idcode;
341 u16 hawkeye;
342 u8 rev;
a8823143
TL
343
344 /*
345 * We cannot access revision registers on ES1.0.
346 * If the processor type is Cortex-A8 and the revision is 0x0
347 * it means its Cortex r0p0 which is 3430 ES1.0.
348 */
ac52e83f 349 cpuid = read_cpuid_id();
a8823143 350 if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
84a34344 351 omap_revision = OMAP3430_REV_ES1_0;
50a01e64 352 cpu_rev = "1.0";
048f4bd7 353 return;
a8823143
TL
354 }
355
356 /*
357 * Detection for 34xx ES2.0 and above can be done with just
358 * hawkeye and rev. See TRM 1.5.2 Device Identification.
359 * Note that rev does not map directly to our defined processor
360 * revision numbers as ES1.0 uses value 0.
361 */
362 idcode = read_tap_reg(OMAP_TAP_IDCODE);
363 hawkeye = (idcode >> 12) & 0xffff;
364 rev = (idcode >> 28) & 0xff;
097c584c 365
2456a10f
NM
366 switch (hawkeye) {
367 case 0xb7ae:
368 /* Handle 34xx/35xx devices */
a8823143 369 switch (rev) {
048f4bd7
SP
370 case 0: /* Take care of early samples */
371 case 1:
84a34344 372 omap_revision = OMAP3430_REV_ES2_0;
50a01e64 373 cpu_rev = "2.0";
a8823143
TL
374 break;
375 case 2:
84a34344 376 omap_revision = OMAP3430_REV_ES2_1;
50a01e64 377 cpu_rev = "2.1";
a8823143
TL
378 break;
379 case 3:
84a34344 380 omap_revision = OMAP3430_REV_ES3_0;
50a01e64 381 cpu_rev = "3.0";
a8823143 382 break;
187e688d 383 case 4:
e9acb9b6 384 omap_revision = OMAP3430_REV_ES3_1;
50a01e64 385 cpu_rev = "3.1";
e9acb9b6
TL
386 break;
387 case 7:
edeae658 388 /* FALLTHROUGH */
a8823143
TL
389 default:
390 /* Use the latest known revision as default */
e9acb9b6 391 omap_revision = OMAP3430_REV_ES3_1_2;
50a01e64 392 cpu_rev = "3.1.2";
a8823143 393 }
2456a10f 394 break;
4cac6018 395 case 0xb868:
1f1b0353
PW
396 /*
397 * Handle OMAP/AM 3505/3517 devices
4cac6018 398 *
1f1b0353 399 * Set the device to be OMAP3517 here. Actual device
4cac6018
SP
400 * is identified later based on the features.
401 */
9ed2ba7a
PW
402 switch (rev) {
403 case 0:
68a88b98 404 omap_revision = AM35XX_REV_ES1_0;
50a01e64 405 cpu_rev = "1.0";
9ed2ba7a
PW
406 break;
407 case 1:
408 /* FALLTHROUGH */
409 default:
68a88b98 410 omap_revision = AM35XX_REV_ES1_1;
50a01e64 411 cpu_rev = "1.1";
9ed2ba7a 412 }
4cac6018 413 break;
edeae658 414 case 0xb891:
b0a1a6ce 415 /* Handle 36xx devices */
b0a1a6ce
AG
416
417 switch(rev) {
418 case 0: /* Take care of early samples */
419 omap_revision = OMAP3630_REV_ES1_0;
50a01e64 420 cpu_rev = "1.0";
b0a1a6ce
AG
421 break;
422 case 1:
423 omap_revision = OMAP3630_REV_ES1_1;
50a01e64 424 cpu_rev = "1.1";
b0a1a6ce
AG
425 break;
426 case 2:
51ec811a 427 /* FALLTHROUGH */
b0a1a6ce 428 default:
51ec811a 429 omap_revision = OMAP3630_REV_ES1_2;
50a01e64 430 cpu_rev = "1.2";
b0a1a6ce 431 }
77c0870c 432 break;
01001712 433 case 0xb81e:
01001712
HP
434 switch (rev) {
435 case 0:
436 omap_revision = TI8168_REV_ES1_0;
50a01e64 437 cpu_rev = "1.0";
01001712
HP
438 break;
439 case 1:
51ec811a 440 omap_revision = TI8168_REV_ES1_1;
50a01e64 441 cpu_rev = "1.1";
3b32b7d6 442 break;
a5f93d9d
AM
443 case 2:
444 omap_revision = TI8168_REV_ES2_0;
445 cpu_rev = "2.0";
446 break;
447 case 3:
448 /* FALLTHROUGH */
449 default:
450 omap_revision = TI8168_REV_ES2_1;
451 cpu_rev = "2.1";
01001712
HP
452 }
453 break;
1e6cb146 454 case 0xb944:
5af044f4
AC
455 switch (rev) {
456 case 0:
457 omap_revision = AM335X_REV_ES1_0;
458 cpu_rev = "1.0";
459 break;
460 case 1:
5af044f4
AC
461 omap_revision = AM335X_REV_ES2_0;
462 cpu_rev = "2.0";
463 break;
d240ef30
VH
464 case 2:
465 /* FALLTHROUGH */
466 default:
467 omap_revision = AM335X_REV_ES2_1;
468 cpu_rev = "2.1";
469 break;
5af044f4 470 }
c2d13554 471 break;
c04bbaa4 472 case 0xb98c:
4a2ed4c0
LV
473 switch (rev) {
474 case 0:
475 omap_revision = AM437X_REV_ES1_0;
476 cpu_rev = "1.0";
477 break;
478 case 1:
4a2ed4c0
LV
479 omap_revision = AM437X_REV_ES1_1;
480 cpu_rev = "1.1";
481 break;
4fdd54f0
LV
482 case 2:
483 /* FALLTHROUGH */
484 default:
485 omap_revision = AM437X_REV_ES1_2;
486 cpu_rev = "1.2";
487 break;
4a2ed4c0 488 }
c04bbaa4 489 break;
4390f5b2 490 case 0xb8f2:
68b813bf 491 case 0xb968:
4390f5b2
HP
492 switch (rev) {
493 case 0:
494 /* FALLTHROUGH */
495 case 1:
496 omap_revision = TI8148_REV_ES1_0;
50a01e64 497 cpu_rev = "1.0";
4390f5b2
HP
498 break;
499 case 2:
500 omap_revision = TI8148_REV_ES2_0;
50a01e64 501 cpu_rev = "2.0";
4390f5b2
HP
502 break;
503 case 3:
504 /* FALLTHROUGH */
505 default:
506 omap_revision = TI8148_REV_ES2_1;
50a01e64 507 cpu_rev = "2.1";
4390f5b2
HP
508 break;
509 }
1e6cb146 510 break;
2456a10f 511 default:
51ec811a 512 /* Unknown default to latest silicon rev as default */
3b32b7d6 513 omap_revision = OMAP3630_REV_ES1_2;
50a01e64 514 cpu_rev = "1.2";
68b813bf
TL
515 pr_warn("Warning: unknown chip type: hawkeye %04x, assuming OMAP3630ES1.2\n",
516 hawkeye);
a8823143 517 }
f9d41eef 518 sprintf(soc_rev, "ES%s", cpu_rev);
1dbae815
TL
519}
520
4de34f35 521void __init omap4xxx_check_revision(void)
b570e0ec
SS
522{
523 u32 idcode;
524 u16 hawkeye;
525 u8 rev;
b570e0ec
SS
526
527 /*
528 * The IC rev detection is done with hawkeye and rev.
529 * Note that rev does not map directly to defined processor
530 * revision numbers as ES1.0 uses value 0.
531 */
532 idcode = read_tap_reg(OMAP_TAP_IDCODE);
533 hawkeye = (idcode >> 12) & 0xffff;
e49c4d27 534 rev = (idcode >> 28) & 0xf;
b570e0ec 535
ed6be0ba 536 /*
fa54dccd 537 * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
ed6be0ba
SS
538 * Use ARM register to detect the correct ES version
539 */
ec023e46 540 if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
ac52e83f 541 idcode = read_cpuid_id();
ed6be0ba
SS
542 rev = (idcode & 0xf) - 1;
543 }
544
545 switch (hawkeye) {
546 case 0xb852:
547 switch (rev) {
548 case 0:
549 omap_revision = OMAP4430_REV_ES1_0;
ed6be0ba
SS
550 break;
551 case 1:
e49c4d27 552 default:
ed6be0ba 553 omap_revision = OMAP4430_REV_ES2_0;
e49c4d27
NK
554 }
555 break;
556 case 0xb95c:
557 switch (rev) {
558 case 3:
559 omap_revision = OMAP4430_REV_ES2_1;
ed6be0ba 560 break;
e49c4d27 561 case 4:
e49c4d27 562 omap_revision = OMAP4430_REV_ES2_2;
55035c15
DA
563 break;
564 case 6:
565 default:
566 omap_revision = OMAP4430_REV_ES2_3;
e49c4d27
NK
567 }
568 break;
fa54dccd
A
569 case 0xb94e:
570 switch (rev) {
571 case 0:
fa54dccd 572 omap_revision = OMAP4460_REV_ES1_0;
fa54dccd 573 break;
33ee0db5
CL
574 case 2:
575 default:
576 omap_revision = OMAP4460_REV_ES1_1;
577 break;
fa54dccd
A
578 }
579 break;
ec023e46
LI
580 case 0xb975:
581 switch (rev) {
582 case 0:
583 default:
584 omap_revision = OMAP4470_REV_ES1_0;
585 break;
586 }
587 break;
ed6be0ba 588 default:
e49c4d27 589 /* Unknown default to latest silicon rev as default */
55035c15 590 omap_revision = OMAP4430_REV_ES2_3;
b570e0ec
SS
591 }
592
f9d41eef
RB
593 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
594 sprintf(soc_rev, "ES%d.%d", (omap_rev() >> 12) & 0xf,
595 (omap_rev() >> 8) & 0xf);
596 pr_info("%s %s\n", soc_name, soc_rev);
b570e0ec
SS
597}
598
b13e80a8
S
599void __init omap5xxx_check_revision(void)
600{
601 u32 idcode;
602 u16 hawkeye;
603 u8 rev;
604
605 idcode = read_tap_reg(OMAP_TAP_IDCODE);
606 hawkeye = (idcode >> 12) & 0xffff;
607 rev = (idcode >> 28) & 0xff;
608 switch (hawkeye) {
609 case 0xb942:
610 switch (rev) {
611 case 0:
aa2f4b16
NM
612 /* No support for ES1.0 Test chip */
613 BUG();
5a898a78
SS
614 case 1:
615 default:
616 omap_revision = OMAP5430_REV_ES2_0;
b13e80a8
S
617 }
618 break;
619
620 case 0xb998:
621 switch (rev) {
622 case 0:
aa2f4b16
NM
623 /* No support for ES1.0 Test chip */
624 BUG();
5a898a78
SS
625 case 1:
626 default:
627 omap_revision = OMAP5432_REV_ES2_0;
b13e80a8
S
628 }
629 break;
630
631 default:
632 /* Unknown default to latest silicon rev as default*/
5a898a78 633 omap_revision = OMAP5430_REV_ES2_0;
b13e80a8
S
634 }
635
f9d41eef
RB
636 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
637 sprintf(soc_rev, "ES%d.0", (omap_rev() >> 12) & 0xf);
638
639 pr_info("%s %s\n", soc_name, soc_rev);
b13e80a8
S
640}
641
733d20ee
NM
642void __init dra7xxx_check_revision(void)
643{
644 u32 idcode;
645 u16 hawkeye;
646 u8 rev;
647
648 idcode = read_tap_reg(OMAP_TAP_IDCODE);
649 hawkeye = (idcode >> 12) & 0xffff;
650 rev = (idcode >> 28) & 0xff;
651 switch (hawkeye) {
652 case 0xb990:
653 switch (rev) {
654 case 0:
655 omap_revision = DRA752_REV_ES1_0;
656 break;
657 case 1:
733d20ee 658 omap_revision = DRA752_REV_ES1_1;
81032e34
VM
659 break;
660 case 2:
661 default:
662 omap_revision = DRA752_REV_ES2_0;
663 break;
733d20ee
NM
664 }
665 break;
666
73d20280
NM
667 case 0xb9bc:
668 switch (rev) {
669 case 0:
670 omap_revision = DRA722_REV_ES1_0;
671 break;
6b532c4a 672 case 1:
73d20280 673 default:
6b532c4a 674 omap_revision = DRA722_REV_ES2_0;
73d20280
NM
675 break;
676 }
677 break;
678
733d20ee
NM
679 default:
680 /* Unknown default to latest silicon rev as default*/
6953faf9 681 pr_warn("%s: unknown idcode=0x%08x (hawkeye=0x%08x,rev=0x%x)\n",
733d20ee 682 __func__, idcode, hawkeye, rev);
81032e34 683 omap_revision = DRA752_REV_ES2_0;
733d20ee
NM
684 }
685
686 sprintf(soc_name, "DRA%03x", omap_rev() >> 16);
687 sprintf(soc_rev, "ES%d.%d", (omap_rev() >> 12) & 0xf,
688 (omap_rev() >> 8) & 0xf);
689
690 pr_info("%s %s\n", soc_name, soc_rev);
691}
692
a8823143
TL
693/*
694 * Set up things for map_io and processor detection later on. Gets called
695 * pretty much first thing from board init. For multi-omap, this gets
696 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
697 * detect the exact revision later on in omap2_detect_revision() once map_io
698 * is done.
699 */
b6a4226c 700void __init omap2_set_globals_tap(u32 class, void __iomem *tap)
0e564848 701{
b6a4226c
PW
702 omap_revision = class;
703 tap_base = tap;
0e564848 704
b6a4226c 705 /* XXX What is this intended to do? */
3ea4a182 706 if (soc_is_omap34xx())
0e564848
TL
707 tap_prod_id = 0x0210;
708 else
709 tap_prod_id = 0x0208;
710}
6770b211
RB
711
712#ifdef CONFIG_SOC_BUS
713
415ab328 714static const char * const omap_types[] = {
6770b211
RB
715 [OMAP2_DEVICE_TYPE_TEST] = "TST",
716 [OMAP2_DEVICE_TYPE_EMU] = "EMU",
717 [OMAP2_DEVICE_TYPE_SEC] = "HS",
718 [OMAP2_DEVICE_TYPE_GP] = "GP",
719 [OMAP2_DEVICE_TYPE_BAD] = "BAD",
720};
721
722static const char * __init omap_get_family(void)
723{
3ea4a182 724 if (soc_is_omap24xx())
6770b211 725 return kasprintf(GFP_KERNEL, "OMAP2");
3ea4a182 726 else if (soc_is_omap34xx())
6770b211 727 return kasprintf(GFP_KERNEL, "OMAP3");
3ea4a182 728 else if (soc_is_omap44xx())
6770b211
RB
729 return kasprintf(GFP_KERNEL, "OMAP4");
730 else if (soc_is_omap54xx())
731 return kasprintf(GFP_KERNEL, "OMAP5");
e5ed5b60
SA
732 else if (soc_is_am33xx() || soc_is_am335x())
733 return kasprintf(GFP_KERNEL, "AM33xx");
7a2e0513
AM
734 else if (soc_is_am43xx())
735 return kasprintf(GFP_KERNEL, "AM43xx");
733d20ee
NM
736 else if (soc_is_dra7xx())
737 return kasprintf(GFP_KERNEL, "DRA7");
6770b211
RB
738 else
739 return kasprintf(GFP_KERNEL, "Unknown");
740}
741
742static ssize_t omap_get_type(struct device *dev,
743 struct device_attribute *attr,
744 char *buf)
745{
746 return sprintf(buf, "%s\n", omap_types[omap_type()]);
747}
748
749static struct device_attribute omap_soc_attr =
750 __ATTR(type, S_IRUGO, omap_get_type, NULL);
751
752void __init omap_soc_device_init(void)
753{
754 struct device *parent;
755 struct soc_device *soc_dev;
756 struct soc_device_attribute *soc_dev_attr;
757
758 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
759 if (!soc_dev_attr)
760 return;
761
762 soc_dev_attr->machine = soc_name;
763 soc_dev_attr->family = omap_get_family();
764 soc_dev_attr->revision = soc_rev;
765
766 soc_dev = soc_device_register(soc_dev_attr);
b1dd11d6 767 if (IS_ERR(soc_dev)) {
6770b211
RB
768 kfree(soc_dev_attr);
769 return;
770 }
771
772 parent = soc_device_to_device(soc_dev);
b1dd11d6 773 device_create_file(parent, &omap_soc_attr);
6770b211
RB
774}
775#endif /* CONFIG_SOC_BUS */
This page took 0.646683 seconds and 5 git commands to generate.