x86/apic: Get rid of apic_version[] array
[deliverable/linux.git] / arch / x86 / kernel / apic / io_apic.c
CommitLineData
1da177e4
LT
1/*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
8f47e163 4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
1da177e4
LT
5 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
1f934641
TG
21 *
22 * Historical information which is worth to be preserved:
23 *
24 * - SiS APIC rmw bug:
25 *
26 * We used to have a workaround for a bug in SiS chips which
27 * required to rewrite the index register for a read-modify-write
28 * operation as the chip lost the index information which was
29 * setup for the read already. We cache the data now, so that
30 * workaround has been removed.
1da177e4
LT
31 */
32
33#include <linux/mm.h>
1da177e4
LT
34#include <linux/interrupt.h>
35#include <linux/init.h>
36#include <linux/delay.h>
37#include <linux/sched.h>
d4057bdb 38#include <linux/pci.h>
1da177e4
LT
39#include <linux/mc146818rtc.h>
40#include <linux/compiler.h>
41#include <linux/acpi.h>
186f4360 42#include <linux/export.h>
f3c6ea1b 43#include <linux/syscore_ops.h>
7dfb7103 44#include <linux/freezer.h>
f26d6a2b 45#include <linux/kthread.h>
54168ed7 46#include <linux/jiffies.h> /* time_after() */
5a0e3ad6 47#include <linux/slab.h>
d4057bdb 48#include <linux/bootmem.h>
54d5d424 49
f7a0c786 50#include <asm/irqdomain.h>
d4057bdb 51#include <asm/idle.h>
1da177e4
LT
52#include <asm/io.h>
53#include <asm/smp.h>
6d652ea1 54#include <asm/cpu.h>
1da177e4 55#include <asm/desc.h>
d4057bdb
YL
56#include <asm/proto.h>
57#include <asm/acpi.h>
58#include <asm/dma.h>
1da177e4 59#include <asm/timer.h>
306e440d 60#include <asm/i8259.h>
a4dbc34d 61#include <asm/setup.h>
8a8f422d 62#include <asm/irq_remapping.h>
2c1b284e 63#include <asm/hw_irq.h>
1da177e4 64
7b6aa335 65#include <asm/apic.h>
1da177e4 66
f44d1692
JL
67#define for_each_ioapic(idx) \
68 for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
69#define for_each_ioapic_reverse(idx) \
70 for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
71#define for_each_pin(idx, pin) \
72 for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
73#define for_each_ioapic_pin(idx, pin) \
74 for_each_ioapic((idx)) \
75 for_each_pin((idx), (pin))
2977fb3f 76#define for_each_irq_pin(entry, head) \
a178b87b 77 list_for_each_entry(entry, &head, list)
32f71aff 78
dade7716 79static DEFINE_RAW_SPINLOCK(ioapic_lock);
d7f3d478 80static DEFINE_MUTEX(ioapic_mutex);
44767bfa 81static unsigned int ioapic_dynirq_base;
b81975ea 82static int ioapic_initialized;
efa2559f 83
4467715a
JL
84struct irq_pin_list {
85 struct list_head list;
86 int apic, pin;
87};
88
49c7e600 89struct mp_chip_data {
4467715a 90 struct list_head irq_2_pin;
49c7e600
JL
91 struct IO_APIC_route_entry entry;
92 int trigger;
93 int polarity;
96ed44b2 94 u32 count;
49c7e600
JL
95 bool isa_irq;
96};
97
154d9e50
JL
98struct mp_ioapic_gsi {
99 u32 gsi_base;
100 u32 gsi_end;
101};
102
b69c6c3b
SS
103static struct ioapic {
104 /*
105 * # of IRQ routing registers
106 */
107 int nr_registers;
57a6f740
SS
108 /*
109 * Saved state during suspend/resume, or while enabling intr-remap.
110 */
111 struct IO_APIC_route_entry *saved_registers;
d5371430
SS
112 /* I/O APIC config */
113 struct mpc_ioapic mp_config;
c040aaeb
SS
114 /* IO APIC gsi routing info */
115 struct mp_ioapic_gsi gsi_config;
d7f3d478
JL
116 struct ioapic_domain_cfg irqdomain_cfg;
117 struct irq_domain *irqdomain;
15516a3b 118 struct resource *iomem_res;
b69c6c3b 119} ioapics[MAX_IO_APICS];
1da177e4 120
6f50d45f 121#define mpc_ioapic_ver(ioapic_idx) ioapics[ioapic_idx].mp_config.apicver
d5371430 122
6f50d45f 123int mpc_ioapic_id(int ioapic_idx)
d5371430 124{
6f50d45f 125 return ioapics[ioapic_idx].mp_config.apicid;
d5371430
SS
126}
127
6f50d45f 128unsigned int mpc_ioapic_addr(int ioapic_idx)
d5371430 129{
6f50d45f 130 return ioapics[ioapic_idx].mp_config.apicaddr;
d5371430
SS
131}
132
154d9e50 133static inline struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
c040aaeb 134{
6f50d45f 135 return &ioapics[ioapic_idx].gsi_config;
c040aaeb 136}
9f640ccb 137
18e48551
JL
138static inline int mp_ioapic_pin_count(int ioapic)
139{
140 struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);
141
142 return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
143}
144
154d9e50 145static inline u32 mp_pin_to_gsi(int ioapic, int pin)
18e48551
JL
146{
147 return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
148}
149
d32932d0
JL
150static inline bool mp_is_legacy_irq(int irq)
151{
152 return irq >= 0 && irq < nr_legacy_irqs();
153}
154
95d76acc
JL
155/*
156 * Initialize all legacy IRQs and all pins on the first IOAPIC
157 * if we have legacy interrupt controller. Kernel boot option "pirq="
158 * may rely on non-legacy pins on the first IOAPIC.
159 */
18e48551
JL
160static inline int mp_init_irq_at_boot(int ioapic, int irq)
161{
95d76acc
JL
162 if (!nr_legacy_irqs())
163 return 0;
164
d32932d0 165 return ioapic == 0 || mp_is_legacy_irq(irq);
18e48551
JL
166}
167
d7f3d478
JL
168static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
169{
170 return ioapics[ioapic].irqdomain;
171}
172
c040aaeb 173int nr_ioapics;
2a4ab640 174
a4384df3
EB
175/* The one past the highest gsi number used */
176u32 gsi_top;
5777372a 177
584f734d 178/* MP IRQ source entries */
c2c21745 179struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
584f734d
AS
180
181/* # of MP IRQ source entries */
182int mp_irq_entries;
183
bb8187d3 184#ifdef CONFIG_EISA
8732fc4b
AS
185int mp_bus_id_to_type[MAX_MP_BUSSES];
186#endif
187
188DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
189
efa2559f
YL
190int skip_ioapic_setup;
191
7167d08e
HK
192/**
193 * disable_ioapic_support() - disables ioapic support at runtime
194 */
195void disable_ioapic_support(void)
65a4e574
IM
196{
197#ifdef CONFIG_PCI
198 noioapicquirk = 1;
199 noioapicreroute = -1;
200#endif
201 skip_ioapic_setup = 1;
202}
203
54168ed7 204static int __init parse_noapic(char *str)
efa2559f
YL
205{
206 /* disable IO-APIC */
7167d08e 207 disable_ioapic_support();
efa2559f
YL
208 return 0;
209}
210early_param("noapic", parse_noapic);
66759a01 211
2d8009ba
FT
212/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
213void mp_save_irq(struct mpc_intsrc *m)
214{
215 int i;
216
217 apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
218 " IRQ %02x, APIC ID %x, APIC INT %02x\n",
219 m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
220 m->srcbusirq, m->dstapic, m->dstirq);
221
222 for (i = 0; i < mp_irq_entries; i++) {
0e3fa13f 223 if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
2d8009ba
FT
224 return;
225 }
226
0e3fa13f 227 memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
2d8009ba
FT
228 if (++mp_irq_entries == MAX_IRQ_SOURCES)
229 panic("Max # of irq sources exceeded!!\n");
230}
231
7e899419
YL
232static void alloc_ioapic_saved_registers(int idx)
233{
234 size_t size;
235
236 if (ioapics[idx].saved_registers)
237 return;
238
239 size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
240 ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
241 if (!ioapics[idx].saved_registers)
242 pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
243}
244
15516a3b
JL
245static void free_ioapic_saved_registers(int idx)
246{
247 kfree(ioapics[idx].saved_registers);
248 ioapics[idx].saved_registers = NULL;
249}
250
11d686e9 251int __init arch_early_ioapic_init(void)
8f09cd20 252{
13315320 253 int i;
d6c88a50 254
95d76acc 255 if (!nr_legacy_irqs())
1f91233c 256 io_apic_irqs = ~0UL;
1f91233c 257
7e899419
YL
258 for_each_ioapic(i)
259 alloc_ioapic_saved_registers(i);
4c79185c 260
13a0c3c2 261 return 0;
0b8f1efa 262}
8f09cd20 263
130fe05d
LT
264struct io_apic {
265 unsigned int index;
266 unsigned int unused[3];
267 unsigned int data;
0280f7c4
SS
268 unsigned int unused2[11];
269 unsigned int eoi;
130fe05d
LT
270};
271
272static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
273{
274 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
d5371430 275 + (mpc_ioapic_addr(idx) & ~PAGE_MASK);
130fe05d
LT
276}
277
ad66e1ef 278static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
0280f7c4
SS
279{
280 struct io_apic __iomem *io_apic = io_apic_base(apic);
281 writel(vector, &io_apic->eoi);
282}
283
4a8e2a31 284unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
130fe05d
LT
285{
286 struct io_apic __iomem *io_apic = io_apic_base(apic);
287 writel(reg, &io_apic->index);
288 return readl(&io_apic->data);
289}
290
9a93d473
JL
291static void io_apic_write(unsigned int apic, unsigned int reg,
292 unsigned int value)
130fe05d
LT
293{
294 struct io_apic __iomem *io_apic = io_apic_base(apic);
136d249e 295
130fe05d
LT
296 writel(reg, &io_apic->index);
297 writel(value, &io_apic->data);
298}
299
cf4c6a2f
AK
300union entry_union {
301 struct { u32 w1, w2; };
302 struct IO_APIC_route_entry entry;
303};
304
e57253a8
SS
305static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
306{
307 union entry_union eu;
308
309 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
310 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
136d249e 311
e57253a8
SS
312 return eu.entry;
313}
314
cf4c6a2f
AK
315static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
316{
317 union entry_union eu;
318 unsigned long flags;
136d249e 319
dade7716 320 raw_spin_lock_irqsave(&ioapic_lock, flags);
e57253a8 321 eu.entry = __ioapic_read_entry(apic, pin);
dade7716 322 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
136d249e 323
cf4c6a2f
AK
324 return eu.entry;
325}
326
f9dadfa7
LT
327/*
328 * When we write a new IO APIC routing entry, we need to write the high
329 * word first! If the mask bit in the low word is clear, we will enable
330 * the interrupt, and we need to make sure the entry is fully populated
331 * before that happens.
332 */
136d249e 333static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
cf4c6a2f 334{
50a8d4d2
F
335 union entry_union eu = {{0, 0}};
336
cf4c6a2f 337 eu.entry = e;
f9dadfa7
LT
338 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
339 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
d15512f4
AK
340}
341
1a8ce7ff 342static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
d15512f4
AK
343{
344 unsigned long flags;
136d249e 345
dade7716 346 raw_spin_lock_irqsave(&ioapic_lock, flags);
d15512f4 347 __ioapic_write_entry(apic, pin, e);
dade7716 348 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
f9dadfa7
LT
349}
350
351/*
352 * When we mask an IO APIC routing entry, we need to write the low
353 * word first, in order to set the mask bit before we change the
354 * high bits!
355 */
356static void ioapic_mask_entry(int apic, int pin)
357{
358 unsigned long flags;
335efdf5 359 union entry_union eu = { .entry.mask = IOAPIC_MASKED };
f9dadfa7 360
dade7716 361 raw_spin_lock_irqsave(&ioapic_lock, flags);
cf4c6a2f
AK
362 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
363 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
dade7716 364 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
cf4c6a2f
AK
365}
366
1da177e4
LT
367/*
368 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
369 * shared ISA-space IRQs, so we have to support them. We are super
370 * fast in the common case, and fast for shared ISA-space IRQs.
371 */
4467715a
JL
372static int __add_pin_to_irq_node(struct mp_chip_data *data,
373 int node, int apic, int pin)
1da177e4 374{
a178b87b 375 struct irq_pin_list *entry;
0f978f45 376
2977fb3f 377 /* don't allow duplicates */
4467715a 378 for_each_irq_pin(entry, data->irq_2_pin)
0f978f45 379 if (entry->apic == apic && entry->pin == pin)
f3d1915a 380 return 0;
0f978f45 381
4467715a 382 entry = kzalloc_node(sizeof(struct irq_pin_list), GFP_ATOMIC, node);
a7428cd2 383 if (!entry) {
c767a54b
JP
384 pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
385 node, apic, pin);
f3d1915a 386 return -ENOMEM;
a7428cd2 387 }
1da177e4
LT
388 entry->apic = apic;
389 entry->pin = pin;
4467715a 390 list_add_tail(&entry->list, &data->irq_2_pin);
875e68ec 391
f3d1915a
CG
392 return 0;
393}
394
4467715a 395static void __remove_pin_from_irq(struct mp_chip_data *data, int apic, int pin)
df334bea 396{
a178b87b 397 struct irq_pin_list *tmp, *entry;
df334bea 398
4467715a 399 list_for_each_entry_safe(entry, tmp, &data->irq_2_pin, list)
df334bea 400 if (entry->apic == apic && entry->pin == pin) {
a178b87b 401 list_del(&entry->list);
df334bea
JL
402 kfree(entry);
403 return;
df334bea
JL
404 }
405}
406
4467715a
JL
407static void add_pin_to_irq_node(struct mp_chip_data *data,
408 int node, int apic, int pin)
f3d1915a 409{
4467715a 410 if (__add_pin_to_irq_node(data, node, apic, pin))
f3d1915a 411 panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
1da177e4
LT
412}
413
414/*
415 * Reroute an IRQ to a different pin.
416 */
4467715a 417static void __init replace_pin_at_irq_node(struct mp_chip_data *data, int node,
4eea6fff
JF
418 int oldapic, int oldpin,
419 int newapic, int newpin)
1da177e4 420{
535b6429 421 struct irq_pin_list *entry;
1da177e4 422
4467715a 423 for_each_irq_pin(entry, data->irq_2_pin) {
1da177e4
LT
424 if (entry->apic == oldapic && entry->pin == oldpin) {
425 entry->apic = newapic;
426 entry->pin = newpin;
0f978f45 427 /* every one is different, right? */
4eea6fff 428 return;
0f978f45 429 }
1da177e4 430 }
0f978f45 431
4eea6fff 432 /* old apic/pin didn't exist, so just add new ones */
4467715a 433 add_pin_to_irq_node(data, node, newapic, newpin);
1da177e4
LT
434}
435
4467715a 436static void io_apic_modify_irq(struct mp_chip_data *data,
2f210deb
JF
437 int mask_and, int mask_or,
438 void (*final)(struct irq_pin_list *entry))
87783be4 439{
0be275e3 440 union entry_union eu;
87783be4 441 struct irq_pin_list *entry;
047c8fdb 442
0be275e3
JL
443 eu.entry = data->entry;
444 eu.w1 &= mask_and;
445 eu.w1 |= mask_or;
446 data->entry = eu.entry;
447
448 for_each_irq_pin(entry, data->irq_2_pin) {
449 io_apic_write(entry->apic, 0x10 + 2 * entry->pin, eu.w1);
450 if (final)
451 final(entry);
452 }
c29d9db3
SS
453}
454
7f3e632f 455static void io_apic_sync(struct irq_pin_list *entry)
1da177e4 456{
87783be4
CG
457 /*
458 * Synchronize the IO-APIC and the CPU by doing
459 * a dummy read from the IO-APIC
460 */
461 struct io_apic __iomem *io_apic;
136d249e 462
87783be4 463 io_apic = io_apic_base(entry->apic);
4e738e2f 464 readl(&io_apic->data);
1da177e4
LT
465}
466
4467715a 467static void mask_ioapic_irq(struct irq_data *irq_data)
87783be4 468{
4467715a 469 struct mp_chip_data *data = irq_data->chip_data;
dd5f15e5
TG
470 unsigned long flags;
471
472 raw_spin_lock_irqsave(&ioapic_lock, flags);
4467715a 473 io_apic_modify_irq(data, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
dd5f15e5 474 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
87783be4 475}
1da177e4 476
4467715a 477static void __unmask_ioapic(struct mp_chip_data *data)
dd5f15e5 478{
4467715a 479 io_apic_modify_irq(data, ~IO_APIC_REDIR_MASKED, 0, NULL);
1da177e4
LT
480}
481
4467715a 482static void unmask_ioapic_irq(struct irq_data *irq_data)
1da177e4 483{
4467715a 484 struct mp_chip_data *data = irq_data->chip_data;
1da177e4
LT
485 unsigned long flags;
486
dade7716 487 raw_spin_lock_irqsave(&ioapic_lock, flags);
4467715a 488 __unmask_ioapic(data);
dade7716 489 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
490}
491
c0205701
SS
492/*
493 * IO-APIC versions below 0x20 don't support EOI register.
494 * For the record, here is the information about various versions:
495 * 0Xh 82489DX
496 * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
497 * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
498 * 30h-FFh Reserved
499 *
500 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
501 * version as 0x2. This is an error with documentation and these ICH chips
502 * use io-apic's of version 0x20.
503 *
504 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
505 * Otherwise, we simulate the EOI message manually by changing the trigger
506 * mode to edge and then back to level, with RTE being masked during this.
507 */
ad66e1ef 508static void __eoi_ioapic_pin(int apic, int pin, int vector)
c0205701
SS
509{
510 if (mpc_ioapic_ver(apic) >= 0x20) {
da165322 511 io_apic_eoi(apic, vector);
c0205701
SS
512 } else {
513 struct IO_APIC_route_entry entry, entry1;
514
515 entry = entry1 = __ioapic_read_entry(apic, pin);
516
517 /*
518 * Mask the entry and change the trigger mode to edge.
519 */
335efdf5 520 entry1.mask = IOAPIC_MASKED;
c0205701
SS
521 entry1.trigger = IOAPIC_EDGE;
522
523 __ioapic_write_entry(apic, pin, entry1);
524
525 /*
526 * Restore the previous level triggered entry.
527 */
528 __ioapic_write_entry(apic, pin, entry);
529 }
530}
531
4faefda9 532static void eoi_ioapic_pin(int vector, struct mp_chip_data *data)
d32932d0
JL
533{
534 unsigned long flags;
535 struct irq_pin_list *entry;
536
537 raw_spin_lock_irqsave(&ioapic_lock, flags);
4467715a 538 for_each_irq_pin(entry, data->irq_2_pin)
ad66e1ef 539 __eoi_ioapic_pin(entry->apic, entry->pin, vector);
c0205701
SS
540 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
541}
542
1da177e4
LT
543static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
544{
545 struct IO_APIC_route_entry entry;
36062448 546
1da177e4 547 /* Check delivery_mode to be sure we're not clearing an SMI pin */
cf4c6a2f 548 entry = ioapic_read_entry(apic, pin);
1da177e4
LT
549 if (entry.delivery_mode == dest_SMI)
550 return;
1e75b31d 551
1da177e4 552 /*
1e75b31d
SS
553 * Make sure the entry is masked and re-read the contents to check
554 * if it is a level triggered pin and if the remote-IRR is set.
555 */
335efdf5
TG
556 if (entry.mask == IOAPIC_UNMASKED) {
557 entry.mask = IOAPIC_MASKED;
1e75b31d
SS
558 ioapic_write_entry(apic, pin, entry);
559 entry = ioapic_read_entry(apic, pin);
560 }
561
562 if (entry.irr) {
c0205701
SS
563 unsigned long flags;
564
1e75b31d
SS
565 /*
566 * Make sure the trigger mode is set to level. Explicit EOI
567 * doesn't clear the remote-IRR if the trigger mode is not
568 * set to level.
569 */
335efdf5 570 if (entry.trigger == IOAPIC_EDGE) {
1e75b31d
SS
571 entry.trigger = IOAPIC_LEVEL;
572 ioapic_write_entry(apic, pin, entry);
573 }
c0205701 574 raw_spin_lock_irqsave(&ioapic_lock, flags);
ad66e1ef 575 __eoi_ioapic_pin(apic, pin, entry.vector);
c0205701 576 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1e75b31d
SS
577 }
578
579 /*
580 * Clear the rest of the bits in the IO-APIC RTE except for the mask
581 * bit.
1da177e4 582 */
f9dadfa7 583 ioapic_mask_entry(apic, pin);
1e75b31d
SS
584 entry = ioapic_read_entry(apic, pin);
585 if (entry.irr)
c767a54b 586 pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
1e75b31d 587 mpc_ioapic_id(apic), pin);
1da177e4
LT
588}
589
54168ed7 590static void clear_IO_APIC (void)
1da177e4
LT
591{
592 int apic, pin;
593
f44d1692
JL
594 for_each_ioapic_pin(apic, pin)
595 clear_IO_APIC_pin(apic, pin);
1da177e4
LT
596}
597
54168ed7 598#ifdef CONFIG_X86_32
1da177e4
LT
599/*
600 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
601 * specific CPU-side IRQs.
602 */
603
604#define MAX_PIRQS 8
3bd25d0f
YL
605static int pirq_entries[MAX_PIRQS] = {
606 [0 ... MAX_PIRQS - 1] = -1
607};
1da177e4 608
1da177e4
LT
609static int __init ioapic_pirq_setup(char *str)
610{
611 int i, max;
612 int ints[MAX_PIRQS+1];
613
614 get_options(str, ARRAY_SIZE(ints), ints);
615
1da177e4
LT
616 apic_printk(APIC_VERBOSE, KERN_INFO
617 "PIRQ redirection, working around broken MP-BIOS.\n");
618 max = MAX_PIRQS;
619 if (ints[0] < MAX_PIRQS)
620 max = ints[0];
621
622 for (i = 0; i < max; i++) {
623 apic_printk(APIC_VERBOSE, KERN_DEBUG
624 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
625 /*
626 * PIRQs are mapped upside down, usually.
627 */
628 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
629 }
630 return 1;
631}
632
633__setup("pirq=", ioapic_pirq_setup);
54168ed7
IM
634#endif /* CONFIG_X86_32 */
635
54168ed7 636/*
05c3dc2c 637 * Saves all the IO-APIC RTE's
54168ed7 638 */
31dce14a 639int save_ioapic_entries(void)
54168ed7 640{
54168ed7 641 int apic, pin;
31dce14a 642 int err = 0;
54168ed7 643
f44d1692 644 for_each_ioapic(apic) {
57a6f740 645 if (!ioapics[apic].saved_registers) {
31dce14a
SS
646 err = -ENOMEM;
647 continue;
648 }
54168ed7 649
f44d1692 650 for_each_pin(apic, pin)
57a6f740 651 ioapics[apic].saved_registers[pin] =
54168ed7 652 ioapic_read_entry(apic, pin);
b24696bc 653 }
5ffa4eb2 654
31dce14a 655 return err;
54168ed7
IM
656}
657
b24696bc
FY
658/*
659 * Mask all IO APIC entries.
660 */
31dce14a 661void mask_ioapic_entries(void)
05c3dc2c
SS
662{
663 int apic, pin;
664
f44d1692 665 for_each_ioapic(apic) {
2f344d2e 666 if (!ioapics[apic].saved_registers)
31dce14a 667 continue;
b24696bc 668
f44d1692 669 for_each_pin(apic, pin) {
05c3dc2c
SS
670 struct IO_APIC_route_entry entry;
671
57a6f740 672 entry = ioapics[apic].saved_registers[pin];
335efdf5
TG
673 if (entry.mask == IOAPIC_UNMASKED) {
674 entry.mask = IOAPIC_MASKED;
05c3dc2c
SS
675 ioapic_write_entry(apic, pin, entry);
676 }
677 }
678 }
679}
680
b24696bc 681/*
57a6f740 682 * Restore IO APIC entries which was saved in the ioapic structure.
b24696bc 683 */
31dce14a 684int restore_ioapic_entries(void)
54168ed7
IM
685{
686 int apic, pin;
687
f44d1692 688 for_each_ioapic(apic) {
2f344d2e 689 if (!ioapics[apic].saved_registers)
31dce14a 690 continue;
b24696bc 691
f44d1692 692 for_each_pin(apic, pin)
54168ed7 693 ioapic_write_entry(apic, pin,
57a6f740 694 ioapics[apic].saved_registers[pin]);
5ffa4eb2 695 }
b24696bc 696 return 0;
54168ed7
IM
697}
698
1da177e4
LT
699/*
700 * Find the IRQ entry number of a certain pin.
701 */
6f50d45f 702static int find_irq_entry(int ioapic_idx, int pin, int type)
1da177e4
LT
703{
704 int i;
705
706 for (i = 0; i < mp_irq_entries; i++)
c2c21745 707 if (mp_irqs[i].irqtype == type &&
6f50d45f 708 (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
c2c21745
JSR
709 mp_irqs[i].dstapic == MP_APIC_ALL) &&
710 mp_irqs[i].dstirq == pin)
1da177e4
LT
711 return i;
712
713 return -1;
714}
715
716/*
717 * Find the pin to which IRQ[irq] (ISA) is connected
718 */
fcfd636a 719static int __init find_isa_irq_pin(int irq, int type)
1da177e4
LT
720{
721 int i;
722
723 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 724 int lbus = mp_irqs[i].srcbus;
1da177e4 725
d27e2b8e 726 if (test_bit(lbus, mp_bus_not_pci) &&
c2c21745
JSR
727 (mp_irqs[i].irqtype == type) &&
728 (mp_irqs[i].srcbusirq == irq))
1da177e4 729
c2c21745 730 return mp_irqs[i].dstirq;
1da177e4
LT
731 }
732 return -1;
733}
734
fcfd636a
EB
735static int __init find_isa_irq_apic(int irq, int type)
736{
737 int i;
738
739 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 740 int lbus = mp_irqs[i].srcbus;
fcfd636a 741
73b2961b 742 if (test_bit(lbus, mp_bus_not_pci) &&
c2c21745
JSR
743 (mp_irqs[i].irqtype == type) &&
744 (mp_irqs[i].srcbusirq == irq))
fcfd636a
EB
745 break;
746 }
6f50d45f 747
fcfd636a 748 if (i < mp_irq_entries) {
6f50d45f
YL
749 int ioapic_idx;
750
f44d1692 751 for_each_ioapic(ioapic_idx)
6f50d45f
YL
752 if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
753 return ioapic_idx;
fcfd636a
EB
754 }
755
756 return -1;
757}
758
bb8187d3 759#ifdef CONFIG_EISA
1da177e4
LT
760/*
761 * EISA Edge/Level control register, ELCR
762 */
763static int EISA_ELCR(unsigned int irq)
764{
95d76acc 765 if (irq < nr_legacy_irqs()) {
1da177e4
LT
766 unsigned int port = 0x4d0 + (irq >> 3);
767 return (inb(port) >> (irq & 7)) & 1;
768 }
769 apic_printk(APIC_VERBOSE, KERN_INFO
770 "Broken MPtable reports ISA irq %d\n", irq);
771 return 0;
772}
54168ed7 773
c0a282c2 774#endif
1da177e4 775
335efdf5 776/* ISA interrupts are always active high edge triggered,
6728801d
AS
777 * when listed as conforming in the MP table. */
778
335efdf5
TG
779#define default_ISA_trigger(idx) (IOAPIC_EDGE)
780#define default_ISA_polarity(idx) (IOAPIC_POL_HIGH)
6728801d 781
1da177e4
LT
782/* EISA interrupts are always polarity zero and can be edge or level
783 * trigger depending on the ELCR value. If an interrupt is listed as
784 * EISA conforming in the MP table, that means its trigger type must
785 * be read in from the ELCR */
786
c2c21745 787#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
6728801d 788#define default_EISA_polarity(idx) default_ISA_polarity(idx)
1da177e4 789
335efdf5 790/* PCI interrupts are always active low level triggered,
1da177e4
LT
791 * when listed as conforming in the MP table. */
792
335efdf5
TG
793#define default_PCI_trigger(idx) (IOAPIC_LEVEL)
794#define default_PCI_polarity(idx) (IOAPIC_POL_LOW)
1da177e4 795
b77cf6a8 796static int irq_polarity(int idx)
1da177e4 797{
c2c21745 798 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
799
800 /*
801 * Determine IRQ line polarity (high active or low active):
802 */
ab76085e
TG
803 switch (mp_irqs[idx].irqflag & 0x03) {
804 case 0:
805 /* conforms to spec, ie. bus-type dependent polarity */
806 if (test_bit(bus, mp_bus_not_pci))
807 return default_ISA_polarity(idx);
808 else
809 return default_PCI_polarity(idx);
810 case 1:
811 return IOAPIC_POL_HIGH;
812 case 2:
813 pr_warn("IOAPIC: Invalid polarity: 2, defaulting to low\n");
814 case 3:
815 default: /* Pointless default required due to do gcc stupidity */
816 return IOAPIC_POL_LOW;
1da177e4 817 }
1da177e4
LT
818}
819
ab76085e
TG
820#ifdef CONFIG_EISA
821static int eisa_irq_trigger(int idx, int bus, int trigger)
822{
823 switch (mp_bus_id_to_type[bus]) {
824 case MP_BUS_PCI:
825 case MP_BUS_ISA:
826 return trigger;
827 case MP_BUS_EISA:
828 return default_EISA_trigger(idx);
829 }
830 pr_warn("IOAPIC: Invalid srcbus: %d defaulting to level\n", bus);
831 return IOAPIC_LEVEL;
832}
833#else
834static inline int eisa_irq_trigger(int idx, int bus, int trigger)
835{
836 return trigger;
837}
838#endif
839
b77cf6a8 840static int irq_trigger(int idx)
1da177e4 841{
c2c21745 842 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
843 int trigger;
844
845 /*
846 * Determine IRQ trigger mode (edge or level sensitive):
847 */
ab76085e
TG
848 switch ((mp_irqs[idx].irqflag >> 2) & 0x03) {
849 case 0:
850 /* conforms to spec, ie. bus-type dependent trigger mode */
851 if (test_bit(bus, mp_bus_not_pci))
852 trigger = default_ISA_trigger(idx);
853 else
854 trigger = default_PCI_trigger(idx);
855 /* Take EISA into account */
856 return eisa_irq_trigger(idx, bus, trigger);
857 case 1:
858 return IOAPIC_EDGE;
859 case 2:
860 pr_warn("IOAPIC: Invalid trigger mode 2 defaulting to level\n");
861 case 3:
862 default: /* Pointless default required due to do gcc stupidity */
863 return IOAPIC_LEVEL;
1da177e4 864 }
1da177e4
LT
865}
866
c4d05a2c
JL
867void ioapic_set_alloc_attr(struct irq_alloc_info *info, int node,
868 int trigger, int polarity)
869{
870 init_irq_alloc_info(info, NULL);
871 info->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
872 info->ioapic_node = node;
873 info->ioapic_trigger = trigger;
874 info->ioapic_polarity = polarity;
875 info->ioapic_valid = 1;
876}
877
96ed44b2
JL
878#ifndef CONFIG_ACPI
879int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity);
880#endif
881
882static void ioapic_copy_alloc_attr(struct irq_alloc_info *dst,
883 struct irq_alloc_info *src,
884 u32 gsi, int ioapic_idx, int pin)
885{
886 int trigger, polarity;
887
888 copy_irq_alloc_info(dst, src);
889 dst->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
890 dst->ioapic_id = mpc_ioapic_id(ioapic_idx);
891 dst->ioapic_pin = pin;
892 dst->ioapic_valid = 1;
893 if (src && src->ioapic_valid) {
894 dst->ioapic_node = src->ioapic_node;
895 dst->ioapic_trigger = src->ioapic_trigger;
896 dst->ioapic_polarity = src->ioapic_polarity;
897 } else {
898 dst->ioapic_node = NUMA_NO_NODE;
899 if (acpi_get_override_irq(gsi, &trigger, &polarity) >= 0) {
900 dst->ioapic_trigger = trigger;
901 dst->ioapic_polarity = polarity;
902 } else {
903 /*
335efdf5 904 * PCI interrupts are always active low level
96ed44b2
JL
905 * triggered.
906 */
335efdf5
TG
907 dst->ioapic_trigger = IOAPIC_LEVEL;
908 dst->ioapic_polarity = IOAPIC_POL_LOW;
96ed44b2
JL
909 }
910 }
911}
912
913static int ioapic_alloc_attr_node(struct irq_alloc_info *info)
914{
915 return (info && info->ioapic_valid) ? info->ioapic_node : NUMA_NO_NODE;
916}
917
49c7e600
JL
918static void mp_register_handler(unsigned int irq, unsigned long trigger)
919{
920 irq_flow_handler_t hdl;
921 bool fasteoi;
922
923 if (trigger) {
924 irq_set_status_flags(irq, IRQ_LEVEL);
925 fasteoi = true;
926 } else {
927 irq_clear_status_flags(irq, IRQ_LEVEL);
928 fasteoi = false;
929 }
930
931 hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
932 __irq_set_handler(irq, hdl, 0, fasteoi ? "fasteoi" : "edge");
933}
934
96ed44b2
JL
935static bool mp_check_pin_attr(int irq, struct irq_alloc_info *info)
936{
937 struct mp_chip_data *data = irq_get_chip_data(irq);
938
939 /*
940 * setup_IO_APIC_irqs() programs all legacy IRQs with default trigger
941 * and polarity attirbutes. So allow the first user to reprogram the
942 * pin with real trigger and polarity attributes.
943 */
944 if (irq < nr_legacy_irqs() && data->count == 1) {
945 if (info->ioapic_trigger != data->trigger)
646c4b75 946 mp_register_handler(irq, info->ioapic_trigger);
96ed44b2
JL
947 data->entry.trigger = data->trigger = info->ioapic_trigger;
948 data->entry.polarity = data->polarity = info->ioapic_polarity;
949 }
950
951 return data->trigger == info->ioapic_trigger &&
952 data->polarity == info->ioapic_polarity;
953}
954
d32932d0 955static int alloc_irq_from_domain(struct irq_domain *domain, int ioapic, u32 gsi,
c4d05a2c 956 struct irq_alloc_info *info)
6b9fb708 957{
d32932d0 958 bool legacy = false;
d7f3d478 959 int irq = -1;
d7f3d478
JL
960 int type = ioapics[ioapic].irqdomain_cfg.type;
961
962 switch (type) {
963 case IOAPIC_DOMAIN_LEGACY:
964 /*
d32932d0
JL
965 * Dynamically allocate IRQ number for non-ISA IRQs in the first
966 * 16 GSIs on some weird platforms.
d7f3d478 967 */
d32932d0 968 if (!ioapic_initialized || gsi >= nr_legacy_irqs())
d7f3d478 969 irq = gsi;
d32932d0 970 legacy = mp_is_legacy_irq(irq);
d7f3d478
JL
971 break;
972 case IOAPIC_DOMAIN_STRICT:
d32932d0 973 irq = gsi;
d7f3d478
JL
974 break;
975 case IOAPIC_DOMAIN_DYNAMIC:
d7f3d478
JL
976 break;
977 default:
978 WARN(1, "ioapic: unknown irqdomain type %d\n", type);
d32932d0
JL
979 return -1;
980 }
981
982 return __irq_domain_alloc_irqs(domain, irq, 1,
983 ioapic_alloc_attr_node(info),
06ee6d57 984 info, legacy, NULL);
d32932d0
JL
985}
986
987/*
988 * Need special handling for ISA IRQs because there may be multiple IOAPIC pins
989 * sharing the same ISA IRQ number and irqdomain only supports 1:1 mapping
990 * between IOAPIC pin and IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are
991 * used for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
992 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are available, and
993 * some BIOSes may use MP Interrupt Source records to override IRQ numbers for
994 * PIRQs instead of reprogramming the interrupt routing logic. Thus there may be
995 * multiple pins sharing the same legacy IRQ number when ACPI is disabled.
996 */
997static int alloc_isa_irq_from_domain(struct irq_domain *domain,
998 int irq, int ioapic, int pin,
999 struct irq_alloc_info *info)
1000{
1001 struct mp_chip_data *data;
1002 struct irq_data *irq_data = irq_get_irq_data(irq);
1003 int node = ioapic_alloc_attr_node(info);
1004
1005 /*
1006 * Legacy ISA IRQ has already been allocated, just add pin to
1007 * the pin list assoicated with this IRQ and program the IOAPIC
1008 * entry. The IOAPIC entry
1009 */
1010 if (irq_data && irq_data->parent_data) {
d32932d0
JL
1011 if (!mp_check_pin_attr(irq, info))
1012 return -EBUSY;
4467715a
JL
1013 if (__add_pin_to_irq_node(irq_data->chip_data, node, ioapic,
1014 info->ioapic_pin))
d32932d0
JL
1015 return -ENOMEM;
1016 } else {
06ee6d57
TG
1017 irq = __irq_domain_alloc_irqs(domain, irq, 1, node, info, true,
1018 NULL);
d32932d0
JL
1019 if (irq >= 0) {
1020 irq_data = irq_domain_get_irq_data(domain, irq);
1021 data = irq_data->chip_data;
1022 data->isa_irq = true;
1023 }
d7f3d478
JL
1024 }
1025
d32932d0 1026 return irq;
d7f3d478
JL
1027}
1028
1029static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
c4d05a2c 1030 unsigned int flags, struct irq_alloc_info *info)
d7f3d478
JL
1031{
1032 int irq;
d32932d0
JL
1033 bool legacy = false;
1034 struct irq_alloc_info tmp;
1035 struct mp_chip_data *data;
d7f3d478
JL
1036 struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
1037
b81975ea 1038 if (!domain)
d32932d0 1039 return -ENOSYS;
16ee7b3d 1040
16ee7b3d
JL
1041 if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
1042 irq = mp_irqs[idx].srcbusirq;
d32932d0
JL
1043 legacy = mp_is_legacy_irq(irq);
1044 }
16ee7b3d 1045
d32932d0
JL
1046 mutex_lock(&ioapic_mutex);
1047 if (!(flags & IOAPIC_MAP_ALLOC)) {
1048 if (!legacy) {
1049 irq = irq_find_mapping(domain, pin);
16ee7b3d 1050 if (irq == 0)
d32932d0 1051 irq = -ENOENT;
16ee7b3d
JL
1052 }
1053 } else {
d32932d0
JL
1054 ioapic_copy_alloc_attr(&tmp, info, gsi, ioapic, pin);
1055 if (legacy)
1056 irq = alloc_isa_irq_from_domain(domain, irq,
1057 ioapic, pin, &tmp);
1058 else if ((irq = irq_find_mapping(domain, pin)) == 0)
1059 irq = alloc_irq_from_domain(domain, ioapic, gsi, &tmp);
1060 else if (!mp_check_pin_attr(irq, &tmp))
1061 irq = -EBUSY;
1062 if (irq >= 0) {
1063 data = irq_get_chip_data(irq);
1064 data->count++;
1065 }
15a3c7cc 1066 }
d7f3d478
JL
1067 mutex_unlock(&ioapic_mutex);
1068
d32932d0 1069 return irq;
6b9fb708
JL
1070}
1071
d7f3d478 1072static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
1da177e4 1073{
d7f3d478 1074 u32 gsi = mp_pin_to_gsi(ioapic, pin);
1da177e4
LT
1075
1076 /*
1077 * Debugging check, we are in big trouble if this message pops up!
1078 */
c2c21745 1079 if (mp_irqs[idx].dstirq != pin)
c767a54b 1080 pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
1da177e4 1081
54168ed7 1082#ifdef CONFIG_X86_32
1da177e4
LT
1083 /*
1084 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1085 */
1086 if ((pin >= 16) && (pin <= 23)) {
1087 if (pirq_entries[pin-16] != -1) {
1088 if (!pirq_entries[pin-16]) {
1089 apic_printk(APIC_VERBOSE, KERN_DEBUG
1090 "disabling PIRQ%d\n", pin-16);
1091 } else {
d7f3d478 1092 int irq = pirq_entries[pin-16];
1da177e4
LT
1093 apic_printk(APIC_VERBOSE, KERN_DEBUG
1094 "using PIRQ%d -> IRQ %d\n",
1095 pin-16, irq);
6b9fb708 1096 return irq;
1da177e4
LT
1097 }
1098 }
1099 }
54168ed7
IM
1100#endif
1101
c4d05a2c 1102 return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, NULL);
d7f3d478 1103}
6b9fb708 1104
154d9e50 1105int mp_map_gsi_to_irq(u32 gsi, unsigned int flags, struct irq_alloc_info *info)
d7f3d478
JL
1106{
1107 int ioapic, pin, idx;
1108
1109 ioapic = mp_find_ioapic(gsi);
1110 if (ioapic < 0)
1111 return -1;
1112
1113 pin = mp_find_ioapic_pin(ioapic, gsi);
1114 idx = find_irq_entry(ioapic, pin, mp_INT);
1115 if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
1116 return -1;
1117
c4d05a2c 1118 return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, info);
1da177e4
LT
1119}
1120
df334bea
JL
1121void mp_unmap_irq(int irq)
1122{
d32932d0
JL
1123 struct irq_data *irq_data = irq_get_irq_data(irq);
1124 struct mp_chip_data *data;
df334bea 1125
d32932d0 1126 if (!irq_data || !irq_data->domain)
df334bea
JL
1127 return;
1128
d32932d0
JL
1129 data = irq_data->chip_data;
1130 if (!data || data->isa_irq)
1131 return;
df334bea
JL
1132
1133 mutex_lock(&ioapic_mutex);
d32932d0
JL
1134 if (--data->count == 0)
1135 irq_domain_free_irqs(irq, 1);
df334bea
JL
1136 mutex_unlock(&ioapic_mutex);
1137}
1138
e20c06fd
YL
1139/*
1140 * Find a specific PCI IRQ entry.
1141 * Not an __init, possibly needed by modules
1142 */
25d0d35e 1143int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
e20c06fd 1144{
d7f3d478 1145 int irq, i, best_ioapic = -1, best_idx = -1;
e20c06fd
YL
1146
1147 apic_printk(APIC_DEBUG,
1148 "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1149 bus, slot, pin);
1150 if (test_bit(bus, mp_bus_not_pci)) {
1151 apic_printk(APIC_VERBOSE,
1152 "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1153 return -1;
1154 }
79598505 1155
e20c06fd
YL
1156 for (i = 0; i < mp_irq_entries; i++) {
1157 int lbus = mp_irqs[i].srcbus;
79598505
JL
1158 int ioapic_idx, found = 0;
1159
1160 if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
1161 slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
1162 continue;
e20c06fd 1163
f44d1692 1164 for_each_ioapic(ioapic_idx)
6f50d45f 1165 if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
79598505
JL
1166 mp_irqs[i].dstapic == MP_APIC_ALL) {
1167 found = 1;
e20c06fd 1168 break;
e20c06fd 1169 }
79598505
JL
1170 if (!found)
1171 continue;
1172
1173 /* Skip ISA IRQs */
d7f3d478
JL
1174 irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
1175 if (irq > 0 && !IO_APIC_IRQ(irq))
79598505
JL
1176 continue;
1177
1178 if (pin == (mp_irqs[i].srcbusirq & 3)) {
d7f3d478
JL
1179 best_idx = i;
1180 best_ioapic = ioapic_idx;
1181 goto out;
79598505 1182 }
d7f3d478 1183
79598505
JL
1184 /*
1185 * Use the first all-but-pin matching entry as a
1186 * best-guess fuzzy result for broken mptables.
1187 */
d7f3d478
JL
1188 if (best_idx < 0) {
1189 best_idx = i;
1190 best_ioapic = ioapic_idx;
e20c06fd
YL
1191 }
1192 }
d7f3d478
JL
1193 if (best_idx < 0)
1194 return -1;
1195
1196out:
25d0d35e
JL
1197 return pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
1198 IOAPIC_MAP_ALLOC);
e20c06fd
YL
1199}
1200EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1201
d32932d0 1202static struct irq_chip ioapic_chip, ioapic_ir_chip;
1da177e4 1203
047c8fdb 1204#ifdef CONFIG_X86_32
1d025192
YL
1205static inline int IO_APIC_irq_trigger(int irq)
1206{
d6c88a50 1207 int apic, idx, pin;
1d025192 1208
f44d1692
JL
1209 for_each_ioapic_pin(apic, pin) {
1210 idx = find_irq_entry(apic, pin, mp_INT);
d7f3d478 1211 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin, 0)))
f44d1692 1212 return irq_trigger(idx);
d6c88a50
TG
1213 }
1214 /*
54168ed7
IM
1215 * nonexistent IRQs are edge default
1216 */
d6c88a50 1217 return 0;
1d025192 1218}
047c8fdb
YL
1219#else
1220static inline int IO_APIC_irq_trigger(int irq)
1221{
54168ed7 1222 return 1;
047c8fdb
YL
1223}
1224#endif
1d025192 1225
ed972ccf
TG
1226static void __init setup_IO_APIC_irqs(void)
1227{
16ee7b3d
JL
1228 unsigned int ioapic, pin;
1229 int idx;
ed972ccf
TG
1230
1231 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1232
16ee7b3d
JL
1233 for_each_ioapic_pin(ioapic, pin) {
1234 idx = find_irq_entry(ioapic, pin, mp_INT);
1235 if (idx < 0)
1236 apic_printk(APIC_VERBOSE,
1237 KERN_DEBUG " apic %d pin %d not connected\n",
1238 mpc_ioapic_id(ioapic), pin);
1239 else
1240 pin_2_irq(idx, ioapic, pin,
1241 ioapic ? 0 : IOAPIC_MAP_ALLOC);
1242 }
ed972ccf
TG
1243}
1244
17405453
YY
1245void ioapic_zap_locks(void)
1246{
1247 raw_spin_lock_init(&ioapic_lock);
1248}
1249
a44174ee
JL
1250static void io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
1251{
1252 int i;
1253 char buf[256];
1254 struct IO_APIC_route_entry entry;
1255 struct IR_IO_APIC_route_entry *ir_entry = (void *)&entry;
1256
1257 printk(KERN_DEBUG "IOAPIC %d:\n", apic);
1258 for (i = 0; i <= nr_entries; i++) {
1259 entry = ioapic_read_entry(apic, i);
1260 snprintf(buf, sizeof(buf),
1261 " pin%02x, %s, %s, %s, V(%02X), IRR(%1d), S(%1d)",
335efdf5
TG
1262 i,
1263 entry.mask == IOAPIC_MASKED ? "disabled" : "enabled ",
1264 entry.trigger == IOAPIC_LEVEL ? "level" : "edge ",
1265 entry.polarity == IOAPIC_POL_LOW ? "low " : "high",
a44174ee
JL
1266 entry.vector, entry.irr, entry.delivery_status);
1267 if (ir_entry->format)
1268 printk(KERN_DEBUG "%s, remapped, I(%04X), Z(%X)\n",
1269 buf, (ir_entry->index << 15) | ir_entry->index,
1270 ir_entry->zero);
1271 else
1272 printk(KERN_DEBUG "%s, %s, D(%02X), M(%1d)\n",
335efdf5
TG
1273 buf,
1274 entry.dest_mode == IOAPIC_DEST_MODE_LOGICAL ?
1275 "logical " : "physical",
a44174ee
JL
1276 entry.dest, entry.delivery_mode);
1277 }
1278}
1279
74afab7a 1280static void __init print_IO_APIC(int ioapic_idx)
afcc8a40 1281{
1da177e4
LT
1282 union IO_APIC_reg_00 reg_00;
1283 union IO_APIC_reg_01 reg_01;
1284 union IO_APIC_reg_02 reg_02;
1285 union IO_APIC_reg_03 reg_03;
1286 unsigned long flags;
1da177e4 1287
dade7716 1288 raw_spin_lock_irqsave(&ioapic_lock, flags);
6f50d45f
YL
1289 reg_00.raw = io_apic_read(ioapic_idx, 0);
1290 reg_01.raw = io_apic_read(ioapic_idx, 1);
1da177e4 1291 if (reg_01.bits.version >= 0x10)
6f50d45f 1292 reg_02.raw = io_apic_read(ioapic_idx, 2);
d6c88a50 1293 if (reg_01.bits.version >= 0x20)
6f50d45f 1294 reg_03.raw = io_apic_read(ioapic_idx, 3);
dade7716 1295 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4 1296
6f50d45f 1297 printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
1da177e4
LT
1298 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1299 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1300 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1301 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
1da177e4 1302
54168ed7 1303 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
bd6a46e0
NC
1304 printk(KERN_DEBUG "....... : max redirection entries: %02X\n",
1305 reg_01.bits.entries);
1da177e4
LT
1306
1307 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
bd6a46e0
NC
1308 printk(KERN_DEBUG "....... : IO APIC version: %02X\n",
1309 reg_01.bits.version);
1da177e4
LT
1310
1311 /*
1312 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1313 * but the value of reg_02 is read as the previous read register
1314 * value, so ignore it if reg_02 == reg_01.
1315 */
1316 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1317 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1318 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
1da177e4
LT
1319 }
1320
1321 /*
1322 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1323 * or reg_03, but the value of reg_0[23] is read as the previous read
1324 * register value, so ignore it if reg_03 == reg_0[12].
1325 */
1326 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1327 reg_03.raw != reg_01.raw) {
1328 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1329 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
1da177e4
LT
1330 }
1331
1332 printk(KERN_DEBUG ".... IRQ redirection table:\n");
a44174ee 1333 io_apic_print_entries(ioapic_idx, reg_01.bits.entries);
cda417dd
YL
1334}
1335
74afab7a 1336void __init print_IO_APICs(void)
cda417dd 1337{
6f50d45f 1338 int ioapic_idx;
cda417dd
YL
1339 unsigned int irq;
1340
1341 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
f44d1692 1342 for_each_ioapic(ioapic_idx)
cda417dd 1343 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
6f50d45f
YL
1344 mpc_ioapic_id(ioapic_idx),
1345 ioapics[ioapic_idx].nr_registers);
cda417dd
YL
1346
1347 /*
1348 * We are a bit conservative about what we expect. We have to
1349 * know about every hardware change ASAP.
1350 */
1351 printk(KERN_INFO "testing the IO APIC.......................\n");
1352
f44d1692 1353 for_each_ioapic(ioapic_idx)
6f50d45f 1354 print_IO_APIC(ioapic_idx);
42f0efc5 1355
1da177e4 1356 printk(KERN_DEBUG "IRQ to pin mappings:\n");
ad9f4334 1357 for_each_active_irq(irq) {
0b8f1efa 1358 struct irq_pin_list *entry;
4467715a
JL
1359 struct irq_chip *chip;
1360 struct mp_chip_data *data;
0b8f1efa 1361
6fd36ba0 1362 chip = irq_get_chip(irq);
d32932d0 1363 if (chip != &ioapic_chip && chip != &ioapic_ir_chip)
6fd36ba0 1364 continue;
4467715a
JL
1365 data = irq_get_chip_data(irq);
1366 if (!data)
05e40760 1367 continue;
4467715a 1368 if (list_empty(&data->irq_2_pin))
1da177e4 1369 continue;
4467715a 1370
8f09cd20 1371 printk(KERN_DEBUG "IRQ%d ", irq);
4467715a 1372 for_each_irq_pin(entry, data->irq_2_pin)
c767a54b
JP
1373 pr_cont("-> %d:%d", entry->apic, entry->pin);
1374 pr_cont("\n");
1da177e4
LT
1375 }
1376
1377 printk(KERN_INFO ".................................... done.\n");
1da177e4
LT
1378}
1379
efa2559f
YL
1380/* Where if anywhere is the i8259 connect in external int mode */
1381static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1382
54168ed7 1383void __init enable_IO_APIC(void)
1da177e4 1384{
fcfd636a 1385 int i8259_apic, i8259_pin;
f44d1692 1386 int apic, pin;
bc07844a 1387
a46f5c89
TG
1388 if (skip_ioapic_setup)
1389 nr_ioapics = 0;
1390
1391 if (!nr_legacy_irqs() || !nr_ioapics)
bc07844a
TG
1392 return;
1393
f44d1692 1394 for_each_ioapic_pin(apic, pin) {
fcfd636a 1395 /* See if any of the pins is in ExtINT mode */
f44d1692 1396 struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
fcfd636a 1397
f44d1692
JL
1398 /* If the interrupt line is enabled and in ExtInt mode
1399 * I have found the pin where the i8259 is connected.
1400 */
1401 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1402 ioapic_i8259.apic = apic;
1403 ioapic_i8259.pin = pin;
1404 goto found_i8259;
fcfd636a
EB
1405 }
1406 }
1407 found_i8259:
1408 /* Look to see what if the MP table has reported the ExtINT */
1409 /* If we could not find the appropriate pin by looking at the ioapic
1410 * the i8259 probably is not connected the ioapic but give the
1411 * mptable a chance anyway.
1412 */
1413 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1414 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1415 /* Trust the MP table if nothing is setup in the hardware */
1416 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1417 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1418 ioapic_i8259.pin = i8259_pin;
1419 ioapic_i8259.apic = i8259_apic;
1420 }
1421 /* Complain if the MP table and the hardware disagree */
1422 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1423 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1424 {
1425 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1da177e4
LT
1426 }
1427
1428 /*
1429 * Do not trust the IO-APIC being empty at bootup
1430 */
1431 clear_IO_APIC();
1432}
1433
1c4248ca 1434void native_disable_io_apic(void)
1da177e4 1435{
650927ef 1436 /*
0b968d23 1437 * If the i8259 is routed through an IOAPIC
650927ef 1438 * Put that IOAPIC in virtual wire mode
0b968d23 1439 * so legacy interrupts can be delivered.
650927ef 1440 */
1c4248ca 1441 if (ioapic_i8259.pin != -1) {
650927ef 1442 struct IO_APIC_route_entry entry;
650927ef
EB
1443
1444 memset(&entry, 0, sizeof(entry));
335efdf5
TG
1445 entry.mask = IOAPIC_UNMASKED;
1446 entry.trigger = IOAPIC_EDGE;
1447 entry.polarity = IOAPIC_POL_HIGH;
1448 entry.dest_mode = IOAPIC_DEST_MODE_PHYSICAL;
1449 entry.delivery_mode = dest_ExtINT;
1450 entry.dest = read_apic_id();
650927ef
EB
1451
1452 /*
1453 * Add it to the IO-APIC irq-routing table:
1454 */
cf4c6a2f 1455 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
650927ef 1456 }
54168ed7 1457
93984fbd 1458 if (boot_cpu_has(X86_FEATURE_APIC) || apic_from_smp_config())
1c4248ca 1459 disconnect_bsp_APIC(ioapic_i8259.pin != -1);
1c4248ca
JR
1460}
1461
1462/*
1463 * Not an __init, needed by the reboot code
1464 */
1465void disable_IO_APIC(void)
1466{
7c6d9f97 1467 /*
1c4248ca 1468 * Clear the IO-APIC before rebooting:
7c6d9f97 1469 */
1c4248ca
JR
1470 clear_IO_APIC();
1471
95d76acc 1472 if (!nr_legacy_irqs())
1c4248ca
JR
1473 return;
1474
1475 x86_io_apic_ops.disable();
1da177e4
LT
1476}
1477
54168ed7 1478#ifdef CONFIG_X86_32
1da177e4
LT
1479/*
1480 * function to set the IO-APIC physical IDs based on the
1481 * values stored in the MPC table.
1482 *
1483 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
1484 */
a38c5380 1485void __init setup_ioapic_ids_from_mpc_nocheck(void)
1da177e4
LT
1486{
1487 union IO_APIC_reg_00 reg_00;
1488 physid_mask_t phys_id_present_map;
6f50d45f 1489 int ioapic_idx;
1da177e4
LT
1490 int i;
1491 unsigned char old_id;
1492 unsigned long flags;
1493
1494 /*
1495 * This is broken; anything with a real cpu count has to
1496 * circumvent this idiocy regardless.
1497 */
7abc0753 1498 apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
1da177e4
LT
1499
1500 /*
1501 * Set the IOAPIC ID to the value stored in the MPC table.
1502 */
f44d1692 1503 for_each_ioapic(ioapic_idx) {
1da177e4 1504 /* Read the register 0 value */
dade7716 1505 raw_spin_lock_irqsave(&ioapic_lock, flags);
6f50d45f 1506 reg_00.raw = io_apic_read(ioapic_idx, 0);
dade7716 1507 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
36062448 1508
6f50d45f 1509 old_id = mpc_ioapic_id(ioapic_idx);
1da177e4 1510
6f50d45f 1511 if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
1da177e4 1512 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
6f50d45f 1513 ioapic_idx, mpc_ioapic_id(ioapic_idx));
1da177e4
LT
1514 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1515 reg_00.bits.ID);
6f50d45f 1516 ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
1da177e4
LT
1517 }
1518
1da177e4
LT
1519 /*
1520 * Sanity check, is the ID really free? Every APIC in a
1521 * system must have a unique ID or we get lots of nice
1522 * 'stuck on smp_invalidate_needed IPI wait' messages.
1523 */
7abc0753 1524 if (apic->check_apicid_used(&phys_id_present_map,
6f50d45f 1525 mpc_ioapic_id(ioapic_idx))) {
1da177e4 1526 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
6f50d45f 1527 ioapic_idx, mpc_ioapic_id(ioapic_idx));
1da177e4
LT
1528 for (i = 0; i < get_physical_broadcast(); i++)
1529 if (!physid_isset(i, phys_id_present_map))
1530 break;
1531 if (i >= get_physical_broadcast())
1532 panic("Max APIC ID exceeded!\n");
1533 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1534 i);
1535 physid_set(i, phys_id_present_map);
6f50d45f 1536 ioapics[ioapic_idx].mp_config.apicid = i;
1da177e4
LT
1537 } else {
1538 physid_mask_t tmp;
6f50d45f 1539 apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
d5371430 1540 &tmp);
1da177e4
LT
1541 apic_printk(APIC_VERBOSE, "Setting %d in the "
1542 "phys_id_present_map\n",
6f50d45f 1543 mpc_ioapic_id(ioapic_idx));
1da177e4
LT
1544 physids_or(phys_id_present_map, phys_id_present_map, tmp);
1545 }
1546
1da177e4
LT
1547 /*
1548 * We need to adjust the IRQ routing table
1549 * if the ID changed.
1550 */
6f50d45f 1551 if (old_id != mpc_ioapic_id(ioapic_idx))
1da177e4 1552 for (i = 0; i < mp_irq_entries; i++)
c2c21745
JSR
1553 if (mp_irqs[i].dstapic == old_id)
1554 mp_irqs[i].dstapic
6f50d45f 1555 = mpc_ioapic_id(ioapic_idx);
1da177e4
LT
1556
1557 /*
60d79fd9
YL
1558 * Update the ID register according to the right value
1559 * from the MPC table if they are different.
36062448 1560 */
6f50d45f 1561 if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
60d79fd9
YL
1562 continue;
1563
1da177e4
LT
1564 apic_printk(APIC_VERBOSE, KERN_INFO
1565 "...changing IO-APIC physical APIC ID to %d ...",
6f50d45f 1566 mpc_ioapic_id(ioapic_idx));
1da177e4 1567
6f50d45f 1568 reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
dade7716 1569 raw_spin_lock_irqsave(&ioapic_lock, flags);
6f50d45f 1570 io_apic_write(ioapic_idx, 0, reg_00.raw);
dade7716 1571 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
1572
1573 /*
1574 * Sanity check
1575 */
dade7716 1576 raw_spin_lock_irqsave(&ioapic_lock, flags);
6f50d45f 1577 reg_00.raw = io_apic_read(ioapic_idx, 0);
dade7716 1578 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
6f50d45f 1579 if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
c767a54b 1580 pr_cont("could not set ID!\n");
1da177e4
LT
1581 else
1582 apic_printk(APIC_VERBOSE, " ok.\n");
1583 }
1584}
a38c5380
SAS
1585
1586void __init setup_ioapic_ids_from_mpc(void)
1587{
1588
1589 if (acpi_ioapic)
1590 return;
1591 /*
1592 * Don't check I/O APIC IDs for xAPIC systems. They have
1593 * no meaning without the serial APIC bus.
1594 */
1595 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
720aa4d9 1596 || APIC_XAPIC(boot_cpu_apic_version))
a38c5380
SAS
1597 return;
1598 setup_ioapic_ids_from_mpc_nocheck();
1599}
54168ed7 1600#endif
1da177e4 1601
7ce0bcfd 1602int no_timer_check __initdata;
8542b200
ZA
1603
1604static int __init notimercheck(char *s)
1605{
1606 no_timer_check = 1;
1607 return 1;
1608}
1609__setup("no_timer_check", notimercheck);
1610
1da177e4
LT
1611/*
1612 * There is a nasty bug in some older SMP boards, their mptable lies
1613 * about the timer IRQ. We do the following to work around the situation:
1614 *
1615 * - timer IRQ defaults to IO-APIC IRQ
1616 * - if this function detects that timer IRQs are defunct, then we fall
1617 * back to ISA timer IRQs
1618 */
f0a7a5c9 1619static int __init timer_irq_works(void)
1da177e4
LT
1620{
1621 unsigned long t1 = jiffies;
4aae0702 1622 unsigned long flags;
1da177e4 1623
8542b200
ZA
1624 if (no_timer_check)
1625 return 1;
1626
4aae0702 1627 local_save_flags(flags);
1da177e4
LT
1628 local_irq_enable();
1629 /* Let ten ticks pass... */
1630 mdelay((10 * 1000) / HZ);
4aae0702 1631 local_irq_restore(flags);
1da177e4
LT
1632
1633 /*
1634 * Expect a few ticks at least, to be sure some possible
1635 * glue logic does not lock up after one or two first
1636 * ticks in a non-ExtINT mode. Also the local APIC
1637 * might have cached one ExtINT interrupt. Finally, at
1638 * least one tick may be lost due to delays.
1639 */
54168ed7
IM
1640
1641 /* jiffies wrap? */
1d16b53e 1642 if (time_after(jiffies, t1 + 4))
1da177e4 1643 return 1;
1da177e4
LT
1644 return 0;
1645}
1646
1647/*
1648 * In the SMP+IOAPIC case it might happen that there are an unspecified
1649 * number of pending IRQ events unhandled. These cases are very rare,
1650 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
1651 * better to do it this way as thus we do not have to be aware of
1652 * 'pending' interrupts in the IRQ path, except at this point.
1653 */
1654/*
1655 * Edge triggered needs to resend any interrupt
1656 * that was delayed but this is now handled in the device
1657 * independent code.
1658 */
1659
1660/*
1661 * Starting up a edge-triggered IO-APIC interrupt is
1662 * nasty - we need to make sure that we get the edge.
1663 * If it is already asserted for some reason, we need
1664 * return 1 to indicate that is was pending.
1665 *
1666 * This is not complete - we should be able to fake
1667 * an edge even if it isn't on the 8259A...
1668 */
61a38ce3 1669static unsigned int startup_ioapic_irq(struct irq_data *data)
1da177e4 1670{
61a38ce3 1671 int was_pending = 0, irq = data->irq;
1da177e4
LT
1672 unsigned long flags;
1673
dade7716 1674 raw_spin_lock_irqsave(&ioapic_lock, flags);
95d76acc 1675 if (irq < nr_legacy_irqs()) {
4305df94 1676 legacy_pic->mask(irq);
b81bb373 1677 if (legacy_pic->irq_pending(irq))
1da177e4
LT
1678 was_pending = 1;
1679 }
4467715a 1680 __unmask_ioapic(data->chip_data);
dade7716 1681 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
1682
1683 return was_pending;
1684}
1685
3eb2cce8 1686atomic_t irq_mis_count;
3eb2cce8 1687
047c8fdb 1688#ifdef CONFIG_GENERIC_PENDING_IRQ
4467715a 1689static bool io_apic_level_ack_pending(struct mp_chip_data *data)
d1ecad6e
MN
1690{
1691 struct irq_pin_list *entry;
1692 unsigned long flags;
1693
1694 raw_spin_lock_irqsave(&ioapic_lock, flags);
4467715a 1695 for_each_irq_pin(entry, data->irq_2_pin) {
d1ecad6e
MN
1696 unsigned int reg;
1697 int pin;
1698
1699 pin = entry->pin;
1700 reg = io_apic_read(entry->apic, 0x10 + pin*2);
1701 /* Is the remote IRR bit set? */
1702 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
1703 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1704 return true;
1705 }
1706 }
1707 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1708
1709 return false;
1710}
1711
4467715a 1712static inline bool ioapic_irqd_mask(struct irq_data *data)
4da7072a 1713{
54168ed7 1714 /* If we are moving the irq we need to mask it */
5451ddc5 1715 if (unlikely(irqd_is_setaffinity_pending(data))) {
4467715a 1716 mask_ioapic_irq(data);
4da7072a 1717 return true;
54168ed7 1718 }
4da7072a
AG
1719 return false;
1720}
1721
4467715a 1722static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
4da7072a
AG
1723{
1724 if (unlikely(masked)) {
1725 /* Only migrate the irq if the ack has been received.
1726 *
1727 * On rare occasions the broadcast level triggered ack gets
1728 * delayed going to ioapics, and if we reprogram the
1729 * vector while Remote IRR is still set the irq will never
1730 * fire again.
1731 *
1732 * To prevent this scenario we read the Remote IRR bit
1733 * of the ioapic. This has two effects.
1734 * - On any sane system the read of the ioapic will
1735 * flush writes (and acks) going to the ioapic from
1736 * this cpu.
1737 * - We get to see if the ACK has actually been delivered.
1738 *
1739 * Based on failed experiments of reprogramming the
1740 * ioapic entry from outside of irq context starting
1741 * with masking the ioapic entry and then polling until
1742 * Remote IRR was clear before reprogramming the
1743 * ioapic I don't trust the Remote IRR bit to be
1744 * completey accurate.
1745 *
1746 * However there appears to be no other way to plug
1747 * this race, so if the Remote IRR bit is not
1748 * accurate and is causing problems then it is a hardware bug
1749 * and you can go talk to the chipset vendor about it.
1750 */
4467715a 1751 if (!io_apic_level_ack_pending(data->chip_data))
4da7072a 1752 irq_move_masked_irq(data);
4467715a 1753 unmask_ioapic_irq(data);
4da7072a
AG
1754 }
1755}
1756#else
4467715a 1757static inline bool ioapic_irqd_mask(struct irq_data *data)
4da7072a
AG
1758{
1759 return false;
1760}
4467715a 1761static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
4da7072a
AG
1762{
1763}
047c8fdb
YL
1764#endif
1765
4467715a 1766static void ioapic_ack_level(struct irq_data *irq_data)
4da7072a 1767{
4467715a 1768 struct irq_cfg *cfg = irqd_cfg(irq_data);
4da7072a
AG
1769 unsigned long v;
1770 bool masked;
d32932d0 1771 int i;
4da7072a
AG
1772
1773 irq_complete_move(cfg);
4467715a 1774 masked = ioapic_irqd_mask(irq_data);
4da7072a 1775
3eb2cce8 1776 /*
916a0fe7
JF
1777 * It appears there is an erratum which affects at least version 0x11
1778 * of I/O APIC (that's the 82093AA and cores integrated into various
1779 * chipsets). Under certain conditions a level-triggered interrupt is
1780 * erroneously delivered as edge-triggered one but the respective IRR
1781 * bit gets set nevertheless. As a result the I/O unit expects an EOI
1782 * message but it will never arrive and further interrupts are blocked
1783 * from the source. The exact reason is so far unknown, but the
1784 * phenomenon was observed when two consecutive interrupt requests
1785 * from a given source get delivered to the same CPU and the source is
1786 * temporarily disabled in between.
1787 *
1788 * A workaround is to simulate an EOI message manually. We achieve it
1789 * by setting the trigger mode to edge and then to level when the edge
1790 * trigger mode gets detected in the TMR of a local APIC for a
1791 * level-triggered interrupt. We mask the source for the time of the
1792 * operation to prevent an edge-triggered interrupt escaping meanwhile.
1793 * The idea is from Manfred Spraul. --macro
1c83995b
SS
1794 *
1795 * Also in the case when cpu goes offline, fixup_irqs() will forward
1796 * any unhandled interrupt on the offlined cpu to the new cpu
1797 * destination that is handling the corresponding interrupt. This
1798 * interrupt forwarding is done via IPI's. Hence, in this case also
1799 * level-triggered io-apic interrupt will be seen as an edge
1800 * interrupt in the IRR. And we can't rely on the cpu's EOI
1801 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
1802 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
1803 * supporting EOI register, we do an explicit EOI to clear the
1804 * remote IRR and on IO-APIC's which don't have an EOI register,
1805 * we use the above logic (mask+edge followed by unmask+level) from
1806 * Manfred Spraul to clear the remote IRR.
916a0fe7 1807 */
3145e941 1808 i = cfg->vector;
3eb2cce8 1809 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
3eb2cce8 1810
54168ed7
IM
1811 /*
1812 * We must acknowledge the irq before we move it or the acknowledge will
1813 * not propagate properly.
1814 */
1815 ack_APIC_irq();
1816
1c83995b
SS
1817 /*
1818 * Tail end of clearing remote IRR bit (either by delivering the EOI
1819 * message via io-apic EOI register write or simulating it using
1820 * mask+edge followed by unnask+level logic) manually when the
1821 * level triggered interrupt is seen as the edge triggered interrupt
1822 * at the cpu.
1823 */
ca64c47c
MR
1824 if (!(v & (1 << (i & 0x1f)))) {
1825 atomic_inc(&irq_mis_count);
4467715a 1826 eoi_ioapic_pin(cfg->vector, irq_data->chip_data);
ca64c47c
MR
1827 }
1828
4467715a 1829 ioapic_irqd_unmask(irq_data, masked);
3eb2cce8 1830}
1d025192 1831
d32932d0
JL
1832static void ioapic_ir_ack_level(struct irq_data *irq_data)
1833{
1834 struct mp_chip_data *data = irq_data->chip_data;
1835
1836 /*
1837 * Intr-remapping uses pin number as the virtual vector
1838 * in the RTE. Actual vector is programmed in
1839 * intr-remapping table entry. Hence for the io-apic
1840 * EOI we use the pin number.
1841 */
1842 ack_APIC_irq();
4467715a 1843 eoi_ioapic_pin(data->entry.vector, data);
d32932d0
JL
1844}
1845
1846static int ioapic_set_affinity(struct irq_data *irq_data,
1847 const struct cpumask *mask, bool force)
1848{
1849 struct irq_data *parent = irq_data->parent_data;
1850 struct mp_chip_data *data = irq_data->chip_data;
0be275e3 1851 struct irq_pin_list *entry;
d32932d0
JL
1852 struct irq_cfg *cfg;
1853 unsigned long flags;
1854 int ret;
1855
1856 ret = parent->chip->irq_set_affinity(parent, mask, force);
1857 raw_spin_lock_irqsave(&ioapic_lock, flags);
1858 if (ret >= 0 && ret != IRQ_SET_MASK_OK_DONE) {
1859 cfg = irqd_cfg(irq_data);
1860 data->entry.dest = cfg->dest_apicid;
1861 data->entry.vector = cfg->vector;
0be275e3
JL
1862 for_each_irq_pin(entry, data->irq_2_pin)
1863 __ioapic_write_entry(entry->apic, entry->pin,
1864 data->entry);
d32932d0
JL
1865 }
1866 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1867
1868 return ret;
1869}
1870
f5b9ed7a 1871static struct irq_chip ioapic_chip __read_mostly = {
f7e909ea
TG
1872 .name = "IO-APIC",
1873 .irq_startup = startup_ioapic_irq,
1874 .irq_mask = mask_ioapic_irq,
1875 .irq_unmask = unmask_ioapic_irq,
d32932d0
JL
1876 .irq_ack = irq_chip_ack_parent,
1877 .irq_eoi = ioapic_ack_level,
1878 .irq_set_affinity = ioapic_set_affinity,
1879 .flags = IRQCHIP_SKIP_SET_WAKE,
1880};
1881
1882static struct irq_chip ioapic_ir_chip __read_mostly = {
1883 .name = "IR-IO-APIC",
1884 .irq_startup = startup_ioapic_irq,
1885 .irq_mask = mask_ioapic_irq,
1886 .irq_unmask = unmask_ioapic_irq,
1887 .irq_ack = irq_chip_ack_parent,
1888 .irq_eoi = ioapic_ir_ack_level,
1889 .irq_set_affinity = ioapic_set_affinity,
5613570b 1890 .flags = IRQCHIP_SKIP_SET_WAKE,
1da177e4
LT
1891};
1892
1da177e4
LT
1893static inline void init_IO_APIC_traps(void)
1894{
da51a821 1895 struct irq_cfg *cfg;
ad9f4334 1896 unsigned int irq;
1da177e4 1897
ad9f4334 1898 for_each_active_irq(irq) {
32f5ef5d 1899 cfg = irq_cfg(irq);
0b8f1efa 1900 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
1da177e4
LT
1901 /*
1902 * Hmm.. We don't have an entry for this,
1903 * so default to an old-fashioned 8259
1904 * interrupt if we can..
1905 */
95d76acc 1906 if (irq < nr_legacy_irqs())
b81bb373 1907 legacy_pic->make_irq(irq);
0b8f1efa 1908 else
1da177e4 1909 /* Strange. Oh, well.. */
2c778651 1910 irq_set_chip(irq, &no_irq_chip);
1da177e4
LT
1911 }
1912 }
1913}
1914
f5b9ed7a
IM
1915/*
1916 * The local APIC irq-chip implementation:
1917 */
1da177e4 1918
90297c5f 1919static void mask_lapic_irq(struct irq_data *data)
1da177e4
LT
1920{
1921 unsigned long v;
1922
1923 v = apic_read(APIC_LVT0);
593f4a78 1924 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
1da177e4
LT
1925}
1926
90297c5f 1927static void unmask_lapic_irq(struct irq_data *data)
1da177e4 1928{
f5b9ed7a 1929 unsigned long v;
1da177e4 1930
f5b9ed7a 1931 v = apic_read(APIC_LVT0);
593f4a78 1932 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
f5b9ed7a 1933}
1da177e4 1934
90297c5f 1935static void ack_lapic_irq(struct irq_data *data)
1d025192
YL
1936{
1937 ack_APIC_irq();
1938}
1939
f5b9ed7a 1940static struct irq_chip lapic_chip __read_mostly = {
9a1c6192 1941 .name = "local-APIC",
90297c5f
TG
1942 .irq_mask = mask_lapic_irq,
1943 .irq_unmask = unmask_lapic_irq,
1944 .irq_ack = ack_lapic_irq,
1da177e4
LT
1945};
1946
60c69948 1947static void lapic_register_intr(int irq)
c88ac1df 1948{
60c69948 1949 irq_clear_status_flags(irq, IRQ_LEVEL);
2c778651 1950 irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
c88ac1df 1951 "edge");
c88ac1df
MR
1952}
1953
1da177e4
LT
1954/*
1955 * This looks a bit hackish but it's about the only one way of sending
1956 * a few INTA cycles to 8259As and any associated glue logic. ICR does
1957 * not support the ExtINT mode, unfortunately. We need to send these
1958 * cycles as some i82489DX-based boards have glue logic that keeps the
1959 * 8259A interrupt line asserted until INTA. --macro
1960 */
28acf285 1961static inline void __init unlock_ExtINT_logic(void)
1da177e4 1962{
fcfd636a 1963 int apic, pin, i;
1da177e4
LT
1964 struct IO_APIC_route_entry entry0, entry1;
1965 unsigned char save_control, save_freq_select;
1da177e4 1966
fcfd636a 1967 pin = find_isa_irq_pin(8, mp_INT);
956fb531
AB
1968 if (pin == -1) {
1969 WARN_ON_ONCE(1);
1970 return;
1971 }
fcfd636a 1972 apic = find_isa_irq_apic(8, mp_INT);
956fb531
AB
1973 if (apic == -1) {
1974 WARN_ON_ONCE(1);
1da177e4 1975 return;
956fb531 1976 }
1da177e4 1977
cf4c6a2f 1978 entry0 = ioapic_read_entry(apic, pin);
fcfd636a 1979 clear_IO_APIC_pin(apic, pin);
1da177e4
LT
1980
1981 memset(&entry1, 0, sizeof(entry1));
1982
335efdf5
TG
1983 entry1.dest_mode = IOAPIC_DEST_MODE_PHYSICAL;
1984 entry1.mask = IOAPIC_UNMASKED;
d83e94ac 1985 entry1.dest = hard_smp_processor_id();
1da177e4
LT
1986 entry1.delivery_mode = dest_ExtINT;
1987 entry1.polarity = entry0.polarity;
335efdf5 1988 entry1.trigger = IOAPIC_EDGE;
1da177e4
LT
1989 entry1.vector = 0;
1990
cf4c6a2f 1991 ioapic_write_entry(apic, pin, entry1);
1da177e4
LT
1992
1993 save_control = CMOS_READ(RTC_CONTROL);
1994 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
1995 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
1996 RTC_FREQ_SELECT);
1997 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
1998
1999 i = 100;
2000 while (i-- > 0) {
2001 mdelay(10);
2002 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2003 i -= 10;
2004 }
2005
2006 CMOS_WRITE(save_control, RTC_CONTROL);
2007 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
fcfd636a 2008 clear_IO_APIC_pin(apic, pin);
1da177e4 2009
cf4c6a2f 2010 ioapic_write_entry(apic, pin, entry0);
1da177e4
LT
2011}
2012
efa2559f 2013static int disable_timer_pin_1 __initdata;
047c8fdb 2014/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
54168ed7 2015static int __init disable_timer_pin_setup(char *arg)
efa2559f
YL
2016{
2017 disable_timer_pin_1 = 1;
2018 return 0;
2019}
54168ed7 2020early_param("disable_timer_pin_1", disable_timer_pin_setup);
efa2559f 2021
d32932d0
JL
2022static int mp_alloc_timer_irq(int ioapic, int pin)
2023{
2024 int irq = -1;
d32932d0
JL
2025 struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
2026
2027 if (domain) {
4467715a
JL
2028 struct irq_alloc_info info;
2029
d32932d0
JL
2030 ioapic_set_alloc_attr(&info, NUMA_NO_NODE, 0, 0);
2031 info.ioapic_id = mpc_ioapic_id(ioapic);
2032 info.ioapic_pin = pin;
2033 mutex_lock(&ioapic_mutex);
2034 irq = alloc_isa_irq_from_domain(domain, 0, ioapic, pin, &info);
2035 mutex_unlock(&ioapic_mutex);
2036 }
2037
2038 return irq;
2039}
2040
1da177e4
LT
2041/*
2042 * This code may look a bit paranoid, but it's supposed to cooperate with
2043 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2044 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2045 * fanatically on his truly buggy board.
54168ed7
IM
2046 *
2047 * FIXME: really need to revamp this for all platforms.
1da177e4 2048 */
8542b200 2049static inline void __init check_timer(void)
1da177e4 2050{
4467715a
JL
2051 struct irq_data *irq_data = irq_get_irq_data(0);
2052 struct mp_chip_data *data = irq_data->chip_data;
2053 struct irq_cfg *cfg = irqd_cfg(irq_data);
f6e9456c 2054 int node = cpu_to_node(0);
fcfd636a 2055 int apic1, pin1, apic2, pin2;
4aae0702 2056 unsigned long flags;
047c8fdb 2057 int no_pin1 = 0;
4aae0702
IM
2058
2059 local_irq_save(flags);
d4d25dec 2060
1da177e4
LT
2061 /*
2062 * get/set the timer IRQ vector:
2063 */
4305df94 2064 legacy_pic->mask(0);
1da177e4
LT
2065
2066 /*
d11d5794
MR
2067 * As IRQ0 is to be enabled in the 8259A, the virtual
2068 * wire has to be disabled in the local APIC. Also
2069 * timer interrupts need to be acknowledged manually in
2070 * the 8259A for the i82489DX when using the NMI
2071 * watchdog as that APIC treats NMIs as level-triggered.
2072 * The AEOI mode will finish them in the 8259A
2073 * automatically.
1da177e4 2074 */
593f4a78 2075 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
b81bb373 2076 legacy_pic->init(1);
1da177e4 2077
fcfd636a
EB
2078 pin1 = find_isa_irq_pin(0, mp_INT);
2079 apic1 = find_isa_irq_apic(0, mp_INT);
2080 pin2 = ioapic_i8259.pin;
2081 apic2 = ioapic_i8259.apic;
1da177e4 2082
49a66a0b
MR
2083 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2084 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
497c9a19 2085 cfg->vector, apic1, pin1, apic2, pin2);
1da177e4 2086
691874fa
MR
2087 /*
2088 * Some BIOS writers are clueless and report the ExtINTA
2089 * I/O APIC input from the cascaded 8259A as the timer
2090 * interrupt input. So just in case, if only one pin
2091 * was found above, try it both directly and through the
2092 * 8259A.
2093 */
2094 if (pin1 == -1) {
6a9f5de2 2095 panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
691874fa
MR
2096 pin1 = pin2;
2097 apic1 = apic2;
2098 no_pin1 = 1;
2099 } else if (pin2 == -1) {
2100 pin2 = pin1;
2101 apic2 = apic1;
2102 }
2103
1da177e4 2104 if (pin1 != -1) {
d32932d0 2105 /* Ok, does IRQ0 through the IOAPIC work? */
691874fa 2106 if (no_pin1) {
d32932d0 2107 mp_alloc_timer_irq(apic1, pin1);
f72dccac 2108 } else {
d32932d0
JL
2109 /*
2110 * for edge trigger, it's already unmasked,
f72dccac
YL
2111 * so only need to unmask if it is level-trigger
2112 * do we really have level trigger timer?
2113 */
2114 int idx;
2115 idx = find_irq_entry(apic1, pin1, mp_INT);
2116 if (idx != -1 && irq_trigger(idx))
4467715a 2117 unmask_ioapic_irq(irq_get_chip_data(0));
691874fa 2118 }
4467715a 2119 irq_domain_activate_irq(irq_data);
1da177e4 2120 if (timer_irq_works()) {
66759a01
CE
2121 if (disable_timer_pin_1 > 0)
2122 clear_IO_APIC_pin(0, pin1);
4aae0702 2123 goto out;
1da177e4 2124 }
6a9f5de2 2125 panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
f72dccac 2126 local_irq_disable();
fcfd636a 2127 clear_IO_APIC_pin(apic1, pin1);
691874fa 2128 if (!no_pin1)
49a66a0b
MR
2129 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2130 "8254 timer not connected to IO-APIC\n");
1da177e4 2131
49a66a0b
MR
2132 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2133 "(IRQ0) through the 8259A ...\n");
2134 apic_printk(APIC_QUIET, KERN_INFO
2135 "..... (found apic %d pin %d) ...\n", apic2, pin2);
1da177e4
LT
2136 /*
2137 * legacy devices should be connected to IO APIC #0
2138 */
4467715a
JL
2139 replace_pin_at_irq_node(data, node, apic1, pin1, apic2, pin2);
2140 irq_domain_activate_irq(irq_data);
4305df94 2141 legacy_pic->unmask(0);
1da177e4 2142 if (timer_irq_works()) {
49a66a0b 2143 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
4aae0702 2144 goto out;
1da177e4
LT
2145 }
2146 /*
2147 * Cleanup, just in case ...
2148 */
f72dccac 2149 local_irq_disable();
4305df94 2150 legacy_pic->mask(0);
fcfd636a 2151 clear_IO_APIC_pin(apic2, pin2);
49a66a0b 2152 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
1da177e4 2153 }
1da177e4 2154
49a66a0b
MR
2155 apic_printk(APIC_QUIET, KERN_INFO
2156 "...trying to set up timer as Virtual Wire IRQ...\n");
1da177e4 2157
60c69948 2158 lapic_register_intr(0);
497c9a19 2159 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
4305df94 2160 legacy_pic->unmask(0);
1da177e4
LT
2161
2162 if (timer_irq_works()) {
49a66a0b 2163 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
4aae0702 2164 goto out;
1da177e4 2165 }
f72dccac 2166 local_irq_disable();
4305df94 2167 legacy_pic->mask(0);
497c9a19 2168 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
49a66a0b 2169 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
1da177e4 2170
49a66a0b
MR
2171 apic_printk(APIC_QUIET, KERN_INFO
2172 "...trying to set up timer as ExtINT IRQ...\n");
1da177e4 2173
b81bb373
JP
2174 legacy_pic->init(0);
2175 legacy_pic->make_irq(0);
593f4a78 2176 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4
LT
2177
2178 unlock_ExtINT_logic();
2179
2180 if (timer_irq_works()) {
49a66a0b 2181 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
4aae0702 2182 goto out;
1da177e4 2183 }
f72dccac 2184 local_irq_disable();
49a66a0b 2185 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2ca5b404 2186 if (apic_is_x2apic_enabled())
fb209bd8
YL
2187 apic_printk(APIC_QUIET, KERN_INFO
2188 "Perhaps problem with the pre-enabled x2apic mode\n"
2189 "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
1da177e4 2190 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
49a66a0b 2191 "report. Then try booting with the 'noapic' option.\n");
4aae0702
IM
2192out:
2193 local_irq_restore(flags);
1da177e4
LT
2194}
2195
2196/*
af174783
MR
2197 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
2198 * to devices. However there may be an I/O APIC pin available for
2199 * this interrupt regardless. The pin may be left unconnected, but
2200 * typically it will be reused as an ExtINT cascade interrupt for
2201 * the master 8259A. In the MPS case such a pin will normally be
2202 * reported as an ExtINT interrupt in the MP table. With ACPI
2203 * there is no provision for ExtINT interrupts, and in the absence
2204 * of an override it would be treated as an ordinary ISA I/O APIC
2205 * interrupt, that is edge-triggered and unmasked by default. We
2206 * used to do this, but it caused problems on some systems because
2207 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
2208 * the same ExtINT cascade interrupt to drive the local APIC of the
2209 * bootstrap processor. Therefore we refrain from routing IRQ2 to
2210 * the I/O APIC in all cases now. No actual device should request
2211 * it anyway. --macro
1da177e4 2212 */
bc07844a 2213#define PIC_IRQS (1UL << PIC_CASCADE_IR)
1da177e4 2214
44767bfa
JL
2215static int mp_irqdomain_create(int ioapic)
2216{
d32932d0
JL
2217 struct irq_alloc_info info;
2218 struct irq_domain *parent;
44767bfa
JL
2219 int hwirqs = mp_ioapic_pin_count(ioapic);
2220 struct ioapic *ip = &ioapics[ioapic];
2221 struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
2222 struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2223
2224 if (cfg->type == IOAPIC_DOMAIN_INVALID)
2225 return 0;
2226
d32932d0
JL
2227 init_irq_alloc_info(&info, NULL);
2228 info.type = X86_IRQ_ALLOC_TYPE_IOAPIC;
2229 info.ioapic_id = mpc_ioapic_id(ioapic);
2230 parent = irq_remapping_get_ir_irq_domain(&info);
2231 if (!parent)
2232 parent = x86_vector_domain;
2233
44767bfa
JL
2234 ip->irqdomain = irq_domain_add_linear(cfg->dev, hwirqs, cfg->ops,
2235 (void *)(long)ioapic);
b75e818f 2236 if (!ip->irqdomain)
44767bfa 2237 return -ENOMEM;
b75e818f
JL
2238
2239 ip->irqdomain->parent = parent;
44767bfa
JL
2240
2241 if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
2242 cfg->type == IOAPIC_DOMAIN_STRICT)
2243 ioapic_dynirq_base = max(ioapic_dynirq_base,
2244 gsi_cfg->gsi_end + 1);
2245
44767bfa
JL
2246 return 0;
2247}
2248
15516a3b
JL
2249static void ioapic_destroy_irqdomain(int idx)
2250{
2251 if (ioapics[idx].irqdomain) {
2252 irq_domain_remove(ioapics[idx].irqdomain);
2253 ioapics[idx].irqdomain = NULL;
2254 }
15516a3b
JL
2255}
2256
1da177e4
LT
2257void __init setup_IO_APIC(void)
2258{
44767bfa 2259 int ioapic;
54168ed7 2260
a46f5c89
TG
2261 if (skip_ioapic_setup || !nr_ioapics)
2262 return;
2263
95d76acc 2264 io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
1da177e4 2265
54168ed7 2266 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
44767bfa
JL
2267 for_each_ioapic(ioapic)
2268 BUG_ON(mp_irqdomain_create(ioapic));
2269
d6c88a50 2270 /*
54168ed7
IM
2271 * Set up IO-APIC IRQ routing.
2272 */
de934103
TG
2273 x86_init.mpparse.setup_ioapic_ids();
2274
1da177e4
LT
2275 sync_Arb_IDs();
2276 setup_IO_APIC_irqs();
2277 init_IO_APIC_traps();
95d76acc 2278 if (nr_legacy_irqs())
bc07844a 2279 check_timer();
b81975ea
JL
2280
2281 ioapic_initialized = 1;
1da177e4
LT
2282}
2283
6f50d45f 2284static void resume_ioapic_id(int ioapic_idx)
1da177e4 2285{
1da177e4
LT
2286 unsigned long flags;
2287 union IO_APIC_reg_00 reg_00;
36062448 2288
dade7716 2289 raw_spin_lock_irqsave(&ioapic_lock, flags);
6f50d45f
YL
2290 reg_00.raw = io_apic_read(ioapic_idx, 0);
2291 if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
2292 reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2293 io_apic_write(ioapic_idx, 0, reg_00.raw);
1da177e4 2294 }
dade7716 2295 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
f3c6ea1b 2296}
1da177e4 2297
f3c6ea1b
RW
2298static void ioapic_resume(void)
2299{
6f50d45f 2300 int ioapic_idx;
f3c6ea1b 2301
f44d1692 2302 for_each_ioapic_reverse(ioapic_idx)
6f50d45f 2303 resume_ioapic_id(ioapic_idx);
15bac20b
SS
2304
2305 restore_ioapic_entries();
1da177e4
LT
2306}
2307
f3c6ea1b 2308static struct syscore_ops ioapic_syscore_ops = {
15bac20b 2309 .suspend = save_ioapic_entries,
1da177e4
LT
2310 .resume = ioapic_resume,
2311};
2312
f3c6ea1b 2313static int __init ioapic_init_ops(void)
1da177e4 2314{
f3c6ea1b
RW
2315 register_syscore_ops(&ioapic_syscore_ops);
2316
1da177e4
LT
2317 return 0;
2318}
2319
f3c6ea1b 2320device_initcall(ioapic_init_ops);
1da177e4 2321
67dc5e70 2322static int io_apic_get_redir_entries(int ioapic)
9d6a4d08
YL
2323{
2324 union IO_APIC_reg_01 reg_01;
2325 unsigned long flags;
2326
dade7716 2327 raw_spin_lock_irqsave(&ioapic_lock, flags);
9d6a4d08 2328 reg_01.raw = io_apic_read(ioapic, 1);
dade7716 2329 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
9d6a4d08 2330
4b6b19a1
EB
2331 /* The register returns the maximum index redir index
2332 * supported, which is one less than the total number of redir
2333 * entries.
2334 */
2335 return reg_01.bits.entries + 1;
9d6a4d08
YL
2336}
2337
62a08ae2
TG
2338unsigned int arch_dynirq_lower_bound(unsigned int from)
2339{
b81975ea
JL
2340 /*
2341 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
2342 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
2343 */
2344 return ioapic_initialized ? ioapic_dynirq_base : gsi_top;
62a08ae2
TG
2345}
2346
54168ed7 2347#ifdef CONFIG_X86_32
67dc5e70 2348static int io_apic_get_unique_id(int ioapic, int apic_id)
1da177e4
LT
2349{
2350 union IO_APIC_reg_00 reg_00;
2351 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
2352 physid_mask_t tmp;
2353 unsigned long flags;
2354 int i = 0;
2355
2356 /*
36062448
PC
2357 * The P4 platform supports up to 256 APIC IDs on two separate APIC
2358 * buses (one for LAPICs, one for IOAPICs), where predecessors only
1da177e4 2359 * supports up to 16 on one shared APIC bus.
36062448 2360 *
1da177e4
LT
2361 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
2362 * advantage of new APIC bus architecture.
2363 */
2364
2365 if (physids_empty(apic_id_map))
7abc0753 2366 apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
1da177e4 2367
dade7716 2368 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4 2369 reg_00.raw = io_apic_read(ioapic, 0);
dade7716 2370 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
2371
2372 if (apic_id >= get_physical_broadcast()) {
2373 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
2374 "%d\n", ioapic, apic_id, reg_00.bits.ID);
2375 apic_id = reg_00.bits.ID;
2376 }
2377
2378 /*
36062448 2379 * Every APIC in a system must have a unique ID or we get lots of nice
1da177e4
LT
2380 * 'stuck on smp_invalidate_needed IPI wait' messages.
2381 */
7abc0753 2382 if (apic->check_apicid_used(&apic_id_map, apic_id)) {
1da177e4
LT
2383
2384 for (i = 0; i < get_physical_broadcast(); i++) {
7abc0753 2385 if (!apic->check_apicid_used(&apic_id_map, i))
1da177e4
LT
2386 break;
2387 }
2388
2389 if (i == get_physical_broadcast())
2390 panic("Max apic_id exceeded!\n");
2391
2392 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
2393 "trying %d\n", ioapic, apic_id, i);
2394
2395 apic_id = i;
36062448 2396 }
1da177e4 2397
7abc0753 2398 apic->apicid_to_cpu_present(apic_id, &tmp);
1da177e4
LT
2399 physids_or(apic_id_map, apic_id_map, tmp);
2400
2401 if (reg_00.bits.ID != apic_id) {
2402 reg_00.bits.ID = apic_id;
2403
dade7716 2404 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4
LT
2405 io_apic_write(ioapic, 0, reg_00.raw);
2406 reg_00.raw = io_apic_read(ioapic, 0);
dade7716 2407 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
2408
2409 /* Sanity check */
6070f9ec 2410 if (reg_00.bits.ID != apic_id) {
c767a54b
JP
2411 pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
2412 ioapic);
6070f9ec
AD
2413 return -1;
2414 }
1da177e4
LT
2415 }
2416
2417 apic_printk(APIC_VERBOSE, KERN_INFO
2418 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
2419
2420 return apic_id;
2421}
41098ffe 2422
67dc5e70 2423static u8 io_apic_unique_id(int idx, u8 id)
41098ffe
TG
2424{
2425 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
720aa4d9 2426 !APIC_XAPIC(boot_cpu_apic_version))
5411dc4c 2427 return io_apic_get_unique_id(idx, id);
41098ffe
TG
2428 else
2429 return id;
2430}
2431#else
67dc5e70 2432static u8 io_apic_unique_id(int idx, u8 id)
41098ffe 2433{
5411dc4c 2434 union IO_APIC_reg_00 reg_00;
41098ffe 2435 DECLARE_BITMAP(used, 256);
5411dc4c
YL
2436 unsigned long flags;
2437 u8 new_id;
2438 int i;
41098ffe
TG
2439
2440 bitmap_zero(used, 256);
f44d1692 2441 for_each_ioapic(i)
d5371430 2442 __set_bit(mpc_ioapic_id(i), used);
5411dc4c
YL
2443
2444 /* Hand out the requested id if available */
41098ffe
TG
2445 if (!test_bit(id, used))
2446 return id;
5411dc4c
YL
2447
2448 /*
2449 * Read the current id from the ioapic and keep it if
2450 * available.
2451 */
2452 raw_spin_lock_irqsave(&ioapic_lock, flags);
2453 reg_00.raw = io_apic_read(idx, 0);
2454 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2455 new_id = reg_00.bits.ID;
2456 if (!test_bit(new_id, used)) {
2457 apic_printk(APIC_VERBOSE, KERN_INFO
2458 "IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
2459 idx, new_id, id);
2460 return new_id;
2461 }
2462
2463 /*
2464 * Get the next free id and write it to the ioapic.
2465 */
2466 new_id = find_first_zero_bit(used, 256);
2467 reg_00.bits.ID = new_id;
2468 raw_spin_lock_irqsave(&ioapic_lock, flags);
2469 io_apic_write(idx, 0, reg_00.raw);
2470 reg_00.raw = io_apic_read(idx, 0);
2471 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2472 /* Sanity check */
2473 BUG_ON(reg_00.bits.ID != new_id);
2474
2475 return new_id;
41098ffe 2476}
58f892e0 2477#endif
1da177e4 2478
67dc5e70 2479static int io_apic_get_version(int ioapic)
1da177e4
LT
2480{
2481 union IO_APIC_reg_01 reg_01;
2482 unsigned long flags;
2483
dade7716 2484 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4 2485 reg_01.raw = io_apic_read(ioapic, 1);
dade7716 2486 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
2487
2488 return reg_01.bits.version;
2489}
2490
9a0a91bb 2491int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
61fd47e0 2492{
9a0a91bb 2493 int ioapic, pin, idx;
61fd47e0
SL
2494
2495 if (skip_ioapic_setup)
2496 return -1;
2497
9a0a91bb
EB
2498 ioapic = mp_find_ioapic(gsi);
2499 if (ioapic < 0)
61fd47e0
SL
2500 return -1;
2501
9a0a91bb
EB
2502 pin = mp_find_ioapic_pin(ioapic, gsi);
2503 if (pin < 0)
2504 return -1;
2505
2506 idx = find_irq_entry(ioapic, pin, mp_INT);
2507 if (idx < 0)
61fd47e0
SL
2508 return -1;
2509
9a0a91bb
EB
2510 *trigger = irq_trigger(idx);
2511 *polarity = irq_polarity(idx);
61fd47e0
SL
2512 return 0;
2513}
2514
497c9a19
YL
2515/*
2516 * This function currently is only a helper for the i386 smp boot process where
2517 * we need to reprogram the ioredtbls to cater for the cpus which have come online
fe402e1f 2518 * so mask in all cases should simply be apic->target_cpus()
497c9a19
YL
2519 */
2520#ifdef CONFIG_SMP
2521void __init setup_ioapic_dest(void)
2522{
fad53995 2523 int pin, ioapic, irq, irq_entry;
22f65d31 2524 const struct cpumask *mask;
e23b257c 2525 struct irq_desc *desc;
5451ddc5 2526 struct irq_data *idata;
4857c91f 2527 struct irq_chip *chip;
497c9a19
YL
2528
2529 if (skip_ioapic_setup == 1)
2530 return;
2531
f44d1692 2532 for_each_ioapic_pin(ioapic, pin) {
b9c61b70
YL
2533 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
2534 if (irq_entry == -1)
2535 continue;
6c2e9403 2536
d7f3d478
JL
2537 irq = pin_2_irq(irq_entry, ioapic, pin, 0);
2538 if (irq < 0 || !mp_init_irq_at_boot(ioapic, irq))
fad53995
EB
2539 continue;
2540
e23b257c
TG
2541 desc = irq_to_desc(irq);
2542 raw_spin_lock_irq(&desc->lock);
2543 idata = irq_desc_get_irq_data(desc);
6c2e9403 2544
b9c61b70
YL
2545 /*
2546 * Honour affinities which have been set in early boot
2547 */
5451ddc5 2548 if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
c149e4cd 2549 mask = irq_data_get_affinity_mask(idata);
b9c61b70
YL
2550 else
2551 mask = apic->target_cpus();
497c9a19 2552
4857c91f 2553 chip = irq_data_get_irq_chip(idata);
ababae44
WP
2554 /* Might be lapic_chip for irq 0 */
2555 if (chip->irq_set_affinity)
2556 chip->irq_set_affinity(idata, mask, false);
e23b257c 2557 raw_spin_unlock_irq(&desc->lock);
497c9a19
YL
2558 }
2559}
2560#endif
2561
54168ed7
IM
2562#define IOAPIC_RESOURCE_NAME_SIZE 11
2563
2564static struct resource *ioapic_resources;
2565
f44d1692 2566static struct resource * __init ioapic_setup_resources(void)
54168ed7
IM
2567{
2568 unsigned long n;
2569 struct resource *res;
2570 char *mem;
4855531e 2571 int i;
54168ed7 2572
4855531e 2573 if (nr_ioapics == 0)
54168ed7
IM
2574 return NULL;
2575
2576 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
4855531e 2577 n *= nr_ioapics;
54168ed7
IM
2578
2579 mem = alloc_bootmem(n);
2580 res = (void *)mem;
2581
4855531e 2582 mem += sizeof(struct resource) * nr_ioapics;
54168ed7 2583
f44d1692 2584 for_each_ioapic(i) {
4855531e
RW
2585 res[i].name = mem;
2586 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4343fe10 2587 snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
ffc43836 2588 mem += IOAPIC_RESOURCE_NAME_SIZE;
4855531e 2589 ioapics[i].iomem_res = &res[i];
54168ed7
IM
2590 }
2591
2592 ioapic_resources = res;
2593
2594 return res;
2595}
54168ed7 2596
ca1b8862 2597void __init io_apic_init_mappings(void)
f3294a33
YL
2598{
2599 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
54168ed7 2600 struct resource *ioapic_res;
d6c88a50 2601 int i;
f3294a33 2602
f44d1692
JL
2603 ioapic_res = ioapic_setup_resources();
2604 for_each_ioapic(i) {
f3294a33 2605 if (smp_found_config) {
d5371430 2606 ioapic_phys = mpc_ioapic_addr(i);
54168ed7 2607#ifdef CONFIG_X86_32
d6c88a50
TG
2608 if (!ioapic_phys) {
2609 printk(KERN_ERR
2610 "WARNING: bogus zero IO-APIC "
2611 "address found in MPTABLE, "
2612 "disabling IO/APIC support!\n");
2613 smp_found_config = 0;
2614 skip_ioapic_setup = 1;
2615 goto fake_ioapic_page;
2616 }
54168ed7 2617#endif
f3294a33 2618 } else {
54168ed7 2619#ifdef CONFIG_X86_32
f3294a33 2620fake_ioapic_page:
54168ed7 2621#endif
e79c65a9 2622 ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
f3294a33
YL
2623 ioapic_phys = __pa(ioapic_phys);
2624 }
2625 set_fixmap_nocache(idx, ioapic_phys);
e79c65a9
CG
2626 apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
2627 __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
2628 ioapic_phys);
f3294a33 2629 idx++;
54168ed7 2630
ffc43836 2631 ioapic_res->start = ioapic_phys;
e79c65a9 2632 ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
ffc43836 2633 ioapic_res++;
f3294a33
YL
2634 }
2635}
2636
857fdc53 2637void __init ioapic_insert_resources(void)
54168ed7
IM
2638{
2639 int i;
2640 struct resource *r = ioapic_resources;
2641
2642 if (!r) {
857fdc53 2643 if (nr_ioapics > 0)
04c93ce4
BZ
2644 printk(KERN_ERR
2645 "IO APIC resources couldn't be allocated.\n");
857fdc53 2646 return;
54168ed7
IM
2647 }
2648
f44d1692 2649 for_each_ioapic(i) {
54168ed7
IM
2650 insert_resource(&iomem_resource, r);
2651 r++;
2652 }
54168ed7 2653}
2a4ab640 2654
eddb0c55 2655int mp_find_ioapic(u32 gsi)
2a4ab640 2656{
f44d1692 2657 int i;
2a4ab640 2658
678301ec
PB
2659 if (nr_ioapics == 0)
2660 return -1;
2661
2a4ab640 2662 /* Find the IOAPIC that manages this GSI. */
f44d1692 2663 for_each_ioapic(i) {
c040aaeb 2664 struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
f44d1692 2665 if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
2a4ab640
FT
2666 return i;
2667 }
54168ed7 2668
2a4ab640
FT
2669 printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
2670 return -1;
2671}
2672
eddb0c55 2673int mp_find_ioapic_pin(int ioapic, u32 gsi)
2a4ab640 2674{
c040aaeb
SS
2675 struct mp_ioapic_gsi *gsi_cfg;
2676
f44d1692 2677 if (WARN_ON(ioapic < 0))
2a4ab640 2678 return -1;
c040aaeb
SS
2679
2680 gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2681 if (WARN_ON(gsi > gsi_cfg->gsi_end))
2a4ab640
FT
2682 return -1;
2683
c040aaeb 2684 return gsi - gsi_cfg->gsi_base;
2a4ab640
FT
2685}
2686
67dc5e70 2687static int bad_ioapic_register(int idx)
73d63d03
SS
2688{
2689 union IO_APIC_reg_00 reg_00;
2690 union IO_APIC_reg_01 reg_01;
2691 union IO_APIC_reg_02 reg_02;
2692
2693 reg_00.raw = io_apic_read(idx, 0);
2694 reg_01.raw = io_apic_read(idx, 1);
2695 reg_02.raw = io_apic_read(idx, 2);
2696
2697 if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
2698 pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
2699 mpc_ioapic_addr(idx));
2700 return 1;
2701 }
2702
2703 return 0;
2704}
2705
35ef9c94
JL
2706static int find_free_ioapic_entry(void)
2707{
7db298cb
JL
2708 int idx;
2709
2710 for (idx = 0; idx < MAX_IO_APICS; idx++)
2711 if (ioapics[idx].nr_registers == 0)
2712 return idx;
2713
2714 return MAX_IO_APICS;
35ef9c94
JL
2715}
2716
2717/**
2718 * mp_register_ioapic - Register an IOAPIC device
2719 * @id: hardware IOAPIC ID
2720 * @address: physical address of IOAPIC register area
2721 * @gsi_base: base of GSI associated with the IOAPIC
2722 * @cfg: configuration information for the IOAPIC
2723 */
2724int mp_register_ioapic(int id, u32 address, u32 gsi_base,
2725 struct ioapic_domain_cfg *cfg)
2a4ab640 2726{
7db298cb 2727 bool hotplug = !!ioapic_initialized;
c040aaeb 2728 struct mp_ioapic_gsi *gsi_cfg;
35ef9c94
JL
2729 int idx, ioapic, entries;
2730 u32 gsi_end;
2a4ab640 2731
35ef9c94
JL
2732 if (!address) {
2733 pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
2734 return -EINVAL;
2735 }
2736 for_each_ioapic(ioapic)
2737 if (ioapics[ioapic].mp_config.apicaddr == address) {
2738 pr_warn("address 0x%x conflicts with IOAPIC%d\n",
2739 address, ioapic);
2740 return -EEXIST;
2741 }
2a4ab640 2742
35ef9c94
JL
2743 idx = find_free_ioapic_entry();
2744 if (idx >= MAX_IO_APICS) {
2745 pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
2746 MAX_IO_APICS, idx);
2747 return -ENOSPC;
2748 }
2a4ab640 2749
d5371430
SS
2750 ioapics[idx].mp_config.type = MP_IOAPIC;
2751 ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
2752 ioapics[idx].mp_config.apicaddr = address;
2a4ab640
FT
2753
2754 set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
73d63d03
SS
2755 if (bad_ioapic_register(idx)) {
2756 clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
35ef9c94 2757 return -ENODEV;
73d63d03
SS
2758 }
2759
5411dc4c 2760 ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
d5371430 2761 ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
2a4ab640
FT
2762
2763 /*
2764 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
2765 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
2766 */
7716a5c4 2767 entries = io_apic_get_redir_entries(idx);
35ef9c94
JL
2768 gsi_end = gsi_base + entries - 1;
2769 for_each_ioapic(ioapic) {
2770 gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2771 if ((gsi_base >= gsi_cfg->gsi_base &&
2772 gsi_base <= gsi_cfg->gsi_end) ||
2773 (gsi_end >= gsi_cfg->gsi_base &&
2774 gsi_end <= gsi_cfg->gsi_end)) {
2775 pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
2776 gsi_base, gsi_end,
2777 gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2778 clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2779 return -ENOSPC;
2780 }
2781 }
c040aaeb
SS
2782 gsi_cfg = mp_ioapic_gsi_routing(idx);
2783 gsi_cfg->gsi_base = gsi_base;
35ef9c94 2784 gsi_cfg->gsi_end = gsi_end;
7716a5c4 2785
35ef9c94
JL
2786 ioapics[idx].irqdomain = NULL;
2787 ioapics[idx].irqdomain_cfg = *cfg;
2a4ab640 2788
7db298cb
JL
2789 /*
2790 * If mp_register_ioapic() is called during early boot stage when
2791 * walking ACPI/SFI/DT tables, it's too early to create irqdomain,
2792 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
2793 */
2794 if (hotplug) {
2795 if (mp_irqdomain_create(idx)) {
2796 clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2797 return -ENOMEM;
2798 }
2799 alloc_ioapic_saved_registers(idx);
2800 }
2801
c040aaeb
SS
2802 if (gsi_cfg->gsi_end >= gsi_top)
2803 gsi_top = gsi_cfg->gsi_end + 1;
35ef9c94
JL
2804 if (nr_ioapics <= idx)
2805 nr_ioapics = idx + 1;
2806
2807 /* Set nr_registers to mark entry present */
2808 ioapics[idx].nr_registers = entries;
2a4ab640 2809
73d63d03
SS
2810 pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
2811 idx, mpc_ioapic_id(idx),
2812 mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
2813 gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2a4ab640 2814
35ef9c94 2815 return 0;
2a4ab640 2816}
05ddafb1 2817
15516a3b
JL
2818int mp_unregister_ioapic(u32 gsi_base)
2819{
2820 int ioapic, pin;
2821 int found = 0;
15516a3b
JL
2822
2823 for_each_ioapic(ioapic)
2824 if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
2825 found = 1;
2826 break;
2827 }
2828 if (!found) {
2829 pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
2830 return -ENODEV;
2831 }
2832
2833 for_each_pin(ioapic, pin) {
d32932d0
JL
2834 u32 gsi = mp_pin_to_gsi(ioapic, pin);
2835 int irq = mp_map_gsi_to_irq(gsi, 0, NULL);
2836 struct mp_chip_data *data;
2837
2838 if (irq >= 0) {
2839 data = irq_get_chip_data(irq);
2840 if (data && data->count) {
2841 pr_warn("pin%d on IOAPIC%d is still in use.\n",
2842 pin, ioapic);
2843 return -EBUSY;
2844 }
15516a3b
JL
2845 }
2846 }
2847
2848 /* Mark entry not present */
2849 ioapics[ioapic].nr_registers = 0;
2850 ioapic_destroy_irqdomain(ioapic);
2851 free_ioapic_saved_registers(ioapic);
2852 if (ioapics[ioapic].iomem_res)
2853 release_resource(ioapics[ioapic].iomem_res);
2854 clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
2855 memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));
2856
2857 return 0;
2858}
2859
e89900c9
JL
2860int mp_ioapic_registered(u32 gsi_base)
2861{
2862 int ioapic;
2863
2864 for_each_ioapic(ioapic)
2865 if (ioapics[ioapic].gsi_config.gsi_base == gsi_base)
2866 return 1;
2867
2868 return 0;
2869}
2870
49c7e600 2871static void mp_irqdomain_get_attr(u32 gsi, struct mp_chip_data *data,
5ad274d4 2872 struct irq_alloc_info *info)
49c7e600
JL
2873{
2874 if (info && info->ioapic_valid) {
2875 data->trigger = info->ioapic_trigger;
2876 data->polarity = info->ioapic_polarity;
2877 } else if (acpi_get_override_irq(gsi, &data->trigger,
2878 &data->polarity) < 0) {
335efdf5
TG
2879 /* PCI interrupts are always active low level triggered. */
2880 data->trigger = IOAPIC_LEVEL;
2881 data->polarity = IOAPIC_POL_LOW;
49c7e600
JL
2882 }
2883}
2884
2885static void mp_setup_entry(struct irq_cfg *cfg, struct mp_chip_data *data,
2886 struct IO_APIC_route_entry *entry)
2887{
2888 memset(entry, 0, sizeof(*entry));
2889 entry->delivery_mode = apic->irq_delivery_mode;
2890 entry->dest_mode = apic->irq_dest_mode;
2891 entry->dest = cfg->dest_apicid;
2892 entry->vector = cfg->vector;
49c7e600
JL
2893 entry->trigger = data->trigger;
2894 entry->polarity = data->polarity;
2895 /*
335efdf5
TG
2896 * Mask level triggered irqs. Edge triggered irqs are masked
2897 * by the irq core code in case they fire.
49c7e600 2898 */
335efdf5
TG
2899 if (data->trigger == IOAPIC_LEVEL)
2900 entry->mask = IOAPIC_MASKED;
2901 else
2902 entry->mask = IOAPIC_UNMASKED;
49c7e600
JL
2903}
2904
2905int mp_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
2906 unsigned int nr_irqs, void *arg)
2907{
2908 int ret, ioapic, pin;
2909 struct irq_cfg *cfg;
2910 struct irq_data *irq_data;
2911 struct mp_chip_data *data;
2912 struct irq_alloc_info *info = arg;
c0ff971e 2913 unsigned long flags;
49c7e600
JL
2914
2915 if (!info || nr_irqs > 1)
2916 return -EINVAL;
2917 irq_data = irq_domain_get_irq_data(domain, virq);
2918 if (!irq_data)
2919 return -EINVAL;
2920
2921 ioapic = mp_irqdomain_ioapic_idx(domain);
2922 pin = info->ioapic_pin;
2923 if (irq_find_mapping(domain, (irq_hw_number_t)pin) > 0)
2924 return -EEXIST;
2925
2926 data = kzalloc(sizeof(*data), GFP_KERNEL);
2927 if (!data)
2928 return -ENOMEM;
2929
2930 info->ioapic_entry = &data->entry;
2931 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, info);
2932 if (ret < 0) {
2933 kfree(data);
2934 return ret;
2935 }
2936
4467715a 2937 INIT_LIST_HEAD(&data->irq_2_pin);
49c7e600 2938 irq_data->hwirq = info->ioapic_pin;
d32932d0
JL
2939 irq_data->chip = (domain->parent == x86_vector_domain) ?
2940 &ioapic_chip : &ioapic_ir_chip;
49c7e600
JL
2941 irq_data->chip_data = data;
2942 mp_irqdomain_get_attr(mp_pin_to_gsi(ioapic, pin), data, info);
2943
2944 cfg = irqd_cfg(irq_data);
4467715a 2945 add_pin_to_irq_node(data, ioapic_alloc_attr_node(info), ioapic, pin);
c0ff971e
VK
2946
2947 local_irq_save(flags);
49c7e600
JL
2948 if (info->ioapic_entry)
2949 mp_setup_entry(cfg, data, info->ioapic_entry);
2950 mp_register_handler(virq, data->trigger);
2951 if (virq < nr_legacy_irqs())
2952 legacy_pic->mask(virq);
c0ff971e 2953 local_irq_restore(flags);
49c7e600
JL
2954
2955 apic_printk(APIC_VERBOSE, KERN_DEBUG
2956 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i Dest:%d)\n",
2957 ioapic, mpc_ioapic_id(ioapic), pin, cfg->vector,
2958 virq, data->trigger, data->polarity, cfg->dest_apicid);
2959
2960 return 0;
2961}
2962
2963void mp_irqdomain_free(struct irq_domain *domain, unsigned int virq,
2964 unsigned int nr_irqs)
2965{
49c7e600 2966 struct irq_data *irq_data;
4467715a 2967 struct mp_chip_data *data;
49c7e600
JL
2968
2969 BUG_ON(nr_irqs != 1);
2970 irq_data = irq_domain_get_irq_data(domain, virq);
2971 if (irq_data && irq_data->chip_data) {
4467715a
JL
2972 data = irq_data->chip_data;
2973 __remove_pin_from_irq(data, mp_irqdomain_ioapic_idx(domain),
49c7e600 2974 (int)irq_data->hwirq);
4467715a 2975 WARN_ON(!list_empty(&data->irq_2_pin));
49c7e600
JL
2976 kfree(irq_data->chip_data);
2977 }
2978 irq_domain_free_irqs_top(domain, virq, nr_irqs);
2979}
2980
2981void mp_irqdomain_activate(struct irq_domain *domain,
2982 struct irq_data *irq_data)
2983{
2984 unsigned long flags;
2985 struct irq_pin_list *entry;
2986 struct mp_chip_data *data = irq_data->chip_data;
49c7e600
JL
2987
2988 raw_spin_lock_irqsave(&ioapic_lock, flags);
4467715a 2989 for_each_irq_pin(entry, data->irq_2_pin)
49c7e600
JL
2990 __ioapic_write_entry(entry->apic, entry->pin, data->entry);
2991 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2992}
2993
2994void mp_irqdomain_deactivate(struct irq_domain *domain,
2995 struct irq_data *irq_data)
2996{
2997 /* It won't be called for IRQ with multiple IOAPIC pins associated */
2998 ioapic_mask_entry(mp_irqdomain_ioapic_idx(domain),
2999 (int)irq_data->hwirq);
3000}
3001
49c7e600
JL
3002int mp_irqdomain_ioapic_idx(struct irq_domain *domain)
3003{
3004 return (int)(long)domain->host_data;
3005}
f7a0c786
TG
3006
3007const struct irq_domain_ops mp_ioapic_irqdomain_ops = {
3008 .alloc = mp_irqdomain_alloc,
3009 .free = mp_irqdomain_free,
3010 .activate = mp_irqdomain_activate,
3011 .deactivate = mp_irqdomain_deactivate,
3012};
This page took 1.260996 seconds and 5 git commands to generate.