drm/radeon: add a dpm quirk for sapphire Dual-X R7 370 2G D5
[deliverable/linux.git] / drivers / gpu / drm / radeon / si_dpm.c
CommitLineData
a9e61410
AD
1/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "drmP.h"
25#include "radeon.h"
01467a9b 26#include "radeon_asic.h"
a9e61410
AD
27#include "sid.h"
28#include "r600_dpm.h"
29#include "si_dpm.h"
30#include "atom.h"
31#include <linux/math64.h>
bf0936e1 32#include <linux/seq_file.h>
a9e61410
AD
33
34#define MC_CG_ARB_FREQ_F0 0x0a
35#define MC_CG_ARB_FREQ_F1 0x0b
36#define MC_CG_ARB_FREQ_F2 0x0c
37#define MC_CG_ARB_FREQ_F3 0x0d
38
39#define SMC_RAM_END 0x20000
40
a9e61410
AD
41#define SCLK_MIN_DEEPSLEEP_FREQ 1350
42
43static const struct si_cac_config_reg cac_weights_tahiti[] =
44{
45 { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
46 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
47 { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
48 { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
49 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
50 { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
51 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
52 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
53 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
54 { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
55 { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
56 { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
57 { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
58 { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
59 { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
60 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
61 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
62 { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
63 { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
64 { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
65 { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
66 { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
67 { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
68 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
69 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
70 { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
71 { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
72 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
73 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
74 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
75 { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
76 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
77 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
78 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
79 { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
80 { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
81 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
82 { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
83 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
84 { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
85 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
86 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
87 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
88 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
89 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
90 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
91 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
92 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
93 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
94 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
95 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
96 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
97 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
98 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
99 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
100 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
101 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
102 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
103 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
104 { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
105 { 0xFFFFFFFF }
106};
107
108static const struct si_cac_config_reg lcac_tahiti[] =
109{
110 { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
111 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
112 { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
113 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
114 { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
115 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
116 { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
117 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
118 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
119 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
120 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
121 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
122 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
123 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
124 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
125 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
126 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
127 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
128 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
129 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
130 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
131 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
132 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
133 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
134 { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
135 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
136 { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
137 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
138 { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
139 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
140 { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
141 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
142 { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
143 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
144 { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
145 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
146 { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
147 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
148 { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
149 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
150 { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
151 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
152 { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
153 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
154 { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
155 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
156 { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
157 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
158 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
159 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
160 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
161 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
162 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
163 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
164 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
165 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
166 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
167 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
168 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
169 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
170 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
171 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
172 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
173 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
174 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
175 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
176 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
177 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
178 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
179 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
180 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
181 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
182 { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
183 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
184 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
185 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
186 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
187 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
188 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
189 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
190 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
191 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
192 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
193 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
194 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
195 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
196 { 0xFFFFFFFF }
197
198};
199
200static const struct si_cac_config_reg cac_override_tahiti[] =
201{
202 { 0xFFFFFFFF }
203};
204
205static const struct si_powertune_data powertune_data_tahiti =
206{
207 ((1 << 16) | 27027),
208 6,
209 0,
210 4,
211 95,
212 {
213 0UL,
214 0UL,
215 4521550UL,
216 309631529UL,
217 -1270850L,
218 4513710L,
219 40
220 },
221 595000000UL,
222 12,
223 {
224 0,
225 0,
226 0,
227 0,
228 0,
229 0,
230 0,
231 0
232 },
233 true
234};
235
236static const struct si_dte_data dte_data_tahiti =
237{
238 { 1159409, 0, 0, 0, 0 },
239 { 777, 0, 0, 0, 0 },
240 2,
241 54000,
242 127000,
243 25,
244 2,
245 10,
246 13,
247 { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
248 { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
249 { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
250 85,
251 false
252};
253
254static const struct si_dte_data dte_data_tahiti_le =
255{
256 { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
257 { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
258 0x5,
259 0xAFC8,
260 0x64,
261 0x32,
262 1,
263 0,
264 0x10,
265 { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
266 { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
267 { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
268 85,
269 true
270};
271
272static const struct si_dte_data dte_data_tahiti_pro =
273{
274 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
275 { 0x0, 0x0, 0x0, 0x0, 0x0 },
276 5,
277 45000,
278 100,
279 0xA,
280 1,
281 0,
282 0x10,
283 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
284 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
285 { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
286 90,
287 true
288};
289
290static const struct si_dte_data dte_data_new_zealand =
291{
292 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
293 { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
294 0x5,
295 0xAFC8,
296 0x69,
297 0x32,
298 1,
299 0,
300 0x10,
301 { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
302 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
303 { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
304 85,
305 true
306};
307
308static const struct si_dte_data dte_data_aruba_pro =
309{
310 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
311 { 0x0, 0x0, 0x0, 0x0, 0x0 },
312 5,
313 45000,
314 100,
315 0xA,
316 1,
317 0,
318 0x10,
319 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
320 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
321 { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
322 90,
323 true
324};
325
326static const struct si_dte_data dte_data_malta =
327{
328 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
329 { 0x0, 0x0, 0x0, 0x0, 0x0 },
330 5,
331 45000,
332 100,
333 0xA,
334 1,
335 0,
336 0x10,
337 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
338 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
339 { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
340 90,
341 true
342};
343
344struct si_cac_config_reg cac_weights_pitcairn[] =
345{
346 { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
347 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
348 { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
349 { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
350 { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
351 { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
352 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
353 { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
354 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
355 { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
356 { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
357 { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
358 { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
359 { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
360 { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
361 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
362 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
363 { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
364 { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
365 { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
366 { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
367 { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
368 { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
369 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
370 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
371 { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
372 { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
373 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
374 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
375 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
376 { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
377 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
378 { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
379 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
380 { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
381 { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
382 { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
383 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
384 { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
385 { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
386 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
387 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
388 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
389 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
390 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
391 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
392 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
393 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
394 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
395 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
396 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
397 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
398 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
399 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
400 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
401 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
402 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
403 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
404 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
405 { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
406 { 0xFFFFFFFF }
407};
408
409static const struct si_cac_config_reg lcac_pitcairn[] =
410{
411 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
412 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
413 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
414 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
415 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
416 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
417 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
418 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
419 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
420 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
421 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
422 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
423 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
424 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
425 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
426 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
427 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
428 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
429 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
430 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
431 { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
432 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
433 { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
434 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
435 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
436 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
437 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
438 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
439 { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
440 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
441 { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
442 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
443 { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
444 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
445 { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
446 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
447 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
448 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
449 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
450 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
451 { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
452 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
453 { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
454 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
455 { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
456 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
457 { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
458 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
459 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
460 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
461 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
462 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
463 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
464 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
465 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
466 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
467 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
468 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
469 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
470 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
471 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
472 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
473 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
474 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
475 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
476 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
477 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
478 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
479 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
480 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
481 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
482 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
483 { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
484 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
485 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
486 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
487 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
488 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
489 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
490 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
491 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
492 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
493 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
494 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
495 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
496 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
497 { 0xFFFFFFFF }
498};
499
500static const struct si_cac_config_reg cac_override_pitcairn[] =
501{
3cf8bb1a 502 { 0xFFFFFFFF }
a9e61410
AD
503};
504
505static const struct si_powertune_data powertune_data_pitcairn =
506{
507 ((1 << 16) | 27027),
508 5,
509 0,
510 6,
511 100,
512 {
513 51600000UL,
514 1800000UL,
515 7194395UL,
516 309631529UL,
517 -1270850L,
518 4513710L,
519 100
520 },
521 117830498UL,
522 12,
523 {
524 0,
525 0,
526 0,
527 0,
528 0,
529 0,
530 0,
531 0
532 },
533 true
534};
535
536static const struct si_dte_data dte_data_pitcairn =
537{
538 { 0, 0, 0, 0, 0 },
539 { 0, 0, 0, 0, 0 },
540 0,
541 0,
542 0,
543 0,
544 0,
545 0,
546 0,
547 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
548 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
549 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
550 0,
551 false
552};
553
554static const struct si_dte_data dte_data_curacao_xt =
555{
556 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
557 { 0x0, 0x0, 0x0, 0x0, 0x0 },
558 5,
559 45000,
560 100,
561 0xA,
562 1,
563 0,
564 0x10,
565 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
566 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
567 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
568 90,
569 true
570};
571
572static const struct si_dte_data dte_data_curacao_pro =
573{
574 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
575 { 0x0, 0x0, 0x0, 0x0, 0x0 },
576 5,
577 45000,
578 100,
579 0xA,
580 1,
581 0,
582 0x10,
583 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
584 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
585 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
586 90,
587 true
588};
589
590static const struct si_dte_data dte_data_neptune_xt =
591{
592 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
593 { 0x0, 0x0, 0x0, 0x0, 0x0 },
594 5,
595 45000,
596 100,
597 0xA,
598 1,
599 0,
600 0x10,
601 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
602 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
603 { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
604 90,
605 true
606};
607
608static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
609{
610 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
611 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
612 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
613 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
614 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
615 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
616 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
617 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
618 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
619 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
620 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
621 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
622 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
623 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
624 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
625 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
626 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
627 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
628 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
629 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
630 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
631 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
632 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
633 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
634 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
635 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
636 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
637 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
638 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
639 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
640 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
641 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
642 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
643 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
644 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
645 { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
646 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
647 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
648 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
649 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
650 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
651 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
652 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
653 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
654 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
655 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
656 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
657 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
658 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
659 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
660 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
661 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
662 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
663 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
664 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
665 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
666 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
667 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
668 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
669 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
670 { 0xFFFFFFFF }
671};
672
673static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
674{
675 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
676 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
677 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
678 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
679 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
680 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
681 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
682 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
683 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
684 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
685 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
686 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
687 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
688 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
689 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
690 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
691 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
692 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
693 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
694 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
695 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
696 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
697 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
698 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
699 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
700 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
701 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
702 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
703 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
704 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
705 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
706 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
707 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
708 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
709 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
710 { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
711 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
712 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
713 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
714 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
715 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
716 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
717 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
718 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
719 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
720 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
721 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
722 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
723 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
724 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
725 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
726 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
727 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
728 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
729 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
730 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
731 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
732 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
733 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
734 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
735 { 0xFFFFFFFF }
736};
737
738static const struct si_cac_config_reg cac_weights_heathrow[] =
739{
740 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
741 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
742 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
743 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
744 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
745 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
746 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
747 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
748 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
749 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
750 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
751 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
752 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
753 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
754 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
755 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
756 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
757 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
758 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
759 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
760 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
761 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
762 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
763 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
764 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
765 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
766 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
767 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
768 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
769 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
770 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
771 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
772 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
773 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
774 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
775 { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
776 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
777 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
778 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
779 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
780 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
781 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
782 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
783 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
784 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
785 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
786 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
787 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
788 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
789 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
790 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
791 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
792 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
793 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
794 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
795 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
796 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
797 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
798 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
799 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
800 { 0xFFFFFFFF }
801};
802
803static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
804{
805 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
806 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
807 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
808 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
809 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
810 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
811 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
812 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
813 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
814 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
815 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
816 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
817 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
818 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
819 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
820 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
821 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
822 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
823 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
824 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
825 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
826 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
827 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
828 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
829 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
830 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
831 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
832 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
833 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
834 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
835 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
836 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
837 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
838 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
839 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
840 { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
841 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
842 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
843 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
844 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
845 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
846 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
847 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
848 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
849 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
850 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
851 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
852 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
853 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
854 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
855 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
856 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
857 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
858 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
859 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
860 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
861 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
862 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
863 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
864 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
865 { 0xFFFFFFFF }
866};
867
868static const struct si_cac_config_reg cac_weights_cape_verde[] =
869{
870 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
871 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
872 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
873 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
874 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
875 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
876 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
877 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
878 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
879 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
880 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
881 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
882 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
883 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
884 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
885 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
886 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
887 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
888 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
889 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
890 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
891 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
892 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
893 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
894 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
895 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
896 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
897 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
898 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
899 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
900 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
901 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
902 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
903 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
904 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
905 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
906 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
907 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
908 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
909 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
910 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
911 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
912 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
913 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
914 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
915 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
916 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
917 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
918 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
919 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
920 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
921 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
922 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
923 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
924 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
925 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
926 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
927 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
928 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
929 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
930 { 0xFFFFFFFF }
931};
932
933static const struct si_cac_config_reg lcac_cape_verde[] =
934{
935 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
936 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
937 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
938 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
939 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
940 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
941 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
942 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
943 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
944 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
945 { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
946 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
947 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
948 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
949 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
950 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
951 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
952 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
953 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
954 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
955 { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
956 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
957 { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
958 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
959 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
960 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
961 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
962 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
963 { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
964 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
965 { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
966 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
967 { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
968 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
969 { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
970 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
971 { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
972 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
973 { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
974 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
975 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
976 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
977 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
978 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
979 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
980 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
981 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
982 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
983 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
984 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
985 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
986 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
987 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
988 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
989 { 0xFFFFFFFF }
990};
991
992static const struct si_cac_config_reg cac_override_cape_verde[] =
993{
3cf8bb1a 994 { 0xFFFFFFFF }
a9e61410
AD
995};
996
997static const struct si_powertune_data powertune_data_cape_verde =
998{
999 ((1 << 16) | 0x6993),
1000 5,
1001 0,
1002 7,
1003 105,
1004 {
1005 0UL,
1006 0UL,
1007 7194395UL,
1008 309631529UL,
1009 -1270850L,
1010 4513710L,
1011 100
1012 },
1013 117830498UL,
1014 12,
1015 {
1016 0,
1017 0,
1018 0,
1019 0,
1020 0,
1021 0,
1022 0,
1023 0
1024 },
1025 true
1026};
1027
1028static const struct si_dte_data dte_data_cape_verde =
1029{
1030 { 0, 0, 0, 0, 0 },
1031 { 0, 0, 0, 0, 0 },
1032 0,
1033 0,
1034 0,
1035 0,
1036 0,
1037 0,
1038 0,
1039 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1040 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1041 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1042 0,
1043 false
1044};
1045
1046static const struct si_dte_data dte_data_venus_xtx =
1047{
1048 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1049 { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
1050 5,
1051 55000,
1052 0x69,
1053 0xA,
1054 1,
1055 0,
1056 0x3,
1057 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1058 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1059 { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1060 90,
1061 true
1062};
1063
1064static const struct si_dte_data dte_data_venus_xt =
1065{
1066 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1067 { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
1068 5,
1069 55000,
1070 0x69,
1071 0xA,
1072 1,
1073 0,
1074 0x3,
1075 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1076 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1077 { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1078 90,
1079 true
1080};
1081
1082static const struct si_dte_data dte_data_venus_pro =
1083{
1084 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1085 { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
1086 5,
1087 55000,
1088 0x69,
1089 0xA,
1090 1,
1091 0,
1092 0x3,
1093 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1094 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1095 { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1096 90,
1097 true
1098};
1099
1100struct si_cac_config_reg cac_weights_oland[] =
1101{
1102 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
1103 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1104 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
1105 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
1106 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1107 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1108 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1109 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1110 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
1111 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
1112 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
1113 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
1114 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
1115 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1116 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
1117 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
1118 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
1119 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
1120 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
1121 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
1122 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
1123 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
1124 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
1125 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
1126 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
1127 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1128 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1129 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1130 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1131 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
1132 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1133 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
1134 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
1135 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
1136 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1137 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
1138 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1139 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1140 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1141 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1142 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1143 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1144 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1145 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1146 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1147 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1148 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1149 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1150 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1151 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1152 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1153 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1154 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1155 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1156 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1157 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1158 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1159 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1160 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1161 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1162 { 0xFFFFFFFF }
1163};
1164
1165static const struct si_cac_config_reg cac_weights_mars_pro[] =
1166{
1167 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1168 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1169 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1170 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1171 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1172 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1173 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1174 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1175 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1176 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1177 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1178 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1179 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1180 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1181 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1182 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1183 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1184 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1185 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1186 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1187 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1188 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1189 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1190 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1191 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1192 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1193 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1194 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1195 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1196 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1197 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1198 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1199 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1200 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1201 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1202 { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
1203 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1204 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1205 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1206 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1207 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1208 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1209 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1210 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1211 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1212 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1213 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1214 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1215 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1216 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1217 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1218 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1219 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1220 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1221 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1222 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1223 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1224 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1225 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1226 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1227 { 0xFFFFFFFF }
1228};
1229
1230static const struct si_cac_config_reg cac_weights_mars_xt[] =
1231{
1232 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1233 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1234 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1235 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1236 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1237 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1238 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1239 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1240 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1241 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1242 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1243 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1244 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1245 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1246 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1247 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1248 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1249 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1250 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1251 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1252 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1253 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1254 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1255 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1256 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1257 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1258 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1259 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1260 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1261 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1262 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1263 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1264 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1265 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1266 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1267 { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
1268 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1269 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1270 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1271 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1272 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1273 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1274 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1275 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1276 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1277 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1278 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1279 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1280 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1281 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1282 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1283 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1284 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1285 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1286 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1287 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1288 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1289 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1290 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1291 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1292 { 0xFFFFFFFF }
1293};
1294
1295static const struct si_cac_config_reg cac_weights_oland_pro[] =
1296{
1297 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1298 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1299 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1300 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1301 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1302 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1303 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1304 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1305 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1306 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1307 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1308 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1309 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1310 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1311 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1312 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1313 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1314 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1315 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1316 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1317 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1318 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1319 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1320 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1321 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1322 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1323 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1324 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1325 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1326 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1327 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1328 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1329 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1330 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1331 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1332 { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
1333 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1334 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1335 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1336 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1337 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1338 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1339 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1340 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1341 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1342 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1343 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1344 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1345 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1346 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1347 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1348 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1349 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1350 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1351 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1352 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1353 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1354 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1355 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1356 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1357 { 0xFFFFFFFF }
1358};
1359
1360static const struct si_cac_config_reg cac_weights_oland_xt[] =
1361{
1362 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1363 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1364 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1365 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1366 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1367 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1368 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1369 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1370 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1371 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1372 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1373 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1374 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1375 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1376 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1377 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1378 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1379 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1380 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1381 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1382 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1383 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1384 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1385 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1386 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1387 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1388 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1389 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1390 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1391 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1392 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1393 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1394 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1395 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1396 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1397 { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
1398 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1399 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1400 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1401 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1402 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1403 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1404 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1405 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1406 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1407 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1408 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1409 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1410 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1411 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1412 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1413 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1414 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1415 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1416 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1417 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1418 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1419 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1420 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1421 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1422 { 0xFFFFFFFF }
1423};
1424
1425static const struct si_cac_config_reg lcac_oland[] =
1426{
1427 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1428 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1429 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1430 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1431 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1432 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1433 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1434 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1435 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1436 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1437 { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
1438 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1439 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1440 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1441 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1442 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1443 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1444 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1445 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1446 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1447 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1448 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1449 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1450 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1451 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1452 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1453 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1454 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1455 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1456 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1457 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1458 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1459 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1460 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1461 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1462 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1463 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1464 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1465 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1466 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1467 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1468 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1469 { 0xFFFFFFFF }
1470};
1471
1472static const struct si_cac_config_reg lcac_mars_pro[] =
1473{
1474 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1475 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1476 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1477 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1478 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1479 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1480 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1481 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1482 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1483 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1484 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1485 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1486 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1487 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1488 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1489 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1490 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1491 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1492 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1493 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1494 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1495 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1496 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1497 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1498 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1499 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1500 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1501 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1502 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1503 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1504 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1505 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1506 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1507 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1508 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1509 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1510 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1511 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1512 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1513 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1514 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1515 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1516 { 0xFFFFFFFF }
1517};
1518
1519static const struct si_cac_config_reg cac_override_oland[] =
1520{
1521 { 0xFFFFFFFF }
1522};
1523
1524static const struct si_powertune_data powertune_data_oland =
1525{
1526 ((1 << 16) | 0x6993),
1527 5,
1528 0,
1529 7,
1530 105,
1531 {
1532 0UL,
1533 0UL,
1534 7194395UL,
1535 309631529UL,
1536 -1270850L,
1537 4513710L,
1538 100
1539 },
1540 117830498UL,
1541 12,
1542 {
1543 0,
1544 0,
1545 0,
1546 0,
1547 0,
1548 0,
1549 0,
1550 0
1551 },
1552 true
1553};
1554
1555static const struct si_powertune_data powertune_data_mars_pro =
1556{
1557 ((1 << 16) | 0x6993),
1558 5,
1559 0,
1560 7,
1561 105,
1562 {
1563 0UL,
1564 0UL,
1565 7194395UL,
1566 309631529UL,
1567 -1270850L,
1568 4513710L,
1569 100
1570 },
1571 117830498UL,
1572 12,
1573 {
1574 0,
1575 0,
1576 0,
1577 0,
1578 0,
1579 0,
1580 0,
1581 0
1582 },
1583 true
1584};
1585
1586static const struct si_dte_data dte_data_oland =
1587{
1588 { 0, 0, 0, 0, 0 },
1589 { 0, 0, 0, 0, 0 },
1590 0,
1591 0,
1592 0,
1593 0,
1594 0,
1595 0,
1596 0,
1597 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1598 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1599 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1600 0,
1601 false
1602};
1603
1604static const struct si_dte_data dte_data_mars_pro =
1605{
1606 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1607 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1608 5,
1609 55000,
1610 105,
1611 0xA,
1612 1,
1613 0,
1614 0x10,
1615 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1616 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1617 { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1618 90,
1619 true
1620};
1621
1622static const struct si_dte_data dte_data_sun_xt =
1623{
1624 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1625 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1626 5,
1627 55000,
1628 105,
1629 0xA,
1630 1,
1631 0,
1632 0x10,
1633 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1634 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1635 { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1636 90,
1637 true
1638};
1639
1640
1641static const struct si_cac_config_reg cac_weights_hainan[] =
1642{
1643 { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
1644 { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
1645 { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
1646 { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
1647 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1648 { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
1649 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1650 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1651 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1652 { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
1653 { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
1654 { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
1655 { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
1656 { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1657 { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
1658 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1659 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1660 { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
1661 { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
1662 { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
1663 { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
1664 { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
1665 { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
1666 { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
1667 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1668 { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
1669 { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
1670 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1671 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1672 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1673 { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
1674 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1675 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1676 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1677 { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
1678 { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
1679 { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
1680 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1681 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1682 { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
1683 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1684 { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
1685 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1686 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1687 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1688 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1689 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1690 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1691 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1692 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1693 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1694 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1695 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1696 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1697 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1698 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1699 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1700 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1701 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1702 { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
1703 { 0xFFFFFFFF }
1704};
1705
1706static const struct si_powertune_data powertune_data_hainan =
1707{
1708 ((1 << 16) | 0x6993),
1709 5,
1710 0,
1711 9,
1712 105,
1713 {
1714 0UL,
1715 0UL,
1716 7194395UL,
1717 309631529UL,
1718 -1270850L,
1719 4513710L,
1720 100
1721 },
1722 117830498UL,
1723 12,
1724 {
1725 0,
1726 0,
1727 0,
1728 0,
1729 0,
1730 0,
1731 0,
1732 0
1733 },
1734 true
1735};
1736
1737struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
1738struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
1739struct ni_power_info *ni_get_pi(struct radeon_device *rdev);
1740struct ni_ps *ni_get_ps(struct radeon_ps *rps);
1741
6c7bccea 1742extern int si_mc_load_microcode(struct radeon_device *rdev);
84bcd469 1743extern void vce_v1_0_enable_mgcg(struct radeon_device *rdev, bool enable);
6c7bccea 1744
a9e61410
AD
1745static int si_populate_voltage_value(struct radeon_device *rdev,
1746 const struct atom_voltage_table *table,
1747 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
1748static int si_get_std_voltage_value(struct radeon_device *rdev,
1749 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
1750 u16 *std_voltage);
1751static int si_write_smc_soft_register(struct radeon_device *rdev,
1752 u16 reg_offset, u32 value);
1753static int si_convert_power_level_to_smc(struct radeon_device *rdev,
1754 struct rv7xx_pl *pl,
1755 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
1756static int si_calculate_sclk_params(struct radeon_device *rdev,
1757 u32 engine_clock,
1758 SISLANDS_SMC_SCLK_VALUE *sclk);
1759
5e8150a6
AD
1760static void si_thermal_start_smc_fan_control(struct radeon_device *rdev);
1761static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev);
1762
a9e61410
AD
1763static struct si_power_info *si_get_pi(struct radeon_device *rdev)
1764{
3cf8bb1a 1765 struct si_power_info *pi = rdev->pm.dpm.priv;
a9e61410 1766
3cf8bb1a 1767 return pi;
a9e61410
AD
1768}
1769
1770static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
1771 u16 v, s32 t, u32 ileakage, u32 *leakage)
1772{
1773 s64 kt, kv, leakage_w, i_leakage, vddc;
1774 s64 temperature, t_slope, t_intercept, av, bv, t_ref;
31f731af 1775 s64 tmp;
a9e61410 1776
adfb8e51 1777 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
a9e61410
AD
1778 vddc = div64_s64(drm_int2fixp(v), 1000);
1779 temperature = div64_s64(drm_int2fixp(t), 1000);
1780
1781 t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
1782 t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
1783 av = div64_s64(drm_int2fixp(coeff->av), 100000000);
1784 bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
1785 t_ref = drm_int2fixp(coeff->t_ref);
1786
31f731af
AD
1787 tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
1788 kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
1789 kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
a9e61410
AD
1790 kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
1791
1792 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1793
1794 *leakage = drm_fixp2int(leakage_w * 1000);
1795}
1796
1797static void si_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
1798 const struct ni_leakage_coeffients *coeff,
1799 u16 v,
1800 s32 t,
1801 u32 i_leakage,
1802 u32 *leakage)
1803{
1804 si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
1805}
1806
1807static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
1808 const u32 fixed_kt, u16 v,
1809 u32 ileakage, u32 *leakage)
1810{
1811 s64 kt, kv, leakage_w, i_leakage, vddc;
1812
1813 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1814 vddc = div64_s64(drm_int2fixp(v), 1000);
1815
1816 kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
1817 kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
1818 drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
1819
1820 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1821
1822 *leakage = drm_fixp2int(leakage_w * 1000);
1823}
1824
1825static void si_calculate_leakage_for_v(struct radeon_device *rdev,
1826 const struct ni_leakage_coeffients *coeff,
1827 const u32 fixed_kt,
1828 u16 v,
1829 u32 i_leakage,
1830 u32 *leakage)
1831{
1832 si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
1833}
1834
1835
1836static void si_update_dte_from_pl2(struct radeon_device *rdev,
1837 struct si_dte_data *dte_data)
1838{
1839 u32 p_limit1 = rdev->pm.dpm.tdp_limit;
1840 u32 p_limit2 = rdev->pm.dpm.near_tdp_limit;
1841 u32 k = dte_data->k;
1842 u32 t_max = dte_data->max_t;
1843 u32 t_split[5] = { 10, 15, 20, 25, 30 };
1844 u32 t_0 = dte_data->t0;
1845 u32 i;
1846
1847 if (p_limit2 != 0 && p_limit2 <= p_limit1) {
1848 dte_data->tdep_count = 3;
1849
1850 for (i = 0; i < k; i++) {
1851 dte_data->r[i] =
1852 (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
1853 (p_limit2 * (u32)100);
1854 }
1855
1856 dte_data->tdep_r[1] = dte_data->r[4] * 2;
1857
1858 for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
1859 dte_data->tdep_r[i] = dte_data->r[4];
1860 }
1861 } else {
1862 DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
1863 }
1864}
1865
1866static void si_initialize_powertune_defaults(struct radeon_device *rdev)
1867{
1868 struct ni_power_info *ni_pi = ni_get_pi(rdev);
1869 struct si_power_info *si_pi = si_get_pi(rdev);
1870 bool update_dte_from_pl2 = false;
1871
1872 if (rdev->family == CHIP_TAHITI) {
1873 si_pi->cac_weights = cac_weights_tahiti;
1874 si_pi->lcac_config = lcac_tahiti;
1875 si_pi->cac_override = cac_override_tahiti;
1876 si_pi->powertune_data = &powertune_data_tahiti;
1877 si_pi->dte_data = dte_data_tahiti;
1878
1879 switch (rdev->pdev->device) {
1880 case 0x6798:
1881 si_pi->dte_data.enable_dte_by_default = true;
1882 break;
1883 case 0x6799:
1884 si_pi->dte_data = dte_data_new_zealand;
1885 break;
1886 case 0x6790:
1887 case 0x6791:
1888 case 0x6792:
1889 case 0x679E:
1890 si_pi->dte_data = dte_data_aruba_pro;
1891 update_dte_from_pl2 = true;
1892 break;
1893 case 0x679B:
1894 si_pi->dte_data = dte_data_malta;
1895 update_dte_from_pl2 = true;
1896 break;
1897 case 0x679A:
1898 si_pi->dte_data = dte_data_tahiti_pro;
1899 update_dte_from_pl2 = true;
1900 break;
1901 default:
1902 if (si_pi->dte_data.enable_dte_by_default == true)
1903 DRM_ERROR("DTE is not enabled!\n");
1904 break;
1905 }
1906 } else if (rdev->family == CHIP_PITCAIRN) {
1907 switch (rdev->pdev->device) {
1908 case 0x6810:
1909 case 0x6818:
1910 si_pi->cac_weights = cac_weights_pitcairn;
1911 si_pi->lcac_config = lcac_pitcairn;
1912 si_pi->cac_override = cac_override_pitcairn;
1913 si_pi->powertune_data = &powertune_data_pitcairn;
1914 si_pi->dte_data = dte_data_curacao_xt;
1915 update_dte_from_pl2 = true;
1916 break;
1917 case 0x6819:
1918 case 0x6811:
1919 si_pi->cac_weights = cac_weights_pitcairn;
1920 si_pi->lcac_config = lcac_pitcairn;
1921 si_pi->cac_override = cac_override_pitcairn;
1922 si_pi->powertune_data = &powertune_data_pitcairn;
1923 si_pi->dte_data = dte_data_curacao_pro;
1924 update_dte_from_pl2 = true;
1925 break;
1926 case 0x6800:
1927 case 0x6806:
1928 si_pi->cac_weights = cac_weights_pitcairn;
1929 si_pi->lcac_config = lcac_pitcairn;
1930 si_pi->cac_override = cac_override_pitcairn;
1931 si_pi->powertune_data = &powertune_data_pitcairn;
1932 si_pi->dte_data = dte_data_neptune_xt;
1933 update_dte_from_pl2 = true;
1934 break;
1935 default:
1936 si_pi->cac_weights = cac_weights_pitcairn;
1937 si_pi->lcac_config = lcac_pitcairn;
1938 si_pi->cac_override = cac_override_pitcairn;
1939 si_pi->powertune_data = &powertune_data_pitcairn;
1940 si_pi->dte_data = dte_data_pitcairn;
d05f7e70 1941 break;
a9e61410
AD
1942 }
1943 } else if (rdev->family == CHIP_VERDE) {
1944 si_pi->lcac_config = lcac_cape_verde;
1945 si_pi->cac_override = cac_override_cape_verde;
1946 si_pi->powertune_data = &powertune_data_cape_verde;
1947
1948 switch (rdev->pdev->device) {
1949 case 0x683B:
1950 case 0x683F:
1951 case 0x6829:
46348dc2 1952 case 0x6835:
a9e61410
AD
1953 si_pi->cac_weights = cac_weights_cape_verde_pro;
1954 si_pi->dte_data = dte_data_cape_verde;
1955 break;
8a309113
AD
1956 case 0x682C:
1957 si_pi->cac_weights = cac_weights_cape_verde_pro;
1958 si_pi->dte_data = dte_data_sun_xt;
1959 break;
a9e61410
AD
1960 case 0x6825:
1961 case 0x6827:
1962 si_pi->cac_weights = cac_weights_heathrow;
1963 si_pi->dte_data = dte_data_cape_verde;
1964 break;
1965 case 0x6824:
1966 case 0x682D:
1967 si_pi->cac_weights = cac_weights_chelsea_xt;
1968 si_pi->dte_data = dte_data_cape_verde;
1969 break;
1970 case 0x682F:
1971 si_pi->cac_weights = cac_weights_chelsea_pro;
1972 si_pi->dte_data = dte_data_cape_verde;
1973 break;
1974 case 0x6820:
1975 si_pi->cac_weights = cac_weights_heathrow;
1976 si_pi->dte_data = dte_data_venus_xtx;
1977 break;
1978 case 0x6821:
1979 si_pi->cac_weights = cac_weights_heathrow;
1980 si_pi->dte_data = dte_data_venus_xt;
1981 break;
1982 case 0x6823:
a9e61410 1983 case 0x682B:
8a309113
AD
1984 case 0x6822:
1985 case 0x682A:
a9e61410
AD
1986 si_pi->cac_weights = cac_weights_chelsea_pro;
1987 si_pi->dte_data = dte_data_venus_pro;
1988 break;
1989 default:
1990 si_pi->cac_weights = cac_weights_cape_verde;
1991 si_pi->dte_data = dte_data_cape_verde;
1992 break;
1993 }
1994 } else if (rdev->family == CHIP_OLAND) {
1995 switch (rdev->pdev->device) {
1996 case 0x6601:
1997 case 0x6621:
1998 case 0x6603:
8a309113 1999 case 0x6605:
a9e61410
AD
2000 si_pi->cac_weights = cac_weights_mars_pro;
2001 si_pi->lcac_config = lcac_mars_pro;
2002 si_pi->cac_override = cac_override_oland;
2003 si_pi->powertune_data = &powertune_data_mars_pro;
2004 si_pi->dte_data = dte_data_mars_pro;
2005 update_dte_from_pl2 = true;
2006 break;
2007 case 0x6600:
2008 case 0x6606:
2009 case 0x6620:
8a309113 2010 case 0x6604:
a9e61410
AD
2011 si_pi->cac_weights = cac_weights_mars_xt;
2012 si_pi->lcac_config = lcac_mars_pro;
2013 si_pi->cac_override = cac_override_oland;
2014 si_pi->powertune_data = &powertune_data_mars_pro;
2015 si_pi->dte_data = dte_data_mars_pro;
2016 update_dte_from_pl2 = true;
2017 break;
2018 case 0x6611:
8a309113
AD
2019 case 0x6613:
2020 case 0x6608:
a9e61410
AD
2021 si_pi->cac_weights = cac_weights_oland_pro;
2022 si_pi->lcac_config = lcac_mars_pro;
2023 si_pi->cac_override = cac_override_oland;
2024 si_pi->powertune_data = &powertune_data_mars_pro;
2025 si_pi->dte_data = dte_data_mars_pro;
2026 update_dte_from_pl2 = true;
2027 break;
2028 case 0x6610:
2029 si_pi->cac_weights = cac_weights_oland_xt;
2030 si_pi->lcac_config = lcac_mars_pro;
2031 si_pi->cac_override = cac_override_oland;
2032 si_pi->powertune_data = &powertune_data_mars_pro;
2033 si_pi->dte_data = dte_data_mars_pro;
2034 update_dte_from_pl2 = true;
2035 break;
2036 default:
2037 si_pi->cac_weights = cac_weights_oland;
2038 si_pi->lcac_config = lcac_oland;
2039 si_pi->cac_override = cac_override_oland;
2040 si_pi->powertune_data = &powertune_data_oland;
2041 si_pi->dte_data = dte_data_oland;
2042 break;
2043 }
2044 } else if (rdev->family == CHIP_HAINAN) {
2045 si_pi->cac_weights = cac_weights_hainan;
2046 si_pi->lcac_config = lcac_oland;
2047 si_pi->cac_override = cac_override_oland;
2048 si_pi->powertune_data = &powertune_data_hainan;
2049 si_pi->dte_data = dte_data_sun_xt;
2050 update_dte_from_pl2 = true;
2051 } else {
2052 DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
2053 return;
2054 }
2055
2056 ni_pi->enable_power_containment = false;
2057 ni_pi->enable_cac = false;
2058 ni_pi->enable_sq_ramping = false;
2059 si_pi->enable_dte = false;
2060
5a344dda 2061 if (si_pi->powertune_data->enable_powertune_by_default) {
a9e61410
AD
2062 ni_pi->enable_power_containment= true;
2063 ni_pi->enable_cac = true;
2064 if (si_pi->dte_data.enable_dte_by_default) {
2065 si_pi->enable_dte = true;
2066 if (update_dte_from_pl2)
2067 si_update_dte_from_pl2(rdev, &si_pi->dte_data);
2068
2069 }
2070 ni_pi->enable_sq_ramping = true;
2071 }
2072
2073 ni_pi->driver_calculate_cac_leakage = true;
2074 ni_pi->cac_configuration_required = true;
2075
2076 if (ni_pi->cac_configuration_required) {
2077 ni_pi->support_cac_long_term_average = true;
2078 si_pi->dyn_powertune_data.l2_lta_window_size =
2079 si_pi->powertune_data->l2_lta_window_size_default;
2080 si_pi->dyn_powertune_data.lts_truncate =
2081 si_pi->powertune_data->lts_truncate_default;
2082 } else {
2083 ni_pi->support_cac_long_term_average = false;
2084 si_pi->dyn_powertune_data.l2_lta_window_size = 0;
2085 si_pi->dyn_powertune_data.lts_truncate = 0;
2086 }
2087
2088 si_pi->dyn_powertune_data.disable_uvd_powertune = false;
2089}
2090
2091static u32 si_get_smc_power_scaling_factor(struct radeon_device *rdev)
2092{
2093 return 1;
2094}
2095
2096static u32 si_calculate_cac_wintime(struct radeon_device *rdev)
2097{
2098 u32 xclk;
2099 u32 wintime;
2100 u32 cac_window;
2101 u32 cac_window_size;
2102
2103 xclk = radeon_get_xclk(rdev);
2104
2105 if (xclk == 0)
2106 return 0;
2107
2108 cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
2109 cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
2110
2111 wintime = (cac_window_size * 100) / xclk;
2112
2113 return wintime;
2114}
2115
2116static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
2117{
2118 return power_in_watts;
2119}
2120
2121static int si_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
2122 bool adjust_polarity,
2123 u32 tdp_adjustment,
2124 u32 *tdp_limit,
2125 u32 *near_tdp_limit)
2126{
2127 u32 adjustment_delta, max_tdp_limit;
2128
2129 if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
2130 return -EINVAL;
2131
2132 max_tdp_limit = ((100 + 100) * rdev->pm.dpm.tdp_limit) / 100;
2133
2134 if (adjust_polarity) {
2135 *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2136 *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - rdev->pm.dpm.tdp_limit);
2137 } else {
2138 *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2139 adjustment_delta = rdev->pm.dpm.tdp_limit - *tdp_limit;
2140 if (adjustment_delta < rdev->pm.dpm.near_tdp_limit_adjusted)
2141 *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
2142 else
2143 *near_tdp_limit = 0;
2144 }
2145
2146 if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
2147 return -EINVAL;
2148 if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
2149 return -EINVAL;
2150
2151 return 0;
2152}
2153
2154static int si_populate_smc_tdp_limits(struct radeon_device *rdev,
2155 struct radeon_ps *radeon_state)
2156{
2157 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2158 struct si_power_info *si_pi = si_get_pi(rdev);
2159
2160 if (ni_pi->enable_power_containment) {
2161 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2162 PP_SIslands_PAPMParameters *papm_parm;
2163 struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
2164 u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2165 u32 tdp_limit;
2166 u32 near_tdp_limit;
2167 int ret;
2168
2169 if (scaling_factor == 0)
2170 return -EINVAL;
2171
2172 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2173
2174 ret = si_calculate_adjusted_tdp_limits(rdev,
2175 false, /* ??? */
2176 rdev->pm.dpm.tdp_adjustment,
2177 &tdp_limit,
2178 &near_tdp_limit);
2179 if (ret)
2180 return ret;
2181
2182 smc_table->dpm2Params.TDPLimit =
2183 cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
2184 smc_table->dpm2Params.NearTDPLimit =
2185 cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
2186 smc_table->dpm2Params.SafePowerLimit =
2187 cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2188
2189 ret = si_copy_bytes_to_smc(rdev,
2190 (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2191 offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
2192 (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
2193 sizeof(u32) * 3,
2194 si_pi->sram_end);
2195 if (ret)
2196 return ret;
2197
2198 if (si_pi->enable_ppm) {
2199 papm_parm = &si_pi->papm_parm;
2200 memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
2201 papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
2202 papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
2203 papm_parm->dGPU_T_Warning = cpu_to_be32(95);
2204 papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
2205 papm_parm->PlatformPowerLimit = 0xffffffff;
2206 papm_parm->NearTDPLimitPAPM = 0xffffffff;
2207
2208 ret = si_copy_bytes_to_smc(rdev, si_pi->papm_cfg_table_start,
2209 (u8 *)papm_parm,
2210 sizeof(PP_SIslands_PAPMParameters),
2211 si_pi->sram_end);
2212 if (ret)
2213 return ret;
2214 }
2215 }
2216 return 0;
2217}
2218
2219static int si_populate_smc_tdp_limits_2(struct radeon_device *rdev,
2220 struct radeon_ps *radeon_state)
2221{
2222 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2223 struct si_power_info *si_pi = si_get_pi(rdev);
2224
2225 if (ni_pi->enable_power_containment) {
2226 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2227 u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2228 int ret;
2229
2230 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2231
2232 smc_table->dpm2Params.NearTDPLimit =
2233 cpu_to_be32(si_scale_power_for_smc(rdev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
2234 smc_table->dpm2Params.SafePowerLimit =
2235 cpu_to_be32(si_scale_power_for_smc((rdev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2236
2237 ret = si_copy_bytes_to_smc(rdev,
2238 (si_pi->state_table_start +
2239 offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2240 offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
2241 (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
2242 sizeof(u32) * 2,
2243 si_pi->sram_end);
2244 if (ret)
2245 return ret;
2246 }
2247
2248 return 0;
2249}
2250
2251static u16 si_calculate_power_efficiency_ratio(struct radeon_device *rdev,
2252 const u16 prev_std_vddc,
2253 const u16 curr_std_vddc)
2254{
2255 u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
2256 u64 prev_vddc = (u64)prev_std_vddc;
2257 u64 curr_vddc = (u64)curr_std_vddc;
2258 u64 pwr_efficiency_ratio, n, d;
2259
2260 if ((prev_vddc == 0) || (curr_vddc == 0))
2261 return 0;
2262
2263 n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
2264 d = prev_vddc * prev_vddc;
2265 pwr_efficiency_ratio = div64_u64(n, d);
2266
2267 if (pwr_efficiency_ratio > (u64)0xFFFF)
2268 return 0;
2269
2270 return (u16)pwr_efficiency_ratio;
2271}
2272
2273static bool si_should_disable_uvd_powertune(struct radeon_device *rdev,
2274 struct radeon_ps *radeon_state)
2275{
2276 struct si_power_info *si_pi = si_get_pi(rdev);
2277
2278 if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
2279 radeon_state->vclk && radeon_state->dclk)
2280 return true;
2281
2282 return false;
2283}
2284
2285static int si_populate_power_containment_values(struct radeon_device *rdev,
2286 struct radeon_ps *radeon_state,
2287 SISLANDS_SMC_SWSTATE *smc_state)
2288{
2289 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2290 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2291 struct ni_ps *state = ni_get_ps(radeon_state);
2292 SISLANDS_SMC_VOLTAGE_VALUE vddc;
2293 u32 prev_sclk;
2294 u32 max_sclk;
2295 u32 min_sclk;
2296 u16 prev_std_vddc;
2297 u16 curr_std_vddc;
2298 int i;
2299 u16 pwr_efficiency_ratio;
2300 u8 max_ps_percent;
2301 bool disable_uvd_power_tune;
2302 int ret;
2303
2304 if (ni_pi->enable_power_containment == false)
2305 return 0;
2306
2307 if (state->performance_level_count == 0)
2308 return -EINVAL;
2309
2310 if (smc_state->levelCount != state->performance_level_count)
2311 return -EINVAL;
2312
2313 disable_uvd_power_tune = si_should_disable_uvd_powertune(rdev, radeon_state);
2314
2315 smc_state->levels[0].dpm2.MaxPS = 0;
2316 smc_state->levels[0].dpm2.NearTDPDec = 0;
2317 smc_state->levels[0].dpm2.AboveSafeInc = 0;
2318 smc_state->levels[0].dpm2.BelowSafeInc = 0;
2319 smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
2320
2321 for (i = 1; i < state->performance_level_count; i++) {
2322 prev_sclk = state->performance_levels[i-1].sclk;
2323 max_sclk = state->performance_levels[i].sclk;
2324 if (i == 1)
2325 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
2326 else
2327 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
2328
2329 if (prev_sclk > max_sclk)
2330 return -EINVAL;
2331
2332 if ((max_ps_percent == 0) ||
2333 (prev_sclk == max_sclk) ||
2334 disable_uvd_power_tune) {
2335 min_sclk = max_sclk;
2336 } else if (i == 1) {
2337 min_sclk = prev_sclk;
2338 } else {
2339 min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
2340 }
2341
2342 if (min_sclk < state->performance_levels[0].sclk)
2343 min_sclk = state->performance_levels[0].sclk;
2344
2345 if (min_sclk == 0)
2346 return -EINVAL;
2347
2348 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2349 state->performance_levels[i-1].vddc, &vddc);
2350 if (ret)
2351 return ret;
2352
2353 ret = si_get_std_voltage_value(rdev, &vddc, &prev_std_vddc);
2354 if (ret)
2355 return ret;
2356
2357 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2358 state->performance_levels[i].vddc, &vddc);
2359 if (ret)
2360 return ret;
2361
2362 ret = si_get_std_voltage_value(rdev, &vddc, &curr_std_vddc);
2363 if (ret)
2364 return ret;
2365
2366 pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(rdev,
2367 prev_std_vddc, curr_std_vddc);
2368
2369 smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
2370 smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
2371 smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
2372 smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
2373 smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
2374 }
2375
2376 return 0;
2377}
2378
2379static int si_populate_sq_ramping_values(struct radeon_device *rdev,
2380 struct radeon_ps *radeon_state,
2381 SISLANDS_SMC_SWSTATE *smc_state)
2382{
2383 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2384 struct ni_ps *state = ni_get_ps(radeon_state);
2385 u32 sq_power_throttle, sq_power_throttle2;
2386 bool enable_sq_ramping = ni_pi->enable_sq_ramping;
2387 int i;
2388
2389 if (state->performance_level_count == 0)
2390 return -EINVAL;
2391
2392 if (smc_state->levelCount != state->performance_level_count)
2393 return -EINVAL;
2394
2395 if (rdev->pm.dpm.sq_ramping_threshold == 0)
2396 return -EINVAL;
2397
2398 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
2399 enable_sq_ramping = false;
2400
2401 if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
2402 enable_sq_ramping = false;
2403
2404 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
2405 enable_sq_ramping = false;
2406
2407 if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
2408 enable_sq_ramping = false;
2409
5b43c3cd 2410 if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
a9e61410
AD
2411 enable_sq_ramping = false;
2412
2413 for (i = 0; i < state->performance_level_count; i++) {
2414 sq_power_throttle = 0;
2415 sq_power_throttle2 = 0;
2416
2417 if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
2418 enable_sq_ramping) {
2419 sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
2420 sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
2421 sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
2422 sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
2423 sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
2424 } else {
2425 sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
2426 sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
2427 }
2428
2429 smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
2430 smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
2431 }
2432
2433 return 0;
2434}
2435
2436static int si_enable_power_containment(struct radeon_device *rdev,
2437 struct radeon_ps *radeon_new_state,
2438 bool enable)
2439{
2440 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2441 PPSMC_Result smc_result;
2442 int ret = 0;
2443
2444 if (ni_pi->enable_power_containment) {
2445 if (enable) {
2446 if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2447 smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
2448 if (smc_result != PPSMC_Result_OK) {
2449 ret = -EINVAL;
2450 ni_pi->pc_enabled = false;
2451 } else {
2452 ni_pi->pc_enabled = true;
2453 }
2454 }
2455 } else {
2456 smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
2457 if (smc_result != PPSMC_Result_OK)
2458 ret = -EINVAL;
2459 ni_pi->pc_enabled = false;
2460 }
2461 }
2462
2463 return ret;
2464}
2465
2466static int si_initialize_smc_dte_tables(struct radeon_device *rdev)
2467{
2468 struct si_power_info *si_pi = si_get_pi(rdev);
2469 int ret = 0;
2470 struct si_dte_data *dte_data = &si_pi->dte_data;
2471 Smc_SIslands_DTE_Configuration *dte_tables = NULL;
2472 u32 table_size;
2473 u8 tdep_count;
2474 u32 i;
2475
2476 if (dte_data == NULL)
2477 si_pi->enable_dte = false;
2478
2479 if (si_pi->enable_dte == false)
2480 return 0;
2481
2482 if (dte_data->k <= 0)
2483 return -EINVAL;
2484
2485 dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
2486 if (dte_tables == NULL) {
2487 si_pi->enable_dte = false;
2488 return -ENOMEM;
2489 }
2490
2491 table_size = dte_data->k;
2492
2493 if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
2494 table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
2495
2496 tdep_count = dte_data->tdep_count;
2497 if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
2498 tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
2499
2500 dte_tables->K = cpu_to_be32(table_size);
2501 dte_tables->T0 = cpu_to_be32(dte_data->t0);
2502 dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
2503 dte_tables->WindowSize = dte_data->window_size;
2504 dte_tables->temp_select = dte_data->temp_select;
2505 dte_tables->DTE_mode = dte_data->dte_mode;
2506 dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
2507
2508 if (tdep_count > 0)
2509 table_size--;
2510
2511 for (i = 0; i < table_size; i++) {
2512 dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
2513 dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
2514 }
2515
2516 dte_tables->Tdep_count = tdep_count;
2517
2518 for (i = 0; i < (u32)tdep_count; i++) {
2519 dte_tables->T_limits[i] = dte_data->t_limits[i];
2520 dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
2521 dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
2522 }
2523
2524 ret = si_copy_bytes_to_smc(rdev, si_pi->dte_table_start, (u8 *)dte_tables,
2525 sizeof(Smc_SIslands_DTE_Configuration), si_pi->sram_end);
2526 kfree(dte_tables);
2527
2528 return ret;
2529}
2530
2531static int si_get_cac_std_voltage_max_min(struct radeon_device *rdev,
2532 u16 *max, u16 *min)
2533{
2534 struct si_power_info *si_pi = si_get_pi(rdev);
2535 struct radeon_cac_leakage_table *table =
2536 &rdev->pm.dpm.dyn_state.cac_leakage_table;
2537 u32 i;
2538 u32 v0_loadline;
2539
2540
2541 if (table == NULL)
2542 return -EINVAL;
2543
2544 *max = 0;
2545 *min = 0xFFFF;
2546
2547 for (i = 0; i < table->count; i++) {
2548 if (table->entries[i].vddc > *max)
2549 *max = table->entries[i].vddc;
2550 if (table->entries[i].vddc < *min)
2551 *min = table->entries[i].vddc;
2552 }
2553
2554 if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
2555 return -EINVAL;
2556
2557 v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
2558
2559 if (v0_loadline > 0xFFFFUL)
2560 return -EINVAL;
2561
2562 *min = (u16)v0_loadline;
2563
2564 if ((*min > *max) || (*max == 0) || (*min == 0))
2565 return -EINVAL;
2566
2567 return 0;
2568}
2569
2570static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
2571{
2572 return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
2573 SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
2574}
2575
2576static int si_init_dte_leakage_table(struct radeon_device *rdev,
2577 PP_SIslands_CacConfig *cac_tables,
2578 u16 vddc_max, u16 vddc_min, u16 vddc_step,
2579 u16 t0, u16 t_step)
2580{
2581 struct si_power_info *si_pi = si_get_pi(rdev);
2582 u32 leakage;
2583 unsigned int i, j;
2584 s32 t;
2585 u32 smc_leakage;
2586 u32 scaling_factor;
2587 u16 voltage;
2588
2589 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2590
2591 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
2592 t = (1000 * (i * t_step + t0));
2593
2594 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2595 voltage = vddc_max - (vddc_step * j);
2596
2597 si_calculate_leakage_for_v_and_t(rdev,
2598 &si_pi->powertune_data->leakage_coefficients,
2599 voltage,
2600 t,
2601 si_pi->dyn_powertune_data.cac_leakage,
2602 &leakage);
2603
2604 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2605
2606 if (smc_leakage > 0xFFFF)
2607 smc_leakage = 0xFFFF;
2608
2609 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2610 cpu_to_be16((u16)smc_leakage);
2611 }
2612 }
2613 return 0;
2614}
2615
2616static int si_init_simplified_leakage_table(struct radeon_device *rdev,
2617 PP_SIslands_CacConfig *cac_tables,
2618 u16 vddc_max, u16 vddc_min, u16 vddc_step)
2619{
2620 struct si_power_info *si_pi = si_get_pi(rdev);
2621 u32 leakage;
2622 unsigned int i, j;
2623 u32 smc_leakage;
2624 u32 scaling_factor;
2625 u16 voltage;
2626
2627 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2628
2629 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2630 voltage = vddc_max - (vddc_step * j);
2631
2632 si_calculate_leakage_for_v(rdev,
2633 &si_pi->powertune_data->leakage_coefficients,
2634 si_pi->powertune_data->fixed_kt,
2635 voltage,
2636 si_pi->dyn_powertune_data.cac_leakage,
2637 &leakage);
2638
2639 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2640
2641 if (smc_leakage > 0xFFFF)
2642 smc_leakage = 0xFFFF;
2643
2644 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
2645 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2646 cpu_to_be16((u16)smc_leakage);
2647 }
2648 return 0;
2649}
2650
2651static int si_initialize_smc_cac_tables(struct radeon_device *rdev)
2652{
2653 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2654 struct si_power_info *si_pi = si_get_pi(rdev);
2655 PP_SIslands_CacConfig *cac_tables = NULL;
2656 u16 vddc_max, vddc_min, vddc_step;
2657 u16 t0, t_step;
2658 u32 load_line_slope, reg;
2659 int ret = 0;
2660 u32 ticks_per_us = radeon_get_xclk(rdev) / 100;
2661
2662 if (ni_pi->enable_cac == false)
2663 return 0;
2664
2665 cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
2666 if (!cac_tables)
2667 return -ENOMEM;
2668
2669 reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
2670 reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
2671 WREG32(CG_CAC_CTRL, reg);
2672
2673 si_pi->dyn_powertune_data.cac_leakage = rdev->pm.dpm.cac_leakage;
2674 si_pi->dyn_powertune_data.dc_pwr_value =
2675 si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
2676 si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(rdev);
2677 si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
2678
2679 si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
2680
2681 ret = si_get_cac_std_voltage_max_min(rdev, &vddc_max, &vddc_min);
2682 if (ret)
2683 goto done_free;
2684
2685 vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
2686 vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
2687 t_step = 4;
2688 t0 = 60;
2689
2690 if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
2691 ret = si_init_dte_leakage_table(rdev, cac_tables,
2692 vddc_max, vddc_min, vddc_step,
2693 t0, t_step);
2694 else
2695 ret = si_init_simplified_leakage_table(rdev, cac_tables,
2696 vddc_max, vddc_min, vddc_step);
2697 if (ret)
2698 goto done_free;
2699
2700 load_line_slope = ((u32)rdev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
2701
2702 cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
2703 cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
2704 cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
2705 cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
2706 cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
2707 cac_tables->R_LL = cpu_to_be32(load_line_slope);
2708 cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
2709 cac_tables->calculation_repeats = cpu_to_be32(2);
2710 cac_tables->dc_cac = cpu_to_be32(0);
2711 cac_tables->log2_PG_LKG_SCALE = 12;
2712 cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
2713 cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
2714 cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
2715
2716 ret = si_copy_bytes_to_smc(rdev, si_pi->cac_table_start, (u8 *)cac_tables,
2717 sizeof(PP_SIslands_CacConfig), si_pi->sram_end);
2718
2719 if (ret)
2720 goto done_free;
2721
2722 ret = si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
2723
2724done_free:
2725 if (ret) {
2726 ni_pi->enable_cac = false;
2727 ni_pi->enable_power_containment = false;
2728 }
2729
2730 kfree(cac_tables);
2731
2732 return 0;
2733}
2734
2735static int si_program_cac_config_registers(struct radeon_device *rdev,
2736 const struct si_cac_config_reg *cac_config_regs)
2737{
2738 const struct si_cac_config_reg *config_regs = cac_config_regs;
2739 u32 data = 0, offset;
2740
2741 if (!config_regs)
2742 return -EINVAL;
2743
2744 while (config_regs->offset != 0xFFFFFFFF) {
2745 switch (config_regs->type) {
2746 case SISLANDS_CACCONFIG_CGIND:
2747 offset = SMC_CG_IND_START + config_regs->offset;
2748 if (offset < SMC_CG_IND_END)
2749 data = RREG32_SMC(offset);
2750 break;
2751 default:
2752 data = RREG32(config_regs->offset << 2);
2753 break;
2754 }
2755
2756 data &= ~config_regs->mask;
2757 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
2758
2759 switch (config_regs->type) {
2760 case SISLANDS_CACCONFIG_CGIND:
2761 offset = SMC_CG_IND_START + config_regs->offset;
2762 if (offset < SMC_CG_IND_END)
2763 WREG32_SMC(offset, data);
2764 break;
2765 default:
2766 WREG32(config_regs->offset << 2, data);
2767 break;
2768 }
2769 config_regs++;
2770 }
2771 return 0;
2772}
2773
2774static int si_initialize_hardware_cac_manager(struct radeon_device *rdev)
2775{
2776 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2777 struct si_power_info *si_pi = si_get_pi(rdev);
2778 int ret;
2779
2780 if ((ni_pi->enable_cac == false) ||
2781 (ni_pi->cac_configuration_required == false))
2782 return 0;
2783
2784 ret = si_program_cac_config_registers(rdev, si_pi->lcac_config);
2785 if (ret)
2786 return ret;
2787 ret = si_program_cac_config_registers(rdev, si_pi->cac_override);
2788 if (ret)
2789 return ret;
2790 ret = si_program_cac_config_registers(rdev, si_pi->cac_weights);
2791 if (ret)
2792 return ret;
2793
2794 return 0;
2795}
2796
2797static int si_enable_smc_cac(struct radeon_device *rdev,
2798 struct radeon_ps *radeon_new_state,
2799 bool enable)
2800{
2801 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2802 struct si_power_info *si_pi = si_get_pi(rdev);
2803 PPSMC_Result smc_result;
2804 int ret = 0;
2805
2806 if (ni_pi->enable_cac) {
2807 if (enable) {
2808 if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2809 if (ni_pi->support_cac_long_term_average) {
2810 smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
2811 if (smc_result != PPSMC_Result_OK)
2812 ni_pi->support_cac_long_term_average = false;
2813 }
2814
2815 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
2816 if (smc_result != PPSMC_Result_OK) {
2817 ret = -EINVAL;
2818 ni_pi->cac_enabled = false;
2819 } else {
2820 ni_pi->cac_enabled = true;
2821 }
2822
2823 if (si_pi->enable_dte) {
2824 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
2825 if (smc_result != PPSMC_Result_OK)
2826 ret = -EINVAL;
2827 }
2828 }
2829 } else if (ni_pi->cac_enabled) {
2830 if (si_pi->enable_dte)
2831 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
2832
2833 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
2834
2835 ni_pi->cac_enabled = false;
2836
2837 if (ni_pi->support_cac_long_term_average)
2838 smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
2839 }
2840 }
2841 return ret;
2842}
2843
2844static int si_init_smc_spll_table(struct radeon_device *rdev)
2845{
2846 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2847 struct si_power_info *si_pi = si_get_pi(rdev);
2848 SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
2849 SISLANDS_SMC_SCLK_VALUE sclk_params;
2850 u32 fb_div, p_div;
2851 u32 clk_s, clk_v;
2852 u32 sclk = 0;
2853 int ret = 0;
2854 u32 tmp;
2855 int i;
2856
2857 if (si_pi->spll_table_start == 0)
2858 return -EINVAL;
2859
2860 spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
2861 if (spll_table == NULL)
2862 return -ENOMEM;
2863
2864 for (i = 0; i < 256; i++) {
2865 ret = si_calculate_sclk_params(rdev, sclk, &sclk_params);
2866 if (ret)
2867 break;
2868
2869 p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
2870 fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
2871 clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
2872 clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
2873
2874 fb_div &= ~0x00001FFF;
2875 fb_div >>= 1;
2876 clk_v >>= 6;
2877
2878 if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
2879 ret = -EINVAL;
2880 if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
2881 ret = -EINVAL;
2882 if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
2883 ret = -EINVAL;
2884 if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
2885 ret = -EINVAL;
2886
2887 if (ret)
2888 break;
2889
2890 tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
2891 ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
2892 spll_table->freq[i] = cpu_to_be32(tmp);
2893
2894 tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
2895 ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
2896 spll_table->ss[i] = cpu_to_be32(tmp);
2897
2898 sclk += 512;
2899 }
2900
2901
2902 if (!ret)
2903 ret = si_copy_bytes_to_smc(rdev, si_pi->spll_table_start,
2904 (u8 *)spll_table, sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
2905 si_pi->sram_end);
2906
2907 if (ret)
2908 ni_pi->enable_power_containment = false;
2909
2910 kfree(spll_table);
2911
2912 return ret;
2913}
2914
5615f890
AD
2915struct si_dpm_quirk {
2916 u32 chip_vendor;
2917 u32 chip_device;
2918 u32 subsys_vendor;
2919 u32 subsys_device;
2920 u32 max_sclk;
2921 u32 max_mclk;
2922};
2923
2924/* cards with dpm stability problems */
2925static struct si_dpm_quirk si_dpm_quirk_list[] = {
2926 /* PITCAIRN - https://bugs.freedesktop.org/show_bug.cgi?id=76490 */
2927 { PCI_VENDOR_ID_ATI, 0x6810, 0x1462, 0x3036, 0, 120000 },
cd17e02f 2928 { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0xe271, 0, 120000 },
f971f226 2929 { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0x2015, 0, 120000 },
5dfc71bc 2930 { PCI_VENDOR_ID_ATI, 0x6810, 0x174b, 0xe271, 85000, 90000 },
515c752d 2931 { PCI_VENDOR_ID_ATI, 0x6811, 0x1462, 0x2015, 0, 120000 },
2b02ec79 2932 { PCI_VENDOR_ID_ATI, 0x6811, 0x1043, 0x2015, 0, 120000 },
5615f890
AD
2933 { 0, 0, 0, 0 },
2934};
2935
11586cf0
AD
2936static u16 si_get_lower_of_leakage_and_vce_voltage(struct radeon_device *rdev,
2937 u16 vce_voltage)
2938{
2939 u16 highest_leakage = 0;
2940 struct si_power_info *si_pi = si_get_pi(rdev);
2941 int i;
2942
2943 for (i = 0; i < si_pi->leakage_voltage.count; i++){
2944 if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
2945 highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
2946 }
2947
2948 if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
2949 return highest_leakage;
2950
2951 return vce_voltage;
2952}
2953
2954static int si_get_vce_clock_voltage(struct radeon_device *rdev,
2955 u32 evclk, u32 ecclk, u16 *voltage)
2956{
2957 u32 i;
2958 int ret = -EINVAL;
2959 struct radeon_vce_clock_voltage_dependency_table *table =
2960 &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
2961
2962 if (((evclk == 0) && (ecclk == 0)) ||
2963 (table && (table->count == 0))) {
2964 *voltage = 0;
2965 return 0;
2966 }
2967
2968 for (i = 0; i < table->count; i++) {
2969 if ((evclk <= table->entries[i].evclk) &&
2970 (ecclk <= table->entries[i].ecclk)) {
2971 *voltage = table->entries[i].v;
2972 ret = 0;
2973 break;
2974 }
2975 }
2976
2977 /* if no match return the highest voltage */
2978 if (ret)
2979 *voltage = table->entries[table->count - 1].v;
2980
2981 *voltage = si_get_lower_of_leakage_and_vce_voltage(rdev, *voltage);
2982
2983 return ret;
2984}
2985
a9e61410
AD
2986static void si_apply_state_adjust_rules(struct radeon_device *rdev,
2987 struct radeon_ps *rps)
2988{
2989 struct ni_ps *ps = ni_get_ps(rps);
2990 struct radeon_clock_and_voltage_limits *max_limits;
797f203f
AD
2991 bool disable_mclk_switching = false;
2992 bool disable_sclk_switching = false;
a9e61410 2993 u32 mclk, sclk;
11586cf0 2994 u16 vddc, vddci, min_vce_voltage = 0;
1db78024 2995 u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
5615f890 2996 u32 max_sclk = 0, max_mclk = 0;
a9e61410 2997 int i;
5615f890
AD
2998 struct si_dpm_quirk *p = si_dpm_quirk_list;
2999
3000 /* Apply dpm quirks */
3001 while (p && p->chip_device != 0) {
3002 if (rdev->pdev->vendor == p->chip_vendor &&
3003 rdev->pdev->device == p->chip_device &&
3004 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
3005 rdev->pdev->subsystem_device == p->subsys_device) {
3006 max_sclk = p->max_sclk;
3007 max_mclk = p->max_mclk;
3008 break;
3009 }
3010 ++p;
3011 }
a9e61410 3012
11586cf0
AD
3013 if (rps->vce_active) {
3014 rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
3015 rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
3016 si_get_vce_clock_voltage(rdev, rps->evclk, rps->ecclk,
3017 &min_vce_voltage);
3018 } else {
3019 rps->evclk = 0;
3020 rps->ecclk = 0;
3021 }
3022
f4dec318
AD
3023 if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
3024 ni_dpm_vblank_too_short(rdev))
a9e61410 3025 disable_mclk_switching = true;
797f203f
AD
3026
3027 if (rps->vclk || rps->dclk) {
3028 disable_mclk_switching = true;
3029 disable_sclk_switching = true;
3030 }
a9e61410
AD
3031
3032 if (rdev->pm.dpm.ac_power)
3033 max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
3034 else
3035 max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
3036
3037 for (i = ps->performance_level_count - 2; i >= 0; i--) {
3038 if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
3039 ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
3040 }
3041 if (rdev->pm.dpm.ac_power == false) {
3042 for (i = 0; i < ps->performance_level_count; i++) {
3043 if (ps->performance_levels[i].mclk > max_limits->mclk)
3044 ps->performance_levels[i].mclk = max_limits->mclk;
3045 if (ps->performance_levels[i].sclk > max_limits->sclk)
3046 ps->performance_levels[i].sclk = max_limits->sclk;
3047 if (ps->performance_levels[i].vddc > max_limits->vddc)
3048 ps->performance_levels[i].vddc = max_limits->vddc;
3049 if (ps->performance_levels[i].vddci > max_limits->vddci)
3050 ps->performance_levels[i].vddci = max_limits->vddci;
3051 }
3052 }
3053
1db78024
AD
3054 /* limit clocks to max supported clocks based on voltage dependency tables */
3055 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3056 &max_sclk_vddc);
3057 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3058 &max_mclk_vddci);
3059 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3060 &max_mclk_vddc);
3061
3062 for (i = 0; i < ps->performance_level_count; i++) {
3063 if (max_sclk_vddc) {
3064 if (ps->performance_levels[i].sclk > max_sclk_vddc)
3065 ps->performance_levels[i].sclk = max_sclk_vddc;
3066 }
3067 if (max_mclk_vddci) {
3068 if (ps->performance_levels[i].mclk > max_mclk_vddci)
3069 ps->performance_levels[i].mclk = max_mclk_vddci;
3070 }
3071 if (max_mclk_vddc) {
3072 if (ps->performance_levels[i].mclk > max_mclk_vddc)
3073 ps->performance_levels[i].mclk = max_mclk_vddc;
3074 }
5615f890
AD
3075 if (max_mclk) {
3076 if (ps->performance_levels[i].mclk > max_mclk)
3077 ps->performance_levels[i].mclk = max_mclk;
3078 }
3079 if (max_sclk) {
3080 if (ps->performance_levels[i].sclk > max_sclk)
3081 ps->performance_levels[i].sclk = max_sclk;
3082 }
1db78024
AD
3083 }
3084
a9e61410
AD
3085 /* XXX validate the min clocks required for display */
3086
3087 if (disable_mclk_switching) {
3088 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
a9e61410
AD
3089 vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
3090 } else {
a9e61410 3091 mclk = ps->performance_levels[0].mclk;
a9e61410
AD
3092 vddci = ps->performance_levels[0].vddci;
3093 }
3094
797f203f
AD
3095 if (disable_sclk_switching) {
3096 sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
3097 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
3098 } else {
3099 sclk = ps->performance_levels[0].sclk;
3100 vddc = ps->performance_levels[0].vddc;
3101 }
3102
11586cf0
AD
3103 if (rps->vce_active) {
3104 if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
3105 sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
3106 if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
3107 mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
3108 }
3109
a9e61410
AD
3110 /* adjusted low state */
3111 ps->performance_levels[0].sclk = sclk;
3112 ps->performance_levels[0].mclk = mclk;
3113 ps->performance_levels[0].vddc = vddc;
3114 ps->performance_levels[0].vddci = vddci;
3115
797f203f
AD
3116 if (disable_sclk_switching) {
3117 sclk = ps->performance_levels[0].sclk;
3118 for (i = 1; i < ps->performance_level_count; i++) {
3119 if (sclk < ps->performance_levels[i].sclk)
3120 sclk = ps->performance_levels[i].sclk;
3121 }
3122 for (i = 0; i < ps->performance_level_count; i++) {
3123 ps->performance_levels[i].sclk = sclk;
3124 ps->performance_levels[i].vddc = vddc;
3125 }
3126 } else {
3127 for (i = 1; i < ps->performance_level_count; i++) {
3128 if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
3129 ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
3130 if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
3131 ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
3132 }
a9e61410
AD
3133 }
3134
3135 if (disable_mclk_switching) {
3136 mclk = ps->performance_levels[0].mclk;
3137 for (i = 1; i < ps->performance_level_count; i++) {
3138 if (mclk < ps->performance_levels[i].mclk)
3139 mclk = ps->performance_levels[i].mclk;
3140 }
3141 for (i = 0; i < ps->performance_level_count; i++) {
3142 ps->performance_levels[i].mclk = mclk;
3143 ps->performance_levels[i].vddci = vddci;
3144 }
3145 } else {
3146 for (i = 1; i < ps->performance_level_count; i++) {
3147 if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
3148 ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
3149 if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
3150 ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
3151 }
3152 }
3153
3cf8bb1a
JG
3154 for (i = 0; i < ps->performance_level_count; i++)
3155 btc_adjust_clock_combinations(rdev, max_limits,
3156 &ps->performance_levels[i]);
a9e61410
AD
3157
3158 for (i = 0; i < ps->performance_level_count; i++) {
11586cf0
AD
3159 if (ps->performance_levels[i].vddc < min_vce_voltage)
3160 ps->performance_levels[i].vddc = min_vce_voltage;
a9e61410
AD
3161 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3162 ps->performance_levels[i].sclk,
3163 max_limits->vddc, &ps->performance_levels[i].vddc);
3164 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3165 ps->performance_levels[i].mclk,
3166 max_limits->vddci, &ps->performance_levels[i].vddci);
3167 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3168 ps->performance_levels[i].mclk,
3169 max_limits->vddc, &ps->performance_levels[i].vddc);
3170 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
3171 rdev->clock.current_dispclk,
3172 max_limits->vddc, &ps->performance_levels[i].vddc);
3173 }
3174
3175 for (i = 0; i < ps->performance_level_count; i++) {
3176 btc_apply_voltage_delta_rules(rdev,
3177 max_limits->vddc, max_limits->vddci,
3178 &ps->performance_levels[i].vddc,
3179 &ps->performance_levels[i].vddci);
3180 }
3181
3182 ps->dc_compatible = true;
3183 for (i = 0; i < ps->performance_level_count; i++) {
3184 if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
3185 ps->dc_compatible = false;
3186 }
a9e61410
AD
3187}
3188
3189#if 0
3190static int si_read_smc_soft_register(struct radeon_device *rdev,
3191 u16 reg_offset, u32 *value)
3192{
3193 struct si_power_info *si_pi = si_get_pi(rdev);
3194
3195 return si_read_smc_sram_dword(rdev,
3196 si_pi->soft_regs_start + reg_offset, value,
3197 si_pi->sram_end);
3198}
3199#endif
3200
3201static int si_write_smc_soft_register(struct radeon_device *rdev,
3202 u16 reg_offset, u32 value)
3203{
3204 struct si_power_info *si_pi = si_get_pi(rdev);
3205
3206 return si_write_smc_sram_dword(rdev,
3207 si_pi->soft_regs_start + reg_offset,
3208 value, si_pi->sram_end);
3209}
3210
3211static bool si_is_special_1gb_platform(struct radeon_device *rdev)
3212{
3213 bool ret = false;
3214 u32 tmp, width, row, column, bank, density;
3215 bool is_memory_gddr5, is_special;
3216
3217 tmp = RREG32(MC_SEQ_MISC0);
3218 is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
3219 is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
3220 & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
3221
3222 WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
3223 width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
3224
3225 tmp = RREG32(MC_ARB_RAMCFG);
3226 row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
3227 column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
3228 bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
3229
3230 density = (1 << (row + column - 20 + bank)) * width;
3231
3232 if ((rdev->pdev->device == 0x6819) &&
3233 is_memory_gddr5 && is_special && (density == 0x400))
3234 ret = true;
3235
3236 return ret;
3237}
3238
3239static void si_get_leakage_vddc(struct radeon_device *rdev)
3240{
3241 struct si_power_info *si_pi = si_get_pi(rdev);
3242 u16 vddc, count = 0;
3243 int i, ret;
3244
3245 for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
3246 ret = radeon_atom_get_leakage_vddc_based_on_leakage_idx(rdev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
3247
3248 if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
3249 si_pi->leakage_voltage.entries[count].voltage = vddc;
3250 si_pi->leakage_voltage.entries[count].leakage_index =
3251 SISLANDS_LEAKAGE_INDEX0 + i;
3252 count++;
3253 }
3254 }
3255 si_pi->leakage_voltage.count = count;
3256}
3257
3258static int si_get_leakage_voltage_from_leakage_index(struct radeon_device *rdev,
3259 u32 index, u16 *leakage_voltage)
3260{
3261 struct si_power_info *si_pi = si_get_pi(rdev);
3262 int i;
3263
3264 if (leakage_voltage == NULL)
3265 return -EINVAL;
3266
3267 if ((index & 0xff00) != 0xff00)
3268 return -EINVAL;
3269
3270 if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
3271 return -EINVAL;
3272
3273 if (index < SISLANDS_LEAKAGE_INDEX0)
3274 return -EINVAL;
3275
3276 for (i = 0; i < si_pi->leakage_voltage.count; i++) {
3277 if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
3278 *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
3279 return 0;
3280 }
3281 }
3282 return -EAGAIN;
3283}
3284
3285static void si_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
3286{
3287 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3288 bool want_thermal_protection;
3289 enum radeon_dpm_event_src dpm_event_src;
3290
3291 switch (sources) {
3292 case 0:
3293 default:
3294 want_thermal_protection = false;
3cf8bb1a 3295 break;
a9e61410
AD
3296 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
3297 want_thermal_protection = true;
3298 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
3299 break;
3300 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
3301 want_thermal_protection = true;
3302 dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
3303 break;
3304 case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
3305 (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
3306 want_thermal_protection = true;
3307 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
3308 break;
3309 }
3310
3311 if (want_thermal_protection) {
3312 WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
3313 if (pi->thermal_protection)
3314 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3315 } else {
3316 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3317 }
3318}
3319
3320static void si_enable_auto_throttle_source(struct radeon_device *rdev,
3321 enum radeon_dpm_auto_throttle_src source,
3322 bool enable)
3323{
3324 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3325
3326 if (enable) {
3327 if (!(pi->active_auto_throttle_sources & (1 << source))) {
3328 pi->active_auto_throttle_sources |= 1 << source;
3329 si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3330 }
3331 } else {
3332 if (pi->active_auto_throttle_sources & (1 << source)) {
3333 pi->active_auto_throttle_sources &= ~(1 << source);
3334 si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3335 }
3336 }
3337}
3338
3339static void si_start_dpm(struct radeon_device *rdev)
3340{
3341 WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
3342}
3343
3344static void si_stop_dpm(struct radeon_device *rdev)
3345{
3346 WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
3347}
3348
3349static void si_enable_sclk_control(struct radeon_device *rdev, bool enable)
3350{
3351 if (enable)
3352 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
3353 else
3354 WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
3355
3356}
3357
3358#if 0
3359static int si_notify_hardware_of_thermal_state(struct radeon_device *rdev,
3360 u32 thermal_level)
3361{
3362 PPSMC_Result ret;
3363
3364 if (thermal_level == 0) {
3365 ret = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
3366 if (ret == PPSMC_Result_OK)
3367 return 0;
3368 else
3369 return -EINVAL;
3370 }
3371 return 0;
3372}
3373
3374static void si_notify_hardware_vpu_recovery_event(struct radeon_device *rdev)
3375{
3376 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
3377}
3378#endif
3379
3380#if 0
3381static int si_notify_hw_of_powersource(struct radeon_device *rdev, bool ac_power)
3382{
3383 if (ac_power)
3384 return (si_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
3385 0 : -EINVAL;
3386
3387 return 0;
3388}
3389#endif
3390
3391static PPSMC_Result si_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
3392 PPSMC_Msg msg, u32 parameter)
3393{
3394 WREG32(SMC_SCRATCH0, parameter);
3395 return si_send_msg_to_smc(rdev, msg);
3396}
3397
3398static int si_restrict_performance_levels_before_switch(struct radeon_device *rdev)
3399{
3400 if (si_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
3401 return -EINVAL;
3402
3403 return (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
3404 0 : -EINVAL;
3405}
3406
a160a6a3
AD
3407int si_dpm_force_performance_level(struct radeon_device *rdev,
3408 enum radeon_dpm_forced_level level)
a9e61410 3409{
a160a6a3
AD
3410 struct radeon_ps *rps = rdev->pm.dpm.current_ps;
3411 struct ni_ps *ps = ni_get_ps(rps);
63f22d0e 3412 u32 levels = ps->performance_level_count;
a9e61410 3413
a160a6a3 3414 if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
63f22d0e 3415 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
a160a6a3
AD
3416 return -EINVAL;
3417
3418 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
3419 return -EINVAL;
3420 } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
3421 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3422 return -EINVAL;
3423
63f22d0e 3424 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
a160a6a3
AD
3425 return -EINVAL;
3426 } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
3427 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3428 return -EINVAL;
3429
63f22d0e 3430 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
a160a6a3
AD
3431 return -EINVAL;
3432 }
3433
3434 rdev->pm.dpm.forced_level = level;
3435
3436 return 0;
a9e61410 3437}
a9e61410 3438
98769131 3439#if 0
a9e61410
AD
3440static int si_set_boot_state(struct radeon_device *rdev)
3441{
3442 return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
3443 0 : -EINVAL;
3444}
98769131 3445#endif
a9e61410
AD
3446
3447static int si_set_sw_state(struct radeon_device *rdev)
3448{
3449 return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
3450 0 : -EINVAL;
3451}
3452
3453static int si_halt_smc(struct radeon_device *rdev)
3454{
3455 if (si_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
3456 return -EINVAL;
3457
3458 return (si_wait_for_smc_inactive(rdev) == PPSMC_Result_OK) ?
3459 0 : -EINVAL;
3460}
3461
3462static int si_resume_smc(struct radeon_device *rdev)
3463{
3464 if (si_send_msg_to_smc(rdev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
3465 return -EINVAL;
3466
3467 return (si_send_msg_to_smc(rdev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
3468 0 : -EINVAL;
3469}
3470
3471static void si_dpm_start_smc(struct radeon_device *rdev)
3472{
3473 si_program_jump_on_start(rdev);
3474 si_start_smc(rdev);
3475 si_start_smc_clock(rdev);
3476}
3477
3478static void si_dpm_stop_smc(struct radeon_device *rdev)
3479{
3480 si_reset_smc(rdev);
3481 si_stop_smc_clock(rdev);
3482}
3483
3484static int si_process_firmware_header(struct radeon_device *rdev)
3485{
3486 struct si_power_info *si_pi = si_get_pi(rdev);
3487 u32 tmp;
3488 int ret;
3489
3490 ret = si_read_smc_sram_dword(rdev,
3491 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3492 SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
3493 &tmp, si_pi->sram_end);
3494 if (ret)
3495 return ret;
3496
3cf8bb1a 3497 si_pi->state_table_start = tmp;
a9e61410
AD
3498
3499 ret = si_read_smc_sram_dword(rdev,
3500 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3501 SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
3502 &tmp, si_pi->sram_end);
3503 if (ret)
3504 return ret;
3505
3506 si_pi->soft_regs_start = tmp;
3507
3508 ret = si_read_smc_sram_dword(rdev,
3509 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3510 SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
3511 &tmp, si_pi->sram_end);
3512 if (ret)
3513 return ret;
3514
3515 si_pi->mc_reg_table_start = tmp;
3516
39471ad3
AD
3517 ret = si_read_smc_sram_dword(rdev,
3518 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3519 SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
3520 &tmp, si_pi->sram_end);
3521 if (ret)
3522 return ret;
3523
3524 si_pi->fan_table_start = tmp;
3525
a9e61410
AD
3526 ret = si_read_smc_sram_dword(rdev,
3527 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3528 SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
3529 &tmp, si_pi->sram_end);
3530 if (ret)
3531 return ret;
3532
3533 si_pi->arb_table_start = tmp;
3534
3535 ret = si_read_smc_sram_dword(rdev,
3536 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3537 SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
3538 &tmp, si_pi->sram_end);
3539 if (ret)
3540 return ret;
3541
3542 si_pi->cac_table_start = tmp;
3543
3544 ret = si_read_smc_sram_dword(rdev,
3545 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3546 SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
3547 &tmp, si_pi->sram_end);
3548 if (ret)
3549 return ret;
3550
3551 si_pi->dte_table_start = tmp;
3552
3553 ret = si_read_smc_sram_dword(rdev,
3554 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3555 SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
3556 &tmp, si_pi->sram_end);
3557 if (ret)
3558 return ret;
3559
3560 si_pi->spll_table_start = tmp;
3561
3562 ret = si_read_smc_sram_dword(rdev,
3563 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3564 SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
3565 &tmp, si_pi->sram_end);
3566 if (ret)
3567 return ret;
3568
3569 si_pi->papm_cfg_table_start = tmp;
3570
3571 return ret;
3572}
3573
3574static void si_read_clock_registers(struct radeon_device *rdev)
3575{
3576 struct si_power_info *si_pi = si_get_pi(rdev);
3577
3578 si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
3579 si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
3580 si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
3581 si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
3582 si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
3583 si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
3584 si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
3585 si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
3586 si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
3587 si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
3588 si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
3589 si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
3590 si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
3591 si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
3592 si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
3593}
3594
3595static void si_enable_thermal_protection(struct radeon_device *rdev,
3596 bool enable)
3597{
3598 if (enable)
3599 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3600 else
3601 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3602}
3603
3604static void si_enable_acpi_power_management(struct radeon_device *rdev)
3605{
3606 WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
3607}
3608
3609#if 0
3610static int si_enter_ulp_state(struct radeon_device *rdev)
3611{
3612 WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
3613
3614 udelay(25000);
3615
3616 return 0;
3617}
3618
3619static int si_exit_ulp_state(struct radeon_device *rdev)
3620{
3621 int i;
3622
3623 WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
3624
3625 udelay(7000);
3626
3627 for (i = 0; i < rdev->usec_timeout; i++) {
3628 if (RREG32(SMC_RESP_0) == 1)
3629 break;
3630 udelay(1000);
3631 }
3632
3633 return 0;
3634}
3635#endif
3636
3637static int si_notify_smc_display_change(struct radeon_device *rdev,
3638 bool has_display)
3639{
3640 PPSMC_Msg msg = has_display ?
3641 PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
3642
3643 return (si_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ?
3644 0 : -EINVAL;
3645}
3646
3647static void si_program_response_times(struct radeon_device *rdev)
3648{
3649 u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
3650 u32 vddc_dly, acpi_dly, vbi_dly;
3651 u32 reference_clock;
3652
3653 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
3654
3655 voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
3cf8bb1a 3656 backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
a9e61410
AD
3657
3658 if (voltage_response_time == 0)
3659 voltage_response_time = 1000;
3660
3661 acpi_delay_time = 15000;
3662 vbi_time_out = 100000;
3663
3664 reference_clock = radeon_get_xclk(rdev);
3665
3666 vddc_dly = (voltage_response_time * reference_clock) / 100;
3667 acpi_dly = (acpi_delay_time * reference_clock) / 100;
3668 vbi_dly = (vbi_time_out * reference_clock) / 100;
3669
3670 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
3671 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
3672 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
3673 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
3674}
3675
3676static void si_program_ds_registers(struct radeon_device *rdev)
3677{
3678 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3679 u32 tmp = 1; /* XXX: 0x10 on tahiti A0 */
3680
3681 if (eg_pi->sclk_deep_sleep) {
3682 WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
3683 WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
3684 ~AUTOSCALE_ON_SS_CLEAR);
3685 }
3686}
3687
3688static void si_program_display_gap(struct radeon_device *rdev)
3689{
3690 u32 tmp, pipe;
3691 int i;
3692
3693 tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3694 if (rdev->pm.dpm.new_active_crtc_count > 0)
3695 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3696 else
3697 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3698
3699 if (rdev->pm.dpm.new_active_crtc_count > 1)
3700 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3701 else
3702 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3703
3704 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3705
3706 tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
3707 pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
3708
3709 if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
3710 (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
3711 /* find the first active crtc */
3712 for (i = 0; i < rdev->num_crtc; i++) {
3713 if (rdev->pm.dpm.new_active_crtcs & (1 << i))
3714 break;
3715 }
3716 if (i == rdev->num_crtc)
3717 pipe = 0;
3718 else
3719 pipe = i;
3720
3721 tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
3722 tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
3723 WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
3724 }
3725
4573388c
AD
3726 /* Setting this to false forces the performance state to low if the crtcs are disabled.
3727 * This can be a problem on PowerXpress systems or if you want to use the card
ffcda352 3728 * for offscreen rendering or compute if there are no crtcs enabled.
4573388c 3729 */
ffcda352 3730 si_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
a9e61410
AD
3731}
3732
3733static void si_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
3734{
3735 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3736
3737 if (enable) {
3738 if (pi->sclk_ss)
3739 WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
3740 } else {
3741 WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
3742 WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
3743 }
3744}
3745
3746static void si_setup_bsp(struct radeon_device *rdev)
3747{
3748 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3749 u32 xclk = radeon_get_xclk(rdev);
3750
3751 r600_calculate_u_and_p(pi->asi,
3752 xclk,
3753 16,
3754 &pi->bsp,
3755 &pi->bsu);
3756
3757 r600_calculate_u_and_p(pi->pasi,
3758 xclk,
3759 16,
3760 &pi->pbsp,
3761 &pi->pbsu);
3762
3763
3cf8bb1a 3764 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
a9e61410
AD
3765 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
3766
3767 WREG32(CG_BSP, pi->dsp);
3768}
3769
3770static void si_program_git(struct radeon_device *rdev)
3771{
3772 WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
3773}
3774
3775static void si_program_tp(struct radeon_device *rdev)
3776{
3777 int i;
3778 enum r600_td td = R600_TD_DFLT;
3779
3780 for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
3781 WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
3782
3783 if (td == R600_TD_AUTO)
3784 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
3785 else
3786 WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
3787
3788 if (td == R600_TD_UP)
3789 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
3790
3791 if (td == R600_TD_DOWN)
3792 WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
3793}
3794
3795static void si_program_tpp(struct radeon_device *rdev)
3796{
3797 WREG32(CG_TPC, R600_TPC_DFLT);
3798}
3799
3800static void si_program_sstp(struct radeon_device *rdev)
3801{
3802 WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
3803}
3804
3805static void si_enable_display_gap(struct radeon_device *rdev)
3806{
3807 u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
3808
489bc476
AD
3809 tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3810 tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
3811 DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
3812
a9e61410 3813 tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
489bc476 3814 tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
a9e61410
AD
3815 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
3816 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3817}
3818
3819static void si_program_vc(struct radeon_device *rdev)
3820{
3821 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3822
3823 WREG32(CG_FTV, pi->vrc);
3824}
3825
3826static void si_clear_vc(struct radeon_device *rdev)
3827{
3828 WREG32(CG_FTV, 0);
3829}
3830
cc8dbbb4 3831u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
a9e61410
AD
3832{
3833 u8 mc_para_index;
3834
3835 if (memory_clock < 10000)
3836 mc_para_index = 0;
3837 else if (memory_clock >= 80000)
3838 mc_para_index = 0x0f;
3839 else
3840 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
3841 return mc_para_index;
3842}
3843
cc8dbbb4 3844u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
a9e61410
AD
3845{
3846 u8 mc_para_index;
3847
3848 if (strobe_mode) {
3849 if (memory_clock < 12500)
3850 mc_para_index = 0x00;
3851 else if (memory_clock > 47500)
3852 mc_para_index = 0x0f;
3853 else
3854 mc_para_index = (u8)((memory_clock - 10000) / 2500);
3855 } else {
3856 if (memory_clock < 65000)
3857 mc_para_index = 0x00;
3858 else if (memory_clock > 135000)
3859 mc_para_index = 0x0f;
3860 else
3861 mc_para_index = (u8)((memory_clock - 60000) / 5000);
3862 }
3863 return mc_para_index;
3864}
3865
3866static u8 si_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
3867{
3868 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3869 bool strobe_mode = false;
3870 u8 result = 0;
3871
3872 if (mclk <= pi->mclk_strobe_mode_threshold)
3873 strobe_mode = true;
3874
3875 if (pi->mem_gddr5)
3876 result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
3877 else
3878 result = si_get_ddr3_mclk_frequency_ratio(mclk);
3879
3880 if (strobe_mode)
3881 result |= SISLANDS_SMC_STROBE_ENABLE;
3882
3883 return result;
3884}
3885
3886static int si_upload_firmware(struct radeon_device *rdev)
3887{
3888 struct si_power_info *si_pi = si_get_pi(rdev);
3889 int ret;
3890
3891 si_reset_smc(rdev);
3892 si_stop_smc_clock(rdev);
3893
3894 ret = si_load_smc_ucode(rdev, si_pi->sram_end);
3895
3896 return ret;
3897}
3898
3899static bool si_validate_phase_shedding_tables(struct radeon_device *rdev,
3900 const struct atom_voltage_table *table,
3901 const struct radeon_phase_shedding_limits_table *limits)
3902{
3903 u32 data, num_bits, num_levels;
3904
3905 if ((table == NULL) || (limits == NULL))
3906 return false;
3907
3908 data = table->mask_low;
3909
3910 num_bits = hweight32(data);
3911
3912 if (num_bits == 0)
3913 return false;
3914
3915 num_levels = (1 << num_bits);
3916
3917 if (table->count != num_levels)
3918 return false;
3919
3920 if (limits->count != (num_levels - 1))
3921 return false;
3922
3923 return true;
3924}
3925
cc8dbbb4
AD
3926void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
3927 u32 max_voltage_steps,
3928 struct atom_voltage_table *voltage_table)
a9e61410
AD
3929{
3930 unsigned int i, diff;
3931
9dd9333b 3932 if (voltage_table->count <= max_voltage_steps)
a9e61410
AD
3933 return;
3934
9dd9333b 3935 diff = voltage_table->count - max_voltage_steps;
a9e61410 3936
9dd9333b 3937 for (i= 0; i < max_voltage_steps; i++)
a9e61410
AD
3938 voltage_table->entries[i] = voltage_table->entries[i + diff];
3939
9dd9333b 3940 voltage_table->count = max_voltage_steps;
a9e61410
AD
3941}
3942
636e2582
AD
3943static int si_get_svi2_voltage_table(struct radeon_device *rdev,
3944 struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
3945 struct atom_voltage_table *voltage_table)
3946{
3947 u32 i;
3948
3949 if (voltage_dependency_table == NULL)
3950 return -EINVAL;
3951
3952 voltage_table->mask_low = 0;
3953 voltage_table->phase_delay = 0;
3954
3955 voltage_table->count = voltage_dependency_table->count;
3956 for (i = 0; i < voltage_table->count; i++) {
3957 voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
3958 voltage_table->entries[i].smio_low = 0;
3959 }
3960
3961 return 0;
3962}
3963
a9e61410
AD
3964static int si_construct_voltage_tables(struct radeon_device *rdev)
3965{
3966 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3967 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3968 struct si_power_info *si_pi = si_get_pi(rdev);
3969 int ret;
3970
636e2582
AD
3971 if (pi->voltage_control) {
3972 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
3973 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
3974 if (ret)
3975 return ret;
a9e61410 3976
636e2582
AD
3977 if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
3978 si_trim_voltage_table_to_fit_state_table(rdev,
3979 SISLANDS_MAX_NO_VREG_STEPS,
3980 &eg_pi->vddc_voltage_table);
3981 } else if (si_pi->voltage_control_svi2) {
3982 ret = si_get_svi2_voltage_table(rdev,
3983 &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3984 &eg_pi->vddc_voltage_table);
3985 if (ret)
3986 return ret;
3987 } else {
3988 return -EINVAL;
3989 }
a9e61410
AD
3990
3991 if (eg_pi->vddci_control) {
3992 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
3993 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
3994 if (ret)
3995 return ret;
3996
3997 if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
9dd9333b
AD
3998 si_trim_voltage_table_to_fit_state_table(rdev,
3999 SISLANDS_MAX_NO_VREG_STEPS,
4000 &eg_pi->vddci_voltage_table);
a9e61410 4001 }
636e2582
AD
4002 if (si_pi->vddci_control_svi2) {
4003 ret = si_get_svi2_voltage_table(rdev,
4004 &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
4005 &eg_pi->vddci_voltage_table);
4006 if (ret)
4007 return ret;
4008 }
a9e61410
AD
4009
4010 if (pi->mvdd_control) {
4011 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
4012 VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
4013
4014 if (ret) {
4015 pi->mvdd_control = false;
4016 return ret;
4017 }
4018
4019 if (si_pi->mvdd_voltage_table.count == 0) {
4020 pi->mvdd_control = false;
4021 return -EINVAL;
4022 }
4023
4024 if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
9dd9333b
AD
4025 si_trim_voltage_table_to_fit_state_table(rdev,
4026 SISLANDS_MAX_NO_VREG_STEPS,
4027 &si_pi->mvdd_voltage_table);
a9e61410
AD
4028 }
4029
4030 if (si_pi->vddc_phase_shed_control) {
4031 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
4032 VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
4033 if (ret)
4034 si_pi->vddc_phase_shed_control = false;
4035
4036 if ((si_pi->vddc_phase_shed_table.count == 0) ||
4037 (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
4038 si_pi->vddc_phase_shed_control = false;
4039 }
4040
4041 return 0;
4042}
4043
4044static void si_populate_smc_voltage_table(struct radeon_device *rdev,
4045 const struct atom_voltage_table *voltage_table,
4046 SISLANDS_SMC_STATETABLE *table)
4047{
4048 unsigned int i;
4049
4050 for (i = 0; i < voltage_table->count; i++)
4051 table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
4052}
4053
4054static int si_populate_smc_voltage_tables(struct radeon_device *rdev,
4055 SISLANDS_SMC_STATETABLE *table)
4056{
4057 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4058 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4059 struct si_power_info *si_pi = si_get_pi(rdev);
4060 u8 i;
4061
636e2582
AD
4062 if (si_pi->voltage_control_svi2) {
4063 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
4064 si_pi->svc_gpio_id);
4065 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
4066 si_pi->svd_gpio_id);
4067 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
4068 2);
4069 } else {
4070 if (eg_pi->vddc_voltage_table.count) {
4071 si_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
4072 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4073 cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
4074
4075 for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
4076 if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
4077 table->maxVDDCIndexInPPTable = i;
4078 break;
4079 }
a9e61410
AD
4080 }
4081 }
a9e61410 4082
636e2582
AD
4083 if (eg_pi->vddci_voltage_table.count) {
4084 si_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
a9e61410 4085
636e2582
AD
4086 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
4087 cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
4088 }
a9e61410
AD
4089
4090
636e2582
AD
4091 if (si_pi->mvdd_voltage_table.count) {
4092 si_populate_smc_voltage_table(rdev, &si_pi->mvdd_voltage_table, table);
a9e61410 4093
636e2582
AD
4094 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
4095 cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
4096 }
a9e61410 4097
636e2582
AD
4098 if (si_pi->vddc_phase_shed_control) {
4099 if (si_validate_phase_shedding_tables(rdev, &si_pi->vddc_phase_shed_table,
4100 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
4101 si_populate_smc_voltage_table(rdev, &si_pi->vddc_phase_shed_table, table);
a9e61410 4102
636e2582
AD
4103 table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4104 cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
a9e61410 4105
636e2582
AD
4106 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
4107 (u32)si_pi->vddc_phase_shed_table.phase_delay);
4108 } else {
4109 si_pi->vddc_phase_shed_control = false;
4110 }
a9e61410
AD
4111 }
4112 }
4113
4114 return 0;
4115}
4116
4117static int si_populate_voltage_value(struct radeon_device *rdev,
4118 const struct atom_voltage_table *table,
4119 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4120{
4121 unsigned int i;
4122
4123 for (i = 0; i < table->count; i++) {
4124 if (value <= table->entries[i].value) {
4125 voltage->index = (u8)i;
4126 voltage->value = cpu_to_be16(table->entries[i].value);
4127 break;
4128 }
4129 }
4130
4131 if (i >= table->count)
4132 return -EINVAL;
4133
4134 return 0;
4135}
4136
4137static int si_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
4138 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4139{
4140 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4141 struct si_power_info *si_pi = si_get_pi(rdev);
4142
4143 if (pi->mvdd_control) {
4144 if (mclk <= pi->mvdd_split_frequency)
4145 voltage->index = 0;
4146 else
4147 voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
4148
4149 voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
4150 }
4151 return 0;
4152}
4153
4154static int si_get_std_voltage_value(struct radeon_device *rdev,
4155 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
4156 u16 *std_voltage)
4157{
4158 u16 v_index;
4159 bool voltage_found = false;
4160 *std_voltage = be16_to_cpu(voltage->value);
4161
4162 if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
4163 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
4164 if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
4165 return -EINVAL;
4166
4167 for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4168 if (be16_to_cpu(voltage->value) ==
4169 (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4170 voltage_found = true;
4171 if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4172 *std_voltage =
4173 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4174 else
4175 *std_voltage =
4176 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4177 break;
4178 }
4179 }
4180
4181 if (!voltage_found) {
4182 for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4183 if (be16_to_cpu(voltage->value) <=
4184 (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4185 voltage_found = true;
4186 if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4187 *std_voltage =
4188 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4189 else
4190 *std_voltage =
4191 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4192 break;
4193 }
4194 }
4195 }
4196 } else {
4197 if ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4198 *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
4199 }
4200 }
4201
4202 return 0;
4203}
4204
4205static int si_populate_std_voltage_value(struct radeon_device *rdev,
4206 u16 value, u8 index,
4207 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4208{
4209 voltage->index = index;
4210 voltage->value = cpu_to_be16(value);
4211
4212 return 0;
4213}
4214
4215static int si_populate_phase_shedding_value(struct radeon_device *rdev,
4216 const struct radeon_phase_shedding_limits_table *limits,
4217 u16 voltage, u32 sclk, u32 mclk,
4218 SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
4219{
4220 unsigned int i;
4221
4222 for (i = 0; i < limits->count; i++) {
4223 if ((voltage <= limits->entries[i].voltage) &&
4224 (sclk <= limits->entries[i].sclk) &&
4225 (mclk <= limits->entries[i].mclk))
4226 break;
4227 }
4228
4229 smc_voltage->phase_settings = (u8)i;
4230
4231 return 0;
4232}
4233
4234static int si_init_arb_table_index(struct radeon_device *rdev)
4235{
4236 struct si_power_info *si_pi = si_get_pi(rdev);
4237 u32 tmp;
4238 int ret;
4239
4240 ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start, &tmp, si_pi->sram_end);
4241 if (ret)
4242 return ret;
4243
4244 tmp &= 0x00FFFFFF;
4245 tmp |= MC_CG_ARB_FREQ_F1 << 24;
4246
4247 return si_write_smc_sram_dword(rdev, si_pi->arb_table_start, tmp, si_pi->sram_end);
4248}
4249
4250static int si_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
4251{
4252 return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
4253}
4254
4255static int si_reset_to_default(struct radeon_device *rdev)
4256{
4257 return (si_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
4258 0 : -EINVAL;
4259}
4260
4261static int si_force_switch_to_arb_f0(struct radeon_device *rdev)
4262{
4263 struct si_power_info *si_pi = si_get_pi(rdev);
4264 u32 tmp;
4265 int ret;
4266
4267 ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start,
4268 &tmp, si_pi->sram_end);
4269 if (ret)
4270 return ret;
4271
4272 tmp = (tmp >> 24) & 0xff;
4273
4274 if (tmp == MC_CG_ARB_FREQ_F0)
4275 return 0;
4276
4277 return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
4278}
4279
4280static u32 si_calculate_memory_refresh_rate(struct radeon_device *rdev,
4281 u32 engine_clock)
4282{
a9e61410
AD
4283 u32 dram_rows;
4284 u32 dram_refresh_rate;
4285 u32 mc_arb_rfsh_rate;
4286 u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
4287
f44a0120
AD
4288 if (tmp >= 4)
4289 dram_rows = 16384;
a9e61410 4290 else
f44a0120 4291 dram_rows = 1 << (tmp + 10);
a9e61410
AD
4292
4293 dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
4294 mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
4295
4296 return mc_arb_rfsh_rate;
4297}
4298
4299static int si_populate_memory_timing_parameters(struct radeon_device *rdev,
4300 struct rv7xx_pl *pl,
4301 SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
4302{
4303 u32 dram_timing;
4304 u32 dram_timing2;
4305 u32 burst_time;
4306
4307 arb_regs->mc_arb_rfsh_rate =
4308 (u8)si_calculate_memory_refresh_rate(rdev, pl->sclk);
4309
4310 radeon_atom_set_engine_dram_timings(rdev,
4311 pl->sclk,
3cf8bb1a 4312 pl->mclk);
a9e61410
AD
4313
4314 dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4315 dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4316 burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
4317
4318 arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
4319 arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
4320 arb_regs->mc_arb_burst_time = (u8)burst_time;
4321
4322 return 0;
4323}
4324
4325static int si_do_program_memory_timing_parameters(struct radeon_device *rdev,
4326 struct radeon_ps *radeon_state,
4327 unsigned int first_arb_set)
4328{
4329 struct si_power_info *si_pi = si_get_pi(rdev);
4330 struct ni_ps *state = ni_get_ps(radeon_state);
4331 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4332 int i, ret = 0;
4333
4334 for (i = 0; i < state->performance_level_count; i++) {
4335 ret = si_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
4336 if (ret)
4337 break;
4338 ret = si_copy_bytes_to_smc(rdev,
4339 si_pi->arb_table_start +
4340 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4341 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
4342 (u8 *)&arb_regs,
4343 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4344 si_pi->sram_end);
4345 if (ret)
4346 break;
3cf8bb1a 4347 }
a9e61410
AD
4348
4349 return ret;
4350}
4351
4352static int si_program_memory_timing_parameters(struct radeon_device *rdev,
4353 struct radeon_ps *radeon_new_state)
4354{
4355 return si_do_program_memory_timing_parameters(rdev, radeon_new_state,
4356 SISLANDS_DRIVER_STATE_ARB_INDEX);
4357}
4358
4359static int si_populate_initial_mvdd_value(struct radeon_device *rdev,
4360 struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4361{
4362 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4363 struct si_power_info *si_pi = si_get_pi(rdev);
4364
4365 if (pi->mvdd_control)
4366 return si_populate_voltage_value(rdev, &si_pi->mvdd_voltage_table,
4367 si_pi->mvdd_bootup_value, voltage);
4368
4369 return 0;
4370}
4371
4372static int si_populate_smc_initial_state(struct radeon_device *rdev,
4373 struct radeon_ps *radeon_initial_state,
4374 SISLANDS_SMC_STATETABLE *table)
4375{
4376 struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
4377 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4378 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4379 struct si_power_info *si_pi = si_get_pi(rdev);
4380 u32 reg;
4381 int ret;
4382
4383 table->initialState.levels[0].mclk.vDLL_CNTL =
4384 cpu_to_be32(si_pi->clock_registers.dll_cntl);
4385 table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4386 cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
4387 table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4388 cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
4389 table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4390 cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
4391 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
4392 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
4393 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4394 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
4395 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4396 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
4397 table->initialState.levels[0].mclk.vMPLL_SS =
4398 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4399 table->initialState.levels[0].mclk.vMPLL_SS2 =
4400 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4401
4402 table->initialState.levels[0].mclk.mclk_value =
4403 cpu_to_be32(initial_state->performance_levels[0].mclk);
4404
4405 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4406 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
4407 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4408 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
4409 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4410 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
4411 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4412 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
4413 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
4414 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
4415 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
4416 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
4417
4418 table->initialState.levels[0].sclk.sclk_value =
4419 cpu_to_be32(initial_state->performance_levels[0].sclk);
4420
4421 table->initialState.levels[0].arbRefreshState =
4422 SISLANDS_INITIAL_STATE_ARB_INDEX;
4423
4424 table->initialState.levels[0].ACIndex = 0;
4425
4426 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4427 initial_state->performance_levels[0].vddc,
4428 &table->initialState.levels[0].vddc);
4429
4430 if (!ret) {
4431 u16 std_vddc;
4432
4433 ret = si_get_std_voltage_value(rdev,
4434 &table->initialState.levels[0].vddc,
4435 &std_vddc);
4436 if (!ret)
4437 si_populate_std_voltage_value(rdev, std_vddc,
4438 table->initialState.levels[0].vddc.index,
4439 &table->initialState.levels[0].std_vddc);
4440 }
4441
4442 if (eg_pi->vddci_control)
4443 si_populate_voltage_value(rdev,
4444 &eg_pi->vddci_voltage_table,
4445 initial_state->performance_levels[0].vddci,
4446 &table->initialState.levels[0].vddci);
4447
4448 if (si_pi->vddc_phase_shed_control)
4449 si_populate_phase_shedding_value(rdev,
4450 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4451 initial_state->performance_levels[0].vddc,
4452 initial_state->performance_levels[0].sclk,
4453 initial_state->performance_levels[0].mclk,
4454 &table->initialState.levels[0].vddc);
4455
4456 si_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
4457
4458 reg = CG_R(0xffff) | CG_L(0);
4459 table->initialState.levels[0].aT = cpu_to_be32(reg);
4460
4461 table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
4462
4463 table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
4464
4465 if (pi->mem_gddr5) {
4466 table->initialState.levels[0].strobeMode =
4467 si_get_strobe_mode_settings(rdev,
4468 initial_state->performance_levels[0].mclk);
4469
4470 if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
4471 table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
4472 else
4473 table->initialState.levels[0].mcFlags = 0;
4474 }
4475
4476 table->initialState.levelCount = 1;
4477
4478 table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
4479
4480 table->initialState.levels[0].dpm2.MaxPS = 0;
4481 table->initialState.levels[0].dpm2.NearTDPDec = 0;
4482 table->initialState.levels[0].dpm2.AboveSafeInc = 0;
4483 table->initialState.levels[0].dpm2.BelowSafeInc = 0;
4484 table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4485
4486 reg = MIN_POWER_MASK | MAX_POWER_MASK;
4487 table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4488
4489 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4490 table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4491
4492 return 0;
4493}
4494
4495static int si_populate_smc_acpi_state(struct radeon_device *rdev,
4496 SISLANDS_SMC_STATETABLE *table)
4497{
4498 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4499 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4500 struct si_power_info *si_pi = si_get_pi(rdev);
4501 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4502 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4503 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4504 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4505 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4506 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4507 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4508 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4509 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4510 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4511 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4512 u32 reg;
4513 int ret;
4514
4515 table->ACPIState = table->initialState;
4516
4517 table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
4518
4519 if (pi->acpi_vddc) {
4520 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4521 pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
4522 if (!ret) {
4523 u16 std_vddc;
4524
4525 ret = si_get_std_voltage_value(rdev,
4526 &table->ACPIState.levels[0].vddc, &std_vddc);
4527 if (!ret)
4528 si_populate_std_voltage_value(rdev, std_vddc,
4529 table->ACPIState.levels[0].vddc.index,
4530 &table->ACPIState.levels[0].std_vddc);
4531 }
4532 table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
4533
4534 if (si_pi->vddc_phase_shed_control) {
4535 si_populate_phase_shedding_value(rdev,
4536 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4537 pi->acpi_vddc,
4538 0,
4539 0,
4540 &table->ACPIState.levels[0].vddc);
4541 }
4542 } else {
4543 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4544 pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
4545 if (!ret) {
4546 u16 std_vddc;
4547
4548 ret = si_get_std_voltage_value(rdev,
4549 &table->ACPIState.levels[0].vddc, &std_vddc);
4550
4551 if (!ret)
4552 si_populate_std_voltage_value(rdev, std_vddc,
4553 table->ACPIState.levels[0].vddc.index,
4554 &table->ACPIState.levels[0].std_vddc);
4555 }
4556 table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(rdev,
4557 si_pi->sys_pcie_mask,
4558 si_pi->boot_pcie_gen,
4559 RADEON_PCIE_GEN1);
4560
4561 if (si_pi->vddc_phase_shed_control)
4562 si_populate_phase_shedding_value(rdev,
4563 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4564 pi->min_vddc_in_table,
4565 0,
4566 0,
4567 &table->ACPIState.levels[0].vddc);
4568 }
4569
4570 if (pi->acpi_vddc) {
4571 if (eg_pi->acpi_vddci)
4572 si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
4573 eg_pi->acpi_vddci,
4574 &table->ACPIState.levels[0].vddci);
4575 }
4576
4577 mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
4578 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4579
4580 dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
4581
4582 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4583 spll_func_cntl_2 |= SCLK_MUX_SEL(4);
4584
4585 table->ACPIState.levels[0].mclk.vDLL_CNTL =
4586 cpu_to_be32(dll_cntl);
4587 table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4588 cpu_to_be32(mclk_pwrmgt_cntl);
4589 table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4590 cpu_to_be32(mpll_ad_func_cntl);
4591 table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4592 cpu_to_be32(mpll_dq_func_cntl);
4593 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
4594 cpu_to_be32(mpll_func_cntl);
4595 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4596 cpu_to_be32(mpll_func_cntl_1);
4597 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4598 cpu_to_be32(mpll_func_cntl_2);
4599 table->ACPIState.levels[0].mclk.vMPLL_SS =
4600 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4601 table->ACPIState.levels[0].mclk.vMPLL_SS2 =
4602 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4603
4604 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4605 cpu_to_be32(spll_func_cntl);
4606 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4607 cpu_to_be32(spll_func_cntl_2);
4608 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4609 cpu_to_be32(spll_func_cntl_3);
4610 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4611 cpu_to_be32(spll_func_cntl_4);
4612
4613 table->ACPIState.levels[0].mclk.mclk_value = 0;
4614 table->ACPIState.levels[0].sclk.sclk_value = 0;
4615
4616 si_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
4617
4618 if (eg_pi->dynamic_ac_timing)
4619 table->ACPIState.levels[0].ACIndex = 0;
4620
4621 table->ACPIState.levels[0].dpm2.MaxPS = 0;
4622 table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
4623 table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
4624 table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
4625 table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4626
4627 reg = MIN_POWER_MASK | MAX_POWER_MASK;
4628 table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4629
4630 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4631 table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4632
4633 return 0;
4634}
4635
4636static int si_populate_ulv_state(struct radeon_device *rdev,
4637 SISLANDS_SMC_SWSTATE *state)
4638{
4639 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4640 struct si_power_info *si_pi = si_get_pi(rdev);
4641 struct si_ulv_param *ulv = &si_pi->ulv;
4642 u32 sclk_in_sr = 1350; /* ??? */
4643 int ret;
4644
4645 ret = si_convert_power_level_to_smc(rdev, &ulv->pl,
4646 &state->levels[0]);
4647 if (!ret) {
4648 if (eg_pi->sclk_deep_sleep) {
4649 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
4650 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
4651 else
4652 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
4653 }
4654 if (ulv->one_pcie_lane_in_ulv)
4655 state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
4656 state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
4657 state->levels[0].ACIndex = 1;
4658 state->levels[0].std_vddc = state->levels[0].vddc;
4659 state->levelCount = 1;
4660
4661 state->flags |= PPSMC_SWSTATE_FLAG_DC;
4662 }
4663
4664 return ret;
4665}
4666
4667static int si_program_ulv_memory_timing_parameters(struct radeon_device *rdev)
4668{
4669 struct si_power_info *si_pi = si_get_pi(rdev);
4670 struct si_ulv_param *ulv = &si_pi->ulv;
4671 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4672 int ret;
4673
4674 ret = si_populate_memory_timing_parameters(rdev, &ulv->pl,
4675 &arb_regs);
4676 if (ret)
4677 return ret;
4678
4679 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
4680 ulv->volt_change_delay);
4681
4682 ret = si_copy_bytes_to_smc(rdev,
4683 si_pi->arb_table_start +
4684 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4685 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
4686 (u8 *)&arb_regs,
4687 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4688 si_pi->sram_end);
4689
4690 return ret;
4691}
4692
4693static void si_get_mvdd_configuration(struct radeon_device *rdev)
4694{
4695 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4696
4697 pi->mvdd_split_frequency = 30000;
4698}
4699
4700static int si_init_smc_table(struct radeon_device *rdev)
4701{
4702 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4703 struct si_power_info *si_pi = si_get_pi(rdev);
4704 struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
4705 const struct si_ulv_param *ulv = &si_pi->ulv;
4706 SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
4707 int ret;
4708 u32 lane_width;
4709 u32 vr_hot_gpio;
4710
4711 si_populate_smc_voltage_tables(rdev, table);
4712
4713 switch (rdev->pm.int_thermal_type) {
4714 case THERMAL_TYPE_SI:
4715 case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
4716 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
4717 break;
4718 case THERMAL_TYPE_NONE:
4719 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
4720 break;
4721 default:
4722 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
4723 break;
4724 }
4725
4726 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
4727 table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
4728
4729 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
4730 if ((rdev->pdev->device != 0x6818) && (rdev->pdev->device != 0x6819))
4731 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
4732 }
4733
4734 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
4735 table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
4736
4737 if (pi->mem_gddr5)
4738 table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
4739
4740 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
6960394f 4741 table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
a9e61410
AD
4742
4743 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
4744 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
4745 vr_hot_gpio = rdev->pm.dpm.backbias_response_time;
4746 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
4747 vr_hot_gpio);
4748 }
4749
4750 ret = si_populate_smc_initial_state(rdev, radeon_boot_state, table);
4751 if (ret)
4752 return ret;
4753
4754 ret = si_populate_smc_acpi_state(rdev, table);
4755 if (ret)
4756 return ret;
4757
4758 table->driverState = table->initialState;
4759
4760 ret = si_do_program_memory_timing_parameters(rdev, radeon_boot_state,
4761 SISLANDS_INITIAL_STATE_ARB_INDEX);
4762 if (ret)
4763 return ret;
4764
4765 if (ulv->supported && ulv->pl.vddc) {
4766 ret = si_populate_ulv_state(rdev, &table->ULVState);
4767 if (ret)
4768 return ret;
4769
4770 ret = si_program_ulv_memory_timing_parameters(rdev);
4771 if (ret)
4772 return ret;
4773
4774 WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
4775 WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
4776
4777 lane_width = radeon_get_pcie_lanes(rdev);
4778 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
4779 } else {
4780 table->ULVState = table->initialState;
4781 }
4782
4783 return si_copy_bytes_to_smc(rdev, si_pi->state_table_start,
4784 (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
4785 si_pi->sram_end);
4786}
4787
4788static int si_calculate_sclk_params(struct radeon_device *rdev,
4789 u32 engine_clock,
4790 SISLANDS_SMC_SCLK_VALUE *sclk)
4791{
4792 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4793 struct si_power_info *si_pi = si_get_pi(rdev);
4794 struct atom_clock_dividers dividers;
4795 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4796 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4797 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4798 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4799 u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
4800 u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
4801 u64 tmp;
4802 u32 reference_clock = rdev->clock.spll.reference_freq;
4803 u32 reference_divider;
4804 u32 fbdiv;
4805 int ret;
4806
4807 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
4808 engine_clock, false, &dividers);
4809 if (ret)
4810 return ret;
4811
4812 reference_divider = 1 + dividers.ref_div;
4813
4814 tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
4815 do_div(tmp, reference_clock);
4816 fbdiv = (u32) tmp;
4817
4818 spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
4819 spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
4820 spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
4821
4822 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4823 spll_func_cntl_2 |= SCLK_MUX_SEL(2);
4824
3cf8bb1a
JG
4825 spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
4826 spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
4827 spll_func_cntl_3 |= SPLL_DITHEN;
a9e61410
AD
4828
4829 if (pi->sclk_ss) {
4830 struct radeon_atom_ss ss;
4831 u32 vco_freq = engine_clock * dividers.post_div;
4832
4833 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4834 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
4835 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
4836 u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
4837
4838 cg_spll_spread_spectrum &= ~CLK_S_MASK;
4839 cg_spll_spread_spectrum |= CLK_S(clk_s);
4840 cg_spll_spread_spectrum |= SSEN;
4841
4842 cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
4843 cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
4844 }
4845 }
4846
4847 sclk->sclk_value = engine_clock;
4848 sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
4849 sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
4850 sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
4851 sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
4852 sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
4853 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
4854
4855 return 0;
4856}
4857
4858static int si_populate_sclk_value(struct radeon_device *rdev,
4859 u32 engine_clock,
4860 SISLANDS_SMC_SCLK_VALUE *sclk)
4861{
4862 SISLANDS_SMC_SCLK_VALUE sclk_tmp;
4863 int ret;
4864
4865 ret = si_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
4866 if (!ret) {
4867 sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
4868 sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
4869 sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
4870 sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
4871 sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
4872 sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
4873 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
4874 }
4875
4876 return ret;
4877}
4878
4879static int si_populate_mclk_value(struct radeon_device *rdev,
4880 u32 engine_clock,
4881 u32 memory_clock,
4882 SISLANDS_SMC_MCLK_VALUE *mclk,
4883 bool strobe_mode,
4884 bool dll_state_on)
4885{
4886 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4887 struct si_power_info *si_pi = si_get_pi(rdev);
4888 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4889 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4890 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4891 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4892 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4893 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4894 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4895 u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
4896 u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
4897 struct atom_mpll_param mpll_param;
4898 int ret;
4899
4900 ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
4901 if (ret)
4902 return ret;
4903
4904 mpll_func_cntl &= ~BWCTRL_MASK;
4905 mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
4906
4907 mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
4908 mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
4909 CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
4910
4911 mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
4912 mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
4913
4914 if (pi->mem_gddr5) {
4915 mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
4916 mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
4917 YCLK_POST_DIV(mpll_param.post_div);
4918 }
4919
4920 if (pi->mclk_ss) {
4921 struct radeon_atom_ss ss;
4922 u32 freq_nom;
4923 u32 tmp;
4924 u32 reference_clock = rdev->clock.mpll.reference_freq;
4925
4926 if (pi->mem_gddr5)
4927 freq_nom = memory_clock * 4;
4928 else
4929 freq_nom = memory_clock * 2;
4930
4931 tmp = freq_nom / reference_clock;
4932 tmp = tmp * tmp;
4933 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
3cf8bb1a 4934 ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
a9e61410
AD
4935 u32 clks = reference_clock * 5 / ss.rate;
4936 u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
4937
3cf8bb1a
JG
4938 mpll_ss1 &= ~CLKV_MASK;
4939 mpll_ss1 |= CLKV(clkv);
a9e61410 4940
3cf8bb1a
JG
4941 mpll_ss2 &= ~CLKS_MASK;
4942 mpll_ss2 |= CLKS(clks);
a9e61410
AD
4943 }
4944 }
4945
4946 mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
4947 mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
4948
4949 if (dll_state_on)
4950 mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
4951 else
4952 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4953
4954 mclk->mclk_value = cpu_to_be32(memory_clock);
4955 mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
4956 mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
4957 mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
4958 mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
4959 mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
4960 mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
4961 mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
4962 mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
4963 mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
4964
4965 return 0;
4966}
4967
4968static void si_populate_smc_sp(struct radeon_device *rdev,
4969 struct radeon_ps *radeon_state,
4970 SISLANDS_SMC_SWSTATE *smc_state)
4971{
4972 struct ni_ps *ps = ni_get_ps(radeon_state);
4973 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4974 int i;
4975
4976 for (i = 0; i < ps->performance_level_count - 1; i++)
4977 smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
4978
4979 smc_state->levels[ps->performance_level_count - 1].bSP =
4980 cpu_to_be32(pi->psp);
4981}
4982
4983static int si_convert_power_level_to_smc(struct radeon_device *rdev,
4984 struct rv7xx_pl *pl,
4985 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
4986{
4987 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4988 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4989 struct si_power_info *si_pi = si_get_pi(rdev);
4990 int ret;
4991 bool dll_state_on;
4992 u16 std_vddc;
4993 bool gmc_pg = false;
4994
4995 if (eg_pi->pcie_performance_request &&
4996 (si_pi->force_pcie_gen != RADEON_PCIE_GEN_INVALID))
4997 level->gen2PCIE = (u8)si_pi->force_pcie_gen;
4998 else
4999 level->gen2PCIE = (u8)pl->pcie_gen;
5000
5001 ret = si_populate_sclk_value(rdev, pl->sclk, &level->sclk);
5002 if (ret)
5003 return ret;
5004
5005 level->mcFlags = 0;
5006
5007 if (pi->mclk_stutter_mode_threshold &&
5008 (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
5009 !eg_pi->uvd_enabled &&
5010 (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
5011 (rdev->pm.dpm.new_active_crtc_count <= 2)) {
5012 level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
5013
5014 if (gmc_pg)
5015 level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
5016 }
5017
5018 if (pi->mem_gddr5) {
5019 if (pl->mclk > pi->mclk_edc_enable_threshold)
5020 level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
5021
5022 if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
5023 level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
5024
5025 level->strobeMode = si_get_strobe_mode_settings(rdev, pl->mclk);
5026
5027 if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
5028 if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
5029 ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
5030 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5031 else
5032 dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
5033 } else {
5034 dll_state_on = false;
5035 }
5036 } else {
5037 level->strobeMode = si_get_strobe_mode_settings(rdev,
5038 pl->mclk);
5039
5040 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5041 }
5042
5043 ret = si_populate_mclk_value(rdev,
5044 pl->sclk,
5045 pl->mclk,
5046 &level->mclk,
5047 (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
5048 if (ret)
5049 return ret;
5050
5051 ret = si_populate_voltage_value(rdev,
5052 &eg_pi->vddc_voltage_table,
5053 pl->vddc, &level->vddc);
5054 if (ret)
5055 return ret;
5056
5057
5058 ret = si_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
5059 if (ret)
5060 return ret;
5061
5062 ret = si_populate_std_voltage_value(rdev, std_vddc,
5063 level->vddc.index, &level->std_vddc);
5064 if (ret)
5065 return ret;
5066
5067 if (eg_pi->vddci_control) {
5068 ret = si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
5069 pl->vddci, &level->vddci);
5070 if (ret)
5071 return ret;
5072 }
5073
5074 if (si_pi->vddc_phase_shed_control) {
5075 ret = si_populate_phase_shedding_value(rdev,
5076 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
5077 pl->vddc,
5078 pl->sclk,
5079 pl->mclk,
5080 &level->vddc);
5081 if (ret)
5082 return ret;
5083 }
5084
5085 level->MaxPoweredUpCU = si_pi->max_cu;
5086
5087 ret = si_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
5088
5089 return ret;
5090}
5091
5092static int si_populate_smc_t(struct radeon_device *rdev,
5093 struct radeon_ps *radeon_state,
5094 SISLANDS_SMC_SWSTATE *smc_state)
5095{
5096 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5097 struct ni_ps *state = ni_get_ps(radeon_state);
5098 u32 a_t;
5099 u32 t_l, t_h;
5100 u32 high_bsp;
5101 int i, ret;
5102
5103 if (state->performance_level_count >= 9)
5104 return -EINVAL;
5105
5106 if (state->performance_level_count < 2) {
5107 a_t = CG_R(0xffff) | CG_L(0);
5108 smc_state->levels[0].aT = cpu_to_be32(a_t);
5109 return 0;
5110 }
5111
5112 smc_state->levels[0].aT = cpu_to_be32(0);
5113
5114 for (i = 0; i <= state->performance_level_count - 2; i++) {
5115 ret = r600_calculate_at(
5116 (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
5117 100 * R600_AH_DFLT,
5118 state->performance_levels[i + 1].sclk,
5119 state->performance_levels[i].sclk,
5120 &t_l,
5121 &t_h);
5122
5123 if (ret) {
5124 t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
5125 t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
5126 }
5127
5128 a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
5129 a_t |= CG_R(t_l * pi->bsp / 20000);
5130 smc_state->levels[i].aT = cpu_to_be32(a_t);
5131
5132 high_bsp = (i == state->performance_level_count - 2) ?
5133 pi->pbsp : pi->bsp;
5134 a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
5135 smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
5136 }
5137
5138 return 0;
5139}
5140
5141static int si_disable_ulv(struct radeon_device *rdev)
5142{
5143 struct si_power_info *si_pi = si_get_pi(rdev);
5144 struct si_ulv_param *ulv = &si_pi->ulv;
5145
5146 if (ulv->supported)
5147 return (si_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
5148 0 : -EINVAL;
5149
5150 return 0;
5151}
5152
5153static bool si_is_state_ulv_compatible(struct radeon_device *rdev,
5154 struct radeon_ps *radeon_state)
5155{
5156 const struct si_power_info *si_pi = si_get_pi(rdev);
5157 const struct si_ulv_param *ulv = &si_pi->ulv;
5158 const struct ni_ps *state = ni_get_ps(radeon_state);
5159 int i;
5160
5161 if (state->performance_levels[0].mclk != ulv->pl.mclk)
5162 return false;
5163
5164 /* XXX validate against display requirements! */
5165
5166 for (i = 0; i < rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
5167 if (rdev->clock.current_dispclk <=
5168 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
5169 if (ulv->pl.vddc <
5170 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
5171 return false;
5172 }
5173 }
5174
5175 if ((radeon_state->vclk != 0) || (radeon_state->dclk != 0))
5176 return false;
5177
5178 return true;
5179}
5180
5181static int si_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
5182 struct radeon_ps *radeon_new_state)
5183{
5184 const struct si_power_info *si_pi = si_get_pi(rdev);
5185 const struct si_ulv_param *ulv = &si_pi->ulv;
5186
5187 if (ulv->supported) {
5188 if (si_is_state_ulv_compatible(rdev, radeon_new_state))
5189 return (si_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
5190 0 : -EINVAL;
5191 }
5192 return 0;
5193}
5194
5195static int si_convert_power_state_to_smc(struct radeon_device *rdev,
5196 struct radeon_ps *radeon_state,
5197 SISLANDS_SMC_SWSTATE *smc_state)
5198{
5199 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5200 struct ni_power_info *ni_pi = ni_get_pi(rdev);
5201 struct si_power_info *si_pi = si_get_pi(rdev);
5202 struct ni_ps *state = ni_get_ps(radeon_state);
5203 int i, ret;
5204 u32 threshold;
5205 u32 sclk_in_sr = 1350; /* ??? */
5206
5207 if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
5208 return -EINVAL;
5209
5210 threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
5211
5212 if (radeon_state->vclk && radeon_state->dclk) {
5213 eg_pi->uvd_enabled = true;
5214 if (eg_pi->smu_uvd_hs)
5215 smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
5216 } else {
5217 eg_pi->uvd_enabled = false;
5218 }
5219
5220 if (state->dc_compatible)
5221 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
5222
5223 smc_state->levelCount = 0;
5224 for (i = 0; i < state->performance_level_count; i++) {
5225 if (eg_pi->sclk_deep_sleep) {
5226 if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
5227 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5228 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5229 else
5230 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5231 }
5232 }
5233
5234 ret = si_convert_power_level_to_smc(rdev, &state->performance_levels[i],
5235 &smc_state->levels[i]);
5236 smc_state->levels[i].arbRefreshState =
5237 (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
5238
5239 if (ret)
5240 return ret;
5241
5242 if (ni_pi->enable_power_containment)
5243 smc_state->levels[i].displayWatermark =
5244 (state->performance_levels[i].sclk < threshold) ?
5245 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5246 else
5247 smc_state->levels[i].displayWatermark = (i < 2) ?
5248 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5249
5250 if (eg_pi->dynamic_ac_timing)
5251 smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
5252 else
5253 smc_state->levels[i].ACIndex = 0;
5254
5255 smc_state->levelCount++;
5256 }
5257
5258 si_write_smc_soft_register(rdev,
5259 SI_SMC_SOFT_REGISTER_watermark_threshold,
5260 threshold / 512);
5261
5262 si_populate_smc_sp(rdev, radeon_state, smc_state);
5263
5264 ret = si_populate_power_containment_values(rdev, radeon_state, smc_state);
5265 if (ret)
5266 ni_pi->enable_power_containment = false;
5267
5268 ret = si_populate_sq_ramping_values(rdev, radeon_state, smc_state);
3cf8bb1a 5269 if (ret)
a9e61410
AD
5270 ni_pi->enable_sq_ramping = false;
5271
5272 return si_populate_smc_t(rdev, radeon_state, smc_state);
5273}
5274
5275static int si_upload_sw_state(struct radeon_device *rdev,
5276 struct radeon_ps *radeon_new_state)
5277{
5278 struct si_power_info *si_pi = si_get_pi(rdev);
5279 struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5280 int ret;
5281 u32 address = si_pi->state_table_start +
5282 offsetof(SISLANDS_SMC_STATETABLE, driverState);
5283 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
5284 ((new_state->performance_level_count - 1) *
5285 sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
5286 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
5287
5288 memset(smc_state, 0, state_size);
5289
5290 ret = si_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
5291 if (ret)
5292 return ret;
5293
5294 ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5295 state_size, si_pi->sram_end);
5296
5297 return ret;
5298}
5299
5300static int si_upload_ulv_state(struct radeon_device *rdev)
5301{
5302 struct si_power_info *si_pi = si_get_pi(rdev);
5303 struct si_ulv_param *ulv = &si_pi->ulv;
5304 int ret = 0;
5305
5306 if (ulv->supported && ulv->pl.vddc) {
5307 u32 address = si_pi->state_table_start +
5308 offsetof(SISLANDS_SMC_STATETABLE, ULVState);
5309 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
5310 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
5311
5312 memset(smc_state, 0, state_size);
5313
5314 ret = si_populate_ulv_state(rdev, smc_state);
5315 if (!ret)
5316 ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5317 state_size, si_pi->sram_end);
5318 }
5319
5320 return ret;
5321}
5322
5323static int si_upload_smc_data(struct radeon_device *rdev)
5324{
5325 struct radeon_crtc *radeon_crtc = NULL;
5326 int i;
5327
5328 if (rdev->pm.dpm.new_active_crtc_count == 0)
5329 return 0;
5330
5331 for (i = 0; i < rdev->num_crtc; i++) {
5332 if (rdev->pm.dpm.new_active_crtcs & (1 << i)) {
5333 radeon_crtc = rdev->mode_info.crtcs[i];
5334 break;
5335 }
5336 }
5337
5338 if (radeon_crtc == NULL)
5339 return 0;
5340
5341 if (radeon_crtc->line_time <= 0)
5342 return 0;
5343
5344 if (si_write_smc_soft_register(rdev,
5345 SI_SMC_SOFT_REGISTER_crtc_index,
5346 radeon_crtc->crtc_id) != PPSMC_Result_OK)
5347 return 0;
5348
5349 if (si_write_smc_soft_register(rdev,
5350 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
5351 radeon_crtc->wm_high / radeon_crtc->line_time) != PPSMC_Result_OK)
5352 return 0;
5353
5354 if (si_write_smc_soft_register(rdev,
5355 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
5356 radeon_crtc->wm_low / radeon_crtc->line_time) != PPSMC_Result_OK)
5357 return 0;
5358
5359 return 0;
5360}
5361
5362static int si_set_mc_special_registers(struct radeon_device *rdev,
5363 struct si_mc_reg_table *table)
5364{
5365 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5366 u8 i, j, k;
5367 u32 temp_reg;
5368
5369 for (i = 0, j = table->last; i < table->last; i++) {
5370 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5371 return -EINVAL;
5372 switch (table->mc_reg_address[i].s1 << 2) {
5373 case MC_SEQ_MISC1:
5374 temp_reg = RREG32(MC_PMG_CMD_EMRS);
5375 table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
5376 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5377 for (k = 0; k < table->num_entries; k++)
5378 table->mc_reg_table_entry[k].mc_data[j] =
5379 ((temp_reg & 0xffff0000)) |
5380 ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
5381 j++;
5382 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5383 return -EINVAL;
5384
5385 temp_reg = RREG32(MC_PMG_CMD_MRS);
5386 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
5387 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5388 for (k = 0; k < table->num_entries; k++) {
5389 table->mc_reg_table_entry[k].mc_data[j] =
5390 (temp_reg & 0xffff0000) |
5391 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5392 if (!pi->mem_gddr5)
5393 table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
5394 }
5395 j++;
5fd9c581 5396 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
a9e61410
AD
5397 return -EINVAL;
5398
5399 if (!pi->mem_gddr5) {
5400 table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
5401 table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
5402 for (k = 0; k < table->num_entries; k++)
5403 table->mc_reg_table_entry[k].mc_data[j] =
5404 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
5405 j++;
5fd9c581 5406 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
a9e61410
AD
5407 return -EINVAL;
5408 }
5409 break;
5410 case MC_SEQ_RESERVE_M:
5411 temp_reg = RREG32(MC_PMG_CMD_MRS1);
5412 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
5413 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5414 for(k = 0; k < table->num_entries; k++)
5415 table->mc_reg_table_entry[k].mc_data[j] =
5416 (temp_reg & 0xffff0000) |
5417 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5418 j++;
5fd9c581 5419 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
a9e61410
AD
5420 return -EINVAL;
5421 break;
5422 default:
5423 break;
5424 }
5425 }
5426
5427 table->last = j;
5428
5429 return 0;
5430}
5431
5432static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
5433{
5434 bool result = true;
5435
5436 switch (in_reg) {
5437 case MC_SEQ_RAS_TIMING >> 2:
5438 *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
5439 break;
3cf8bb1a 5440 case MC_SEQ_CAS_TIMING >> 2:
a9e61410
AD
5441 *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
5442 break;
3cf8bb1a 5443 case MC_SEQ_MISC_TIMING >> 2:
a9e61410
AD
5444 *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
5445 break;
3cf8bb1a 5446 case MC_SEQ_MISC_TIMING2 >> 2:
a9e61410
AD
5447 *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
5448 break;
3cf8bb1a 5449 case MC_SEQ_RD_CTL_D0 >> 2:
a9e61410
AD
5450 *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
5451 break;
3cf8bb1a 5452 case MC_SEQ_RD_CTL_D1 >> 2:
a9e61410
AD
5453 *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
5454 break;
3cf8bb1a 5455 case MC_SEQ_WR_CTL_D0 >> 2:
a9e61410
AD
5456 *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
5457 break;
3cf8bb1a 5458 case MC_SEQ_WR_CTL_D1 >> 2:
a9e61410
AD
5459 *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
5460 break;
3cf8bb1a 5461 case MC_PMG_CMD_EMRS >> 2:
a9e61410
AD
5462 *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5463 break;
3cf8bb1a 5464 case MC_PMG_CMD_MRS >> 2:
a9e61410
AD
5465 *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5466 break;
3cf8bb1a 5467 case MC_PMG_CMD_MRS1 >> 2:
a9e61410
AD
5468 *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5469 break;
3cf8bb1a 5470 case MC_SEQ_PMG_TIMING >> 2:
a9e61410
AD
5471 *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
5472 break;
3cf8bb1a 5473 case MC_PMG_CMD_MRS2 >> 2:
a9e61410
AD
5474 *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
5475 break;
3cf8bb1a 5476 case MC_SEQ_WR_CTL_2 >> 2:
a9e61410
AD
5477 *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
5478 break;
3cf8bb1a 5479 default:
a9e61410
AD
5480 result = false;
5481 break;
5482 }
5483
5484 return result;
5485}
5486
5487static void si_set_valid_flag(struct si_mc_reg_table *table)
5488{
5489 u8 i, j;
5490
5491 for (i = 0; i < table->last; i++) {
5492 for (j = 1; j < table->num_entries; j++) {
5493 if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
5494 table->valid_flag |= 1 << i;
5495 break;
5496 }
5497 }
5498 }
5499}
5500
5501static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
5502{
5503 u32 i;
5504 u16 address;
5505
5506 for (i = 0; i < table->last; i++)
5507 table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
5508 address : table->mc_reg_address[i].s1;
5509
5510}
5511
5512static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
5513 struct si_mc_reg_table *si_table)
5514{
5515 u8 i, j;
5516
5517 if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5518 return -EINVAL;
5519 if (table->num_entries > MAX_AC_TIMING_ENTRIES)
5520 return -EINVAL;
5521
5522 for (i = 0; i < table->last; i++)
5523 si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
5524 si_table->last = table->last;
5525
5526 for (i = 0; i < table->num_entries; i++) {
5527 si_table->mc_reg_table_entry[i].mclk_max =
5528 table->mc_reg_table_entry[i].mclk_max;
5529 for (j = 0; j < table->last; j++) {
5530 si_table->mc_reg_table_entry[i].mc_data[j] =
5531 table->mc_reg_table_entry[i].mc_data[j];
5532 }
5533 }
5534 si_table->num_entries = table->num_entries;
5535
5536 return 0;
5537}
5538
5539static int si_initialize_mc_reg_table(struct radeon_device *rdev)
5540{
5541 struct si_power_info *si_pi = si_get_pi(rdev);
5542 struct atom_mc_reg_table *table;
5543 struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
5544 u8 module_index = rv770_get_memory_module_index(rdev);
5545 int ret;
5546
5547 table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
5548 if (!table)
5549 return -ENOMEM;
5550
5551 WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
5552 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
5553 WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
5554 WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
5555 WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
5556 WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
5557 WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
5558 WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
5559 WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
5560 WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
5561 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
5562 WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
5563 WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
5564 WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
5565
3cf8bb1a
JG
5566 ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
5567 if (ret)
5568 goto init_mc_done;
a9e61410 5569
3cf8bb1a
JG
5570 ret = si_copy_vbios_mc_reg_table(table, si_table);
5571 if (ret)
5572 goto init_mc_done;
a9e61410
AD
5573
5574 si_set_s0_mc_reg_index(si_table);
5575
5576 ret = si_set_mc_special_registers(rdev, si_table);
3cf8bb1a
JG
5577 if (ret)
5578 goto init_mc_done;
a9e61410
AD
5579
5580 si_set_valid_flag(si_table);
5581
5582init_mc_done:
5583 kfree(table);
5584
5585 return ret;
5586
5587}
5588
5589static void si_populate_mc_reg_addresses(struct radeon_device *rdev,
5590 SMC_SIslands_MCRegisters *mc_reg_table)
5591{
5592 struct si_power_info *si_pi = si_get_pi(rdev);
5593 u32 i, j;
5594
5595 for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
5596 if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
407b6dfd 5597 if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
a9e61410
AD
5598 break;
5599 mc_reg_table->address[i].s0 =
5600 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
5601 mc_reg_table->address[i].s1 =
5602 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
5603 i++;
5604 }
5605 }
5606 mc_reg_table->last = (u8)i;
5607}
5608
5609static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
5610 SMC_SIslands_MCRegisterSet *data,
5611 u32 num_entries, u32 valid_flag)
5612{
5613 u32 i, j;
5614
5615 for(i = 0, j = 0; j < num_entries; j++) {
5616 if (valid_flag & (1 << j)) {
5617 data->value[i] = cpu_to_be32(entry->mc_data[j]);
5618 i++;
5619 }
5620 }
5621}
5622
5623static void si_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
5624 struct rv7xx_pl *pl,
5625 SMC_SIslands_MCRegisterSet *mc_reg_table_data)
5626{
5627 struct si_power_info *si_pi = si_get_pi(rdev);
5628 u32 i = 0;
5629
5630 for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
5631 if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
5632 break;
5633 }
5634
5635 if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
5636 --i;
5637
5638 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
5639 mc_reg_table_data, si_pi->mc_reg_table.last,
5640 si_pi->mc_reg_table.valid_flag);
5641}
5642
5643static void si_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
5644 struct radeon_ps *radeon_state,
5645 SMC_SIslands_MCRegisters *mc_reg_table)
5646{
5647 struct ni_ps *state = ni_get_ps(radeon_state);
5648 int i;
5649
5650 for (i = 0; i < state->performance_level_count; i++) {
5651 si_convert_mc_reg_table_entry_to_smc(rdev,
5652 &state->performance_levels[i],
5653 &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
5654 }
5655}
5656
5657static int si_populate_mc_reg_table(struct radeon_device *rdev,
5658 struct radeon_ps *radeon_boot_state)
5659{
5660 struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
5661 struct si_power_info *si_pi = si_get_pi(rdev);
5662 struct si_ulv_param *ulv = &si_pi->ulv;
5663 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5664
5665 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5666
5667 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_seq_index, 1);
5668
5669 si_populate_mc_reg_addresses(rdev, smc_mc_reg_table);
5670
5671 si_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
5672 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
5673
5674 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5675 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
5676 si_pi->mc_reg_table.last,
5677 si_pi->mc_reg_table.valid_flag);
5678
5679 if (ulv->supported && ulv->pl.vddc != 0)
5680 si_convert_mc_reg_table_entry_to_smc(rdev, &ulv->pl,
5681 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
5682 else
5683 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5684 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
5685 si_pi->mc_reg_table.last,
5686 si_pi->mc_reg_table.valid_flag);
5687
5688 si_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, smc_mc_reg_table);
5689
5690 return si_copy_bytes_to_smc(rdev, si_pi->mc_reg_table_start,
5691 (u8 *)smc_mc_reg_table,
5692 sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
5693}
5694
5695static int si_upload_mc_reg_table(struct radeon_device *rdev,
5696 struct radeon_ps *radeon_new_state)
5697{
5698 struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5699 struct si_power_info *si_pi = si_get_pi(rdev);
5700 u32 address = si_pi->mc_reg_table_start +
5701 offsetof(SMC_SIslands_MCRegisters,
5702 data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
5703 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5704
5705 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5706
5707 si_convert_mc_reg_table_to_smc(rdev, radeon_new_state, smc_mc_reg_table);
5708
5709
5710 return si_copy_bytes_to_smc(rdev, address,
5711 (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
5712 sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
5713 si_pi->sram_end);
5714
5715}
5716
5717static void si_enable_voltage_control(struct radeon_device *rdev, bool enable)
5718{
3cf8bb1a
JG
5719 if (enable)
5720 WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
5721 else
5722 WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
a9e61410
AD
5723}
5724
5725static enum radeon_pcie_gen si_get_maximum_link_speed(struct radeon_device *rdev,
5726 struct radeon_ps *radeon_state)
5727{
5728 struct ni_ps *state = ni_get_ps(radeon_state);
5729 int i;
5730 u16 pcie_speed, max_speed = 0;
5731
5732 for (i = 0; i < state->performance_level_count; i++) {
5733 pcie_speed = state->performance_levels[i].pcie_gen;
5734 if (max_speed < pcie_speed)
5735 max_speed = pcie_speed;
5736 }
5737 return max_speed;
5738}
5739
5740static u16 si_get_current_pcie_speed(struct radeon_device *rdev)
5741{
5742 u32 speed_cntl;
5743
5744 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
5745 speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
5746
5747 return (u16)speed_cntl;
5748}
5749
5750static void si_request_link_speed_change_before_state_change(struct radeon_device *rdev,
5751 struct radeon_ps *radeon_new_state,
5752 struct radeon_ps *radeon_current_state)
5753{
5754 struct si_power_info *si_pi = si_get_pi(rdev);
5755 enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5756 enum radeon_pcie_gen current_link_speed;
5757
5758 if (si_pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
5759 current_link_speed = si_get_maximum_link_speed(rdev, radeon_current_state);
5760 else
5761 current_link_speed = si_pi->force_pcie_gen;
5762
5763 si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
5764 si_pi->pspp_notify_required = false;
5765 if (target_link_speed > current_link_speed) {
5766 switch (target_link_speed) {
5767#if defined(CONFIG_ACPI)
5768 case RADEON_PCIE_GEN3:
5769 if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
5770 break;
5771 si_pi->force_pcie_gen = RADEON_PCIE_GEN2;
5772 if (current_link_speed == RADEON_PCIE_GEN2)
5773 break;
5774 case RADEON_PCIE_GEN2:
5775 if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
5776 break;
5777#endif
5778 default:
5779 si_pi->force_pcie_gen = si_get_current_pcie_speed(rdev);
5780 break;
5781 }
5782 } else {
5783 if (target_link_speed < current_link_speed)
5784 si_pi->pspp_notify_required = true;
5785 }
5786}
5787
5788static void si_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
5789 struct radeon_ps *radeon_new_state,
5790 struct radeon_ps *radeon_current_state)
5791{
5792 struct si_power_info *si_pi = si_get_pi(rdev);
5793 enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5794 u8 request;
5795
5796 if (si_pi->pspp_notify_required) {
5797 if (target_link_speed == RADEON_PCIE_GEN3)
5798 request = PCIE_PERF_REQ_PECI_GEN3;
5799 else if (target_link_speed == RADEON_PCIE_GEN2)
5800 request = PCIE_PERF_REQ_PECI_GEN2;
5801 else
5802 request = PCIE_PERF_REQ_PECI_GEN1;
5803
5804 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
5805 (si_get_current_pcie_speed(rdev) > 0))
5806 return;
5807
5808#if defined(CONFIG_ACPI)
5809 radeon_acpi_pcie_performance_request(rdev, request, false);
5810#endif
5811 }
5812}
5813
5814#if 0
5815static int si_ds_request(struct radeon_device *rdev,
5816 bool ds_status_on, u32 count_write)
5817{
5818 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5819
5820 if (eg_pi->sclk_deep_sleep) {
5821 if (ds_status_on)
5822 return (si_send_msg_to_smc(rdev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
5823 PPSMC_Result_OK) ?
5824 0 : -EINVAL;
5825 else
5826 return (si_send_msg_to_smc(rdev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
5827 PPSMC_Result_OK) ? 0 : -EINVAL;
5828 }
5829 return 0;
5830}
5831#endif
5832
5833static void si_set_max_cu_value(struct radeon_device *rdev)
5834{
5835 struct si_power_info *si_pi = si_get_pi(rdev);
5836
5837 if (rdev->family == CHIP_VERDE) {
5838 switch (rdev->pdev->device) {
5839 case 0x6820:
5840 case 0x6825:
5841 case 0x6821:
5842 case 0x6823:
5843 case 0x6827:
5844 si_pi->max_cu = 10;
5845 break;
5846 case 0x682D:
5847 case 0x6824:
5848 case 0x682F:
5849 case 0x6826:
5850 si_pi->max_cu = 8;
5851 break;
5852 case 0x6828:
5853 case 0x6830:
5854 case 0x6831:
5855 case 0x6838:
5856 case 0x6839:
5857 case 0x683D:
5858 si_pi->max_cu = 10;
5859 break;
5860 case 0x683B:
5861 case 0x683F:
5862 case 0x6829:
5863 si_pi->max_cu = 8;
5864 break;
5865 default:
5866 si_pi->max_cu = 0;
5867 break;
5868 }
5869 } else {
5870 si_pi->max_cu = 0;
5871 }
5872}
5873
5874static int si_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
5875 struct radeon_clock_voltage_dependency_table *table)
5876{
5877 u32 i;
5878 int j;
5879 u16 leakage_voltage;
5880
5881 if (table) {
5882 for (i = 0; i < table->count; i++) {
5883 switch (si_get_leakage_voltage_from_leakage_index(rdev,
5884 table->entries[i].v,
5885 &leakage_voltage)) {
5886 case 0:
5887 table->entries[i].v = leakage_voltage;
5888 break;
5889 case -EAGAIN:
5890 return -EINVAL;
5891 case -EINVAL:
5892 default:
5893 break;
5894 }
5895 }
5896
5897 for (j = (table->count - 2); j >= 0; j--) {
5898 table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
5899 table->entries[j].v : table->entries[j + 1].v;
5900 }
5901 }
5902 return 0;
5903}
5904
5905static int si_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
5906{
5907 int ret = 0;
5908
5909 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5910 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
5911 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5912 &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
5913 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5914 &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
5915 return ret;
5916}
5917
5918static void si_set_pcie_lane_width_in_smc(struct radeon_device *rdev,
5919 struct radeon_ps *radeon_new_state,
5920 struct radeon_ps *radeon_current_state)
5921{
5922 u32 lane_width;
5923 u32 new_lane_width =
5924 (radeon_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
5925 u32 current_lane_width =
5926 (radeon_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
5927
5928 if (new_lane_width != current_lane_width) {
5929 radeon_set_pcie_lanes(rdev, new_lane_width);
5930 lane_width = radeon_get_pcie_lanes(rdev);
5931 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
5932 }
5933}
5934
11586cf0
AD
5935static void si_set_vce_clock(struct radeon_device *rdev,
5936 struct radeon_ps *new_rps,
5937 struct radeon_ps *old_rps)
5938{
5939 if ((old_rps->evclk != new_rps->evclk) ||
84bcd469
AD
5940 (old_rps->ecclk != new_rps->ecclk)) {
5941 /* turn the clocks on when encoding, off otherwise */
5942 if (new_rps->evclk || new_rps->ecclk)
5943 vce_v1_0_enable_mgcg(rdev, false);
5944 else
5945 vce_v1_0_enable_mgcg(rdev, true);
11586cf0 5946 radeon_set_vce_clocks(rdev, new_rps->evclk, new_rps->ecclk);
84bcd469 5947 }
11586cf0
AD
5948}
5949
a9e61410
AD
5950void si_dpm_setup_asic(struct radeon_device *rdev)
5951{
6c7bccea
AD
5952 int r;
5953
5954 r = si_mc_load_microcode(rdev);
5955 if (r)
5956 DRM_ERROR("Failed to load MC firmware!\n");
a9e61410
AD
5957 rv770_get_memory_type(rdev);
5958 si_read_clock_registers(rdev);
5959 si_enable_acpi_power_management(rdev);
5960}
5961
2271e2e2
AD
5962static int si_thermal_enable_alert(struct radeon_device *rdev,
5963 bool enable)
5964{
5965 u32 thermal_int = RREG32(CG_THERMAL_INT);
5966
5967 if (enable) {
5968 PPSMC_Result result;
5969
39471ad3
AD
5970 thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
5971 WREG32(CG_THERMAL_INT, thermal_int);
5972 rdev->irq.dpm_thermal = false;
2271e2e2
AD
5973 result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
5974 if (result != PPSMC_Result_OK) {
5975 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
5976 return -EINVAL;
5977 }
5978 } else {
39471ad3
AD
5979 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
5980 WREG32(CG_THERMAL_INT, thermal_int);
5981 rdev->irq.dpm_thermal = true;
2271e2e2
AD
5982 }
5983
2271e2e2
AD
5984 return 0;
5985}
5986
5987static int si_thermal_set_temperature_range(struct radeon_device *rdev,
5988 int min_temp, int max_temp)
a9e61410
AD
5989{
5990 int low_temp = 0 * 1000;
5991 int high_temp = 255 * 1000;
5992
5993 if (low_temp < min_temp)
5994 low_temp = min_temp;
5995 if (high_temp > max_temp)
5996 high_temp = max_temp;
5997 if (high_temp < low_temp) {
5998 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
5999 return -EINVAL;
6000 }
6001
6002 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
6003 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
6004 WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
6005
6006 rdev->pm.dpm.thermal.min_temp = low_temp;
6007 rdev->pm.dpm.thermal.max_temp = high_temp;
6008
6009 return 0;
6010}
6011
39471ad3
AD
6012static void si_fan_ctrl_set_static_mode(struct radeon_device *rdev, u32 mode)
6013{
6014 struct si_power_info *si_pi = si_get_pi(rdev);
6015 u32 tmp;
6016
6017 if (si_pi->fan_ctrl_is_in_default_mode) {
6018 tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
6019 si_pi->fan_ctrl_default_mode = tmp;
6020 tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
6021 si_pi->t_min = tmp;
6022 si_pi->fan_ctrl_is_in_default_mode = false;
6023 }
6024
6025 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6026 tmp |= TMIN(0);
6027 WREG32(CG_FDO_CTRL2, tmp);
6028
6554d9a0 6029 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
39471ad3
AD
6030 tmp |= FDO_PWM_MODE(mode);
6031 WREG32(CG_FDO_CTRL2, tmp);
6032}
6033
6034static int si_thermal_setup_fan_table(struct radeon_device *rdev)
6035{
6036 struct si_power_info *si_pi = si_get_pi(rdev);
6037 PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
6038 u32 duty100;
6039 u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
6040 u16 fdo_min, slope1, slope2;
6041 u32 reference_clock, tmp;
6042 int ret;
6043 u64 tmp64;
6044
6045 if (!si_pi->fan_table_start) {
6046 rdev->pm.dpm.fan.ucode_fan_control = false;
6047 return 0;
6048 }
6049
6050 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6051
6052 if (duty100 == 0) {
6053 rdev->pm.dpm.fan.ucode_fan_control = false;
6054 return 0;
6055 }
6056
6057 tmp64 = (u64)rdev->pm.dpm.fan.pwm_min * duty100;
6058 do_div(tmp64, 10000);
6059 fdo_min = (u16)tmp64;
6060
6061 t_diff1 = rdev->pm.dpm.fan.t_med - rdev->pm.dpm.fan.t_min;
6062 t_diff2 = rdev->pm.dpm.fan.t_high - rdev->pm.dpm.fan.t_med;
6063
6064 pwm_diff1 = rdev->pm.dpm.fan.pwm_med - rdev->pm.dpm.fan.pwm_min;
6065 pwm_diff2 = rdev->pm.dpm.fan.pwm_high - rdev->pm.dpm.fan.pwm_med;
6066
6067 slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
6068 slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
6069
47fd97ca
OC
6070 fan_table.temp_min = cpu_to_be16((50 + rdev->pm.dpm.fan.t_min) / 100);
6071 fan_table.temp_med = cpu_to_be16((50 + rdev->pm.dpm.fan.t_med) / 100);
6072 fan_table.temp_max = cpu_to_be16((50 + rdev->pm.dpm.fan.t_max) / 100);
6073
39471ad3
AD
6074 fan_table.slope1 = cpu_to_be16(slope1);
6075 fan_table.slope2 = cpu_to_be16(slope2);
6076
6077 fan_table.fdo_min = cpu_to_be16(fdo_min);
6078
6079 fan_table.hys_down = cpu_to_be16(rdev->pm.dpm.fan.t_hyst);
6080
6081 fan_table.hys_up = cpu_to_be16(1);
6082
6083 fan_table.hys_slope = cpu_to_be16(1);
6084
6085 fan_table.temp_resp_lim = cpu_to_be16(5);
6086
6087 reference_clock = radeon_get_xclk(rdev);
6088
6089 fan_table.refresh_period = cpu_to_be32((rdev->pm.dpm.fan.cycle_delay *
6090 reference_clock) / 1600);
6091
6092 fan_table.fdo_max = cpu_to_be16((u16)duty100);
6093
6094 tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
6095 fan_table.temp_src = (uint8_t)tmp;
6096
6097 ret = si_copy_bytes_to_smc(rdev,
6098 si_pi->fan_table_start,
6099 (u8 *)(&fan_table),
6100 sizeof(fan_table),
6101 si_pi->sram_end);
6102
6103 if (ret) {
6104 DRM_ERROR("Failed to load fan table to the SMC.");
6105 rdev->pm.dpm.fan.ucode_fan_control = false;
6106 }
6107
6108 return 0;
6109}
6110
6111static int si_fan_ctrl_start_smc_fan_control(struct radeon_device *rdev)
6112{
5e8150a6 6113 struct si_power_info *si_pi = si_get_pi(rdev);
39471ad3
AD
6114 PPSMC_Result ret;
6115
6116 ret = si_send_msg_to_smc(rdev, PPSMC_StartFanControl);
5e8150a6
AD
6117 if (ret == PPSMC_Result_OK) {
6118 si_pi->fan_is_controlled_by_smc = true;
39471ad3 6119 return 0;
5e8150a6 6120 } else {
39471ad3 6121 return -EINVAL;
5e8150a6 6122 }
39471ad3
AD
6123}
6124
6125static int si_fan_ctrl_stop_smc_fan_control(struct radeon_device *rdev)
6126{
5e8150a6 6127 struct si_power_info *si_pi = si_get_pi(rdev);
39471ad3
AD
6128 PPSMC_Result ret;
6129
6130 ret = si_send_msg_to_smc(rdev, PPSMC_StopFanControl);
5e8150a6
AD
6131
6132 if (ret == PPSMC_Result_OK) {
6133 si_pi->fan_is_controlled_by_smc = false;
39471ad3 6134 return 0;
5e8150a6 6135 } else {
39471ad3 6136 return -EINVAL;
5e8150a6 6137 }
39471ad3
AD
6138}
6139
5e8150a6
AD
6140int si_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
6141 u32 *speed)
39471ad3
AD
6142{
6143 u32 duty, duty100;
6144 u64 tmp64;
6145
6146 if (rdev->pm.no_fan)
6147 return -ENOENT;
6148
6149 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6150 duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
6151
6152 if (duty100 == 0)
6153 return -EINVAL;
6154
6155 tmp64 = (u64)duty * 100;
6156 do_div(tmp64, duty100);
6157 *speed = (u32)tmp64;
6158
6159 if (*speed > 100)
6160 *speed = 100;
6161
6162 return 0;
6163}
6164
5e8150a6
AD
6165int si_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
6166 u32 speed)
39471ad3 6167{
47fd97ca 6168 struct si_power_info *si_pi = si_get_pi(rdev);
39471ad3
AD
6169 u32 tmp;
6170 u32 duty, duty100;
6171 u64 tmp64;
6172
6173 if (rdev->pm.no_fan)
6174 return -ENOENT;
6175
47fd97ca
OC
6176 if (si_pi->fan_is_controlled_by_smc)
6177 return -EINVAL;
6178
39471ad3
AD
6179 if (speed > 100)
6180 return -EINVAL;
6181
39471ad3
AD
6182 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6183
6184 if (duty100 == 0)
6185 return -EINVAL;
6186
6187 tmp64 = (u64)speed * duty100;
6188 do_div(tmp64, 100);
6189 duty = (u32)tmp64;
6190
6191 tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
6192 tmp |= FDO_STATIC_DUTY(duty);
6193 WREG32(CG_FDO_CTRL0, tmp);
6194
39471ad3
AD
6195 return 0;
6196}
6197
5e8150a6
AD
6198void si_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode)
6199{
6200 if (mode) {
6201 /* stop auto-manage */
6202 if (rdev->pm.dpm.fan.ucode_fan_control)
6203 si_fan_ctrl_stop_smc_fan_control(rdev);
6204 si_fan_ctrl_set_static_mode(rdev, mode);
6205 } else {
6206 /* restart auto-manage */
6207 if (rdev->pm.dpm.fan.ucode_fan_control)
6208 si_thermal_start_smc_fan_control(rdev);
6209 else
6210 si_fan_ctrl_set_default_mode(rdev);
6211 }
6212}
6213
6214u32 si_fan_ctrl_get_mode(struct radeon_device *rdev)
6215{
6216 struct si_power_info *si_pi = si_get_pi(rdev);
6217 u32 tmp;
6218
6219 if (si_pi->fan_is_controlled_by_smc)
6220 return 0;
6221
6222 tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
6223 return (tmp >> FDO_PWM_MODE_SHIFT);
6224}
6225
6226#if 0
39471ad3
AD
6227static int si_fan_ctrl_get_fan_speed_rpm(struct radeon_device *rdev,
6228 u32 *speed)
6229{
6230 u32 tach_period;
6231 u32 xclk = radeon_get_xclk(rdev);
6232
6233 if (rdev->pm.no_fan)
6234 return -ENOENT;
6235
6236 if (rdev->pm.fan_pulses_per_revolution == 0)
6237 return -ENOENT;
6238
6239 tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
6240 if (tach_period == 0)
6241 return -ENOENT;
6242
6243 *speed = 60 * xclk * 10000 / tach_period;
6244
6245 return 0;
6246}
6247
6248static int si_fan_ctrl_set_fan_speed_rpm(struct radeon_device *rdev,
6249 u32 speed)
6250{
6251 u32 tach_period, tmp;
6252 u32 xclk = radeon_get_xclk(rdev);
6253
6254 if (rdev->pm.no_fan)
6255 return -ENOENT;
6256
6257 if (rdev->pm.fan_pulses_per_revolution == 0)
6258 return -ENOENT;
6259
6260 if ((speed < rdev->pm.fan_min_rpm) ||
6261 (speed > rdev->pm.fan_max_rpm))
6262 return -EINVAL;
6263
6264 if (rdev->pm.dpm.fan.ucode_fan_control)
6265 si_fan_ctrl_stop_smc_fan_control(rdev);
6266
6267 tach_period = 60 * xclk * 10000 / (8 * speed);
6268 tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
6269 tmp |= TARGET_PERIOD(tach_period);
6270 WREG32(CG_TACH_CTRL, tmp);
6271
6554d9a0 6272 si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC_RPM);
39471ad3
AD
6273
6274 return 0;
6275}
6276#endif
6277
6278static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev)
6279{
6280 struct si_power_info *si_pi = si_get_pi(rdev);
6281 u32 tmp;
6282
6283 if (!si_pi->fan_ctrl_is_in_default_mode) {
6284 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6285 tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
6286 WREG32(CG_FDO_CTRL2, tmp);
6287
6554d9a0 6288 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
39471ad3
AD
6289 tmp |= TMIN(si_pi->t_min);
6290 WREG32(CG_FDO_CTRL2, tmp);
6291 si_pi->fan_ctrl_is_in_default_mode = true;
6292 }
6293}
6294
6295static void si_thermal_start_smc_fan_control(struct radeon_device *rdev)
6296{
6297 if (rdev->pm.dpm.fan.ucode_fan_control) {
6298 si_fan_ctrl_start_smc_fan_control(rdev);
6299 si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
6300 }
6301}
6302
6303static void si_thermal_initialize(struct radeon_device *rdev)
6304{
6305 u32 tmp;
6306
6307 if (rdev->pm.fan_pulses_per_revolution) {
6308 tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
6309 tmp |= EDGE_PER_REV(rdev->pm.fan_pulses_per_revolution -1);
6310 WREG32(CG_TACH_CTRL, tmp);
6311 }
6312
6313 tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
6314 tmp |= TACH_PWM_RESP_RATE(0x28);
6315 WREG32(CG_FDO_CTRL2, tmp);
6316}
6317
6318static int si_thermal_start_thermal_controller(struct radeon_device *rdev)
6319{
6320 int ret;
6321
6322 si_thermal_initialize(rdev);
6323 ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6324 if (ret)
6325 return ret;
6326 ret = si_thermal_enable_alert(rdev, true);
6327 if (ret)
6328 return ret;
6329 if (rdev->pm.dpm.fan.ucode_fan_control) {
6330 ret = si_halt_smc(rdev);
6331 if (ret)
6332 return ret;
6333 ret = si_thermal_setup_fan_table(rdev);
6334 if (ret)
6335 return ret;
6336 ret = si_resume_smc(rdev);
6337 if (ret)
6338 return ret;
6339 si_thermal_start_smc_fan_control(rdev);
6340 }
6341
6342 return 0;
6343}
6344
6345static void si_thermal_stop_thermal_controller(struct radeon_device *rdev)
6346{
6347 if (!rdev->pm.no_fan) {
6348 si_fan_ctrl_set_default_mode(rdev);
6349 si_fan_ctrl_stop_smc_fan_control(rdev);
6350 }
6351}
6352
a9e61410
AD
6353int si_dpm_enable(struct radeon_device *rdev)
6354{
6355 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6356 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
636e2582 6357 struct si_power_info *si_pi = si_get_pi(rdev);
a9e61410
AD
6358 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6359 int ret;
6360
6361 if (si_is_smc_running(rdev))
6362 return -EINVAL;
636e2582 6363 if (pi->voltage_control || si_pi->voltage_control_svi2)
a9e61410
AD
6364 si_enable_voltage_control(rdev, true);
6365 if (pi->mvdd_control)
6366 si_get_mvdd_configuration(rdev);
636e2582 6367 if (pi->voltage_control || si_pi->voltage_control_svi2) {
a9e61410 6368 ret = si_construct_voltage_tables(rdev);
2c48febb
AD
6369 if (ret) {
6370 DRM_ERROR("si_construct_voltage_tables failed\n");
a9e61410 6371 return ret;
2c48febb 6372 }
a9e61410
AD
6373 }
6374 if (eg_pi->dynamic_ac_timing) {
6375 ret = si_initialize_mc_reg_table(rdev);
6376 if (ret)
6377 eg_pi->dynamic_ac_timing = false;
6378 }
6379 if (pi->dynamic_ss)
6380 si_enable_spread_spectrum(rdev, true);
6381 if (pi->thermal_protection)
6382 si_enable_thermal_protection(rdev, true);
6383 si_setup_bsp(rdev);
6384 si_program_git(rdev);
6385 si_program_tp(rdev);
6386 si_program_tpp(rdev);
6387 si_program_sstp(rdev);
6388 si_enable_display_gap(rdev);
6389 si_program_vc(rdev);
6390 ret = si_upload_firmware(rdev);
2c48febb
AD
6391 if (ret) {
6392 DRM_ERROR("si_upload_firmware failed\n");
a9e61410 6393 return ret;
2c48febb 6394 }
a9e61410 6395 ret = si_process_firmware_header(rdev);
2c48febb
AD
6396 if (ret) {
6397 DRM_ERROR("si_process_firmware_header failed\n");
a9e61410 6398 return ret;
2c48febb 6399 }
a9e61410 6400 ret = si_initial_switch_from_arb_f0_to_f1(rdev);
2c48febb
AD
6401 if (ret) {
6402 DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
a9e61410 6403 return ret;
2c48febb 6404 }
a9e61410 6405 ret = si_init_smc_table(rdev);
2c48febb
AD
6406 if (ret) {
6407 DRM_ERROR("si_init_smc_table failed\n");
a9e61410 6408 return ret;
2c48febb 6409 }
a9e61410 6410 ret = si_init_smc_spll_table(rdev);
2c48febb
AD
6411 if (ret) {
6412 DRM_ERROR("si_init_smc_spll_table failed\n");
a9e61410 6413 return ret;
2c48febb 6414 }
a9e61410 6415 ret = si_init_arb_table_index(rdev);
2c48febb
AD
6416 if (ret) {
6417 DRM_ERROR("si_init_arb_table_index failed\n");
a9e61410 6418 return ret;
2c48febb 6419 }
a9e61410
AD
6420 if (eg_pi->dynamic_ac_timing) {
6421 ret = si_populate_mc_reg_table(rdev, boot_ps);
2c48febb
AD
6422 if (ret) {
6423 DRM_ERROR("si_populate_mc_reg_table failed\n");
a9e61410 6424 return ret;
2c48febb 6425 }
a9e61410
AD
6426 }
6427 ret = si_initialize_smc_cac_tables(rdev);
2c48febb
AD
6428 if (ret) {
6429 DRM_ERROR("si_initialize_smc_cac_tables failed\n");
a9e61410 6430 return ret;
2c48febb 6431 }
a9e61410 6432 ret = si_initialize_hardware_cac_manager(rdev);
2c48febb
AD
6433 if (ret) {
6434 DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
a9e61410 6435 return ret;
2c48febb 6436 }
a9e61410 6437 ret = si_initialize_smc_dte_tables(rdev);
2c48febb
AD
6438 if (ret) {
6439 DRM_ERROR("si_initialize_smc_dte_tables failed\n");
a9e61410 6440 return ret;
2c48febb 6441 }
a9e61410 6442 ret = si_populate_smc_tdp_limits(rdev, boot_ps);
2c48febb
AD
6443 if (ret) {
6444 DRM_ERROR("si_populate_smc_tdp_limits failed\n");
a9e61410 6445 return ret;
2c48febb 6446 }
a9e61410 6447 ret = si_populate_smc_tdp_limits_2(rdev, boot_ps);
2c48febb
AD
6448 if (ret) {
6449 DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
a9e61410 6450 return ret;
2c48febb 6451 }
a9e61410
AD
6452 si_program_response_times(rdev);
6453 si_program_ds_registers(rdev);
6454 si_dpm_start_smc(rdev);
6455 ret = si_notify_smc_display_change(rdev, false);
2c48febb
AD
6456 if (ret) {
6457 DRM_ERROR("si_notify_smc_display_change failed\n");
a9e61410 6458 return ret;
2c48febb 6459 }
a9e61410
AD
6460 si_enable_sclk_control(rdev, true);
6461 si_start_dpm(rdev);
6462
a9e61410
AD
6463 si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
6464
39471ad3
AD
6465 si_thermal_start_thermal_controller(rdev);
6466
a9e61410
AD
6467 ni_update_current_ps(rdev, boot_ps);
6468
6469 return 0;
6470}
6471
2271e2e2 6472static int si_set_temperature_range(struct radeon_device *rdev)
963c115d
AD
6473{
6474 int ret;
6475
2271e2e2
AD
6476 ret = si_thermal_enable_alert(rdev, false);
6477 if (ret)
6478 return ret;
6479 ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6480 if (ret)
6481 return ret;
6482 ret = si_thermal_enable_alert(rdev, true);
6483 if (ret)
6484 return ret;
963c115d 6485
2271e2e2
AD
6486 return ret;
6487}
963c115d 6488
2271e2e2
AD
6489int si_dpm_late_enable(struct radeon_device *rdev)
6490{
6491 int ret;
963c115d 6492
2271e2e2
AD
6493 ret = si_set_temperature_range(rdev);
6494 if (ret)
6495 return ret;
6496
6497 return ret;
963c115d
AD
6498}
6499
a9e61410
AD
6500void si_dpm_disable(struct radeon_device *rdev)
6501{
6502 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6503 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6504
6505 if (!si_is_smc_running(rdev))
6506 return;
39471ad3 6507 si_thermal_stop_thermal_controller(rdev);
a9e61410
AD
6508 si_disable_ulv(rdev);
6509 si_clear_vc(rdev);
6510 if (pi->thermal_protection)
6511 si_enable_thermal_protection(rdev, false);
6512 si_enable_power_containment(rdev, boot_ps, false);
6513 si_enable_smc_cac(rdev, boot_ps, false);
6514 si_enable_spread_spectrum(rdev, false);
6515 si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
6516 si_stop_dpm(rdev);
6517 si_reset_to_default(rdev);
6518 si_dpm_stop_smc(rdev);
6519 si_force_switch_to_arb_f0(rdev);
6520
6521 ni_update_current_ps(rdev, boot_ps);
6522}
6523
6524int si_dpm_pre_set_power_state(struct radeon_device *rdev)
6525{
6526 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6527 struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
6528 struct radeon_ps *new_ps = &requested_ps;
6529
6530 ni_update_requested_ps(rdev, new_ps);
6531
6532 si_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
6533
6534 return 0;
6535}
6536
a144acbc
AD
6537static int si_power_control_set_level(struct radeon_device *rdev)
6538{
6539 struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
6540 int ret;
6541
6542 ret = si_restrict_performance_levels_before_switch(rdev);
6543 if (ret)
6544 return ret;
6545 ret = si_halt_smc(rdev);
6546 if (ret)
6547 return ret;
6548 ret = si_populate_smc_tdp_limits(rdev, new_ps);
6549 if (ret)
6550 return ret;
6551 ret = si_populate_smc_tdp_limits_2(rdev, new_ps);
6552 if (ret)
6553 return ret;
6554 ret = si_resume_smc(rdev);
6555 if (ret)
6556 return ret;
6557 ret = si_set_sw_state(rdev);
6558 if (ret)
6559 return ret;
6560 return 0;
6561}
6562
a9e61410
AD
6563int si_dpm_set_power_state(struct radeon_device *rdev)
6564{
6565 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6566 struct radeon_ps *new_ps = &eg_pi->requested_rps;
6567 struct radeon_ps *old_ps = &eg_pi->current_rps;
6568 int ret;
6569
6570 ret = si_disable_ulv(rdev);
cc833b60
AD
6571 if (ret) {
6572 DRM_ERROR("si_disable_ulv failed\n");
a9e61410 6573 return ret;
cc833b60 6574 }
a9e61410 6575 ret = si_restrict_performance_levels_before_switch(rdev);
cc833b60
AD
6576 if (ret) {
6577 DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
a9e61410 6578 return ret;
cc833b60 6579 }
a9e61410
AD
6580 if (eg_pi->pcie_performance_request)
6581 si_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
e34568b8 6582 ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
a9e61410 6583 ret = si_enable_power_containment(rdev, new_ps, false);
cc833b60
AD
6584 if (ret) {
6585 DRM_ERROR("si_enable_power_containment failed\n");
a9e61410 6586 return ret;
cc833b60 6587 }
a9e61410 6588 ret = si_enable_smc_cac(rdev, new_ps, false);
cc833b60
AD
6589 if (ret) {
6590 DRM_ERROR("si_enable_smc_cac failed\n");
a9e61410 6591 return ret;
cc833b60 6592 }
a9e61410 6593 ret = si_halt_smc(rdev);
cc833b60
AD
6594 if (ret) {
6595 DRM_ERROR("si_halt_smc failed\n");
a9e61410 6596 return ret;
cc833b60 6597 }
a9e61410 6598 ret = si_upload_sw_state(rdev, new_ps);
cc833b60
AD
6599 if (ret) {
6600 DRM_ERROR("si_upload_sw_state failed\n");
a9e61410 6601 return ret;
cc833b60 6602 }
a9e61410 6603 ret = si_upload_smc_data(rdev);
cc833b60
AD
6604 if (ret) {
6605 DRM_ERROR("si_upload_smc_data failed\n");
a9e61410 6606 return ret;
cc833b60 6607 }
a9e61410 6608 ret = si_upload_ulv_state(rdev);
cc833b60
AD
6609 if (ret) {
6610 DRM_ERROR("si_upload_ulv_state failed\n");
a9e61410 6611 return ret;
cc833b60 6612 }
a9e61410
AD
6613 if (eg_pi->dynamic_ac_timing) {
6614 ret = si_upload_mc_reg_table(rdev, new_ps);
cc833b60
AD
6615 if (ret) {
6616 DRM_ERROR("si_upload_mc_reg_table failed\n");
a9e61410 6617 return ret;
cc833b60 6618 }
a9e61410
AD
6619 }
6620 ret = si_program_memory_timing_parameters(rdev, new_ps);
cc833b60
AD
6621 if (ret) {
6622 DRM_ERROR("si_program_memory_timing_parameters failed\n");
a9e61410 6623 return ret;
cc833b60 6624 }
a9e61410
AD
6625 si_set_pcie_lane_width_in_smc(rdev, new_ps, old_ps);
6626
a9e61410 6627 ret = si_resume_smc(rdev);
cc833b60
AD
6628 if (ret) {
6629 DRM_ERROR("si_resume_smc failed\n");
a9e61410 6630 return ret;
cc833b60 6631 }
a9e61410 6632 ret = si_set_sw_state(rdev);
cc833b60
AD
6633 if (ret) {
6634 DRM_ERROR("si_set_sw_state failed\n");
a9e61410 6635 return ret;
cc833b60 6636 }
e34568b8 6637 ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
11586cf0 6638 si_set_vce_clock(rdev, new_ps, old_ps);
a9e61410
AD
6639 if (eg_pi->pcie_performance_request)
6640 si_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
6641 ret = si_set_power_state_conditionally_enable_ulv(rdev, new_ps);
cc833b60
AD
6642 if (ret) {
6643 DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
a9e61410 6644 return ret;
cc833b60 6645 }
a9e61410 6646 ret = si_enable_smc_cac(rdev, new_ps, true);
cc833b60
AD
6647 if (ret) {
6648 DRM_ERROR("si_enable_smc_cac failed\n");
a9e61410 6649 return ret;
cc833b60 6650 }
a9e61410 6651 ret = si_enable_power_containment(rdev, new_ps, true);
cc833b60
AD
6652 if (ret) {
6653 DRM_ERROR("si_enable_power_containment failed\n");
a9e61410 6654 return ret;
cc833b60 6655 }
a9e61410 6656
a144acbc
AD
6657 ret = si_power_control_set_level(rdev);
6658 if (ret) {
6659 DRM_ERROR("si_power_control_set_level failed\n");
6660 return ret;
6661 }
6662
a9e61410
AD
6663 return 0;
6664}
6665
a9e61410
AD
6666void si_dpm_post_set_power_state(struct radeon_device *rdev)
6667{
6668 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6669 struct radeon_ps *new_ps = &eg_pi->requested_rps;
6670
6671 ni_update_current_ps(rdev, new_ps);
6672}
6673
98769131 6674#if 0
a9e61410
AD
6675void si_dpm_reset_asic(struct radeon_device *rdev)
6676{
6677 si_restrict_performance_levels_before_switch(rdev);
6678 si_disable_ulv(rdev);
6679 si_set_boot_state(rdev);
6680}
98769131 6681#endif
a9e61410
AD
6682
6683void si_dpm_display_configuration_changed(struct radeon_device *rdev)
6684{
6685 si_program_display_gap(rdev);
6686}
6687
6688union power_info {
6689 struct _ATOM_POWERPLAY_INFO info;
6690 struct _ATOM_POWERPLAY_INFO_V2 info_2;
6691 struct _ATOM_POWERPLAY_INFO_V3 info_3;
6692 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
6693 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
6694 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
6695};
6696
6697union pplib_clock_info {
6698 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
6699 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
6700 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
6701 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
6702 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
6703};
6704
6705union pplib_power_state {
6706 struct _ATOM_PPLIB_STATE v1;
6707 struct _ATOM_PPLIB_STATE_V2 v2;
6708};
6709
6710static void si_parse_pplib_non_clock_info(struct radeon_device *rdev,
6711 struct radeon_ps *rps,
6712 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
6713 u8 table_rev)
6714{
6715 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
6716 rps->class = le16_to_cpu(non_clock_info->usClassification);
6717 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
6718
6719 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
6720 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
6721 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
6722 } else if (r600_is_uvd_state(rps->class, rps->class2)) {
6723 rps->vclk = RV770_DEFAULT_VCLK_FREQ;
6724 rps->dclk = RV770_DEFAULT_DCLK_FREQ;
6725 } else {
6726 rps->vclk = 0;
6727 rps->dclk = 0;
6728 }
6729
6730 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
6731 rdev->pm.dpm.boot_ps = rps;
6732 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
6733 rdev->pm.dpm.uvd_ps = rps;
6734}
6735
6736static void si_parse_pplib_clock_info(struct radeon_device *rdev,
6737 struct radeon_ps *rps, int index,
6738 union pplib_clock_info *clock_info)
6739{
6740 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6741 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6742 struct si_power_info *si_pi = si_get_pi(rdev);
6743 struct ni_ps *ps = ni_get_ps(rps);
6744 u16 leakage_voltage;
6745 struct rv7xx_pl *pl = &ps->performance_levels[index];
6746 int ret;
6747
6748 ps->performance_level_count = index + 1;
6749
6750 pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6751 pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
6752 pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6753 pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
6754
6755 pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
6756 pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
6757 pl->flags = le32_to_cpu(clock_info->si.ulFlags);
6758 pl->pcie_gen = r600_get_pcie_gen_support(rdev,
6759 si_pi->sys_pcie_mask,
6760 si_pi->boot_pcie_gen,
6761 clock_info->si.ucPCIEGen);
6762
6763 /* patch up vddc if necessary */
6764 ret = si_get_leakage_voltage_from_leakage_index(rdev, pl->vddc,
6765 &leakage_voltage);
6766 if (ret == 0)
6767 pl->vddc = leakage_voltage;
6768
6769 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
6770 pi->acpi_vddc = pl->vddc;
6771 eg_pi->acpi_vddci = pl->vddci;
6772 si_pi->acpi_pcie_gen = pl->pcie_gen;
6773 }
6774
6775 if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
6776 index == 0) {
6777 /* XXX disable for A0 tahiti */
6fa45593 6778 si_pi->ulv.supported = false;
a9e61410
AD
6779 si_pi->ulv.pl = *pl;
6780 si_pi->ulv.one_pcie_lane_in_ulv = false;
6781 si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
6782 si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
6783 si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
6784 }
6785
6786 if (pi->min_vddc_in_table > pl->vddc)
6787 pi->min_vddc_in_table = pl->vddc;
6788
6789 if (pi->max_vddc_in_table < pl->vddc)
6790 pi->max_vddc_in_table = pl->vddc;
6791
6792 /* patch up boot state */
6793 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
6794 u16 vddc, vddci, mvdd;
6795 radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
6796 pl->mclk = rdev->clock.default_mclk;
6797 pl->sclk = rdev->clock.default_sclk;
6798 pl->vddc = vddc;
6799 pl->vddci = vddci;
6800 si_pi->mvdd_bootup_value = mvdd;
6801 }
6802
6803 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
6804 ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
6805 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
6806 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
6807 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
6808 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
6809 }
6810}
6811
6812static int si_parse_power_table(struct radeon_device *rdev)
6813{
6814 struct radeon_mode_info *mode_info = &rdev->mode_info;
6815 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
6816 union pplib_power_state *power_state;
6817 int i, j, k, non_clock_array_index, clock_array_index;
6818 union pplib_clock_info *clock_info;
6819 struct _StateArray *state_array;
6820 struct _ClockInfoArray *clock_info_array;
6821 struct _NonClockInfoArray *non_clock_info_array;
6822 union power_info *power_info;
6823 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
3cf8bb1a 6824 u16 data_offset;
a9e61410
AD
6825 u8 frev, crev;
6826 u8 *power_state_offset;
6827 struct ni_ps *ps;
6828
6829 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
6830 &frev, &crev, &data_offset))
6831 return -EINVAL;
6832 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
6833
6834 state_array = (struct _StateArray *)
6835 (mode_info->atom_context->bios + data_offset +
6836 le16_to_cpu(power_info->pplib.usStateArrayOffset));
6837 clock_info_array = (struct _ClockInfoArray *)
6838 (mode_info->atom_context->bios + data_offset +
6839 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
6840 non_clock_info_array = (struct _NonClockInfoArray *)
6841 (mode_info->atom_context->bios + data_offset +
6842 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
6843
6844 rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
6845 state_array->ucNumEntries, GFP_KERNEL);
6846 if (!rdev->pm.dpm.ps)
6847 return -ENOMEM;
6848 power_state_offset = (u8 *)state_array->states;
a9e61410 6849 for (i = 0; i < state_array->ucNumEntries; i++) {
53f3b252 6850 u8 *idx;
a9e61410
AD
6851 power_state = (union pplib_power_state *)power_state_offset;
6852 non_clock_array_index = power_state->v2.nonClockInfoIndex;
6853 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
6854 &non_clock_info_array->nonClockInfo[non_clock_array_index];
6855 if (!rdev->pm.power_state[i].clock_info)
6856 return -EINVAL;
6857 ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
6858 if (ps == NULL) {
6859 kfree(rdev->pm.dpm.ps);
6860 return -ENOMEM;
6861 }
6862 rdev->pm.dpm.ps[i].ps_priv = ps;
6863 si_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
6864 non_clock_info,
6865 non_clock_info_array->ucEntrySize);
6866 k = 0;
53f3b252 6867 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
a9e61410 6868 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
53f3b252 6869 clock_array_index = idx[j];
a9e61410
AD
6870 if (clock_array_index >= clock_info_array->ucNumEntries)
6871 continue;
6872 if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
6873 break;
6874 clock_info = (union pplib_clock_info *)
53f3b252
AD
6875 ((u8 *)&clock_info_array->clockInfo[0] +
6876 (clock_array_index * clock_info_array->ucEntrySize));
a9e61410
AD
6877 si_parse_pplib_clock_info(rdev,
6878 &rdev->pm.dpm.ps[i], k,
6879 clock_info);
6880 k++;
6881 }
6882 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
6883 }
6884 rdev->pm.dpm.num_ps = state_array->ucNumEntries;
11586cf0
AD
6885
6886 /* fill in the vce power states */
6887 for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
6888 u32 sclk, mclk;
6889 clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
6890 clock_info = (union pplib_clock_info *)
6891 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
6892 sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6893 sclk |= clock_info->si.ucEngineClockHigh << 16;
6894 mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6895 mclk |= clock_info->si.ucMemoryClockHigh << 16;
6896 rdev->pm.dpm.vce_states[i].sclk = sclk;
6897 rdev->pm.dpm.vce_states[i].mclk = mclk;
6898 }
6899
a9e61410
AD
6900 return 0;
6901}
6902
6903int si_dpm_init(struct radeon_device *rdev)
6904{
6905 struct rv7xx_power_info *pi;
6906 struct evergreen_power_info *eg_pi;
6907 struct ni_power_info *ni_pi;
6908 struct si_power_info *si_pi;
a9e61410
AD
6909 struct atom_clock_dividers dividers;
6910 int ret;
6911 u32 mask;
6912
6913 si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
6914 if (si_pi == NULL)
6915 return -ENOMEM;
6916 rdev->pm.dpm.priv = si_pi;
6917 ni_pi = &si_pi->ni;
6918 eg_pi = &ni_pi->eg;
6919 pi = &eg_pi->rv7xx;
6920
6921 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
6922 if (ret)
6923 si_pi->sys_pcie_mask = 0;
6924 else
6925 si_pi->sys_pcie_mask = mask;
6926 si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
6927 si_pi->boot_pcie_gen = si_get_current_pcie_speed(rdev);
6928
6929 si_set_max_cu_value(rdev);
6930
6931 rv770_get_max_vddc(rdev);
6932 si_get_leakage_vddc(rdev);
6933 si_patch_dependency_tables_based_on_leakage(rdev);
6934
6935 pi->acpi_vddc = 0;
6936 eg_pi->acpi_vddci = 0;
6937 pi->min_vddc_in_table = 0;
6938 pi->max_vddc_in_table = 0;
6939
82f79cc5
AD
6940 ret = r600_get_platform_caps(rdev);
6941 if (ret)
6942 return ret;
6943
11586cf0 6944 ret = r600_parse_extended_power_table(rdev);
a9e61410
AD
6945 if (ret)
6946 return ret;
11586cf0
AD
6947
6948 ret = si_parse_power_table(rdev);
a9e61410
AD
6949 if (ret)
6950 return ret;
6951
6952 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
6953 kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
6954 if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
6955 r600_free_extended_power_table(rdev);
6956 return -ENOMEM;
6957 }
6958 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
6959 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
6960 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
6961 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
6962 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
6963 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
6964 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
6965 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
6966 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
6967
6968 if (rdev->pm.dpm.voltage_response_time == 0)
6969 rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
6970 if (rdev->pm.dpm.backbias_response_time == 0)
6971 rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
6972
6973 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
6974 0, false, &dividers);
6975 if (ret)
6976 pi->ref_div = dividers.ref_div + 1;
6977 else
6978 pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
6979
6980 eg_pi->smu_uvd_hs = false;
6981
6982 pi->mclk_strobe_mode_threshold = 40000;
6983 if (si_is_special_1gb_platform(rdev))
6984 pi->mclk_stutter_mode_threshold = 0;
6985 else
6986 pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
6987 pi->mclk_edc_enable_threshold = 40000;
6988 eg_pi->mclk_edc_wr_enable_threshold = 40000;
6989
6990 ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
6991
6992 pi->voltage_control =
636e2582
AD
6993 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6994 VOLTAGE_OBJ_GPIO_LUT);
6995 if (!pi->voltage_control) {
6996 si_pi->voltage_control_svi2 =
6997 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6998 VOLTAGE_OBJ_SVID2);
6999 if (si_pi->voltage_control_svi2)
7000 radeon_atom_get_svi2_info(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7001 &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
7002 }
a9e61410
AD
7003
7004 pi->mvdd_control =
636e2582
AD
7005 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
7006 VOLTAGE_OBJ_GPIO_LUT);
a9e61410
AD
7007
7008 eg_pi->vddci_control =
636e2582
AD
7009 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7010 VOLTAGE_OBJ_GPIO_LUT);
7011 if (!eg_pi->vddci_control)
7012 si_pi->vddci_control_svi2 =
7013 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7014 VOLTAGE_OBJ_SVID2);
a9e61410
AD
7015
7016 si_pi->vddc_phase_shed_control =
636e2582
AD
7017 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7018 VOLTAGE_OBJ_PHASE_LUT);
a9e61410 7019
b841ce7b 7020 rv770_get_engine_memory_ss(rdev);
a9e61410
AD
7021
7022 pi->asi = RV770_ASI_DFLT;
7023 pi->pasi = CYPRESS_HASI_DFLT;
7024 pi->vrc = SISLANDS_VRC_DFLT;
7025
7026 pi->gfx_clock_gating = true;
7027
7028 eg_pi->sclk_deep_sleep = true;
7029 si_pi->sclk_deep_sleep_above_low = false;
7030
fda83724 7031 if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
a9e61410
AD
7032 pi->thermal_protection = true;
7033 else
7034 pi->thermal_protection = false;
7035
7036 eg_pi->dynamic_ac_timing = true;
7037
7038 eg_pi->light_sleep = true;
7039#if defined(CONFIG_ACPI)
7040 eg_pi->pcie_performance_request =
7041 radeon_acpi_is_pcie_performance_request_supported(rdev);
7042#else
7043 eg_pi->pcie_performance_request = false;
7044#endif
7045
7046 si_pi->sram_end = SMC_RAM_END;
7047
7048 rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
7049 rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
7050 rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
7051 rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
7052 rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
7053 rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
7054 rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
7055
7056 si_initialize_powertune_defaults(rdev);
7057
1ff60ddb
AD
7058 /* make sure dc limits are valid */
7059 if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
7060 (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
7061 rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
7062 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
7063
39471ad3 7064 si_pi->fan_ctrl_is_in_default_mode = true;
39471ad3 7065
a9e61410
AD
7066 return 0;
7067}
7068
7069void si_dpm_fini(struct radeon_device *rdev)
7070{
7071 int i;
7072
7073 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
7074 kfree(rdev->pm.dpm.ps[i].ps_priv);
7075 }
7076 kfree(rdev->pm.dpm.ps);
7077 kfree(rdev->pm.dpm.priv);
7078 kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
7079 r600_free_extended_power_table(rdev);
7080}
7081
7982128c
AD
7082void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
7083 struct seq_file *m)
7084{
9f3f63f2
AD
7085 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7086 struct radeon_ps *rps = &eg_pi->current_rps;
7982128c
AD
7087 struct ni_ps *ps = ni_get_ps(rps);
7088 struct rv7xx_pl *pl;
7089 u32 current_index =
7090 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7091 CURRENT_STATE_INDEX_SHIFT;
7092
7093 if (current_index >= ps->performance_level_count) {
7094 seq_printf(m, "invalid dpm profile %d\n", current_index);
7095 } else {
7096 pl = &ps->performance_levels[current_index];
7097 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7098 seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
7099 current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
7100 }
7101}
ca1110bc
AD
7102
7103u32 si_dpm_get_current_sclk(struct radeon_device *rdev)
7104{
7105 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7106 struct radeon_ps *rps = &eg_pi->current_rps;
7107 struct ni_ps *ps = ni_get_ps(rps);
7108 struct rv7xx_pl *pl;
7109 u32 current_index =
7110 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7111 CURRENT_STATE_INDEX_SHIFT;
7112
7113 if (current_index >= ps->performance_level_count) {
7114 return 0;
7115 } else {
7116 pl = &ps->performance_levels[current_index];
7117 return pl->sclk;
7118 }
7119}
7120
7121u32 si_dpm_get_current_mclk(struct radeon_device *rdev)
7122{
7123 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7124 struct radeon_ps *rps = &eg_pi->current_rps;
7125 struct ni_ps *ps = ni_get_ps(rps);
7126 struct rv7xx_pl *pl;
7127 u32 current_index =
7128 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7129 CURRENT_STATE_INDEX_SHIFT;
7130
7131 if (current_index >= ps->performance_level_count) {
7132 return 0;
7133 } else {
7134 pl = &ps->performance_levels[current_index];
7135 return pl->mclk;
7136 }
7137}
This page took 0.455465 seconds and 5 git commands to generate.