Merge tag 'powerpc-4.6-5' of git://git.kernel.org/pub/scm/linux/kernel/git/powerpc...
[deliverable/linux.git] / drivers / usb / dwc3 / core.c
CommitLineData
72246da4
FB
1/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4 17 *
5945f789
FB
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
72246da4
FB
20 */
21
fa0ea13e 22#include <linux/version.h>
a72e658b 23#include <linux/module.h>
72246da4
FB
24#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
457e84b6 35#include <linux/of.h>
404905a6 36#include <linux/acpi.h>
6344475f 37#include <linux/pinctrl/consumer.h>
72246da4
FB
38
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
f7e846f0 41#include <linux/usb/of.h>
a45c82b8 42#include <linux/usb/otg.h>
72246da4 43
6462cbd5 44#include "platform_data.h"
72246da4
FB
45#include "core.h"
46#include "gadget.h"
47#include "io.h"
48
49#include "debug.h"
50
8300dd23
FB
51/* -------------------------------------------------------------------------- */
52
3140e8cb
SAS
53void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
54{
55 u32 reg;
56
57 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
58 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
59 reg |= DWC3_GCTL_PRTCAPDIR(mode);
60 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
61}
8300dd23 62
72246da4
FB
63/**
64 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
65 * @dwc: pointer to our context structure
66 */
57303488 67static int dwc3_core_soft_reset(struct dwc3 *dwc)
72246da4
FB
68{
69 u32 reg;
f59dcab1 70 int retries = 1000;
57303488 71 int ret;
72246da4 72
51e1e7bc
FB
73 usb_phy_init(dwc->usb2_phy);
74 usb_phy_init(dwc->usb3_phy);
57303488
KVA
75 ret = phy_init(dwc->usb2_generic_phy);
76 if (ret < 0)
77 return ret;
78
79 ret = phy_init(dwc->usb3_generic_phy);
80 if (ret < 0) {
81 phy_exit(dwc->usb2_generic_phy);
82 return ret;
83 }
72246da4 84
f59dcab1
FB
85 /*
86 * We're resetting only the device side because, if we're in host mode,
87 * XHCI driver will reset the host block. If dwc3 was configured for
88 * host-only mode, then we can return early.
89 */
90 if (dwc->dr_mode == USB_DR_MODE_HOST)
91 return 0;
72246da4 92
f59dcab1
FB
93 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
94 reg |= DWC3_DCTL_CSFTRST;
95 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
72246da4 96
f59dcab1
FB
97 do {
98 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
99 if (!(reg & DWC3_DCTL_CSFTRST))
100 return 0;
45627ac6 101
f59dcab1
FB
102 udelay(1);
103 } while (--retries);
57303488 104
f59dcab1 105 return -ETIMEDOUT;
72246da4
FB
106}
107
c5cc74e8
HK
108/**
109 * dwc3_soft_reset - Issue soft reset
110 * @dwc: Pointer to our controller context structure
111 */
112static int dwc3_soft_reset(struct dwc3 *dwc)
113{
114 unsigned long timeout;
115 u32 reg;
116
117 timeout = jiffies + msecs_to_jiffies(500);
118 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
119 do {
120 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
121 if (!(reg & DWC3_DCTL_CSFTRST))
122 break;
123
124 if (time_after(jiffies, timeout)) {
125 dev_err(dwc->dev, "Reset Timed Out\n");
126 return -ETIMEDOUT;
127 }
128
129 cpu_relax();
130 } while (true);
131
132 return 0;
133}
134
db2be4e9
NB
135/*
136 * dwc3_frame_length_adjustment - Adjusts frame length if required
137 * @dwc3: Pointer to our controller context structure
138 * @fladj: Value of GFLADJ_30MHZ to adjust frame length
139 */
140static void dwc3_frame_length_adjustment(struct dwc3 *dwc, u32 fladj)
141{
142 u32 reg;
143 u32 dft;
144
145 if (dwc->revision < DWC3_REVISION_250A)
146 return;
147
148 if (fladj == 0)
149 return;
150
151 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
152 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
153 if (!dev_WARN_ONCE(dwc->dev, dft == fladj,
154 "request value same as default, ignoring\n")) {
155 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
156 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | fladj;
157 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
158 }
159}
160
72246da4
FB
161/**
162 * dwc3_free_one_event_buffer - Frees one event buffer
163 * @dwc: Pointer to our controller context structure
164 * @evt: Pointer to event buffer to be freed
165 */
166static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
167 struct dwc3_event_buffer *evt)
168{
169 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
72246da4
FB
170}
171
172/**
1d046793 173 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
72246da4
FB
174 * @dwc: Pointer to our controller context structure
175 * @length: size of the event buffer
176 *
1d046793 177 * Returns a pointer to the allocated event buffer structure on success
72246da4
FB
178 * otherwise ERR_PTR(errno).
179 */
67d0b500
FB
180static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
181 unsigned length)
72246da4
FB
182{
183 struct dwc3_event_buffer *evt;
184
380f0d28 185 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
72246da4
FB
186 if (!evt)
187 return ERR_PTR(-ENOMEM);
188
189 evt->dwc = dwc;
190 evt->length = length;
191 evt->buf = dma_alloc_coherent(dwc->dev, length,
192 &evt->dma, GFP_KERNEL);
e32672f0 193 if (!evt->buf)
72246da4 194 return ERR_PTR(-ENOMEM);
72246da4
FB
195
196 return evt;
197}
198
199/**
200 * dwc3_free_event_buffers - frees all allocated event buffers
201 * @dwc: Pointer to our controller context structure
202 */
203static void dwc3_free_event_buffers(struct dwc3 *dwc)
204{
205 struct dwc3_event_buffer *evt;
206 int i;
207
9f622b2a 208 for (i = 0; i < dwc->num_event_buffers; i++) {
72246da4 209 evt = dwc->ev_buffs[i];
64b6c8a7 210 if (evt)
72246da4 211 dwc3_free_one_event_buffer(dwc, evt);
72246da4
FB
212 }
213}
214
215/**
216 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
1d046793 217 * @dwc: pointer to our controller context structure
72246da4
FB
218 * @length: size of event buffer
219 *
1d046793 220 * Returns 0 on success otherwise negative errno. In the error case, dwc
72246da4
FB
221 * may contain some buffers allocated but not all which were requested.
222 */
41ac7b3a 223static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
72246da4 224{
9f622b2a 225 int num;
72246da4
FB
226 int i;
227
9f622b2a
FB
228 num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
229 dwc->num_event_buffers = num;
230
380f0d28
FB
231 dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
232 GFP_KERNEL);
734d5a53 233 if (!dwc->ev_buffs)
457d3f21 234 return -ENOMEM;
457d3f21 235
72246da4
FB
236 for (i = 0; i < num; i++) {
237 struct dwc3_event_buffer *evt;
238
239 evt = dwc3_alloc_one_event_buffer(dwc, length);
240 if (IS_ERR(evt)) {
241 dev_err(dwc->dev, "can't allocate event buffer\n");
242 return PTR_ERR(evt);
243 }
244 dwc->ev_buffs[i] = evt;
245 }
246
247 return 0;
248}
249
250/**
251 * dwc3_event_buffers_setup - setup our allocated event buffers
1d046793 252 * @dwc: pointer to our controller context structure
72246da4
FB
253 *
254 * Returns 0 on success otherwise negative errno.
255 */
7acd85e0 256static int dwc3_event_buffers_setup(struct dwc3 *dwc)
72246da4
FB
257{
258 struct dwc3_event_buffer *evt;
259 int n;
260
9f622b2a 261 for (n = 0; n < dwc->num_event_buffers; n++) {
72246da4 262 evt = dwc->ev_buffs[n];
1407bf13
FB
263 dwc3_trace(trace_dwc3_core,
264 "Event buf %p dma %08llx length %d\n",
72246da4
FB
265 evt->buf, (unsigned long long) evt->dma,
266 evt->length);
267
7acd85e0
PZ
268 evt->lpos = 0;
269
72246da4
FB
270 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
271 lower_32_bits(evt->dma));
272 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
273 upper_32_bits(evt->dma));
274 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
68d6a01b 275 DWC3_GEVNTSIZ_SIZE(evt->length));
72246da4
FB
276 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
277 }
278
279 return 0;
280}
281
282static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
283{
284 struct dwc3_event_buffer *evt;
285 int n;
286
9f622b2a 287 for (n = 0; n < dwc->num_event_buffers; n++) {
72246da4 288 evt = dwc->ev_buffs[n];
7acd85e0
PZ
289
290 evt->lpos = 0;
291
72246da4
FB
292 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
293 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
68d6a01b
FB
294 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
295 | DWC3_GEVNTSIZ_SIZE(0));
72246da4
FB
296 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
297 }
298}
299
0ffcaf37
FB
300static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
301{
302 if (!dwc->has_hibernation)
303 return 0;
304
305 if (!dwc->nr_scratch)
306 return 0;
307
308 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
309 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
310 if (!dwc->scratchbuf)
311 return -ENOMEM;
312
313 return 0;
314}
315
316static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
317{
318 dma_addr_t scratch_addr;
319 u32 param;
320 int ret;
321
322 if (!dwc->has_hibernation)
323 return 0;
324
325 if (!dwc->nr_scratch)
326 return 0;
327
328 /* should never fall here */
329 if (!WARN_ON(dwc->scratchbuf))
330 return 0;
331
332 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
333 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
334 DMA_BIDIRECTIONAL);
335 if (dma_mapping_error(dwc->dev, scratch_addr)) {
336 dev_err(dwc->dev, "failed to map scratch buffer\n");
337 ret = -EFAULT;
338 goto err0;
339 }
340
341 dwc->scratch_addr = scratch_addr;
342
343 param = lower_32_bits(scratch_addr);
344
345 ret = dwc3_send_gadget_generic_command(dwc,
346 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
347 if (ret < 0)
348 goto err1;
349
350 param = upper_32_bits(scratch_addr);
351
352 ret = dwc3_send_gadget_generic_command(dwc,
353 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
354 if (ret < 0)
355 goto err1;
356
357 return 0;
358
359err1:
360 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
361 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
362
363err0:
364 return ret;
365}
366
367static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
368{
369 if (!dwc->has_hibernation)
370 return;
371
372 if (!dwc->nr_scratch)
373 return;
374
375 /* should never fall here */
376 if (!WARN_ON(dwc->scratchbuf))
377 return;
378
379 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
380 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
381 kfree(dwc->scratchbuf);
382}
383
789451f6
FB
384static void dwc3_core_num_eps(struct dwc3 *dwc)
385{
386 struct dwc3_hwparams *parms = &dwc->hwparams;
387
388 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
389 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
390
73815280 391 dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
789451f6
FB
392 dwc->num_in_eps, dwc->num_out_eps);
393}
394
41ac7b3a 395static void dwc3_cache_hwparams(struct dwc3 *dwc)
26ceca97
FB
396{
397 struct dwc3_hwparams *parms = &dwc->hwparams;
398
399 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
400 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
401 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
402 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
403 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
404 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
405 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
406 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
407 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
408}
409
b5a65c40
HR
410/**
411 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
412 * @dwc: Pointer to our controller context structure
88bc9d19
HK
413 *
414 * Returns 0 on success. The USB PHY interfaces are configured but not
415 * initialized. The PHY interfaces and the PHYs get initialized together with
416 * the core in dwc3_core_init.
b5a65c40 417 */
88bc9d19 418static int dwc3_phy_setup(struct dwc3 *dwc)
b5a65c40
HR
419{
420 u32 reg;
88bc9d19 421 int ret;
b5a65c40
HR
422
423 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
424
2164a476
HR
425 /*
426 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
427 * to '0' during coreConsultant configuration. So default value
428 * will be '0' when the core is reset. Application needs to set it
429 * to '1' after the core initialization is completed.
430 */
431 if (dwc->revision > DWC3_REVISION_194A)
432 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
433
b5a65c40
HR
434 if (dwc->u2ss_inp3_quirk)
435 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
436
df31f5b3
HR
437 if (dwc->req_p1p2p3_quirk)
438 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
439
a2a1d0f5
HR
440 if (dwc->del_p1p2p3_quirk)
441 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
442
41c06ffd
HR
443 if (dwc->del_phy_power_chg_quirk)
444 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
445
fb67afca
HR
446 if (dwc->lfps_filter_quirk)
447 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
448
14f4ac53
HR
449 if (dwc->rx_detect_poll_quirk)
450 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
451
6b6a0c9a
HR
452 if (dwc->tx_de_emphasis_quirk)
453 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
454
cd72f890 455 if (dwc->dis_u3_susphy_quirk)
59acfa20
HR
456 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
457
b5a65c40
HR
458 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
459
2164a476
HR
460 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
461
3e10a2ce
HK
462 /* Select the HS PHY interface */
463 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
464 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
43cacb03
FB
465 if (dwc->hsphy_interface &&
466 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
3e10a2ce 467 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
88bc9d19 468 break;
43cacb03
FB
469 } else if (dwc->hsphy_interface &&
470 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
3e10a2ce 471 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
88bc9d19 472 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
3e10a2ce 473 } else {
88bc9d19
HK
474 /* Relying on default value. */
475 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
476 break;
3e10a2ce
HK
477 }
478 /* FALLTHROUGH */
88bc9d19
HK
479 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
480 /* Making sure the interface and PHY are operational */
481 ret = dwc3_soft_reset(dwc);
482 if (ret)
483 return ret;
484
485 udelay(1);
486
487 ret = dwc3_ulpi_init(dwc);
488 if (ret)
489 return ret;
490 /* FALLTHROUGH */
3e10a2ce
HK
491 default:
492 break;
493 }
494
2164a476
HR
495 /*
496 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
497 * '0' during coreConsultant configuration. So default value will
498 * be '0' when the core is reset. Application needs to set it to
499 * '1' after the core initialization is completed.
500 */
501 if (dwc->revision > DWC3_REVISION_194A)
502 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
503
cd72f890 504 if (dwc->dis_u2_susphy_quirk)
0effe0a3
HR
505 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
506
ec791d14
JY
507 if (dwc->dis_enblslpm_quirk)
508 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
509
2164a476 510 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
88bc9d19
HK
511
512 return 0;
b5a65c40
HR
513}
514
72246da4
FB
515/**
516 * dwc3_core_init - Low-level initialization of DWC3 Core
517 * @dwc: Pointer to our controller context structure
518 *
519 * Returns 0 on success otherwise negative errno.
520 */
41ac7b3a 521static int dwc3_core_init(struct dwc3 *dwc)
72246da4 522{
0ffcaf37 523 u32 hwparams4 = dwc->hwparams.hwparams4;
72246da4
FB
524 u32 reg;
525 int ret;
526
7650bd74
SAS
527 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
528 /* This should read as U3 followed by revision number */
690fb371
JY
529 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
530 /* Detected DWC_usb3 IP */
531 dwc->revision = reg;
532 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
533 /* Detected DWC_usb31 IP */
534 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
535 dwc->revision |= DWC3_REVISION_IS_DWC31;
536 } else {
7650bd74
SAS
537 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
538 ret = -ENODEV;
539 goto err0;
540 }
7650bd74 541
fa0ea13e
FB
542 /*
543 * Write Linux Version Code to our GUID register so it's easy to figure
544 * out which kernel version a bug was found.
545 */
546 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
547
0e1e5c47
PZ
548 /* Handle USB2.0-only core configuration */
549 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
550 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
551 if (dwc->maximum_speed == USB_SPEED_SUPER)
552 dwc->maximum_speed = USB_SPEED_HIGH;
553 }
554
72246da4 555 /* issue device SoftReset too */
c5cc74e8
HK
556 ret = dwc3_soft_reset(dwc);
557 if (ret)
558 goto err0;
72246da4 559
57303488
KVA
560 ret = dwc3_core_soft_reset(dwc);
561 if (ret)
562 goto err0;
58a0f23f 563
4878a028 564 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
3e87c42a 565 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
4878a028 566
164d7731 567 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
4878a028 568 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
32a4a135
FB
569 /**
570 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
571 * issue which would cause xHCI compliance tests to fail.
572 *
573 * Because of that we cannot enable clock gating on such
574 * configurations.
575 *
576 * Refers to:
577 *
578 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
579 * SOF/ITP Mode Used
580 */
581 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
582 dwc->dr_mode == USB_DR_MODE_OTG) &&
583 (dwc->revision >= DWC3_REVISION_210A &&
584 dwc->revision <= DWC3_REVISION_250A))
585 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
586 else
587 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
4878a028 588 break;
0ffcaf37
FB
589 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
590 /* enable hibernation here */
591 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
2eac3992
HR
592
593 /*
594 * REVISIT Enabling this bit so that host-mode hibernation
595 * will work. Device-mode hibernation is not yet implemented.
596 */
597 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
0ffcaf37 598 break;
4878a028 599 default:
1407bf13 600 dwc3_trace(trace_dwc3_core, "No power optimization available\n");
4878a028
SAS
601 }
602
946bd579
HR
603 /* check if current dwc3 is on simulation board */
604 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
1407bf13
FB
605 dwc3_trace(trace_dwc3_core,
606 "running on FPGA platform\n");
946bd579
HR
607 dwc->is_fpga = true;
608 }
609
3b81221a
HR
610 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
611 "disable_scramble cannot be used on non-FPGA builds\n");
612
613 if (dwc->disable_scramble_quirk && dwc->is_fpga)
614 reg |= DWC3_GCTL_DISSCRAMBLE;
615 else
616 reg &= ~DWC3_GCTL_DISSCRAMBLE;
617
9a5b2f31
HR
618 if (dwc->u2exit_lfps_quirk)
619 reg |= DWC3_GCTL_U2EXIT_LFPS;
620
4878a028
SAS
621 /*
622 * WORKAROUND: DWC3 revisions <1.90a have a bug
1d046793 623 * where the device can fail to connect at SuperSpeed
4878a028 624 * and falls back to high-speed mode which causes
1d046793 625 * the device to enter a Connect/Disconnect loop
4878a028
SAS
626 */
627 if (dwc->revision < DWC3_REVISION_190A)
628 reg |= DWC3_GCTL_U2RSTECN;
629
789451f6
FB
630 dwc3_core_num_eps(dwc);
631
4878a028
SAS
632 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
633
0ffcaf37
FB
634 ret = dwc3_alloc_scratch_buffers(dwc);
635 if (ret)
636 goto err1;
637
638 ret = dwc3_setup_scratch_buffers(dwc);
639 if (ret)
640 goto err2;
641
72246da4
FB
642 return 0;
643
0ffcaf37
FB
644err2:
645 dwc3_free_scratch_buffers(dwc);
646
647err1:
648 usb_phy_shutdown(dwc->usb2_phy);
649 usb_phy_shutdown(dwc->usb3_phy);
57303488
KVA
650 phy_exit(dwc->usb2_generic_phy);
651 phy_exit(dwc->usb3_generic_phy);
0ffcaf37 652
72246da4
FB
653err0:
654 return ret;
655}
656
657static void dwc3_core_exit(struct dwc3 *dwc)
658{
0ffcaf37 659 dwc3_free_scratch_buffers(dwc);
01b8daf7
VG
660 usb_phy_shutdown(dwc->usb2_phy);
661 usb_phy_shutdown(dwc->usb3_phy);
57303488
KVA
662 phy_exit(dwc->usb2_generic_phy);
663 phy_exit(dwc->usb3_generic_phy);
72246da4
FB
664}
665
3c9f94ac 666static int dwc3_core_get_phy(struct dwc3 *dwc)
72246da4 667{
3c9f94ac 668 struct device *dev = dwc->dev;
941ea361 669 struct device_node *node = dev->of_node;
3c9f94ac 670 int ret;
72246da4 671
5088b6f5
KVA
672 if (node) {
673 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
674 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
bb674907
FB
675 } else {
676 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
677 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
5088b6f5
KVA
678 }
679
d105e7f8
FB
680 if (IS_ERR(dwc->usb2_phy)) {
681 ret = PTR_ERR(dwc->usb2_phy);
122f06e6
KVA
682 if (ret == -ENXIO || ret == -ENODEV) {
683 dwc->usb2_phy = NULL;
684 } else if (ret == -EPROBE_DEFER) {
d105e7f8 685 return ret;
122f06e6
KVA
686 } else {
687 dev_err(dev, "no usb2 phy configured\n");
688 return ret;
689 }
51e1e7bc
FB
690 }
691
d105e7f8 692 if (IS_ERR(dwc->usb3_phy)) {
315955d7 693 ret = PTR_ERR(dwc->usb3_phy);
122f06e6
KVA
694 if (ret == -ENXIO || ret == -ENODEV) {
695 dwc->usb3_phy = NULL;
696 } else if (ret == -EPROBE_DEFER) {
d105e7f8 697 return ret;
122f06e6
KVA
698 } else {
699 dev_err(dev, "no usb3 phy configured\n");
700 return ret;
701 }
51e1e7bc
FB
702 }
703
57303488
KVA
704 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
705 if (IS_ERR(dwc->usb2_generic_phy)) {
706 ret = PTR_ERR(dwc->usb2_generic_phy);
707 if (ret == -ENOSYS || ret == -ENODEV) {
708 dwc->usb2_generic_phy = NULL;
709 } else if (ret == -EPROBE_DEFER) {
710 return ret;
711 } else {
712 dev_err(dev, "no usb2 phy configured\n");
713 return ret;
714 }
715 }
716
717 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
718 if (IS_ERR(dwc->usb3_generic_phy)) {
719 ret = PTR_ERR(dwc->usb3_generic_phy);
720 if (ret == -ENOSYS || ret == -ENODEV) {
721 dwc->usb3_generic_phy = NULL;
722 } else if (ret == -EPROBE_DEFER) {
723 return ret;
724 } else {
725 dev_err(dev, "no usb3 phy configured\n");
726 return ret;
727 }
728 }
729
3c9f94ac
FB
730 return 0;
731}
732
5f94adfe
FB
733static int dwc3_core_init_mode(struct dwc3 *dwc)
734{
735 struct device *dev = dwc->dev;
736 int ret;
737
738 switch (dwc->dr_mode) {
739 case USB_DR_MODE_PERIPHERAL:
740 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
741 ret = dwc3_gadget_init(dwc);
742 if (ret) {
743 dev_err(dev, "failed to initialize gadget\n");
744 return ret;
745 }
746 break;
747 case USB_DR_MODE_HOST:
748 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
749 ret = dwc3_host_init(dwc);
750 if (ret) {
751 dev_err(dev, "failed to initialize host\n");
752 return ret;
753 }
754 break;
755 case USB_DR_MODE_OTG:
756 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
757 ret = dwc3_host_init(dwc);
758 if (ret) {
759 dev_err(dev, "failed to initialize host\n");
760 return ret;
761 }
762
763 ret = dwc3_gadget_init(dwc);
764 if (ret) {
765 dev_err(dev, "failed to initialize gadget\n");
766 return ret;
767 }
768 break;
769 default:
770 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
771 return -EINVAL;
772 }
773
774 return 0;
775}
776
777static void dwc3_core_exit_mode(struct dwc3 *dwc)
778{
779 switch (dwc->dr_mode) {
780 case USB_DR_MODE_PERIPHERAL:
781 dwc3_gadget_exit(dwc);
782 break;
783 case USB_DR_MODE_HOST:
784 dwc3_host_exit(dwc);
785 break;
786 case USB_DR_MODE_OTG:
787 dwc3_host_exit(dwc);
788 dwc3_gadget_exit(dwc);
789 break;
790 default:
791 /* do nothing */
792 break;
793 }
794}
795
3c9f94ac
FB
796#define DWC3_ALIGN_MASK (16 - 1)
797
798static int dwc3_probe(struct platform_device *pdev)
799{
800 struct device *dev = &pdev->dev;
801 struct dwc3_platform_data *pdata = dev_get_platdata(dev);
3c9f94ac
FB
802 struct resource *res;
803 struct dwc3 *dwc;
80caf7d2 804 u8 lpm_nyet_threshold;
6b6a0c9a 805 u8 tx_de_emphasis;
460d098c 806 u8 hird_threshold;
db2be4e9 807 u32 fladj = 0;
3c9f94ac 808
b09e99ee 809 int ret;
3c9f94ac
FB
810
811 void __iomem *regs;
812 void *mem;
813
814 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
734d5a53 815 if (!mem)
3c9f94ac 816 return -ENOMEM;
734d5a53 817
3c9f94ac
FB
818 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
819 dwc->mem = mem;
820 dwc->dev = dev;
821
822 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
823 if (!res) {
824 dev_err(dev, "missing IRQ\n");
825 return -ENODEV;
826 }
827 dwc->xhci_resources[1].start = res->start;
828 dwc->xhci_resources[1].end = res->end;
829 dwc->xhci_resources[1].flags = res->flags;
830 dwc->xhci_resources[1].name = res->name;
831
832 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
833 if (!res) {
834 dev_err(dev, "missing memory resource\n");
835 return -ENODEV;
836 }
837
f32a5e23
VG
838 dwc->xhci_resources[0].start = res->start;
839 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
840 DWC3_XHCI_REGS_END;
841 dwc->xhci_resources[0].flags = res->flags;
842 dwc->xhci_resources[0].name = res->name;
843
844 res->start += DWC3_GLOBALS_REGS_START;
845
846 /*
847 * Request memory region but exclude xHCI regs,
848 * since it will be requested by the xhci-plat driver.
849 */
850 regs = devm_ioremap_resource(dev, res);
3da1f6ee
FB
851 if (IS_ERR(regs)) {
852 ret = PTR_ERR(regs);
853 goto err0;
854 }
f32a5e23
VG
855
856 dwc->regs = regs;
857 dwc->regs_size = resource_size(res);
f32a5e23 858
80caf7d2
HR
859 /* default to highest possible threshold */
860 lpm_nyet_threshold = 0xff;
861
6b6a0c9a
HR
862 /* default to -3.5dB de-emphasis */
863 tx_de_emphasis = 1;
864
460d098c
HR
865 /*
866 * default to assert utmi_sleep_n and use maximum allowed HIRD
867 * threshold value of 0b1100
868 */
869 hird_threshold = 12;
870
63863b98 871 dwc->maximum_speed = usb_get_maximum_speed(dev);
06e7114f 872 dwc->dr_mode = usb_get_dr_mode(dev);
63863b98 873
3d128919 874 dwc->has_lpm_erratum = device_property_read_bool(dev,
80caf7d2 875 "snps,has-lpm-erratum");
3d128919 876 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
80caf7d2 877 &lpm_nyet_threshold);
3d128919 878 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
460d098c 879 "snps,is-utmi-l1-suspend");
3d128919 880 device_property_read_u8(dev, "snps,hird-threshold",
460d098c 881 &hird_threshold);
3d128919 882 dwc->usb3_lpm_capable = device_property_read_bool(dev,
eac68e8f 883 "snps,usb3_lpm_capable");
3c9f94ac 884
3d128919 885 dwc->needs_fifo_resize = device_property_read_bool(dev,
80caf7d2 886 "tx-fifo-resize");
3b81221a 887
3d128919 888 dwc->disable_scramble_quirk = device_property_read_bool(dev,
3b81221a 889 "snps,disable_scramble_quirk");
3d128919 890 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
9a5b2f31 891 "snps,u2exit_lfps_quirk");
3d128919 892 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
b5a65c40 893 "snps,u2ss_inp3_quirk");
3d128919 894 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
df31f5b3 895 "snps,req_p1p2p3_quirk");
3d128919 896 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
a2a1d0f5 897 "snps,del_p1p2p3_quirk");
3d128919 898 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
41c06ffd 899 "snps,del_phy_power_chg_quirk");
3d128919 900 dwc->lfps_filter_quirk = device_property_read_bool(dev,
fb67afca 901 "snps,lfps_filter_quirk");
3d128919 902 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
14f4ac53 903 "snps,rx_detect_poll_quirk");
3d128919 904 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
59acfa20 905 "snps,dis_u3_susphy_quirk");
3d128919 906 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
0effe0a3 907 "snps,dis_u2_susphy_quirk");
ec791d14
JY
908 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
909 "snps,dis_enblslpm_quirk");
6b6a0c9a 910
3d128919 911 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
6b6a0c9a 912 "snps,tx_de_emphasis_quirk");
3d128919 913 device_property_read_u8(dev, "snps,tx_de_emphasis",
6b6a0c9a 914 &tx_de_emphasis);
3d128919
HK
915 device_property_read_string(dev, "snps,hsphy_interface",
916 &dwc->hsphy_interface);
917 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
918 &fladj);
919
920 if (pdata) {
3c9f94ac 921 dwc->maximum_speed = pdata->maximum_speed;
80caf7d2
HR
922 dwc->has_lpm_erratum = pdata->has_lpm_erratum;
923 if (pdata->lpm_nyet_threshold)
924 lpm_nyet_threshold = pdata->lpm_nyet_threshold;
460d098c
HR
925 dwc->is_utmi_l1_suspend = pdata->is_utmi_l1_suspend;
926 if (pdata->hird_threshold)
927 hird_threshold = pdata->hird_threshold;
3c9f94ac
FB
928
929 dwc->needs_fifo_resize = pdata->tx_fifo_resize;
eac68e8f 930 dwc->usb3_lpm_capable = pdata->usb3_lpm_capable;
3c9f94ac 931 dwc->dr_mode = pdata->dr_mode;
3b81221a
HR
932
933 dwc->disable_scramble_quirk = pdata->disable_scramble_quirk;
9a5b2f31 934 dwc->u2exit_lfps_quirk = pdata->u2exit_lfps_quirk;
b5a65c40 935 dwc->u2ss_inp3_quirk = pdata->u2ss_inp3_quirk;
df31f5b3 936 dwc->req_p1p2p3_quirk = pdata->req_p1p2p3_quirk;
a2a1d0f5 937 dwc->del_p1p2p3_quirk = pdata->del_p1p2p3_quirk;
41c06ffd 938 dwc->del_phy_power_chg_quirk = pdata->del_phy_power_chg_quirk;
fb67afca 939 dwc->lfps_filter_quirk = pdata->lfps_filter_quirk;
14f4ac53 940 dwc->rx_detect_poll_quirk = pdata->rx_detect_poll_quirk;
59acfa20 941 dwc->dis_u3_susphy_quirk = pdata->dis_u3_susphy_quirk;
0effe0a3 942 dwc->dis_u2_susphy_quirk = pdata->dis_u2_susphy_quirk;
ec791d14 943 dwc->dis_enblslpm_quirk = pdata->dis_enblslpm_quirk;
6b6a0c9a
HR
944
945 dwc->tx_de_emphasis_quirk = pdata->tx_de_emphasis_quirk;
946 if (pdata->tx_de_emphasis)
947 tx_de_emphasis = pdata->tx_de_emphasis;
3e10a2ce
HK
948
949 dwc->hsphy_interface = pdata->hsphy_interface;
db2be4e9 950 fladj = pdata->fladj_value;
3c9f94ac
FB
951 }
952
80caf7d2 953 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
6b6a0c9a 954 dwc->tx_de_emphasis = tx_de_emphasis;
80caf7d2 955
460d098c
HR
956 dwc->hird_threshold = hird_threshold
957 | (dwc->is_utmi_l1_suspend << 4);
958
6c89cce0 959 platform_set_drvdata(pdev, dwc);
2917e718 960 dwc3_cache_hwparams(dwc);
6c89cce0 961
88bc9d19
HK
962 ret = dwc3_phy_setup(dwc);
963 if (ret)
964 goto err0;
45bb7de2 965
3c9f94ac
FB
966 ret = dwc3_core_get_phy(dwc);
967 if (ret)
3da1f6ee 968 goto err0;
3c9f94ac 969
72246da4 970 spin_lock_init(&dwc->lock);
72246da4 971
19bacdc9
HK
972 if (!dev->dma_mask) {
973 dev->dma_mask = dev->parent->dma_mask;
974 dev->dma_parms = dev->parent->dma_parms;
975 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
976 }
ddff14f1 977
802ca850
CP
978 pm_runtime_enable(dev);
979 pm_runtime_get_sync(dev);
980 pm_runtime_forbid(dev);
72246da4 981
3921426b
FB
982 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
983 if (ret) {
984 dev_err(dwc->dev, "failed to allocate event buffers\n");
985 ret = -ENOMEM;
3da1f6ee 986 goto err1;
3921426b
FB
987 }
988
32a4a135
FB
989 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
990 dwc->dr_mode = USB_DR_MODE_HOST;
991 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
992 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
993
994 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
995 dwc->dr_mode = USB_DR_MODE_OTG;
996
72246da4
FB
997 ret = dwc3_core_init(dwc);
998 if (ret) {
802ca850 999 dev_err(dev, "failed to initialize core\n");
3da1f6ee 1000 goto err1;
72246da4
FB
1001 }
1002
77966eb8
JY
1003 /* Check the maximum_speed parameter */
1004 switch (dwc->maximum_speed) {
1005 case USB_SPEED_LOW:
1006 case USB_SPEED_FULL:
1007 case USB_SPEED_HIGH:
1008 case USB_SPEED_SUPER:
1009 case USB_SPEED_SUPER_PLUS:
1010 break;
1011 default:
1012 dev_err(dev, "invalid maximum_speed parameter %d\n",
1013 dwc->maximum_speed);
1014 /* fall through */
1015 case USB_SPEED_UNKNOWN:
1016 /* default to superspeed */
2c7f1bd9
JY
1017 dwc->maximum_speed = USB_SPEED_SUPER;
1018
1019 /*
1020 * default to superspeed plus if we are capable.
1021 */
1022 if (dwc3_is_usb31(dwc) &&
1023 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1024 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1025 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
77966eb8
JY
1026
1027 break;
2c7f1bd9
JY
1028 }
1029
db2be4e9
NB
1030 /* Adjust Frame Length */
1031 dwc3_frame_length_adjustment(dwc, fladj);
1032
3088f108
KVA
1033 usb_phy_set_suspend(dwc->usb2_phy, 0);
1034 usb_phy_set_suspend(dwc->usb3_phy, 0);
57303488
KVA
1035 ret = phy_power_on(dwc->usb2_generic_phy);
1036 if (ret < 0)
3da1f6ee 1037 goto err2;
57303488
KVA
1038
1039 ret = phy_power_on(dwc->usb3_generic_phy);
1040 if (ret < 0)
3da1f6ee 1041 goto err3;
3088f108 1042
f122d33e
FB
1043 ret = dwc3_event_buffers_setup(dwc);
1044 if (ret) {
1045 dev_err(dwc->dev, "failed to setup event buffers\n");
3da1f6ee 1046 goto err4;
f122d33e
FB
1047 }
1048
5f94adfe
FB
1049 ret = dwc3_core_init_mode(dwc);
1050 if (ret)
3da1f6ee 1051 goto err5;
72246da4
FB
1052
1053 ret = dwc3_debugfs_init(dwc);
1054 if (ret) {
802ca850 1055 dev_err(dev, "failed to initialize debugfs\n");
3da1f6ee 1056 goto err6;
72246da4
FB
1057 }
1058
802ca850 1059 pm_runtime_allow(dev);
72246da4
FB
1060
1061 return 0;
1062
3da1f6ee 1063err6:
5f94adfe 1064 dwc3_core_exit_mode(dwc);
72246da4 1065
3da1f6ee 1066err5:
f122d33e
FB
1067 dwc3_event_buffers_cleanup(dwc);
1068
3da1f6ee 1069err4:
57303488
KVA
1070 phy_power_off(dwc->usb3_generic_phy);
1071
3da1f6ee 1072err3:
57303488
KVA
1073 phy_power_off(dwc->usb2_generic_phy);
1074
3da1f6ee 1075err2:
501fae51
KVA
1076 usb_phy_set_suspend(dwc->usb2_phy, 1);
1077 usb_phy_set_suspend(dwc->usb3_phy, 1);
802ca850 1078 dwc3_core_exit(dwc);
72246da4 1079
3da1f6ee 1080err1:
3921426b 1081 dwc3_free_event_buffers(dwc);
88bc9d19 1082 dwc3_ulpi_exit(dwc);
3921426b 1083
3da1f6ee
FB
1084err0:
1085 /*
1086 * restore res->start back to its original value so that, in case the
1087 * probe is deferred, we don't end up getting error in request the
1088 * memory region the next time probe is called.
1089 */
1090 res->start -= DWC3_GLOBALS_REGS_START;
1091
72246da4
FB
1092 return ret;
1093}
1094
fb4e98ab 1095static int dwc3_remove(struct platform_device *pdev)
72246da4 1096{
72246da4 1097 struct dwc3 *dwc = platform_get_drvdata(pdev);
3da1f6ee
FB
1098 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1099
1100 /*
1101 * restore res->start back to its original value so that, in case the
1102 * probe is deferred, we don't end up getting error in request the
1103 * memory region the next time probe is called.
1104 */
1105 res->start -= DWC3_GLOBALS_REGS_START;
72246da4 1106
dc99f16f
FB
1107 dwc3_debugfs_exit(dwc);
1108 dwc3_core_exit_mode(dwc);
1109 dwc3_event_buffers_cleanup(dwc);
1110 dwc3_free_event_buffers(dwc);
1111
8ba007a9
KVA
1112 usb_phy_set_suspend(dwc->usb2_phy, 1);
1113 usb_phy_set_suspend(dwc->usb3_phy, 1);
57303488
KVA
1114 phy_power_off(dwc->usb2_generic_phy);
1115 phy_power_off(dwc->usb3_generic_phy);
8ba007a9 1116
72246da4 1117 dwc3_core_exit(dwc);
88bc9d19 1118 dwc3_ulpi_exit(dwc);
72246da4 1119
16b972a5 1120 pm_runtime_put_sync(&pdev->dev);
72246da4
FB
1121 pm_runtime_disable(&pdev->dev);
1122
72246da4
FB
1123 return 0;
1124}
1125
19fda7cd 1126#ifdef CONFIG_PM_SLEEP
7415f17c
FB
1127static int dwc3_suspend(struct device *dev)
1128{
1129 struct dwc3 *dwc = dev_get_drvdata(dev);
1130 unsigned long flags;
1131
1132 spin_lock_irqsave(&dwc->lock, flags);
1133
a45c82b8
RK
1134 switch (dwc->dr_mode) {
1135 case USB_DR_MODE_PERIPHERAL:
1136 case USB_DR_MODE_OTG:
7415f17c
FB
1137 dwc3_gadget_suspend(dwc);
1138 /* FALLTHROUGH */
a45c82b8 1139 case USB_DR_MODE_HOST:
7415f17c 1140 default:
0b0231aa 1141 dwc3_event_buffers_cleanup(dwc);
7415f17c
FB
1142 break;
1143 }
1144
1145 dwc->gctl = dwc3_readl(dwc->regs, DWC3_GCTL);
1146 spin_unlock_irqrestore(&dwc->lock, flags);
1147
1148 usb_phy_shutdown(dwc->usb3_phy);
1149 usb_phy_shutdown(dwc->usb2_phy);
57303488
KVA
1150 phy_exit(dwc->usb2_generic_phy);
1151 phy_exit(dwc->usb3_generic_phy);
7415f17c 1152
5c4ad318
FB
1153 usb_phy_set_suspend(dwc->usb2_phy, 1);
1154 usb_phy_set_suspend(dwc->usb3_phy, 1);
1155 WARN_ON(phy_power_off(dwc->usb2_generic_phy) < 0);
1156 WARN_ON(phy_power_off(dwc->usb3_generic_phy) < 0);
1157
6344475f
SN
1158 pinctrl_pm_select_sleep_state(dev);
1159
7415f17c
FB
1160 return 0;
1161}
1162
1163static int dwc3_resume(struct device *dev)
1164{
1165 struct dwc3 *dwc = dev_get_drvdata(dev);
1166 unsigned long flags;
57303488 1167 int ret;
7415f17c 1168
6344475f
SN
1169 pinctrl_pm_select_default_state(dev);
1170
5c4ad318
FB
1171 usb_phy_set_suspend(dwc->usb2_phy, 0);
1172 usb_phy_set_suspend(dwc->usb3_phy, 0);
1173 ret = phy_power_on(dwc->usb2_generic_phy);
1174 if (ret < 0)
1175 return ret;
1176
1177 ret = phy_power_on(dwc->usb3_generic_phy);
1178 if (ret < 0)
1179 goto err_usb2phy_power;
1180
7415f17c
FB
1181 usb_phy_init(dwc->usb3_phy);
1182 usb_phy_init(dwc->usb2_phy);
57303488
KVA
1183 ret = phy_init(dwc->usb2_generic_phy);
1184 if (ret < 0)
5c4ad318 1185 goto err_usb3phy_power;
57303488
KVA
1186
1187 ret = phy_init(dwc->usb3_generic_phy);
1188 if (ret < 0)
1189 goto err_usb2phy_init;
7415f17c
FB
1190
1191 spin_lock_irqsave(&dwc->lock, flags);
1192
0b0231aa 1193 dwc3_event_buffers_setup(dwc);
7415f17c
FB
1194 dwc3_writel(dwc->regs, DWC3_GCTL, dwc->gctl);
1195
a45c82b8
RK
1196 switch (dwc->dr_mode) {
1197 case USB_DR_MODE_PERIPHERAL:
1198 case USB_DR_MODE_OTG:
7415f17c
FB
1199 dwc3_gadget_resume(dwc);
1200 /* FALLTHROUGH */
a45c82b8 1201 case USB_DR_MODE_HOST:
7415f17c
FB
1202 default:
1203 /* do nothing */
1204 break;
1205 }
1206
1207 spin_unlock_irqrestore(&dwc->lock, flags);
1208
1209 pm_runtime_disable(dev);
1210 pm_runtime_set_active(dev);
1211 pm_runtime_enable(dev);
1212
1213 return 0;
57303488
KVA
1214
1215err_usb2phy_init:
1216 phy_exit(dwc->usb2_generic_phy);
1217
5c4ad318
FB
1218err_usb3phy_power:
1219 phy_power_off(dwc->usb3_generic_phy);
1220
1221err_usb2phy_power:
1222 phy_power_off(dwc->usb2_generic_phy);
1223
57303488 1224 return ret;
7415f17c
FB
1225}
1226
1227static const struct dev_pm_ops dwc3_dev_pm_ops = {
7415f17c
FB
1228 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
1229};
1230
1231#define DWC3_PM_OPS &(dwc3_dev_pm_ops)
1232#else
1233#define DWC3_PM_OPS NULL
1234#endif
1235
5088b6f5
KVA
1236#ifdef CONFIG_OF
1237static const struct of_device_id of_dwc3_match[] = {
22a5aa17
FB
1238 {
1239 .compatible = "snps,dwc3"
1240 },
5088b6f5
KVA
1241 {
1242 .compatible = "synopsys,dwc3"
1243 },
1244 { },
1245};
1246MODULE_DEVICE_TABLE(of, of_dwc3_match);
1247#endif
1248
404905a6
HK
1249#ifdef CONFIG_ACPI
1250
1251#define ACPI_ID_INTEL_BSW "808622B7"
1252
1253static const struct acpi_device_id dwc3_acpi_match[] = {
1254 { ACPI_ID_INTEL_BSW, 0 },
1255 { },
1256};
1257MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1258#endif
1259
72246da4
FB
1260static struct platform_driver dwc3_driver = {
1261 .probe = dwc3_probe,
7690417d 1262 .remove = dwc3_remove,
72246da4
FB
1263 .driver = {
1264 .name = "dwc3",
5088b6f5 1265 .of_match_table = of_match_ptr(of_dwc3_match),
404905a6 1266 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
7415f17c 1267 .pm = DWC3_PM_OPS,
72246da4 1268 },
72246da4
FB
1269};
1270
b1116dcc
TK
1271module_platform_driver(dwc3_driver);
1272
7ae4fc4d 1273MODULE_ALIAS("platform:dwc3");
72246da4 1274MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
5945f789 1275MODULE_LICENSE("GPL v2");
72246da4 1276MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");
This page took 0.326747 seconds and 5 git commands to generate.