usb: dwc3: Set the ClearPendIN bit on Clear Stall EP command
[deliverable/linux.git] / drivers / usb / dwc3 / core.h
CommitLineData
72246da4
FB
1/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
d07e8819 24#include <linux/ioport.h>
72246da4
FB
25#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
a45c82b8 32#include <linux/usb/otg.h>
88bc9d19 33#include <linux/ulpi/interface.h>
72246da4 34
57303488
KVA
35#include <linux/phy/phy.h>
36
2c4cbe6e
FB
37#define DWC3_MSG_MAX 500
38
72246da4 39/* Global constants */
04c03d10 40#define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
3ef35faf 41#define DWC3_EP0_BOUNCE_SIZE 512
72246da4 42#define DWC3_ENDPOINTS_NUM 32
51249dca 43#define DWC3_XHCI_RESOURCES_NUM 2
72246da4 44
0ffcaf37 45#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
5da93478
FB
46#define DWC3_EVENT_SIZE 4 /* bytes */
47#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
48#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
72246da4
FB
49#define DWC3_EVENT_TYPE_MASK 0xfe
50
51#define DWC3_EVENT_TYPE_DEV 0
52#define DWC3_EVENT_TYPE_CARKIT 3
53#define DWC3_EVENT_TYPE_I2C 4
54
55#define DWC3_DEVICE_EVENT_DISCONNECT 0
56#define DWC3_DEVICE_EVENT_RESET 1
57#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
58#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
59#define DWC3_DEVICE_EVENT_WAKEUP 4
2c61a8ef 60#define DWC3_DEVICE_EVENT_HIBER_REQ 5
72246da4
FB
61#define DWC3_DEVICE_EVENT_EOPF 6
62#define DWC3_DEVICE_EVENT_SOF 7
63#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
64#define DWC3_DEVICE_EVENT_CMD_CMPL 10
65#define DWC3_DEVICE_EVENT_OVERFLOW 11
66
67#define DWC3_GEVNTCOUNT_MASK 0xfffc
68#define DWC3_GSNPSID_MASK 0xffff0000
69#define DWC3_GSNPSREV_MASK 0xffff
70
51249dca
IS
71/* DWC3 registers memory space boundries */
72#define DWC3_XHCI_REGS_START 0x0
73#define DWC3_XHCI_REGS_END 0x7fff
74#define DWC3_GLOBALS_REGS_START 0xc100
75#define DWC3_GLOBALS_REGS_END 0xc6ff
76#define DWC3_DEVICE_REGS_START 0xc700
77#define DWC3_DEVICE_REGS_END 0xcbff
78#define DWC3_OTG_REGS_START 0xcc00
79#define DWC3_OTG_REGS_END 0xccff
80
72246da4
FB
81/* Global Registers */
82#define DWC3_GSBUSCFG0 0xc100
83#define DWC3_GSBUSCFG1 0xc104
84#define DWC3_GTXTHRCFG 0xc108
85#define DWC3_GRXTHRCFG 0xc10c
86#define DWC3_GCTL 0xc110
87#define DWC3_GEVTEN 0xc114
88#define DWC3_GSTS 0xc118
89#define DWC3_GSNPSID 0xc120
90#define DWC3_GGPIO 0xc124
91#define DWC3_GUID 0xc128
92#define DWC3_GUCTL 0xc12c
93#define DWC3_GBUSERRADDR0 0xc130
94#define DWC3_GBUSERRADDR1 0xc134
95#define DWC3_GPRTBIMAP0 0xc138
96#define DWC3_GPRTBIMAP1 0xc13c
97#define DWC3_GHWPARAMS0 0xc140
98#define DWC3_GHWPARAMS1 0xc144
99#define DWC3_GHWPARAMS2 0xc148
100#define DWC3_GHWPARAMS3 0xc14c
101#define DWC3_GHWPARAMS4 0xc150
102#define DWC3_GHWPARAMS5 0xc154
103#define DWC3_GHWPARAMS6 0xc158
104#define DWC3_GHWPARAMS7 0xc15c
105#define DWC3_GDBGFIFOSPACE 0xc160
106#define DWC3_GDBGLTSSM 0xc164
107#define DWC3_GPRTBIMAP_HS0 0xc180
108#define DWC3_GPRTBIMAP_HS1 0xc184
109#define DWC3_GPRTBIMAP_FS0 0xc188
110#define DWC3_GPRTBIMAP_FS1 0xc18c
111
690fb371
JY
112#define DWC3_VER_NUMBER 0xc1a0
113#define DWC3_VER_TYPE 0xc1a4
114
72246da4
FB
115#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
116#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
117
118#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
119
120#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
121
122#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
123#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
124
125#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
126#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
127#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
128#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
129
130#define DWC3_GHWPARAMS8 0xc600
db2be4e9 131#define DWC3_GFLADJ 0xc630
72246da4
FB
132
133/* Device Registers */
134#define DWC3_DCFG 0xc700
135#define DWC3_DCTL 0xc704
136#define DWC3_DEVTEN 0xc708
137#define DWC3_DSTS 0xc70c
138#define DWC3_DGCMDPAR 0xc710
139#define DWC3_DGCMD 0xc714
140#define DWC3_DALEPENA 0xc720
141#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
142#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
143#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
144#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
145
146/* OTG Registers */
147#define DWC3_OCFG 0xcc00
148#define DWC3_OCTL 0xcc04
d4436c3a
GC
149#define DWC3_OEVT 0xcc08
150#define DWC3_OEVTEN 0xcc0C
151#define DWC3_OSTS 0xcc10
72246da4
FB
152
153/* Bit fields */
154
cf6d867d
FB
155/* Global Debug Queue/FIFO Space Available Register */
156#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
157#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
158#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
159
160#define DWC3_TXFIFOQ 1
161#define DWC3_RXFIFOQ 3
162#define DWC3_TXREQQ 5
163#define DWC3_RXREQQ 7
164#define DWC3_RXINFOQ 9
165#define DWC3_DESCFETCHQ 13
166#define DWC3_EVENTQ 15
167
2a58f9c1
FB
168/* Global RX Threshold Configuration Register */
169#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
170#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
171#define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
172
72246da4 173/* Global Configuration Register */
1d046793 174#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
f4aadbe4 175#define DWC3_GCTL_U2RSTECN (1 << 16)
1d046793 176#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
72246da4
FB
177#define DWC3_GCTL_CLK_BUS (0)
178#define DWC3_GCTL_CLK_PIPE (1)
179#define DWC3_GCTL_CLK_PIPEHALF (2)
180#define DWC3_GCTL_CLK_MASK (3)
181
0b9fe32d 182#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
1d046793 183#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
72246da4
FB
184#define DWC3_GCTL_PRTCAP_HOST 1
185#define DWC3_GCTL_PRTCAP_DEVICE 2
186#define DWC3_GCTL_PRTCAP_OTG 3
187
2c61a8ef 188#define DWC3_GCTL_CORESOFTRESET (1 << 11)
183ca111 189#define DWC3_GCTL_SOFITPSYNC (1 << 10)
2c61a8ef
PZ
190#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
191#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
192#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
9a5b2f31 193#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
2c61a8ef
PZ
194#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
195#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
72246da4
FB
196
197/* Global USB2 PHY Configuration Register */
2c61a8ef
PZ
198#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
199#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
f699b947 200#define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
ec791d14 201#define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
72246da4 202
b5699eee
HK
203/* Global USB2 PHY Vendor Control Register */
204#define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
205#define DWC3_GUSB2PHYACC_BUSY (1 << 23)
206#define DWC3_GUSB2PHYACC_WRITE (1 << 22)
207#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
208#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
209#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
210
72246da4 211/* Global USB3 PIPE Control Register */
2c61a8ef 212#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
b5a65c40 213#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
e58dd357 214#define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
df31f5b3 215#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
a2a1d0f5
HR
216#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
217#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
218#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
41c06ffd 219#define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
2c61a8ef 220#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
fb67afca 221#define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
14f4ac53 222#define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
6b6a0c9a
HR
223#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
224#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
72246da4 225
457e84b6 226/* Global TX Fifo Size Register */
2c61a8ef
PZ
227#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
228#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
457e84b6 229
68d6a01b
FB
230/* Global Event Size Registers */
231#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
232#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
233
aabb7075 234/* Global HWPARAMS1 Register */
1d046793 235#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
aabb7075
FB
236#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
237#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
2c61a8ef
PZ
238#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
239#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
240#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
241
0e1e5c47
PZ
242/* Global HWPARAMS3 Register */
243#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
244#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
1f38f88a
JY
245#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
246#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
0e1e5c47
PZ
247#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
248#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
249#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
250#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
251#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
252#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
253#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
254#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
255
2c61a8ef
PZ
256/* Global HWPARAMS4 Register */
257#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
258#define DWC3_MAX_HIBER_SCRATCHBUFS 15
aabb7075 259
946bd579
HR
260/* Global HWPARAMS6 Register */
261#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
262
db2be4e9
NB
263/* Global Frame Length Adjustment Register */
264#define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
265#define DWC3_GFLADJ_30MHZ_MASK 0x3f
266
72246da4
FB
267/* Device Configuration Register */
268#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
269#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
270
271#define DWC3_DCFG_SPEED_MASK (7 << 0)
1f38f88a 272#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
273#define DWC3_DCFG_SUPERSPEED (4 << 0)
274#define DWC3_DCFG_HIGHSPEED (0 << 0)
275#define DWC3_DCFG_FULLSPEED2 (1 << 0)
276#define DWC3_DCFG_LOWSPEED (2 << 0)
277#define DWC3_DCFG_FULLSPEED1 (3 << 0)
278
676e3497 279#define DWC3_DCFG_NUMP_SHIFT 17
97398612 280#define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
676e3497 281#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
2c61a8ef
PZ
282#define DWC3_DCFG_LPM_CAP (1 << 22)
283
72246da4
FB
284/* Device Control Register */
285#define DWC3_DCTL_RUN_STOP (1 << 31)
286#define DWC3_DCTL_CSFTRST (1 << 30)
287#define DWC3_DCTL_LSFTRST (1 << 29)
288
289#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
7e39b817 290#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
72246da4
FB
291
292#define DWC3_DCTL_APPL1RES (1 << 23)
293
2c61a8ef
PZ
294/* These apply for core versions 1.87a and earlier */
295#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
296#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
297#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
298#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
299#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
300#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
301#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
302
303/* These apply for core versions 1.94a and later */
80caf7d2
HR
304#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
305#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
8db7ed15 306
80caf7d2
HR
307#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
308#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
309#define DWC3_DCTL_CRS (1 << 17)
310#define DWC3_DCTL_CSS (1 << 16)
311
312#define DWC3_DCTL_INITU2ENA (1 << 12)
313#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
314#define DWC3_DCTL_INITU1ENA (1 << 10)
315#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
316#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
72246da4
FB
317
318#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
319#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
320
321#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
322#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
323#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
324#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
325#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
326#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
327#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
328
329/* Device Event Enable Register */
330#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
331#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
332#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
333#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
334#define DWC3_DEVTEN_SOFEN (1 << 7)
335#define DWC3_DEVTEN_EOPFEN (1 << 6)
2c61a8ef 336#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
72246da4
FB
337#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
338#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
339#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
340#define DWC3_DEVTEN_USBRSTEN (1 << 1)
341#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
342
343/* Device Status Register */
2c61a8ef
PZ
344#define DWC3_DSTS_DCNRD (1 << 29)
345
346/* This applies for core versions 1.87a and earlier */
72246da4 347#define DWC3_DSTS_PWRUPREQ (1 << 24)
2c61a8ef
PZ
348
349/* These apply for core versions 1.94a and later */
350#define DWC3_DSTS_RSS (1 << 25)
351#define DWC3_DSTS_SSS (1 << 24)
352
72246da4
FB
353#define DWC3_DSTS_COREIDLE (1 << 23)
354#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
355
356#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
357#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
358
359#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
360
d05b8182 361#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
72246da4
FB
362#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
363
364#define DWC3_DSTS_CONNECTSPD (7 << 0)
365
1f38f88a 366#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
367#define DWC3_DSTS_SUPERSPEED (4 << 0)
368#define DWC3_DSTS_HIGHSPEED (0 << 0)
369#define DWC3_DSTS_FULLSPEED2 (1 << 0)
370#define DWC3_DSTS_LOWSPEED (2 << 0)
371#define DWC3_DSTS_FULLSPEED1 (3 << 0)
372
373/* Device Generic Command Register */
374#define DWC3_DGCMD_SET_LMP 0x01
375#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
376#define DWC3_DGCMD_XMIT_FUNCTION 0x03
2c61a8ef
PZ
377
378/* These apply for core versions 1.94a and later */
379#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
380#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
381
72246da4
FB
382#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
383#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
384#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
385#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
386
459e210c 387#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
b09bb642 388#define DWC3_DGCMD_CMDACT (1 << 10)
2c61a8ef
PZ
389#define DWC3_DGCMD_CMDIOC (1 << 8)
390
391/* Device Generic Command Parameter Register */
392#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
393#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
394#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
395#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
396#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
397#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
b09bb642 398
72246da4
FB
399/* Device Endpoint Command Register */
400#define DWC3_DEPCMD_PARAM_SHIFT 16
1d046793 401#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
835fadb4 402#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
459e210c 403#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
72246da4 404#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
50c763f8 405#define DWC3_DEPCMD_CLEARPENDIN (1 << 11)
72246da4
FB
406#define DWC3_DEPCMD_CMDACT (1 << 10)
407#define DWC3_DEPCMD_CMDIOC (1 << 8)
408
409#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
410#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
411#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
412#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
413#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
414#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
2c61a8ef 415/* This applies for core versions 1.90a and earlier */
72246da4 416#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
2c61a8ef
PZ
417/* This applies for core versions 1.94a and later */
418#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
72246da4
FB
419#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
420#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
421
422/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
423#define DWC3_DALEPENA_EP(n) (1 << n)
424
425#define DWC3_DEPCMD_TYPE_CONTROL 0
426#define DWC3_DEPCMD_TYPE_ISOC 1
427#define DWC3_DEPCMD_TYPE_BULK 2
428#define DWC3_DEPCMD_TYPE_INTR 3
429
430/* Structures */
431
f6bafc6a 432struct dwc3_trb;
72246da4
FB
433
434/**
435 * struct dwc3_event_buffer - Software event buffer representation
72246da4
FB
436 * @buf: _THE_ buffer
437 * @length: size of this buffer
abed4118 438 * @lpos: event offset
60d04bbe 439 * @count: cache of last read event count register
abed4118 440 * @flags: flags related to this event buffer
72246da4
FB
441 * @dma: dma_addr_t
442 * @dwc: pointer to DWC controller
443 */
444struct dwc3_event_buffer {
445 void *buf;
446 unsigned length;
447 unsigned int lpos;
60d04bbe 448 unsigned int count;
abed4118
FB
449 unsigned int flags;
450
451#define DWC3_EVENT_PENDING BIT(0)
72246da4
FB
452
453 dma_addr_t dma;
454
455 struct dwc3 *dwc;
456};
457
458#define DWC3_EP_FLAG_STALLED (1 << 0)
459#define DWC3_EP_FLAG_WEDGED (1 << 1)
460
461#define DWC3_EP_DIRECTION_TX true
462#define DWC3_EP_DIRECTION_RX false
463
8495036e 464#define DWC3_TRB_NUM 256
72246da4
FB
465
466/**
467 * struct dwc3_ep - device side endpoint representation
468 * @endpoint: usb endpoint
aa3342c8
FB
469 * @pending_list: list of pending requests for this endpoint
470 * @started_list: list of started requests on this endpoint
72246da4
FB
471 * @trb_pool: array of transaction buffers
472 * @trb_pool_dma: dma address of @trb_pool
53fd8818
FB
473 * @trb_enqueue: enqueue 'pointer' into TRB array
474 * @trb_dequeue: dequeue 'pointer' into TRB array
72246da4
FB
475 * @desc: usb_endpoint_descriptor pointer
476 * @dwc: pointer to DWC controller
4cfcf876 477 * @saved_state: ep state saved during hibernation
72246da4 478 * @flags: endpoint flags (wedged, stalled, ...)
72246da4
FB
479 * @number: endpoint number (1 - 15)
480 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
b4996a86 481 * @resource_index: Resource transfer index
c75f52fb 482 * @interval: the interval on which the ISOC transfer is started
72246da4
FB
483 * @name: a human readable name e.g. ep1out-bulk
484 * @direction: true for TX, false for RX
879631aa 485 * @stream_capable: true when streams are enabled
72246da4
FB
486 */
487struct dwc3_ep {
488 struct usb_ep endpoint;
aa3342c8
FB
489 struct list_head pending_list;
490 struct list_head started_list;
72246da4 491
f6bafc6a 492 struct dwc3_trb *trb_pool;
72246da4 493 dma_addr_t trb_pool_dma;
c90bfaec 494 const struct usb_ss_ep_comp_descriptor *comp_desc;
72246da4
FB
495 struct dwc3 *dwc;
496
4cfcf876 497 u32 saved_state;
72246da4
FB
498 unsigned flags;
499#define DWC3_EP_ENABLED (1 << 0)
500#define DWC3_EP_STALL (1 << 1)
501#define DWC3_EP_WEDGE (1 << 2)
502#define DWC3_EP_BUSY (1 << 4)
503#define DWC3_EP_PENDING_REQUEST (1 << 5)
d6d6ec7b 504#define DWC3_EP_MISSED_ISOC (1 << 6)
72246da4 505
984f66a6
FB
506 /* This last one is specific to EP0 */
507#define DWC3_EP0_DIR_IN (1 << 31)
508
c28f8259
FB
509 /*
510 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
511 * use a u8 type here. If anybody decides to increase number of TRBs to
512 * anything larger than 256 - I can't see why people would want to do
513 * this though - then this type needs to be changed.
514 *
515 * By using u8 types we ensure that our % operator when incrementing
516 * enqueue and dequeue get optimized away by the compiler.
517 */
518 u8 trb_enqueue;
519 u8 trb_dequeue;
520
72246da4
FB
521 u8 number;
522 u8 type;
b4996a86 523 u8 resource_index;
72246da4
FB
524 u32 interval;
525
526 char name[20];
527
528 unsigned direction:1;
879631aa 529 unsigned stream_capable:1;
72246da4
FB
530};
531
532enum dwc3_phy {
533 DWC3_PHY_UNKNOWN = 0,
534 DWC3_PHY_USB3,
535 DWC3_PHY_USB2,
536};
537
b53c772d
FB
538enum dwc3_ep0_next {
539 DWC3_EP0_UNKNOWN = 0,
540 DWC3_EP0_COMPLETE,
b53c772d
FB
541 DWC3_EP0_NRDY_DATA,
542 DWC3_EP0_NRDY_STATUS,
543};
544
72246da4
FB
545enum dwc3_ep0_state {
546 EP0_UNCONNECTED = 0,
c7fcdeb2
FB
547 EP0_SETUP_PHASE,
548 EP0_DATA_PHASE,
549 EP0_STATUS_PHASE,
72246da4
FB
550};
551
552enum dwc3_link_state {
553 /* In SuperSpeed */
554 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
555 DWC3_LINK_STATE_U1 = 0x01,
556 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
557 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
558 DWC3_LINK_STATE_SS_DIS = 0x04,
559 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
560 DWC3_LINK_STATE_SS_INACT = 0x06,
561 DWC3_LINK_STATE_POLL = 0x07,
562 DWC3_LINK_STATE_RECOV = 0x08,
563 DWC3_LINK_STATE_HRESET = 0x09,
564 DWC3_LINK_STATE_CMPLY = 0x0a,
565 DWC3_LINK_STATE_LPBK = 0x0b,
2c61a8ef
PZ
566 DWC3_LINK_STATE_RESET = 0x0e,
567 DWC3_LINK_STATE_RESUME = 0x0f,
72246da4
FB
568 DWC3_LINK_STATE_MASK = 0x0f,
569};
570
f6bafc6a
FB
571/* TRB Length, PCM and Status */
572#define DWC3_TRB_SIZE_MASK (0x00ffffff)
573#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
574#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
389f2828 575#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
f6bafc6a
FB
576
577#define DWC3_TRBSTS_OK 0
578#define DWC3_TRBSTS_MISSED_ISOC 1
579#define DWC3_TRBSTS_SETUP_PENDING 2
2c61a8ef 580#define DWC3_TRB_STS_XFER_IN_PROG 4
f6bafc6a
FB
581
582/* TRB Control */
583#define DWC3_TRB_CTRL_HWO (1 << 0)
584#define DWC3_TRB_CTRL_LST (1 << 1)
585#define DWC3_TRB_CTRL_CHN (1 << 2)
586#define DWC3_TRB_CTRL_CSP (1 << 3)
587#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
588#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
589#define DWC3_TRB_CTRL_IOC (1 << 11)
590#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
591
b058f3e8 592#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
f6bafc6a
FB
593#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
594#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
595#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
596#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
597#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
598#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
599#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
600#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
72246da4
FB
601
602/**
f6bafc6a 603 * struct dwc3_trb - transfer request block (hw format)
72246da4
FB
604 * @bpl: DW0-3
605 * @bph: DW4-7
606 * @size: DW8-B
607 * @trl: DWC-F
608 */
f6bafc6a
FB
609struct dwc3_trb {
610 u32 bpl;
611 u32 bph;
612 u32 size;
613 u32 ctrl;
72246da4
FB
614} __packed;
615
a3299499
FB
616/**
617 * dwc3_hwparams - copy of HWPARAMS registers
618 * @hwparams0 - GHWPARAMS0
619 * @hwparams1 - GHWPARAMS1
620 * @hwparams2 - GHWPARAMS2
621 * @hwparams3 - GHWPARAMS3
622 * @hwparams4 - GHWPARAMS4
623 * @hwparams5 - GHWPARAMS5
624 * @hwparams6 - GHWPARAMS6
625 * @hwparams7 - GHWPARAMS7
626 * @hwparams8 - GHWPARAMS8
627 */
628struct dwc3_hwparams {
629 u32 hwparams0;
630 u32 hwparams1;
631 u32 hwparams2;
632 u32 hwparams3;
633 u32 hwparams4;
634 u32 hwparams5;
635 u32 hwparams6;
636 u32 hwparams7;
637 u32 hwparams8;
638};
639
0949e99b
FB
640/* HWPARAMS0 */
641#define DWC3_MODE(n) ((n) & 0x7)
642
457e84b6
FB
643#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
644
0949e99b 645/* HWPARAMS1 */
457e84b6
FB
646#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
647
789451f6
FB
648/* HWPARAMS3 */
649#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
650#define DWC3_NUM_EPS_MASK (0x3f << 12)
651#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
652 (DWC3_NUM_EPS_MASK)) >> 12)
653#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
654 (DWC3_NUM_IN_EPS_MASK)) >> 18)
655
457e84b6
FB
656/* HWPARAMS7 */
657#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
9f622b2a 658
5ef68c56
FB
659/**
660 * struct dwc3_request - representation of a transfer request
661 * @request: struct usb_request to be transferred
662 * @list: a list_head used for request queueing
663 * @dep: struct dwc3_ep owning this request
664 * @first_trb_index: index to first trb used by this request
665 * @epnum: endpoint number to which this request refers
666 * @trb: pointer to struct dwc3_trb
667 * @trb_dma: DMA address of @trb
668 * @direction: IN or OUT direction flag
669 * @mapped: true when request has been dma-mapped
670 * @queued: true when request has been queued to HW
671 */
e0ce0b0a
SAS
672struct dwc3_request {
673 struct usb_request request;
674 struct list_head list;
675 struct dwc3_ep *dep;
676
c28f8259 677 u8 first_trb_index;
e0ce0b0a 678 u8 epnum;
f6bafc6a 679 struct dwc3_trb *trb;
e0ce0b0a
SAS
680 dma_addr_t trb_dma;
681
682 unsigned direction:1;
683 unsigned mapped:1;
aa3342c8 684 unsigned started:1;
e0ce0b0a
SAS
685};
686
2c61a8ef
PZ
687/*
688 * struct dwc3_scratchpad_array - hibernation scratchpad array
689 * (format defined by hw)
690 */
691struct dwc3_scratchpad_array {
692 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
693};
694
72246da4
FB
695/**
696 * struct dwc3 - representation of our controller
91db07dc
FB
697 * @ctrl_req: usb control request which is used for ep0
698 * @ep0_trb: trb which is used for the ctrl_req
5812b1c2 699 * @ep0_bounce: bounce buffer for ep0
04c03d10 700 * @zlp_buf: used when request->zero is set
91db07dc
FB
701 * @setup_buf: used while precessing STD USB requests
702 * @ctrl_req_addr: dma address of ctrl_req
703 * @ep0_trb: dma address of ep0_trb
704 * @ep0_usb_req: dummy req used while handling STD USB requests
5812b1c2 705 * @ep0_bounce_addr: dma address of ep0_bounce
0ffcaf37 706 * @scratch_addr: dma address of scratchbuf
72246da4
FB
707 * @lock: for synchronizing
708 * @dev: pointer to our struct device
d07e8819 709 * @xhci: pointer to our xHCI child
72246da4
FB
710 * @event_buffer_list: a list of event buffers
711 * @gadget: device side representation of the peripheral controller
712 * @gadget_driver: pointer to the gadget driver
713 * @regs: base address for our registers
714 * @regs_size: address space size
0ffcaf37 715 * @nr_scratch: number of scratch buffers
fae2b904 716 * @u1u2: only used on revisions <1.83a for workaround
6c167fc9 717 * @maximum_speed: maximum speed requested (mainly for testing purposes)
72246da4 718 * @revision: revision register contents
a45c82b8 719 * @dr_mode: requested mode of operation
51e1e7bc
FB
720 * @usb2_phy: pointer to USB2 PHY
721 * @usb3_phy: pointer to USB3 PHY
57303488
KVA
722 * @usb2_generic_phy: pointer to USB2 PHY
723 * @usb3_generic_phy: pointer to USB3 PHY
88bc9d19 724 * @ulpi: pointer to ulpi interface
7415f17c
FB
725 * @dcfg: saved contents of DCFG register
726 * @gctl: saved contents of GCTL register
c12a0d86 727 * @isoch_delay: wValue from Set Isochronous Delay request;
865e09e7
FB
728 * @u2sel: parameter from Set SEL request.
729 * @u2pel: parameter from Set SEL request.
730 * @u1sel: parameter from Set SEL request.
731 * @u1pel: parameter from Set SEL request.
789451f6
FB
732 * @num_out_eps: number of out endpoints
733 * @num_in_eps: number of in endpoints
b53c772d 734 * @ep0_next_event: hold the next expected event
72246da4
FB
735 * @ep0state: state of endpoint zero
736 * @link_state: link state
737 * @speed: device speed (super, high, full, low)
738 * @mem: points to start of memory which is used for this struct.
a3299499 739 * @hwparams: copy of hwparams registers
72246da4 740 * @root: debugfs root folder pointer
f2b685d5
FB
741 * @regset: debugfs pointer to regdump file
742 * @test_mode: true when we're entering a USB test mode
743 * @test_mode_nr: test feature selector
80caf7d2 744 * @lpm_nyet_threshold: LPM NYET response threshold
460d098c 745 * @hird_threshold: HIRD threshold
3e10a2ce 746 * @hsphy_interface: "utmi" or "ulpi"
f2b685d5
FB
747 * @delayed_status: true when gadget driver asks for delayed status
748 * @ep0_bounced: true when we used bounce buffer
749 * @ep0_expect_in: true when we expect a DATA IN transfer
81bc5599 750 * @has_hibernation: true when dwc3 was configured with Hibernation
80caf7d2
HR
751 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
752 * there's now way for software to detect this in runtime.
460d098c
HR
753 * @is_utmi_l1_suspend: the core asserts output signal
754 * 0 - utmi_sleep_n
755 * 1 - utmi_l1_suspend_n
946bd579 756 * @is_fpga: true when we are using the FPGA board
f2b685d5 757 * @pullups_connected: true when Run/Stop bit is set
f2b685d5
FB
758 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
759 * @start_config_issued: true when StartConfig command has been issued
760 * @three_stage_setup: set if we perform a three phase setup
eac68e8f 761 * @usb3_lpm_capable: set if hadrware supports Link Power Management
3b81221a 762 * @disable_scramble_quirk: set if we enable the disable scramble quirk
9a5b2f31 763 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
b5a65c40 764 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
df31f5b3 765 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
a2a1d0f5 766 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
41c06ffd 767 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
fb67afca 768 * @lfps_filter_quirk: set if we enable LFPS filter quirk
14f4ac53 769 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
59acfa20 770 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
0effe0a3 771 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
ec791d14
JY
772 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
773 * disabling the suspend signal to the PHY.
6b6a0c9a
HR
774 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
775 * @tx_de_emphasis: Tx de-emphasis value
776 * 0 - -6dB de-emphasis
777 * 1 - -3.5dB de-emphasis
778 * 2 - No de-emphasis
779 * 3 - Reserved
72246da4
FB
780 */
781struct dwc3 {
782 struct usb_ctrlrequest *ctrl_req;
f6bafc6a 783 struct dwc3_trb *ep0_trb;
5812b1c2 784 void *ep0_bounce;
04c03d10 785 void *zlp_buf;
0ffcaf37 786 void *scratchbuf;
72246da4
FB
787 u8 *setup_buf;
788 dma_addr_t ctrl_req_addr;
789 dma_addr_t ep0_trb_addr;
5812b1c2 790 dma_addr_t ep0_bounce_addr;
0ffcaf37 791 dma_addr_t scratch_addr;
e0ce0b0a 792 struct dwc3_request ep0_usb_req;
789451f6 793
72246da4
FB
794 /* device lock */
795 spinlock_t lock;
789451f6 796
72246da4
FB
797 struct device *dev;
798
d07e8819 799 struct platform_device *xhci;
51249dca 800 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
d07e8819 801
696c8b12 802 struct dwc3_event_buffer *ev_buf;
72246da4
FB
803 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
804
805 struct usb_gadget gadget;
806 struct usb_gadget_driver *gadget_driver;
807
51e1e7bc
FB
808 struct usb_phy *usb2_phy;
809 struct usb_phy *usb3_phy;
810
57303488
KVA
811 struct phy *usb2_generic_phy;
812 struct phy *usb3_generic_phy;
813
88bc9d19
HK
814 struct ulpi *ulpi;
815
72246da4
FB
816 void __iomem *regs;
817 size_t regs_size;
818
a45c82b8
RK
819 enum usb_dr_mode dr_mode;
820
7415f17c
FB
821 /* used for suspend/resume */
822 u32 dcfg;
823 u32 gctl;
824
0ffcaf37 825 u32 nr_scratch;
fae2b904 826 u32 u1u2;
6c167fc9 827 u32 maximum_speed;
690fb371
JY
828
829 /*
830 * All 3.1 IP version constants are greater than the 3.0 IP
831 * version constants. This works for most version checks in
832 * dwc3. However, in the future, this may not apply as
833 * features may be developed on newer versions of the 3.0 IP
834 * that are not in the 3.1 IP.
835 */
72246da4
FB
836 u32 revision;
837
838#define DWC3_REVISION_173A 0x5533173a
839#define DWC3_REVISION_175A 0x5533175a
840#define DWC3_REVISION_180A 0x5533180a
841#define DWC3_REVISION_183A 0x5533183a
842#define DWC3_REVISION_185A 0x5533185a
2c61a8ef 843#define DWC3_REVISION_187A 0x5533187a
72246da4
FB
844#define DWC3_REVISION_188A 0x5533188a
845#define DWC3_REVISION_190A 0x5533190a
2c61a8ef 846#define DWC3_REVISION_194A 0x5533194a
1522d703
FB
847#define DWC3_REVISION_200A 0x5533200a
848#define DWC3_REVISION_202A 0x5533202a
849#define DWC3_REVISION_210A 0x5533210a
850#define DWC3_REVISION_220A 0x5533220a
7ac6a593
FB
851#define DWC3_REVISION_230A 0x5533230a
852#define DWC3_REVISION_240A 0x5533240a
853#define DWC3_REVISION_250A 0x5533250a
dbf5aaf7
FB
854#define DWC3_REVISION_260A 0x5533260a
855#define DWC3_REVISION_270A 0x5533270a
856#define DWC3_REVISION_280A 0x5533280a
72246da4 857
690fb371
JY
858/*
859 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
860 * just so dwc31 revisions are always larger than dwc3.
861 */
862#define DWC3_REVISION_IS_DWC31 0x80000000
863#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_USB31)
864
b53c772d 865 enum dwc3_ep0_next ep0_next_event;
72246da4
FB
866 enum dwc3_ep0_state ep0state;
867 enum dwc3_link_state link_state;
72246da4 868
c12a0d86 869 u16 isoch_delay;
865e09e7
FB
870 u16 u2sel;
871 u16 u2pel;
872 u8 u1sel;
873 u8 u1pel;
874
72246da4 875 u8 speed;
865e09e7 876
789451f6
FB
877 u8 num_out_eps;
878 u8 num_in_eps;
879
72246da4
FB
880 void *mem;
881
a3299499 882 struct dwc3_hwparams hwparams;
72246da4 883 struct dentry *root;
d7668024 884 struct debugfs_regset32 *regset;
3b637367
GC
885
886 u8 test_mode;
887 u8 test_mode_nr;
80caf7d2 888 u8 lpm_nyet_threshold;
460d098c 889 u8 hird_threshold;
f2b685d5 890
3e10a2ce
HK
891 const char *hsphy_interface;
892
f2b685d5
FB
893 unsigned delayed_status:1;
894 unsigned ep0_bounced:1;
895 unsigned ep0_expect_in:1;
81bc5599 896 unsigned has_hibernation:1;
80caf7d2 897 unsigned has_lpm_erratum:1;
460d098c 898 unsigned is_utmi_l1_suspend:1;
946bd579 899 unsigned is_fpga:1;
f2b685d5 900 unsigned pullups_connected:1;
f2b685d5 901 unsigned setup_packet_pending:1;
f2b685d5 902 unsigned three_stage_setup:1;
eac68e8f 903 unsigned usb3_lpm_capable:1;
3b81221a
HR
904
905 unsigned disable_scramble_quirk:1;
9a5b2f31 906 unsigned u2exit_lfps_quirk:1;
b5a65c40 907 unsigned u2ss_inp3_quirk:1;
df31f5b3 908 unsigned req_p1p2p3_quirk:1;
a2a1d0f5 909 unsigned del_p1p2p3_quirk:1;
41c06ffd 910 unsigned del_phy_power_chg_quirk:1;
fb67afca 911 unsigned lfps_filter_quirk:1;
14f4ac53 912 unsigned rx_detect_poll_quirk:1;
59acfa20 913 unsigned dis_u3_susphy_quirk:1;
0effe0a3 914 unsigned dis_u2_susphy_quirk:1;
ec791d14 915 unsigned dis_enblslpm_quirk:1;
e58dd357 916 unsigned dis_rxdet_inp3_quirk:1;
6b6a0c9a
HR
917
918 unsigned tx_de_emphasis_quirk:1;
919 unsigned tx_de_emphasis:2;
72246da4
FB
920};
921
922/* -------------------------------------------------------------------------- */
923
72246da4
FB
924/* -------------------------------------------------------------------------- */
925
926struct dwc3_event_type {
927 u32 is_devspec:1;
1974d494
HR
928 u32 type:7;
929 u32 reserved8_31:24;
72246da4
FB
930} __packed;
931
932#define DWC3_DEPEVT_XFERCOMPLETE 0x01
933#define DWC3_DEPEVT_XFERINPROGRESS 0x02
934#define DWC3_DEPEVT_XFERNOTREADY 0x03
935#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
936#define DWC3_DEPEVT_STREAMEVT 0x06
937#define DWC3_DEPEVT_EPCMDCMPLT 0x07
938
939/**
940 * struct dwc3_event_depvt - Device Endpoint Events
941 * @one_bit: indicates this is an endpoint event (not used)
942 * @endpoint_number: number of the endpoint
943 * @endpoint_event: The event we have:
944 * 0x00 - Reserved
945 * 0x01 - XferComplete
946 * 0x02 - XferInProgress
947 * 0x03 - XferNotReady
948 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
949 * 0x05 - Reserved
950 * 0x06 - StreamEvt
951 * 0x07 - EPCmdCmplt
952 * @reserved11_10: Reserved, don't use.
953 * @status: Indicates the status of the event. Refer to databook for
954 * more information.
955 * @parameters: Parameters of the current event. Refer to databook for
956 * more information.
957 */
958struct dwc3_event_depevt {
959 u32 one_bit:1;
960 u32 endpoint_number:5;
961 u32 endpoint_event:4;
962 u32 reserved11_10:2;
963 u32 status:4;
40aa41fb
FB
964
965/* Within XferNotReady */
966#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
967
968/* Within XferComplete */
1d046793
PZ
969#define DEPEVT_STATUS_BUSERR (1 << 0)
970#define DEPEVT_STATUS_SHORT (1 << 1)
971#define DEPEVT_STATUS_IOC (1 << 2)
72246da4 972#define DEPEVT_STATUS_LST (1 << 3)
dc137f01 973
879631aa
FB
974/* Stream event only */
975#define DEPEVT_STREAMEVT_FOUND 1
976#define DEPEVT_STREAMEVT_NOTFOUND 2
977
dc137f01 978/* Control-only Status */
dc137f01
FB
979#define DEPEVT_STATUS_CONTROL_DATA 1
980#define DEPEVT_STATUS_CONTROL_STATUS 2
981
7b9cc7a2
KL
982/* In response to Start Transfer */
983#define DEPEVT_TRANSFER_NO_RESOURCE 1
984#define DEPEVT_TRANSFER_BUS_EXPIRY 2
985
72246da4
FB
986 u32 parameters:16;
987} __packed;
988
989/**
990 * struct dwc3_event_devt - Device Events
991 * @one_bit: indicates this is a non-endpoint event (not used)
992 * @device_event: indicates it's a device event. Should read as 0x00
993 * @type: indicates the type of device event.
994 * 0 - DisconnEvt
995 * 1 - USBRst
996 * 2 - ConnectDone
997 * 3 - ULStChng
998 * 4 - WkUpEvt
999 * 5 - Reserved
1000 * 6 - EOPF
1001 * 7 - SOF
1002 * 8 - Reserved
1003 * 9 - ErrticErr
1004 * 10 - CmdCmplt
1005 * 11 - EvntOverflow
1006 * 12 - VndrDevTstRcved
1007 * @reserved15_12: Reserved, not used
1008 * @event_info: Information about this event
06f9b6e5 1009 * @reserved31_25: Reserved, not used
72246da4
FB
1010 */
1011struct dwc3_event_devt {
1012 u32 one_bit:1;
1013 u32 device_event:7;
1014 u32 type:4;
1015 u32 reserved15_12:4;
06f9b6e5
HR
1016 u32 event_info:9;
1017 u32 reserved31_25:7;
72246da4
FB
1018} __packed;
1019
1020/**
1021 * struct dwc3_event_gevt - Other Core Events
1022 * @one_bit: indicates this is a non-endpoint event (not used)
1023 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1024 * @phy_port_number: self-explanatory
1025 * @reserved31_12: Reserved, not used.
1026 */
1027struct dwc3_event_gevt {
1028 u32 one_bit:1;
1029 u32 device_event:7;
1030 u32 phy_port_number:4;
1031 u32 reserved31_12:20;
1032} __packed;
1033
1034/**
1035 * union dwc3_event - representation of Event Buffer contents
1036 * @raw: raw 32-bit event
1037 * @type: the type of the event
1038 * @depevt: Device Endpoint Event
1039 * @devt: Device Event
1040 * @gevt: Global Event
1041 */
1042union dwc3_event {
1043 u32 raw;
1044 struct dwc3_event_type type;
1045 struct dwc3_event_depevt depevt;
1046 struct dwc3_event_devt devt;
1047 struct dwc3_event_gevt gevt;
1048};
1049
61018305
FB
1050/**
1051 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1052 * parameters
1053 * @param2: third parameter
1054 * @param1: second parameter
1055 * @param0: first parameter
1056 */
1057struct dwc3_gadget_ep_cmd_params {
1058 u32 param2;
1059 u32 param1;
1060 u32 param0;
1061};
1062
72246da4
FB
1063/*
1064 * DWC3 Features to be used as Driver Data
1065 */
1066
1067#define DWC3_HAS_PERIPHERAL BIT(0)
1068#define DWC3_HAS_XHCI BIT(1)
1069#define DWC3_HAS_OTG BIT(3)
1070
d07e8819 1071/* prototypes */
3140e8cb 1072void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
cf6d867d 1073u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
3140e8cb 1074
c4137a9c
JY
1075/* check whether we are on the DWC_usb31 core */
1076static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1077{
1078 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1079}
1080
388e5c51 1081#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
d07e8819
FB
1082int dwc3_host_init(struct dwc3 *dwc);
1083void dwc3_host_exit(struct dwc3 *dwc);
388e5c51
VG
1084#else
1085static inline int dwc3_host_init(struct dwc3 *dwc)
1086{ return 0; }
1087static inline void dwc3_host_exit(struct dwc3 *dwc)
1088{ }
1089#endif
1090
1091#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
f80b45e7
FB
1092int dwc3_gadget_init(struct dwc3 *dwc);
1093void dwc3_gadget_exit(struct dwc3 *dwc);
61018305
FB
1094int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1095int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1096int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1097int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1098 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
3ece0ec4 1099int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
388e5c51
VG
1100#else
1101static inline int dwc3_gadget_init(struct dwc3 *dwc)
1102{ return 0; }
1103static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1104{ }
61018305
FB
1105static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1106{ return 0; }
1107static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1108{ return 0; }
1109static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1110 enum dwc3_link_state state)
1111{ return 0; }
1112
1113static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1114 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
1115{ return 0; }
1116static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1117 int cmd, u32 param)
1118{ return 0; }
388e5c51 1119#endif
f80b45e7 1120
7415f17c
FB
1121/* power management interface */
1122#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
7415f17c
FB
1123int dwc3_gadget_suspend(struct dwc3 *dwc);
1124int dwc3_gadget_resume(struct dwc3 *dwc);
1125#else
7415f17c
FB
1126static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1127{
1128 return 0;
1129}
1130
1131static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1132{
1133 return 0;
1134}
1135#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1136
88bc9d19
HK
1137#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1138int dwc3_ulpi_init(struct dwc3 *dwc);
1139void dwc3_ulpi_exit(struct dwc3 *dwc);
1140#else
1141static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1142{ return 0; }
1143static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1144{ }
1145#endif
1146
72246da4 1147#endif /* __DRIVERS_USB_DWC3_CORE_H */
This page took 0.361403 seconds and 5 git commands to generate.