Merge branch 'for-linus' of git://git.kernel.dk/linux-block
[deliverable/linux.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
7f84eef0 69#include "xhci.h"
3a7fa5be 70#include "xhci-trace.h"
0cbd4b34 71#include "xhci-mtk.h"
7f84eef0
SS
72
73/*
74 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
75 * address of the TRB.
76 */
23e3be11 77dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
78 union xhci_trb *trb)
79{
6071d836 80 unsigned long segment_offset;
7f84eef0 81
6071d836 82 if (!seg || !trb || trb < seg->trbs)
7f84eef0 83 return 0;
6071d836
SS
84 /* offset in TRBs */
85 segment_offset = trb - seg->trbs;
7895086a 86 if (segment_offset >= TRBS_PER_SEGMENT)
7f84eef0 87 return 0;
6071d836 88 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
89}
90
91/* Does this link TRB point to the first segment in a ring,
92 * or was the previous TRB the last TRB on the last segment in the ERST?
93 */
575688e1 94static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
95 struct xhci_segment *seg, union xhci_trb *trb)
96{
97 if (ring == xhci->event_ring)
98 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
99 (seg->next == xhci->event_ring->first_seg);
100 else
28ccd296 101 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
7f84eef0
SS
102}
103
104/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
105 * segment? I.e. would the updated event TRB pointer step off the end of the
106 * event seg?
107 */
575688e1 108static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
109 struct xhci_segment *seg, union xhci_trb *trb)
110{
111 if (ring == xhci->event_ring)
112 return trb == &seg->trbs[TRBS_PER_SEGMENT];
113 else
f5960b69 114 return TRB_TYPE_LINK_LE32(trb->link.control);
7f84eef0
SS
115}
116
575688e1 117static int enqueue_is_link_trb(struct xhci_ring *ring)
6c12db90
JY
118{
119 struct xhci_link_trb *link = &ring->enqueue->link;
f5960b69 120 return TRB_TYPE_LINK_LE32(link->control);
6c12db90
JY
121}
122
ae636747
SS
123/* Updates trb to point to the next TRB in the ring, and updates seg if the next
124 * TRB is in a new segment. This does not skip over link TRBs, and it does not
125 * effect the ring dequeue or enqueue pointers.
126 */
127static void next_trb(struct xhci_hcd *xhci,
128 struct xhci_ring *ring,
129 struct xhci_segment **seg,
130 union xhci_trb **trb)
131{
132 if (last_trb(xhci, ring, *seg, *trb)) {
133 *seg = (*seg)->next;
134 *trb = ((*seg)->trbs);
135 } else {
a1669b2c 136 (*trb)++;
ae636747
SS
137 }
138}
139
7f84eef0
SS
140/*
141 * See Cycle bit rules. SW is the consumer for the event ring only.
142 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
143 */
3b72fca0 144static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 145{
7f84eef0 146 ring->deq_updates++;
b008df60 147
50d0206f
SS
148 /*
149 * If this is not event ring, and the dequeue pointer
150 * is not on a link TRB, there is one more usable TRB
151 */
b008df60
AX
152 if (ring->type != TYPE_EVENT &&
153 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
154 ring->num_trbs_free++;
b008df60 155
50d0206f
SS
156 do {
157 /*
158 * Update the dequeue pointer further if that was a link TRB or
159 * we're at the end of an event ring segment (which doesn't have
160 * link TRBS)
161 */
162 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
163 if (ring->type == TYPE_EVENT &&
164 last_trb_on_last_seg(xhci, ring,
165 ring->deq_seg, ring->dequeue)) {
4e341818 166 ring->cycle_state ^= 1;
50d0206f
SS
167 }
168 ring->deq_seg = ring->deq_seg->next;
169 ring->dequeue = ring->deq_seg->trbs;
170 } else {
171 ring->dequeue++;
7f84eef0 172 }
50d0206f 173 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
7f84eef0
SS
174}
175
176/*
177 * See Cycle bit rules. SW is the consumer for the event ring only.
178 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
179 *
180 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
181 * chain bit is set), then set the chain bit in all the following link TRBs.
182 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
183 * have their chain bit cleared (so that each Link TRB is a separate TD).
184 *
185 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
186 * set, but other sections talk about dealing with the chain bit set. This was
187 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
188 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
189 *
190 * @more_trbs_coming: Will you enqueue more TRBs before calling
191 * prepare_transfer()?
7f84eef0 192 */
6cc30d85 193static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 194 bool more_trbs_coming)
7f84eef0
SS
195{
196 u32 chain;
197 union xhci_trb *next;
198
28ccd296 199 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60
AX
200 /* If this is not event ring, there is one less usable TRB */
201 if (ring->type != TYPE_EVENT &&
202 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
203 ring->num_trbs_free--;
7f84eef0
SS
204 next = ++(ring->enqueue);
205
206 ring->enq_updates++;
207 /* Update the dequeue pointer further if that was a link TRB or we're at
208 * the end of an event ring segment (which doesn't have link TRBS)
209 */
210 while (last_trb(xhci, ring, ring->enq_seg, next)) {
3b72fca0
AX
211 if (ring->type != TYPE_EVENT) {
212 /*
213 * If the caller doesn't plan on enqueueing more
214 * TDs before ringing the doorbell, then we
215 * don't want to give the link TRB to the
216 * hardware just yet. We'll give the link TRB
217 * back in prepare_ring() just before we enqueue
218 * the TD at the top of the ring.
219 */
220 if (!chain && !more_trbs_coming)
221 break;
6cc30d85 222
3b72fca0
AX
223 /* If we're not dealing with 0.95 hardware or
224 * isoc rings on AMD 0.96 host,
225 * carry over the chain bit of the previous TRB
226 * (which may mean the chain bit is cleared).
227 */
228 if (!(ring->type == TYPE_ISOC &&
229 (xhci->quirks & XHCI_AMD_0x96_HOST))
7e393a83 230 && !xhci_link_trb_quirk(xhci)) {
3b72fca0
AX
231 next->link.control &=
232 cpu_to_le32(~TRB_CHAIN);
233 next->link.control |=
234 cpu_to_le32(chain);
7f84eef0 235 }
3b72fca0
AX
236 /* Give this link TRB to the hardware */
237 wmb();
238 next->link.control ^= cpu_to_le32(TRB_CYCLE);
239
7f84eef0
SS
240 /* Toggle the cycle bit after the last ring segment. */
241 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
e5401bf3 242 ring->cycle_state ^= 1;
7f84eef0
SS
243 }
244 }
245 ring->enq_seg = ring->enq_seg->next;
246 ring->enqueue = ring->enq_seg->trbs;
247 next = ring->enqueue;
248 }
249}
250
251/*
085deb16
AX
252 * Check to see if there's room to enqueue num_trbs on the ring and make sure
253 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 254 */
b008df60 255static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
256 unsigned int num_trbs)
257{
085deb16 258 int num_trbs_in_deq_seg;
b008df60 259
085deb16
AX
260 if (ring->num_trbs_free < num_trbs)
261 return 0;
262
263 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
264 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
265 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
266 return 0;
267 }
268
269 return 1;
7f84eef0
SS
270}
271
7f84eef0 272/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 273void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 274{
c181bc5b
EF
275 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
276 return;
277
7f84eef0 278 xhci_dbg(xhci, "// Ding dong!\n");
204b7793 279 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0 280 /* Flush PCI posted writes */
b0ba9720 281 readl(&xhci->dba->doorbell[0]);
7f84eef0
SS
282}
283
b92cc66c
EF
284static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
285{
286 u64 temp_64;
287 int ret;
288
289 xhci_dbg(xhci, "Abort command ring\n");
290
f7b2e403 291 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
b92cc66c 292 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
477632df
SS
293 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
294 &xhci->op_regs->cmd_ring);
b92cc66c
EF
295
296 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
297 * time the completion od all xHCI commands, including
298 * the Command Abort operation. If software doesn't see
299 * CRR negated in a timely manner (e.g. longer than 5
300 * seconds), then it should assume that the there are
301 * larger problems with the xHC and assert HCRST.
302 */
dc0b177c 303 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
b92cc66c
EF
304 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
305 if (ret < 0) {
a6809ffd
MN
306 /* we are about to kill xhci, give it one more chance */
307 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
308 &xhci->op_regs->cmd_ring);
309 udelay(1000);
310 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
311 CMD_RING_RUNNING, 0, 3 * 1000 * 1000);
312 if (ret == 0)
313 return 0;
314
b92cc66c
EF
315 xhci_err(xhci, "Stopped the command ring failed, "
316 "maybe the host is dead\n");
317 xhci->xhc_state |= XHCI_STATE_DYING;
318 xhci_quiesce(xhci);
319 xhci_halt(xhci);
320 return -ESHUTDOWN;
321 }
322
323 return 0;
324}
325
be88fe4f 326void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 327 unsigned int slot_id,
e9df17eb
SS
328 unsigned int ep_index,
329 unsigned int stream_id)
ae636747 330{
28ccd296 331 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
332 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
333 unsigned int ep_state = ep->ep_state;
ae636747 334
ae636747 335 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 336 * cancellations because we don't want to interrupt processing.
8df75f42
SS
337 * We don't want to restart any stream rings if there's a set dequeue
338 * pointer command pending because the device can choose to start any
339 * stream once the endpoint is on the HW schedule.
ae636747 340 */
50d64676
MW
341 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
342 (ep_state & EP_HALTED))
343 return;
204b7793 344 writel(DB_VALUE(ep_index, stream_id), db_addr);
50d64676
MW
345 /* The CPU has better things to do at this point than wait for a
346 * write-posting flush. It'll get there soon enough.
347 */
ae636747
SS
348}
349
e9df17eb
SS
350/* Ring the doorbell for any rings with pending URBs */
351static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
352 unsigned int slot_id,
353 unsigned int ep_index)
354{
355 unsigned int stream_id;
356 struct xhci_virt_ep *ep;
357
358 ep = &xhci->devs[slot_id]->eps[ep_index];
359
360 /* A ring has pending URBs if its TD list is not empty */
361 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 362 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 363 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
364 return;
365 }
366
367 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
368 stream_id++) {
369 struct xhci_stream_info *stream_info = ep->stream_info;
370 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
371 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
372 stream_id);
e9df17eb
SS
373 }
374}
375
021bff91
SS
376static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
377 unsigned int slot_id, unsigned int ep_index,
378 unsigned int stream_id)
379{
380 struct xhci_virt_ep *ep;
381
382 ep = &xhci->devs[slot_id]->eps[ep_index];
383 /* Common case: no streams */
384 if (!(ep->ep_state & EP_HAS_STREAMS))
385 return ep->ring;
386
387 if (stream_id == 0) {
388 xhci_warn(xhci,
389 "WARN: Slot ID %u, ep index %u has streams, "
390 "but URB has no stream ID.\n",
391 slot_id, ep_index);
392 return NULL;
393 }
394
395 if (stream_id < ep->stream_info->num_streams)
396 return ep->stream_info->stream_rings[stream_id];
397
398 xhci_warn(xhci,
399 "WARN: Slot ID %u, ep index %u has "
400 "stream IDs 1 to %u allocated, "
401 "but stream ID %u is requested.\n",
402 slot_id, ep_index,
403 ep->stream_info->num_streams - 1,
404 stream_id);
405 return NULL;
406}
407
408/* Get the right ring for the given URB.
409 * If the endpoint supports streams, boundary check the URB's stream ID.
410 * If the endpoint doesn't support streams, return the singular endpoint ring.
411 */
412static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
413 struct urb *urb)
414{
415 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
416 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
417}
418
ae636747
SS
419/*
420 * Move the xHC's endpoint ring dequeue pointer past cur_td.
421 * Record the new state of the xHC's endpoint ring dequeue segment,
422 * dequeue pointer, and new consumer cycle state in state.
423 * Update our internal representation of the ring's dequeue pointer.
424 *
425 * We do this in three jumps:
426 * - First we update our new ring state to be the same as when the xHC stopped.
427 * - Then we traverse the ring to find the segment that contains
428 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
429 * any link TRBs with the toggle cycle bit set.
430 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
431 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
432 *
433 * Some of the uses of xhci_generic_trb are grotty, but if they're done
434 * with correct __le32 accesses they should work fine. Only users of this are
435 * in here.
ae636747 436 */
c92bcfa7 437void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 438 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
439 unsigned int stream_id, struct xhci_td *cur_td,
440 struct xhci_dequeue_state *state)
ae636747
SS
441{
442 struct xhci_virt_device *dev = xhci->devs[slot_id];
c4bedb77 443 struct xhci_virt_ep *ep = &dev->eps[ep_index];
e9df17eb 444 struct xhci_ring *ep_ring;
365038d8
MN
445 struct xhci_segment *new_seg;
446 union xhci_trb *new_deq;
c92bcfa7 447 dma_addr_t addr;
1f81b6d2 448 u64 hw_dequeue;
365038d8
MN
449 bool cycle_found = false;
450 bool td_last_trb_found = false;
ae636747 451
e9df17eb
SS
452 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
453 ep_index, stream_id);
454 if (!ep_ring) {
455 xhci_warn(xhci, "WARN can't find new dequeue state "
456 "for invalid stream ID %u.\n",
457 stream_id);
458 return;
459 }
68e41c5d 460
ae636747 461 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
aa50b290
XR
462 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
463 "Finding endpoint context");
c4bedb77
HG
464 /* 4.6.9 the css flag is written to the stream context for streams */
465 if (ep->ep_state & EP_HAS_STREAMS) {
466 struct xhci_stream_ctx *ctx =
467 &ep->stream_info->stream_ctx_array[stream_id];
1f81b6d2 468 hw_dequeue = le64_to_cpu(ctx->stream_ring);
c4bedb77
HG
469 } else {
470 struct xhci_ep_ctx *ep_ctx
471 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1f81b6d2 472 hw_dequeue = le64_to_cpu(ep_ctx->deq);
c4bedb77 473 }
ae636747 474
365038d8
MN
475 new_seg = ep_ring->deq_seg;
476 new_deq = ep_ring->dequeue;
477 state->new_cycle_state = hw_dequeue & 0x1;
478
1f81b6d2 479 /*
365038d8
MN
480 * We want to find the pointer, segment and cycle state of the new trb
481 * (the one after current TD's last_trb). We know the cycle state at
482 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
483 * found.
1f81b6d2 484 */
365038d8
MN
485 do {
486 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
487 == (dma_addr_t)(hw_dequeue & ~0xf)) {
488 cycle_found = true;
489 if (td_last_trb_found)
490 break;
491 }
492 if (new_deq == cur_td->last_trb)
493 td_last_trb_found = true;
1f81b6d2 494
365038d8
MN
495 if (cycle_found &&
496 TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
497 new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
498 state->new_cycle_state ^= 0x1;
499
500 next_trb(xhci, ep_ring, &new_seg, &new_deq);
501
502 /* Search wrapped around, bail out */
503 if (new_deq == ep->ring->dequeue) {
504 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
505 state->new_deq_seg = NULL;
506 state->new_deq_ptr = NULL;
507 return;
508 }
509
510 } while (!cycle_found || !td_last_trb_found);
ae636747 511
365038d8
MN
512 state->new_deq_seg = new_seg;
513 state->new_deq_ptr = new_deq;
ae636747 514
1f81b6d2 515 /* Don't update the ring cycle state for the producer (us). */
aa50b290
XR
516 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
517 "Cycle state = 0x%x", state->new_cycle_state);
01a1fdb9 518
aa50b290
XR
519 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
520 "New dequeue segment = %p (virtual)",
c92bcfa7
SS
521 state->new_deq_seg);
522 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
aa50b290
XR
523 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
524 "New dequeue pointer = 0x%llx (DMA)",
c92bcfa7 525 (unsigned long long) addr);
ae636747
SS
526}
527
522989a2
SS
528/* flip_cycle means flip the cycle bit of all but the first and last TRB.
529 * (The last TRB actually points to the ring enqueue pointer, which is not part
530 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
531 */
23e3be11 532static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
522989a2 533 struct xhci_td *cur_td, bool flip_cycle)
ae636747
SS
534{
535 struct xhci_segment *cur_seg;
536 union xhci_trb *cur_trb;
537
538 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
539 true;
540 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69 541 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
ae636747
SS
542 /* Unchain any chained Link TRBs, but
543 * leave the pointers intact.
544 */
28ccd296 545 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
522989a2
SS
546 /* Flip the cycle bit (link TRBs can't be the first
547 * or last TRB).
548 */
549 if (flip_cycle)
550 cur_trb->generic.field[3] ^=
551 cpu_to_le32(TRB_CYCLE);
aa50b290
XR
552 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
553 "Cancel (unchain) link TRB");
554 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
555 "Address = %p (0x%llx dma); "
556 "in seg %p (0x%llx dma)",
700e2052 557 cur_trb,
23e3be11 558 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
559 cur_seg,
560 (unsigned long long)cur_seg->dma);
ae636747
SS
561 } else {
562 cur_trb->generic.field[0] = 0;
563 cur_trb->generic.field[1] = 0;
564 cur_trb->generic.field[2] = 0;
565 /* Preserve only the cycle bit of this TRB */
28ccd296 566 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
522989a2
SS
567 /* Flip the cycle bit except on the first or last TRB */
568 if (flip_cycle && cur_trb != cur_td->first_trb &&
569 cur_trb != cur_td->last_trb)
570 cur_trb->generic.field[3] ^=
571 cpu_to_le32(TRB_CYCLE);
28ccd296
ME
572 cur_trb->generic.field[3] |= cpu_to_le32(
573 TRB_TYPE(TRB_TR_NOOP));
aa50b290
XR
574 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
575 "TRB to noop at offset 0x%llx",
79688acf
SS
576 (unsigned long long)
577 xhci_trb_virt_to_dma(cur_seg, cur_trb));
ae636747
SS
578 }
579 if (cur_trb == cur_td->last_trb)
580 break;
581 }
582}
583
575688e1 584static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
585 struct xhci_virt_ep *ep)
586{
587 ep->ep_state &= ~EP_HALT_PENDING;
588 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
589 * timer is running on another CPU, we don't decrement stop_cmds_pending
590 * (since we didn't successfully stop the watchdog timer).
591 */
592 if (del_timer(&ep->stop_cmd_timer))
593 ep->stop_cmds_pending--;
594}
595
596/* Must be called with xhci->lock held in interrupt context */
597static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
07a37e9e 598 struct xhci_td *cur_td, int status)
6f5165cf 599{
214f76f7 600 struct usb_hcd *hcd;
8e51adcc
AX
601 struct urb *urb;
602 struct urb_priv *urb_priv;
6f5165cf 603
8e51adcc
AX
604 urb = cur_td->urb;
605 urb_priv = urb->hcpriv;
606 urb_priv->td_cnt++;
214f76f7 607 hcd = bus_to_hcd(urb->dev->bus);
6f5165cf 608
8e51adcc
AX
609 /* Only giveback urb when this is the last td in urb */
610 if (urb_priv->td_cnt == urb_priv->length) {
c41136b0
AX
611 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
612 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
613 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
614 if (xhci->quirks & XHCI_AMD_PLL_FIX)
615 usb_amd_quirk_pll_enable();
616 }
617 }
8e51adcc 618 usb_hcd_unlink_urb_from_ep(hcd, urb);
8e51adcc
AX
619
620 spin_unlock(&xhci->lock);
621 usb_hcd_giveback_urb(hcd, urb, status);
4daf9df5 622 xhci_urb_free_priv(urb_priv);
8e51adcc 623 spin_lock(&xhci->lock);
8e51adcc 624 }
6f5165cf
SS
625}
626
ae636747
SS
627/*
628 * When we get a command completion for a Stop Endpoint Command, we need to
629 * unlink any cancelled TDs from the ring. There are two ways to do that:
630 *
631 * 1. If the HW was in the middle of processing the TD that needs to be
632 * cancelled, then we must move the ring's dequeue pointer past the last TRB
633 * in the TD with a Set Dequeue Pointer Command.
634 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
635 * bit cleared) so that the HW will skip over them.
636 */
b8200c94 637static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
be88fe4f 638 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747 639{
ae636747
SS
640 unsigned int ep_index;
641 struct xhci_ring *ep_ring;
63a0d9ab 642 struct xhci_virt_ep *ep;
ae636747 643 struct list_head *entry;
326b4810 644 struct xhci_td *cur_td = NULL;
ae636747
SS
645 struct xhci_td *last_unlinked_td;
646
c92bcfa7 647 struct xhci_dequeue_state deq_state;
ae636747 648
bc752bde 649 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
9ea1833e 650 if (!xhci->devs[slot_id])
be88fe4f
AX
651 xhci_warn(xhci, "Stop endpoint command "
652 "completion for disabled slot %u\n",
653 slot_id);
654 return;
655 }
656
ae636747 657 memset(&deq_state, 0, sizeof(deq_state));
28ccd296 658 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
63a0d9ab 659 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 660
678539cf 661 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 662 xhci_stop_watchdog_timer_in_irq(xhci, ep);
0714a57c 663 ep->stopped_td = NULL;
e9df17eb 664 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 665 return;
678539cf 666 }
ae636747
SS
667
668 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
669 * We have the xHCI lock, so nothing can modify this list until we drop
670 * it. We're also in the event handler, so we can't get re-interrupted
671 * if another Stop Endpoint command completes
672 */
63a0d9ab 673 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 674 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
aa50b290
XR
675 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
676 "Removing canceled TD starting at 0x%llx (dma).",
79688acf
SS
677 (unsigned long long)xhci_trb_virt_to_dma(
678 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
679 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
680 if (!ep_ring) {
681 /* This shouldn't happen unless a driver is mucking
682 * with the stream ID after submission. This will
683 * leave the TD on the hardware ring, and the hardware
684 * will try to execute it, and may access a buffer
685 * that has already been freed. In the best case, the
686 * hardware will execute it, and the event handler will
687 * ignore the completion event for that TD, since it was
688 * removed from the td_list for that endpoint. In
689 * short, don't muck with the stream ID after
690 * submission.
691 */
692 xhci_warn(xhci, "WARN Cancelled URB %p "
693 "has invalid stream ID %u.\n",
694 cur_td->urb,
695 cur_td->urb->stream_id);
696 goto remove_finished_td;
697 }
ae636747
SS
698 /*
699 * If we stopped on the TD we need to cancel, then we have to
700 * move the xHC endpoint ring dequeue pointer past this TD.
701 */
63a0d9ab 702 if (cur_td == ep->stopped_td)
e9df17eb
SS
703 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
704 cur_td->urb->stream_id,
705 cur_td, &deq_state);
ae636747 706 else
522989a2 707 td_to_noop(xhci, ep_ring, cur_td, false);
e9df17eb 708remove_finished_td:
ae636747
SS
709 /*
710 * The event handler won't see a completion for this TD anymore,
711 * so remove it from the endpoint ring's TD list. Keep it in
712 * the cancelled TD list for URB completion later.
713 */
585df1d9 714 list_del_init(&cur_td->td_list);
ae636747
SS
715 }
716 last_unlinked_td = cur_td;
6f5165cf 717 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
718
719 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
720 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
1e3452e3
HG
721 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
722 ep->stopped_td->urb->stream_id, &deq_state);
ac9d8fe7 723 xhci_ring_cmd_db(xhci);
ae636747 724 } else {
e9df17eb
SS
725 /* Otherwise ring the doorbell(s) to restart queued transfers */
726 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 727 }
526867c3 728
d97b4f8d 729 ep->stopped_td = NULL;
ae636747
SS
730
731 /*
732 * Drop the lock and complete the URBs in the cancelled TD list.
733 * New TDs to be cancelled might be added to the end of the list before
734 * we can complete all the URBs for the TDs we already unlinked.
735 * So stop when we've completed the URB for the last TD we unlinked.
736 */
737 do {
63a0d9ab 738 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747 739 struct xhci_td, cancelled_td_list);
585df1d9 740 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
741
742 /* Clean up the cancelled URB */
ae636747
SS
743 /* Doesn't matter what we pass for status, since the core will
744 * just overwrite it (because the URB has been unlinked).
745 */
07a37e9e 746 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
ae636747 747
6f5165cf
SS
748 /* Stop processing the cancelled list if the watchdog timer is
749 * running.
750 */
751 if (xhci->xhc_state & XHCI_STATE_DYING)
752 return;
ae636747
SS
753 } while (cur_td != last_unlinked_td);
754
755 /* Return to the event handler with xhci->lock re-acquired */
756}
757
50e8725e
SS
758static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
759{
760 struct xhci_td *cur_td;
761
762 while (!list_empty(&ring->td_list)) {
763 cur_td = list_first_entry(&ring->td_list,
764 struct xhci_td, td_list);
765 list_del_init(&cur_td->td_list);
766 if (!list_empty(&cur_td->cancelled_td_list))
767 list_del_init(&cur_td->cancelled_td_list);
768 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
769 }
770}
771
772static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
773 int slot_id, int ep_index)
774{
775 struct xhci_td *cur_td;
776 struct xhci_virt_ep *ep;
777 struct xhci_ring *ring;
778
779 ep = &xhci->devs[slot_id]->eps[ep_index];
21d0e51b
SS
780 if ((ep->ep_state & EP_HAS_STREAMS) ||
781 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
782 int stream_id;
783
784 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
785 stream_id++) {
786 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
787 "Killing URBs for slot ID %u, ep index %u, stream %u",
788 slot_id, ep_index, stream_id + 1);
789 xhci_kill_ring_urbs(xhci,
790 ep->stream_info->stream_rings[stream_id]);
791 }
792 } else {
793 ring = ep->ring;
794 if (!ring)
795 return;
796 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
797 "Killing URBs for slot ID %u, ep index %u",
798 slot_id, ep_index);
799 xhci_kill_ring_urbs(xhci, ring);
800 }
50e8725e
SS
801 while (!list_empty(&ep->cancelled_td_list)) {
802 cur_td = list_first_entry(&ep->cancelled_td_list,
803 struct xhci_td, cancelled_td_list);
804 list_del_init(&cur_td->cancelled_td_list);
805 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
806 }
807}
808
6f5165cf
SS
809/* Watchdog timer function for when a stop endpoint command fails to complete.
810 * In this case, we assume the host controller is broken or dying or dead. The
811 * host may still be completing some other events, so we have to be careful to
812 * let the event ring handler and the URB dequeueing/enqueueing functions know
813 * through xhci->state.
814 *
815 * The timer may also fire if the host takes a very long time to respond to the
816 * command, and the stop endpoint command completion handler cannot delete the
817 * timer before the timer function is called. Another endpoint cancellation may
818 * sneak in before the timer function can grab the lock, and that may queue
819 * another stop endpoint command and add the timer back. So we cannot use a
820 * simple flag to say whether there is a pending stop endpoint command for a
821 * particular endpoint.
822 *
823 * Instead we use a combination of that flag and a counter for the number of
824 * pending stop endpoint commands. If the timer is the tail end of the last
825 * stop endpoint command, and the endpoint's command is still pending, we assume
826 * the host is dying.
827 */
828void xhci_stop_endpoint_command_watchdog(unsigned long arg)
829{
830 struct xhci_hcd *xhci;
831 struct xhci_virt_ep *ep;
6f5165cf 832 int ret, i, j;
f43d6231 833 unsigned long flags;
6f5165cf
SS
834
835 ep = (struct xhci_virt_ep *) arg;
836 xhci = ep->xhci;
837
f43d6231 838 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
839
840 ep->stop_cmds_pending--;
841 if (xhci->xhc_state & XHCI_STATE_DYING) {
aa50b290
XR
842 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
843 "Stop EP timer ran, but another timer marked "
844 "xHCI as DYING, exiting.");
f43d6231 845 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
846 return;
847 }
848 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
aa50b290
XR
849 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
850 "Stop EP timer ran, but no command pending, "
851 "exiting.");
f43d6231 852 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
853 return;
854 }
855
856 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
857 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
858 /* Oops, HC is dead or dying or at least not responding to the stop
859 * endpoint command.
860 */
861 xhci->xhc_state |= XHCI_STATE_DYING;
862 /* Disable interrupts from the host controller and start halting it */
863 xhci_quiesce(xhci);
f43d6231 864 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
865
866 ret = xhci_halt(xhci);
867
f43d6231 868 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
869 if (ret < 0) {
870 /* This is bad; the host is not responding to commands and it's
871 * not allowing itself to be halted. At least interrupts are
ac04e6ff 872 * disabled. If we call usb_hc_died(), it will attempt to
6f5165cf
SS
873 * disconnect all device drivers under this host. Those
874 * disconnect() methods will wait for all URBs to be unlinked,
875 * so we must complete them.
876 */
877 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
878 xhci_warn(xhci, "Completing active URBs anyway.\n");
879 /* We could turn all TDs on the rings to no-ops. This won't
880 * help if the host has cached part of the ring, and is slow if
881 * we want to preserve the cycle bit. Skip it and hope the host
882 * doesn't touch the memory.
883 */
884 }
885 for (i = 0; i < MAX_HC_SLOTS; i++) {
886 if (!xhci->devs[i])
887 continue;
50e8725e
SS
888 for (j = 0; j < 31; j++)
889 xhci_kill_endpoint_urbs(xhci, i, j);
6f5165cf 890 }
f43d6231 891 spin_unlock_irqrestore(&xhci->lock, flags);
aa50b290
XR
892 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
893 "Calling usb_hc_died()");
f6ff0ac8 894 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
aa50b290
XR
895 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
896 "xHCI host controller is dead.");
6f5165cf
SS
897}
898
b008df60
AX
899
900static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
901 struct xhci_virt_device *dev,
902 struct xhci_ring *ep_ring,
903 unsigned int ep_index)
904{
905 union xhci_trb *dequeue_temp;
906 int num_trbs_free_temp;
907 bool revert = false;
908
909 num_trbs_free_temp = ep_ring->num_trbs_free;
910 dequeue_temp = ep_ring->dequeue;
911
0d9f78a9
SS
912 /* If we get two back-to-back stalls, and the first stalled transfer
913 * ends just before a link TRB, the dequeue pointer will be left on
914 * the link TRB by the code in the while loop. So we have to update
915 * the dequeue pointer one segment further, or we'll jump off
916 * the segment into la-la-land.
917 */
918 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
919 ep_ring->deq_seg = ep_ring->deq_seg->next;
920 ep_ring->dequeue = ep_ring->deq_seg->trbs;
921 }
922
b008df60
AX
923 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
924 /* We have more usable TRBs */
925 ep_ring->num_trbs_free++;
926 ep_ring->dequeue++;
927 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
928 ep_ring->dequeue)) {
929 if (ep_ring->dequeue ==
930 dev->eps[ep_index].queued_deq_ptr)
931 break;
932 ep_ring->deq_seg = ep_ring->deq_seg->next;
933 ep_ring->dequeue = ep_ring->deq_seg->trbs;
934 }
935 if (ep_ring->dequeue == dequeue_temp) {
936 revert = true;
937 break;
938 }
939 }
940
941 if (revert) {
942 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
943 ep_ring->num_trbs_free = num_trbs_free_temp;
944 }
945}
946
ae636747
SS
947/*
948 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
949 * we need to clear the set deq pending flag in the endpoint ring state, so that
950 * the TD queueing code can ring the doorbell again. We also need to ring the
951 * endpoint doorbell to restart the ring, but only if there aren't more
952 * cancellations pending.
953 */
b8200c94 954static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
c69a0597 955 union xhci_trb *trb, u32 cmd_comp_code)
ae636747 956{
ae636747 957 unsigned int ep_index;
e9df17eb 958 unsigned int stream_id;
ae636747
SS
959 struct xhci_ring *ep_ring;
960 struct xhci_virt_device *dev;
9aad95e2 961 struct xhci_virt_ep *ep;
d115b048
JY
962 struct xhci_ep_ctx *ep_ctx;
963 struct xhci_slot_ctx *slot_ctx;
ae636747 964
28ccd296
ME
965 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
966 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 967 dev = xhci->devs[slot_id];
9aad95e2 968 ep = &dev->eps[ep_index];
e9df17eb
SS
969
970 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
971 if (!ep_ring) {
e587b8b2 972 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
e9df17eb
SS
973 stream_id);
974 /* XXX: Harmless??? */
0d4976ec 975 goto cleanup;
e9df17eb
SS
976 }
977
d115b048
JY
978 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
979 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747 980
c69a0597 981 if (cmd_comp_code != COMP_SUCCESS) {
ae636747
SS
982 unsigned int ep_state;
983 unsigned int slot_state;
984
c69a0597 985 switch (cmd_comp_code) {
ae636747 986 case COMP_TRB_ERR:
e587b8b2 987 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
ae636747
SS
988 break;
989 case COMP_CTX_STATE:
e587b8b2 990 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
28ccd296 991 ep_state = le32_to_cpu(ep_ctx->ep_info);
ae636747 992 ep_state &= EP_STATE_MASK;
28ccd296 993 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 994 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
995 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
996 "Slot state = %u, EP state = %u",
ae636747
SS
997 slot_state, ep_state);
998 break;
999 case COMP_EBADSLT:
e587b8b2
ON
1000 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1001 slot_id);
ae636747
SS
1002 break;
1003 default:
e587b8b2
ON
1004 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1005 cmd_comp_code);
ae636747
SS
1006 break;
1007 }
1008 /* OK what do we do now? The endpoint state is hosed, and we
1009 * should never get to this point if the synchronization between
1010 * queueing, and endpoint state are correct. This might happen
1011 * if the device gets disconnected after we've finished
1012 * cancelling URBs, which might not be an error...
1013 */
1014 } else {
9aad95e2
HG
1015 u64 deq;
1016 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1017 if (ep->ep_state & EP_HAS_STREAMS) {
1018 struct xhci_stream_ctx *ctx =
1019 &ep->stream_info->stream_ctx_array[stream_id];
1020 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1021 } else {
1022 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1023 }
aa50b290 1024 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
9aad95e2
HG
1025 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1026 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1027 ep->queued_deq_ptr) == deq) {
bf161e85
SS
1028 /* Update the ring's dequeue segment and dequeue pointer
1029 * to reflect the new position.
1030 */
b008df60
AX
1031 update_ring_for_set_deq_completion(xhci, dev,
1032 ep_ring, ep_index);
bf161e85 1033 } else {
e587b8b2 1034 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
bf161e85 1035 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
9aad95e2 1036 ep->queued_deq_seg, ep->queued_deq_ptr);
bf161e85 1037 }
ae636747
SS
1038 }
1039
0d4976ec 1040cleanup:
63a0d9ab 1041 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1042 dev->eps[ep_index].queued_deq_seg = NULL;
1043 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1044 /* Restart any rings with pending URBs */
1045 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1046}
1047
b8200c94 1048static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
c69a0597 1049 union xhci_trb *trb, u32 cmd_comp_code)
a1587d97 1050{
a1587d97
SS
1051 unsigned int ep_index;
1052
28ccd296 1053 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
a1587d97
SS
1054 /* This command will only fail if the endpoint wasn't halted,
1055 * but we don't care.
1056 */
a0254324 1057 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
c69a0597 1058 "Ignoring reset ep completion code of %u", cmd_comp_code);
a1587d97 1059
ac9d8fe7
SS
1060 /* HW with the reset endpoint quirk needs to have a configure endpoint
1061 * command complete before the endpoint can be used. Queue that here
1062 * because the HW can't handle two commands being queued in a row.
1063 */
1064 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
ddba5cd0
MN
1065 struct xhci_command *command;
1066 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
a0ee619f
HG
1067 if (!command) {
1068 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1069 return;
1070 }
4bdfe4c3
XR
1071 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1072 "Queueing configure endpoint command");
ddba5cd0 1073 xhci_queue_configure_endpoint(xhci, command,
913a8a34
SS
1074 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1075 false);
ac9d8fe7
SS
1076 xhci_ring_cmd_db(xhci);
1077 } else {
c3492dbf 1078 /* Clear our internal halted state */
63a0d9ab 1079 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
ac9d8fe7 1080 }
a1587d97 1081}
ae636747 1082
b244b431
XR
1083static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1084 u32 cmd_comp_code)
1085{
1086 if (cmd_comp_code == COMP_SUCCESS)
1087 xhci->slot_id = slot_id;
1088 else
1089 xhci->slot_id = 0;
b244b431
XR
1090}
1091
6c02dd14
XR
1092static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1093{
1094 struct xhci_virt_device *virt_dev;
1095
1096 virt_dev = xhci->devs[slot_id];
1097 if (!virt_dev)
1098 return;
1099 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1100 /* Delete default control endpoint resources */
1101 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1102 xhci_free_virt_device(xhci, slot_id);
1103}
1104
6ed46d33
XR
1105static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1106 struct xhci_event_cmd *event, u32 cmd_comp_code)
1107{
1108 struct xhci_virt_device *virt_dev;
1109 struct xhci_input_control_ctx *ctrl_ctx;
1110 unsigned int ep_index;
1111 unsigned int ep_state;
1112 u32 add_flags, drop_flags;
1113
6ed46d33
XR
1114 /*
1115 * Configure endpoint commands can come from the USB core
1116 * configuration or alt setting changes, or because the HW
1117 * needed an extra configure endpoint command after a reset
1118 * endpoint command or streams were being configured.
1119 * If the command was for a halted endpoint, the xHCI driver
1120 * is not waiting on the configure endpoint command.
1121 */
9ea1833e 1122 virt_dev = xhci->devs[slot_id];
4daf9df5 1123 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
6ed46d33
XR
1124 if (!ctrl_ctx) {
1125 xhci_warn(xhci, "Could not get input context, bad type.\n");
1126 return;
1127 }
1128
1129 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1130 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1131 /* Input ctx add_flags are the endpoint index plus one */
1132 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1133
1134 /* A usb_set_interface() call directly after clearing a halted
1135 * condition may race on this quirky hardware. Not worth
1136 * worrying about, since this is prototype hardware. Not sure
1137 * if this will work for streams, but streams support was
1138 * untested on this prototype.
1139 */
1140 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1141 ep_index != (unsigned int) -1 &&
1142 add_flags - SLOT_FLAG == drop_flags) {
1143 ep_state = virt_dev->eps[ep_index].ep_state;
1144 if (!(ep_state & EP_HALTED))
ddba5cd0 1145 return;
6ed46d33
XR
1146 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1147 "Completed config ep cmd - "
1148 "last ep index = %d, state = %d",
1149 ep_index, ep_state);
1150 /* Clear internal halted state and restart ring(s) */
1151 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1152 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1153 return;
1154 }
6ed46d33
XR
1155 return;
1156}
1157
f681321b
XR
1158static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1159 struct xhci_event_cmd *event)
1160{
f681321b 1161 xhci_dbg(xhci, "Completed reset device command.\n");
9ea1833e 1162 if (!xhci->devs[slot_id])
f681321b
XR
1163 xhci_warn(xhci, "Reset device command completion "
1164 "for disabled slot %u\n", slot_id);
1165}
1166
2c070821
XR
1167static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1168 struct xhci_event_cmd *event)
1169{
1170 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1171 xhci->error_bitmask |= 1 << 6;
1172 return;
1173 }
1174 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1175 "NEC firmware version %2x.%02x",
1176 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1177 NEC_FW_MINOR(le32_to_cpu(event->status)));
1178}
1179
9ea1833e 1180static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
c9aa1a2d
MN
1181{
1182 list_del(&cmd->cmd_list);
9ea1833e
MN
1183
1184 if (cmd->completion) {
1185 cmd->status = status;
1186 complete(cmd->completion);
1187 } else {
c9aa1a2d 1188 kfree(cmd);
9ea1833e 1189 }
c9aa1a2d
MN
1190}
1191
1192void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1193{
1194 struct xhci_command *cur_cmd, *tmp_cmd;
1195 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
9ea1833e 1196 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
c9aa1a2d
MN
1197}
1198
c311e391
MN
1199/*
1200 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
1201 * If there are other commands waiting then restart the ring and kick the timer.
1202 * This must be called with command ring stopped and xhci->lock held.
1203 */
1204static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1205 struct xhci_command *cur_cmd)
1206{
1207 struct xhci_command *i_cmd, *tmp_cmd;
1208 u32 cycle_state;
1209
1210 /* Turn all aborted commands in list to no-ops, then restart */
1211 list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
1212 cmd_list) {
1213
1214 if (i_cmd->status != COMP_CMD_ABORT)
1215 continue;
1216
1217 i_cmd->status = COMP_CMD_STOP;
1218
1219 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
1220 i_cmd->command_trb);
1221 /* get cycle state from the original cmd trb */
1222 cycle_state = le32_to_cpu(
1223 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
1224 /* modify the command trb to no-op command */
1225 i_cmd->command_trb->generic.field[0] = 0;
1226 i_cmd->command_trb->generic.field[1] = 0;
1227 i_cmd->command_trb->generic.field[2] = 0;
1228 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
1229 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1230
1231 /*
1232 * caller waiting for completion is called when command
1233 * completion event is received for these no-op commands
1234 */
1235 }
1236
1237 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1238
1239 /* ring command ring doorbell to restart the command ring */
1240 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
1241 !(xhci->xhc_state & XHCI_STATE_DYING)) {
1242 xhci->current_cmd = cur_cmd;
1243 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1244 xhci_ring_cmd_db(xhci);
1245 }
1246 return;
1247}
1248
1249
1250void xhci_handle_command_timeout(unsigned long data)
1251{
1252 struct xhci_hcd *xhci;
1253 int ret;
1254 unsigned long flags;
1255 u64 hw_ring_state;
1256 struct xhci_command *cur_cmd = NULL;
1257 xhci = (struct xhci_hcd *) data;
1258
1259 /* mark this command to be cancelled */
1260 spin_lock_irqsave(&xhci->lock, flags);
1261 if (xhci->current_cmd) {
1262 cur_cmd = xhci->current_cmd;
1263 cur_cmd->status = COMP_CMD_ABORT;
1264 }
1265
1266
1267 /* Make sure command ring is running before aborting it */
1268 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1269 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1270 (hw_ring_state & CMD_RING_RUNNING)) {
1271
1272 spin_unlock_irqrestore(&xhci->lock, flags);
1273 xhci_dbg(xhci, "Command timeout\n");
1274 ret = xhci_abort_cmd_ring(xhci);
1275 if (unlikely(ret == -ESHUTDOWN)) {
1276 xhci_err(xhci, "Abort command ring failed\n");
1277 xhci_cleanup_command_queue(xhci);
1278 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1279 xhci_dbg(xhci, "xHCI host controller is dead.\n");
1280 }
1281 return;
1282 }
1283 /* command timeout on stopped ring, ring can't be aborted */
1284 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1285 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1286 spin_unlock_irqrestore(&xhci->lock, flags);
1287 return;
1288}
1289
7f84eef0
SS
1290static void handle_cmd_completion(struct xhci_hcd *xhci,
1291 struct xhci_event_cmd *event)
1292{
28ccd296 1293 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1294 u64 cmd_dma;
1295 dma_addr_t cmd_dequeue_dma;
e7a79a1d 1296 u32 cmd_comp_code;
9124b121 1297 union xhci_trb *cmd_trb;
c9aa1a2d 1298 struct xhci_command *cmd;
b54fc46d 1299 u32 cmd_type;
7f84eef0 1300
28ccd296 1301 cmd_dma = le64_to_cpu(event->cmd_trb);
9124b121 1302 cmd_trb = xhci->cmd_ring->dequeue;
23e3be11 1303 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
9124b121 1304 cmd_trb);
7f84eef0
SS
1305 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1306 if (cmd_dequeue_dma == 0) {
1307 xhci->error_bitmask |= 1 << 4;
1308 return;
1309 }
1310 /* Does the DMA address match our internal dequeue pointer address? */
1311 if (cmd_dma != (u64) cmd_dequeue_dma) {
1312 xhci->error_bitmask |= 1 << 5;
1313 return;
1314 }
b63f4053 1315
c9aa1a2d
MN
1316 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1317
1318 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1319 xhci_err(xhci,
1320 "Command completion event does not match command\n");
1321 return;
1322 }
c311e391
MN
1323
1324 del_timer(&xhci->cmd_timer);
1325
9124b121 1326 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
63a23b9a 1327
e7a79a1d 1328 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
c311e391
MN
1329
1330 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1331 if (cmd_comp_code == COMP_CMD_STOP) {
1332 xhci_handle_stopped_cmd_ring(xhci, cmd);
1333 return;
1334 }
1335 /*
1336 * Host aborted the command ring, check if the current command was
1337 * supposed to be aborted, otherwise continue normally.
1338 * The command ring is stopped now, but the xHC will issue a Command
1339 * Ring Stopped event which will cause us to restart it.
1340 */
1341 if (cmd_comp_code == COMP_CMD_ABORT) {
1342 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1343 if (cmd->status == COMP_CMD_ABORT)
1344 goto event_handled;
b63f4053
EF
1345 }
1346
b54fc46d
XR
1347 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1348 switch (cmd_type) {
1349 case TRB_ENABLE_SLOT:
e7a79a1d 1350 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
3ffbba95 1351 break;
b54fc46d 1352 case TRB_DISABLE_SLOT:
6c02dd14 1353 xhci_handle_cmd_disable_slot(xhci, slot_id);
3ffbba95 1354 break;
b54fc46d 1355 case TRB_CONFIG_EP:
9ea1833e
MN
1356 if (!cmd->completion)
1357 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1358 cmd_comp_code);
f94e0186 1359 break;
b54fc46d 1360 case TRB_EVAL_CONTEXT:
2d3f1fac 1361 break;
b54fc46d 1362 case TRB_ADDR_DEV:
3ffbba95 1363 break;
b54fc46d 1364 case TRB_STOP_RING:
b8200c94
XR
1365 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1366 le32_to_cpu(cmd_trb->generic.field[3])));
1367 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
ae636747 1368 break;
b54fc46d 1369 case TRB_SET_DEQ:
b8200c94
XR
1370 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1371 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1372 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
ae636747 1373 break;
b54fc46d 1374 case TRB_CMD_NOOP:
c311e391
MN
1375 /* Is this an aborted command turned to NO-OP? */
1376 if (cmd->status == COMP_CMD_STOP)
1377 cmd_comp_code = COMP_CMD_STOP;
7f84eef0 1378 break;
b54fc46d 1379 case TRB_RESET_EP:
b8200c94
XR
1380 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1381 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1382 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
a1587d97 1383 break;
b54fc46d 1384 case TRB_RESET_DEV:
6fcfb0d6
MN
1385 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1386 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1387 */
1388 slot_id = TRB_TO_SLOT_ID(
1389 le32_to_cpu(cmd_trb->generic.field[3]));
f681321b 1390 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
2a8f82c4 1391 break;
b54fc46d 1392 case TRB_NEC_GET_FW:
2c070821 1393 xhci_handle_cmd_nec_get_fw(xhci, event);
0238634d 1394 break;
7f84eef0
SS
1395 default:
1396 /* Skip over unknown commands on the event ring */
1397 xhci->error_bitmask |= 1 << 6;
1398 break;
1399 }
c9aa1a2d 1400
c311e391
MN
1401 /* restart timer if this wasn't the last command */
1402 if (cmd->cmd_list.next != &xhci->cmd_list) {
1403 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1404 struct xhci_command, cmd_list);
1405 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1406 }
1407
1408event_handled:
9ea1833e 1409 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
c9aa1a2d 1410
3b72fca0 1411 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1412}
1413
0238634d
SS
1414static void handle_vendor_event(struct xhci_hcd *xhci,
1415 union xhci_trb *event)
1416{
1417 u32 trb_type;
1418
28ccd296 1419 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1420 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1421 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1422 handle_cmd_completion(xhci, &event->event_cmd);
1423}
1424
f6ff0ac8
SS
1425/* @port_id: the one-based port ID from the hardware (indexed from array of all
1426 * port registers -- USB 3.0 and USB 2.0).
1427 *
1428 * Returns a zero-based port number, which is suitable for indexing into each of
1429 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1430 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1431 */
1432static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1433 struct xhci_hcd *xhci, u32 port_id)
1434{
1435 unsigned int i;
1436 unsigned int num_similar_speed_ports = 0;
1437
1438 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1439 * and usb2_ports are 0-based indexes. Count the number of similar
1440 * speed ports, up to 1 port before this port.
1441 */
1442 for (i = 0; i < (port_id - 1); i++) {
1443 u8 port_speed = xhci->port_array[i];
1444
1445 /*
1446 * Skip ports that don't have known speeds, or have duplicate
1447 * Extended Capabilities port speed entries.
1448 */
22e04870 1449 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1450 continue;
1451
1452 /*
1453 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1454 * 1.1 ports are under the USB 2.0 hub. If the port speed
1455 * matches the device speed, it's a similar speed port.
1456 */
b50107bb 1457 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
f6ff0ac8
SS
1458 num_similar_speed_ports++;
1459 }
1460 return num_similar_speed_ports;
1461}
1462
623bef9e
SS
1463static void handle_device_notification(struct xhci_hcd *xhci,
1464 union xhci_trb *event)
1465{
1466 u32 slot_id;
4ee823b8 1467 struct usb_device *udev;
623bef9e 1468
7e76ad43 1469 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
4ee823b8 1470 if (!xhci->devs[slot_id]) {
623bef9e
SS
1471 xhci_warn(xhci, "Device Notification event for "
1472 "unused slot %u\n", slot_id);
4ee823b8
SS
1473 return;
1474 }
1475
1476 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1477 slot_id);
1478 udev = xhci->devs[slot_id]->udev;
1479 if (udev && udev->parent)
1480 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1481}
1482
0f2a7930
SS
1483static void handle_port_status(struct xhci_hcd *xhci,
1484 union xhci_trb *event)
1485{
f6ff0ac8 1486 struct usb_hcd *hcd;
0f2a7930 1487 u32 port_id;
56192531 1488 u32 temp, temp1;
518e848e 1489 int max_ports;
56192531 1490 int slot_id;
5308a91b 1491 unsigned int faked_port_index;
f6ff0ac8 1492 u8 major_revision;
20b67cf5 1493 struct xhci_bus_state *bus_state;
28ccd296 1494 __le32 __iomem **port_array;
386139d7 1495 bool bogus_port_status = false;
0f2a7930
SS
1496
1497 /* Port status change events always have a successful completion code */
28ccd296 1498 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
0f2a7930
SS
1499 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1500 xhci->error_bitmask |= 1 << 8;
1501 }
28ccd296 1502 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1503 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1504
518e848e
SS
1505 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1506 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1507 xhci_warn(xhci, "Invalid port id %d\n", port_id);
09ce0c0c
PC
1508 inc_deq(xhci, xhci->event_ring);
1509 return;
56192531
AX
1510 }
1511
f6ff0ac8
SS
1512 /* Figure out which usb_hcd this port is attached to:
1513 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1514 */
1515 major_revision = xhci->port_array[port_id - 1];
09ce0c0c
PC
1516
1517 /* Find the right roothub. */
1518 hcd = xhci_to_hcd(xhci);
b50107bb 1519 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
09ce0c0c
PC
1520 hcd = xhci->shared_hcd;
1521
f6ff0ac8
SS
1522 if (major_revision == 0) {
1523 xhci_warn(xhci, "Event for port %u not in "
1524 "Extended Capabilities, ignoring.\n",
1525 port_id);
386139d7 1526 bogus_port_status = true;
f6ff0ac8 1527 goto cleanup;
5308a91b 1528 }
22e04870 1529 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1530 xhci_warn(xhci, "Event for port %u duplicated in"
1531 "Extended Capabilities, ignoring.\n",
1532 port_id);
386139d7 1533 bogus_port_status = true;
f6ff0ac8
SS
1534 goto cleanup;
1535 }
1536
1537 /*
1538 * Hardware port IDs reported by a Port Status Change Event include USB
1539 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1540 * resume event, but we first need to translate the hardware port ID
1541 * into the index into the ports on the correct split roothub, and the
1542 * correct bus_state structure.
1543 */
f6ff0ac8 1544 bus_state = &xhci->bus_state[hcd_index(hcd)];
b50107bb 1545 if (hcd->speed >= HCD_USB3)
f6ff0ac8
SS
1546 port_array = xhci->usb3_ports;
1547 else
1548 port_array = xhci->usb2_ports;
1549 /* Find the faked port hub number */
1550 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1551 port_id);
5308a91b 1552
b0ba9720 1553 temp = readl(port_array[faked_port_index]);
7111ebc9 1554 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1555 xhci_dbg(xhci, "resume root hub\n");
1556 usb_hcd_resume_root_hub(hcd);
1557 }
1558
b50107bb 1559 if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
fac4271d
ZJC
1560 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1561
56192531
AX
1562 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1563 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1564
b0ba9720 1565 temp1 = readl(&xhci->op_regs->command);
56192531
AX
1566 if (!(temp1 & CMD_RUN)) {
1567 xhci_warn(xhci, "xHC is not running.\n");
1568 goto cleanup;
1569 }
1570
2338b9e4 1571 if (DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1572 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1573 /* Set a flag to say the port signaled remote wakeup,
1574 * so we can tell the difference between the end of
1575 * device and host initiated resume.
1576 */
1577 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1578 xhci_test_and_clear_bit(xhci, port_array,
1579 faked_port_index, PORT_PLC);
c9682dff
AX
1580 xhci_set_link_state(xhci, port_array, faked_port_index,
1581 XDEV_U0);
d93814cf
SS
1582 /* Need to wait until the next link state change
1583 * indicates the device is actually in U0.
1584 */
1585 bogus_port_status = true;
1586 goto cleanup;
f69115fd
MN
1587 } else if (!test_bit(faked_port_index,
1588 &bus_state->resuming_ports)) {
56192531 1589 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1590 bus_state->resume_done[faked_port_index] = jiffies +
b9e45188 1591 msecs_to_jiffies(USB_RESUME_TIMEOUT);
f370b996 1592 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1593 mod_timer(&hcd->rh_timer,
f6ff0ac8 1594 bus_state->resume_done[faked_port_index]);
56192531
AX
1595 /* Do the rest in GetPortStatus */
1596 }
1597 }
d93814cf
SS
1598
1599 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
2338b9e4 1600 DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1601 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1602 /* We've just brought the device into U0 through either the
1603 * Resume state after a device remote wakeup, or through the
1604 * U3Exit state after a host-initiated resume. If it's a device
1605 * initiated remote wake, don't pass up the link state change,
1606 * so the roothub behavior is consistent with external
1607 * USB 3.0 hub behavior.
1608 */
d93814cf
SS
1609 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1610 faked_port_index + 1);
1611 if (slot_id && xhci->devs[slot_id])
1612 xhci_ring_device(xhci, slot_id);
ba7b5c22 1613 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
4ee823b8
SS
1614 bus_state->port_remote_wakeup &=
1615 ~(1 << faked_port_index);
1616 xhci_test_and_clear_bit(xhci, port_array,
1617 faked_port_index, PORT_PLC);
1618 usb_wakeup_notification(hcd->self.root_hub,
1619 faked_port_index + 1);
1620 bogus_port_status = true;
1621 goto cleanup;
1622 }
d93814cf 1623 }
56192531 1624
8b3d4570
SS
1625 /*
1626 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1627 * RExit to a disconnect state). If so, let the the driver know it's
1628 * out of the RExit state.
1629 */
2338b9e4 1630 if (!DEV_SUPERSPEED_ANY(temp) &&
8b3d4570
SS
1631 test_and_clear_bit(faked_port_index,
1632 &bus_state->rexit_ports)) {
1633 complete(&bus_state->rexit_done[faked_port_index]);
1634 bogus_port_status = true;
1635 goto cleanup;
1636 }
1637
b50107bb 1638 if (hcd->speed < HCD_USB3)
6fd45621
AX
1639 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1640 PORT_PLC);
1641
56192531 1642cleanup:
0f2a7930 1643 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1644 inc_deq(xhci, xhci->event_ring);
0f2a7930 1645
386139d7
SS
1646 /* Don't make the USB core poll the roothub if we got a bad port status
1647 * change event. Besides, at that point we can't tell which roothub
1648 * (USB 2.0 or USB 3.0) to kick.
1649 */
1650 if (bogus_port_status)
1651 return;
1652
c52804a4
SS
1653 /*
1654 * xHCI port-status-change events occur when the "or" of all the
1655 * status-change bits in the portsc register changes from 0 to 1.
1656 * New status changes won't cause an event if any other change
1657 * bits are still set. When an event occurs, switch over to
1658 * polling to avoid losing status changes.
1659 */
1660 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1661 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1662 spin_unlock(&xhci->lock);
1663 /* Pass this up to the core */
f6ff0ac8 1664 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1665 spin_lock(&xhci->lock);
1666}
1667
d0e96f5a
SS
1668/*
1669 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1670 * at end_trb, which may be in another segment. If the suspect DMA address is a
1671 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1672 * returns 0.
1673 */
cffb9be8
HG
1674struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1675 struct xhci_segment *start_seg,
d0e96f5a
SS
1676 union xhci_trb *start_trb,
1677 union xhci_trb *end_trb,
cffb9be8
HG
1678 dma_addr_t suspect_dma,
1679 bool debug)
d0e96f5a
SS
1680{
1681 dma_addr_t start_dma;
1682 dma_addr_t end_seg_dma;
1683 dma_addr_t end_trb_dma;
1684 struct xhci_segment *cur_seg;
1685
23e3be11 1686 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1687 cur_seg = start_seg;
1688
1689 do {
2fa88daa 1690 if (start_dma == 0)
326b4810 1691 return NULL;
ae636747 1692 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1693 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1694 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1695 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1696 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a 1697
cffb9be8
HG
1698 if (debug)
1699 xhci_warn(xhci,
1700 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1701 (unsigned long long)suspect_dma,
1702 (unsigned long long)start_dma,
1703 (unsigned long long)end_trb_dma,
1704 (unsigned long long)cur_seg->dma,
1705 (unsigned long long)end_seg_dma);
1706
d0e96f5a
SS
1707 if (end_trb_dma > 0) {
1708 /* The end TRB is in this segment, so suspect should be here */
1709 if (start_dma <= end_trb_dma) {
1710 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1711 return cur_seg;
1712 } else {
1713 /* Case for one segment with
1714 * a TD wrapped around to the top
1715 */
1716 if ((suspect_dma >= start_dma &&
1717 suspect_dma <= end_seg_dma) ||
1718 (suspect_dma >= cur_seg->dma &&
1719 suspect_dma <= end_trb_dma))
1720 return cur_seg;
1721 }
326b4810 1722 return NULL;
d0e96f5a
SS
1723 } else {
1724 /* Might still be somewhere in this segment */
1725 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1726 return cur_seg;
1727 }
1728 cur_seg = cur_seg->next;
23e3be11 1729 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1730 } while (cur_seg != start_seg);
d0e96f5a 1731
326b4810 1732 return NULL;
d0e96f5a
SS
1733}
1734
bcef3fd5
SS
1735static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1736 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1737 unsigned int stream_id,
bcef3fd5
SS
1738 struct xhci_td *td, union xhci_trb *event_trb)
1739{
1740 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
ddba5cd0
MN
1741 struct xhci_command *command;
1742 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1743 if (!command)
1744 return;
1745
d0167ad2 1746 ep->ep_state |= EP_HALTED;
e9df17eb 1747 ep->stopped_stream = stream_id;
1624ae1c 1748
ddba5cd0 1749 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
d97b4f8d 1750 xhci_cleanup_stalled_ring(xhci, ep_index, td);
1624ae1c 1751
5e5cf6fc 1752 ep->stopped_stream = 0;
1624ae1c 1753
bcef3fd5
SS
1754 xhci_ring_cmd_db(xhci);
1755}
1756
1757/* Check if an error has halted the endpoint ring. The class driver will
1758 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1759 * However, a babble and other errors also halt the endpoint ring, and the class
1760 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1761 * Ring Dequeue Pointer command manually.
1762 */
1763static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1764 struct xhci_ep_ctx *ep_ctx,
1765 unsigned int trb_comp_code)
1766{
1767 /* TRB completion codes that may require a manual halt cleanup */
1768 if (trb_comp_code == COMP_TX_ERR ||
1769 trb_comp_code == COMP_BABBLE ||
1770 trb_comp_code == COMP_SPLIT_ERR)
1771 /* The 0.96 spec says a babbling control endpoint
1772 * is not halted. The 0.96 spec says it is. Some HW
1773 * claims to be 0.95 compliant, but it halts the control
1774 * endpoint anyway. Check if a babble halted the
1775 * endpoint.
1776 */
f5960b69
ME
1777 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1778 cpu_to_le32(EP_STATE_HALTED))
bcef3fd5
SS
1779 return 1;
1780
1781 return 0;
1782}
1783
b45b5069
SS
1784int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1785{
1786 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1787 /* Vendor defined "informational" completion code,
1788 * treat as not-an-error.
1789 */
1790 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1791 trb_comp_code);
1792 xhci_dbg(xhci, "Treating code as success.\n");
1793 return 1;
1794 }
1795 return 0;
1796}
1797
4422da61
AX
1798/*
1799 * Finish the td processing, remove the td from td list;
1800 * Return 1 if the urb can be given back.
1801 */
1802static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1803 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1804 struct xhci_virt_ep *ep, int *status, bool skip)
1805{
1806 struct xhci_virt_device *xdev;
1807 struct xhci_ring *ep_ring;
1808 unsigned int slot_id;
1809 int ep_index;
1810 struct urb *urb = NULL;
1811 struct xhci_ep_ctx *ep_ctx;
1812 int ret = 0;
8e51adcc 1813 struct urb_priv *urb_priv;
4422da61
AX
1814 u32 trb_comp_code;
1815
28ccd296 1816 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1817 xdev = xhci->devs[slot_id];
28ccd296
ME
1818 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1819 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1820 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1821 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1822
1823 if (skip)
1824 goto td_cleanup;
1825
40a3b775
LB
1826 if (trb_comp_code == COMP_STOP_INVAL ||
1827 trb_comp_code == COMP_STOP ||
1828 trb_comp_code == COMP_STOP_SHORT) {
4422da61
AX
1829 /* The Endpoint Stop Command completion will take care of any
1830 * stopped TDs. A stopped TD may be restarted, so don't update
1831 * the ring dequeue pointer or take this TD off any lists yet.
1832 */
1833 ep->stopped_td = td;
4422da61 1834 return 0;
69defe04
MN
1835 }
1836 if (trb_comp_code == COMP_STALL ||
1837 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1838 trb_comp_code)) {
1839 /* Issue a reset endpoint command to clear the host side
1840 * halt, followed by a set dequeue command to move the
1841 * dequeue pointer past the TD.
1842 * The class driver clears the device side halt later.
1843 */
1844 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
1845 ep_ring->stream_id, td, event_trb);
4422da61 1846 } else {
69defe04
MN
1847 /* Update ring dequeue pointer */
1848 while (ep_ring->dequeue != td->last_trb)
3b72fca0 1849 inc_deq(xhci, ep_ring);
69defe04
MN
1850 inc_deq(xhci, ep_ring);
1851 }
4422da61
AX
1852
1853td_cleanup:
69defe04
MN
1854 /* Clean up the endpoint's TD list */
1855 urb = td->urb;
1856 urb_priv = urb->hcpriv;
1857
1858 /* Do one last check of the actual transfer length.
1859 * If the host controller said we transferred more data than the buffer
1860 * length, urb->actual_length will be a very big number (since it's
1861 * unsigned). Play it safe and say we didn't transfer anything.
1862 */
1863 if (urb->actual_length > urb->transfer_buffer_length) {
1864 xhci_warn(xhci, "URB transfer length is wrong, xHC issue? req. len = %u, act. len = %u\n",
1865 urb->transfer_buffer_length,
1866 urb->actual_length);
1867 urb->actual_length = 0;
1868 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1869 *status = -EREMOTEIO;
1870 else
1871 *status = 0;
1872 }
1873 list_del_init(&td->td_list);
1874 /* Was this TD slated to be cancelled but completed anyway? */
1875 if (!list_empty(&td->cancelled_td_list))
1876 list_del_init(&td->cancelled_td_list);
1877
1878 urb_priv->td_cnt++;
1879 /* Giveback the urb when all the tds are completed */
1880 if (urb_priv->td_cnt == urb_priv->length) {
1881 ret = 1;
1882 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1883 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1884 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
1885 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1886 usb_amd_quirk_pll_enable();
c41136b0
AX
1887 }
1888 }
4422da61
AX
1889 }
1890
1891 return ret;
1892}
1893
8af56be1
AX
1894/*
1895 * Process control tds, update urb status and actual_length.
1896 */
1897static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1898 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1899 struct xhci_virt_ep *ep, int *status)
1900{
1901 struct xhci_virt_device *xdev;
1902 struct xhci_ring *ep_ring;
1903 unsigned int slot_id;
1904 int ep_index;
1905 struct xhci_ep_ctx *ep_ctx;
1906 u32 trb_comp_code;
1907
28ccd296 1908 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 1909 xdev = xhci->devs[slot_id];
28ccd296
ME
1910 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1911 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 1912 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1913 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
8af56be1 1914
8af56be1
AX
1915 switch (trb_comp_code) {
1916 case COMP_SUCCESS:
1917 if (event_trb == ep_ring->dequeue) {
1918 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1919 "without IOC set??\n");
1920 *status = -ESHUTDOWN;
1921 } else if (event_trb != td->last_trb) {
1922 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1923 "without IOC set??\n");
1924 *status = -ESHUTDOWN;
1925 } else {
8af56be1
AX
1926 *status = 0;
1927 }
1928 break;
1929 case COMP_SHORT_TX:
8af56be1
AX
1930 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1931 *status = -EREMOTEIO;
1932 else
1933 *status = 0;
1934 break;
40a3b775
LB
1935 case COMP_STOP_SHORT:
1936 if (event_trb == ep_ring->dequeue || event_trb == td->last_trb)
1937 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
1938 else
1939 td->urb->actual_length =
1940 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1941
1942 return finish_td(xhci, td, event_trb, event, ep, status, false);
3abeca99 1943 case COMP_STOP:
40a3b775
LB
1944 /* Did we stop at data stage? */
1945 if (event_trb != ep_ring->dequeue && event_trb != td->last_trb)
1946 td->urb->actual_length =
1947 td->urb->transfer_buffer_length -
1948 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1949 /* fall through */
1950 case COMP_STOP_INVAL:
3abeca99 1951 return finish_td(xhci, td, event_trb, event, ep, status, false);
8af56be1
AX
1952 default:
1953 if (!xhci_requires_manual_halt_cleanup(xhci,
1954 ep_ctx, trb_comp_code))
1955 break;
1956 xhci_dbg(xhci, "TRB error code %u, "
1957 "halted endpoint index = %u\n",
1958 trb_comp_code, ep_index);
1959 /* else fall through */
1960 case COMP_STALL:
1961 /* Did we transfer part of the data (middle) phase? */
1962 if (event_trb != ep_ring->dequeue &&
1963 event_trb != td->last_trb)
1964 td->urb->actual_length =
1c11a172
VG
1965 td->urb->transfer_buffer_length -
1966 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22ae47e6 1967 else if (!td->urb_length_set)
8af56be1
AX
1968 td->urb->actual_length = 0;
1969
8e71a322 1970 return finish_td(xhci, td, event_trb, event, ep, status, false);
8af56be1
AX
1971 }
1972 /*
1973 * Did we transfer any data, despite the errors that might have
1974 * happened? I.e. did we get past the setup stage?
1975 */
1976 if (event_trb != ep_ring->dequeue) {
1977 /* The event was for the status stage */
1978 if (event_trb == td->last_trb) {
45ba2154 1979 if (td->urb_length_set) {
8af56be1
AX
1980 /* Don't overwrite a previously set error code
1981 */
1982 if ((*status == -EINPROGRESS || *status == 0) &&
1983 (td->urb->transfer_flags
1984 & URB_SHORT_NOT_OK))
1985 /* Did we already see a short data
1986 * stage? */
1987 *status = -EREMOTEIO;
1988 } else {
1989 td->urb->actual_length =
1990 td->urb->transfer_buffer_length;
1991 }
1992 } else {
45ba2154
AM
1993 /*
1994 * Maybe the event was for the data stage? If so, update
1995 * already the actual_length of the URB and flag it as
1996 * set, so that it is not overwritten in the event for
1997 * the last TRB.
1998 */
1999 td->urb_length_set = true;
3abeca99
SS
2000 td->urb->actual_length =
2001 td->urb->transfer_buffer_length -
1c11a172 2002 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
3abeca99
SS
2003 xhci_dbg(xhci, "Waiting for status "
2004 "stage event\n");
2005 return 0;
8af56be1
AX
2006 }
2007 }
2008
2009 return finish_td(xhci, td, event_trb, event, ep, status, false);
2010}
2011
04e51901
AX
2012/*
2013 * Process isochronous tds, update urb packet status and actual_length.
2014 */
2015static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2016 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2017 struct xhci_virt_ep *ep, int *status)
2018{
2019 struct xhci_ring *ep_ring;
2020 struct urb_priv *urb_priv;
2021 int idx;
2022 int len = 0;
04e51901
AX
2023 union xhci_trb *cur_trb;
2024 struct xhci_segment *cur_seg;
926008c9 2025 struct usb_iso_packet_descriptor *frame;
04e51901 2026 u32 trb_comp_code;
926008c9 2027 bool skip_td = false;
04e51901 2028
28ccd296
ME
2029 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2030 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901
AX
2031 urb_priv = td->urb->hcpriv;
2032 idx = urb_priv->td_cnt;
926008c9 2033 frame = &td->urb->iso_frame_desc[idx];
04e51901 2034
926008c9
DT
2035 /* handle completion code */
2036 switch (trb_comp_code) {
2037 case COMP_SUCCESS:
1c11a172 2038 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
1530bbc6
SS
2039 frame->status = 0;
2040 break;
2041 }
2042 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2043 trb_comp_code = COMP_SHORT_TX;
40a3b775
LB
2044 /* fallthrough */
2045 case COMP_STOP_SHORT:
926008c9
DT
2046 case COMP_SHORT_TX:
2047 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2048 -EREMOTEIO : 0;
2049 break;
2050 case COMP_BW_OVER:
2051 frame->status = -ECOMM;
2052 skip_td = true;
2053 break;
2054 case COMP_BUFF_OVER:
2055 case COMP_BABBLE:
2056 frame->status = -EOVERFLOW;
2057 skip_td = true;
2058 break;
f6ba6fe2 2059 case COMP_DEV_ERR:
926008c9 2060 case COMP_STALL:
d104d015
MN
2061 frame->status = -EPROTO;
2062 skip_td = true;
2063 break;
9c745995 2064 case COMP_TX_ERR:
926008c9 2065 frame->status = -EPROTO;
d104d015
MN
2066 if (event_trb != td->last_trb)
2067 return 0;
926008c9
DT
2068 skip_td = true;
2069 break;
2070 case COMP_STOP:
2071 case COMP_STOP_INVAL:
2072 break;
2073 default:
2074 frame->status = -1;
2075 break;
04e51901
AX
2076 }
2077
926008c9
DT
2078 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2079 frame->actual_length = frame->length;
2080 td->urb->actual_length += frame->length;
40a3b775
LB
2081 } else if (trb_comp_code == COMP_STOP_SHORT) {
2082 frame->actual_length =
2083 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2084 td->urb->actual_length += frame->actual_length;
04e51901
AX
2085 } else {
2086 for (cur_trb = ep_ring->dequeue,
2087 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2088 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2089 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2090 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
28ccd296 2091 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
04e51901 2092 }
28ccd296 2093 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2094 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
04e51901
AX
2095
2096 if (trb_comp_code != COMP_STOP_INVAL) {
926008c9 2097 frame->actual_length = len;
04e51901
AX
2098 td->urb->actual_length += len;
2099 }
2100 }
2101
04e51901
AX
2102 return finish_td(xhci, td, event_trb, event, ep, status, false);
2103}
2104
926008c9
DT
2105static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2106 struct xhci_transfer_event *event,
2107 struct xhci_virt_ep *ep, int *status)
2108{
2109 struct xhci_ring *ep_ring;
2110 struct urb_priv *urb_priv;
2111 struct usb_iso_packet_descriptor *frame;
2112 int idx;
2113
f6975314 2114 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9
DT
2115 urb_priv = td->urb->hcpriv;
2116 idx = urb_priv->td_cnt;
2117 frame = &td->urb->iso_frame_desc[idx];
2118
b3df3f9c 2119 /* The transfer is partly done. */
926008c9
DT
2120 frame->status = -EXDEV;
2121
2122 /* calc actual length */
2123 frame->actual_length = 0;
2124
2125 /* Update ring dequeue pointer */
2126 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2127 inc_deq(xhci, ep_ring);
2128 inc_deq(xhci, ep_ring);
926008c9
DT
2129
2130 return finish_td(xhci, td, NULL, event, ep, status, true);
2131}
2132
22405ed2
AX
2133/*
2134 * Process bulk and interrupt tds, update urb status and actual_length.
2135 */
2136static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2137 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2138 struct xhci_virt_ep *ep, int *status)
2139{
2140 struct xhci_ring *ep_ring;
2141 union xhci_trb *cur_trb;
2142 struct xhci_segment *cur_seg;
2143 u32 trb_comp_code;
2144
28ccd296
ME
2145 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2146 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
22405ed2
AX
2147
2148 switch (trb_comp_code) {
2149 case COMP_SUCCESS:
2150 /* Double check that the HW transferred everything. */
1530bbc6 2151 if (event_trb != td->last_trb ||
1c11a172 2152 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2153 xhci_warn(xhci, "WARN Successful completion "
2154 "on short TX\n");
2155 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2156 *status = -EREMOTEIO;
2157 else
2158 *status = 0;
1530bbc6
SS
2159 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2160 trb_comp_code = COMP_SHORT_TX;
22405ed2 2161 } else {
22405ed2
AX
2162 *status = 0;
2163 }
2164 break;
40a3b775 2165 case COMP_STOP_SHORT:
22405ed2
AX
2166 case COMP_SHORT_TX:
2167 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2168 *status = -EREMOTEIO;
2169 else
2170 *status = 0;
2171 break;
2172 default:
2173 /* Others already handled above */
2174 break;
2175 }
f444ff27
SS
2176 if (trb_comp_code == COMP_SHORT_TX)
2177 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2178 "%d bytes untransferred\n",
2179 td->urb->ep->desc.bEndpointAddress,
2180 td->urb->transfer_buffer_length,
1c11a172 2181 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
40a3b775
LB
2182 /* Stopped - short packet completion */
2183 if (trb_comp_code == COMP_STOP_SHORT) {
2184 td->urb->actual_length =
2185 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2186
2187 if (td->urb->transfer_buffer_length <
2188 td->urb->actual_length) {
2189 xhci_warn(xhci, "HC gave bad length of %d bytes txed\n",
2190 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2191 td->urb->actual_length = 0;
2192 /* status will be set by usb core for canceled urbs */
2193 }
22405ed2 2194 /* Fast path - was this the last TRB in the TD for this URB? */
40a3b775 2195 } else if (event_trb == td->last_trb) {
1c11a172 2196 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2197 td->urb->actual_length =
2198 td->urb->transfer_buffer_length -
1c11a172 2199 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2200 if (td->urb->transfer_buffer_length <
2201 td->urb->actual_length) {
2202 xhci_warn(xhci, "HC gave bad length "
2203 "of %d bytes left\n",
1c11a172 2204 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2205 td->urb->actual_length = 0;
2206 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2207 *status = -EREMOTEIO;
2208 else
2209 *status = 0;
2210 }
2211 /* Don't overwrite a previously set error code */
2212 if (*status == -EINPROGRESS) {
2213 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2214 *status = -EREMOTEIO;
2215 else
2216 *status = 0;
2217 }
2218 } else {
2219 td->urb->actual_length =
2220 td->urb->transfer_buffer_length;
2221 /* Ignore a short packet completion if the
2222 * untransferred length was zero.
2223 */
2224 if (*status == -EREMOTEIO)
2225 *status = 0;
2226 }
2227 } else {
2228 /* Slow path - walk the list, starting from the dequeue
2229 * pointer, to get the actual length transferred.
2230 */
2231 td->urb->actual_length = 0;
2232 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2233 cur_trb != event_trb;
2234 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2235 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2236 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
22405ed2 2237 td->urb->actual_length +=
28ccd296 2238 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
22405ed2
AX
2239 }
2240 /* If the ring didn't stop on a Link or No-op TRB, add
2241 * in the actual bytes transferred from the Normal TRB
2242 */
2243 if (trb_comp_code != COMP_STOP_INVAL)
2244 td->urb->actual_length +=
28ccd296 2245 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2246 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2247 }
2248
2249 return finish_td(xhci, td, event_trb, event, ep, status, false);
2250}
2251
d0e96f5a
SS
2252/*
2253 * If this function returns an error condition, it means it got a Transfer
2254 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2255 * At this point, the host controller is probably hosed and should be reset.
2256 */
2257static int handle_tx_event(struct xhci_hcd *xhci,
2258 struct xhci_transfer_event *event)
ed384bd3
FB
2259 __releases(&xhci->lock)
2260 __acquires(&xhci->lock)
d0e96f5a
SS
2261{
2262 struct xhci_virt_device *xdev;
63a0d9ab 2263 struct xhci_virt_ep *ep;
d0e96f5a 2264 struct xhci_ring *ep_ring;
82d1009f 2265 unsigned int slot_id;
d0e96f5a 2266 int ep_index;
326b4810 2267 struct xhci_td *td = NULL;
d0e96f5a
SS
2268 dma_addr_t event_dma;
2269 struct xhci_segment *event_seg;
2270 union xhci_trb *event_trb;
326b4810 2271 struct urb *urb = NULL;
d0e96f5a 2272 int status = -EINPROGRESS;
8e51adcc 2273 struct urb_priv *urb_priv;
d115b048 2274 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2275 struct list_head *tmp;
66d1eebc 2276 u32 trb_comp_code;
4422da61 2277 int ret = 0;
c2d7b49f 2278 int td_num = 0;
3b4739b8 2279 bool handling_skipped_tds = false;
d0e96f5a 2280
28ccd296 2281 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2282 xdev = xhci->devs[slot_id];
d0e96f5a
SS
2283 if (!xdev) {
2284 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
9258c0b2 2285 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2286 (unsigned long long) xhci_trb_virt_to_dma(
2287 xhci->event_ring->deq_seg,
9258c0b2
SS
2288 xhci->event_ring->dequeue),
2289 lower_32_bits(le64_to_cpu(event->buffer)),
2290 upper_32_bits(le64_to_cpu(event->buffer)),
2291 le32_to_cpu(event->transfer_len),
2292 le32_to_cpu(event->flags));
2293 xhci_dbg(xhci, "Event ring:\n");
2294 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2295 return -ENODEV;
2296 }
2297
2298 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2299 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2300 ep = &xdev->eps[ep_index];
28ccd296 2301 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2302 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
986a92d4 2303 if (!ep_ring ||
28ccd296
ME
2304 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2305 EP_STATE_DISABLED) {
e9df17eb
SS
2306 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2307 "or incorrect stream ring\n");
9258c0b2 2308 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2309 (unsigned long long) xhci_trb_virt_to_dma(
2310 xhci->event_ring->deq_seg,
9258c0b2
SS
2311 xhci->event_ring->dequeue),
2312 lower_32_bits(le64_to_cpu(event->buffer)),
2313 upper_32_bits(le64_to_cpu(event->buffer)),
2314 le32_to_cpu(event->transfer_len),
2315 le32_to_cpu(event->flags));
2316 xhci_dbg(xhci, "Event ring:\n");
2317 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2318 return -ENODEV;
2319 }
2320
c2d7b49f
AX
2321 /* Count current td numbers if ep->skip is set */
2322 if (ep->skip) {
2323 list_for_each(tmp, &ep_ring->td_list)
2324 td_num++;
2325 }
2326
28ccd296
ME
2327 event_dma = le64_to_cpu(event->buffer);
2328 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2329 /* Look for common error cases */
66d1eebc 2330 switch (trb_comp_code) {
b10de142
SS
2331 /* Skip codes that require special handling depending on
2332 * transfer type
2333 */
2334 case COMP_SUCCESS:
1c11a172 2335 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6
SS
2336 break;
2337 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2338 trb_comp_code = COMP_SHORT_TX;
2339 else
8202ce2e
SS
2340 xhci_warn_ratelimited(xhci,
2341 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
b10de142
SS
2342 case COMP_SHORT_TX:
2343 break;
ae636747
SS
2344 case COMP_STOP:
2345 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2346 break;
2347 case COMP_STOP_INVAL:
2348 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2349 break;
40a3b775
LB
2350 case COMP_STOP_SHORT:
2351 xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
2352 break;
b10de142 2353 case COMP_STALL:
2a9227a5 2354 xhci_dbg(xhci, "Stalled endpoint\n");
63a0d9ab 2355 ep->ep_state |= EP_HALTED;
b10de142
SS
2356 status = -EPIPE;
2357 break;
2358 case COMP_TRB_ERR:
2359 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2360 status = -EILSEQ;
2361 break;
ec74e403 2362 case COMP_SPLIT_ERR:
b10de142 2363 case COMP_TX_ERR:
2a9227a5 2364 xhci_dbg(xhci, "Transfer error on endpoint\n");
b10de142
SS
2365 status = -EPROTO;
2366 break;
4a73143c 2367 case COMP_BABBLE:
2a9227a5 2368 xhci_dbg(xhci, "Babble error on endpoint\n");
4a73143c
SS
2369 status = -EOVERFLOW;
2370 break;
b10de142
SS
2371 case COMP_DB_ERR:
2372 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2373 status = -ENOSR;
2374 break;
986a92d4
AX
2375 case COMP_BW_OVER:
2376 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2377 break;
2378 case COMP_BUFF_OVER:
2379 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2380 break;
2381 case COMP_UNDERRUN:
2382 /*
2383 * When the Isoch ring is empty, the xHC will generate
2384 * a Ring Overrun Event for IN Isoch endpoint or Ring
2385 * Underrun Event for OUT Isoch endpoint.
2386 */
2387 xhci_dbg(xhci, "underrun event on endpoint\n");
2388 if (!list_empty(&ep_ring->td_list))
2389 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2390 "still with TDs queued?\n",
28ccd296
ME
2391 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2392 ep_index);
986a92d4
AX
2393 goto cleanup;
2394 case COMP_OVERRUN:
2395 xhci_dbg(xhci, "overrun event on endpoint\n");
2396 if (!list_empty(&ep_ring->td_list))
2397 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2398 "still with TDs queued?\n",
28ccd296
ME
2399 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2400 ep_index);
986a92d4 2401 goto cleanup;
f6ba6fe2
AH
2402 case COMP_DEV_ERR:
2403 xhci_warn(xhci, "WARN: detect an incompatible device");
2404 status = -EPROTO;
2405 break;
d18240db
AX
2406 case COMP_MISSED_INT:
2407 /*
2408 * When encounter missed service error, one or more isoc tds
2409 * may be missed by xHC.
2410 * Set skip flag of the ep_ring; Complete the missed tds as
2411 * short transfer when process the ep_ring next time.
2412 */
2413 ep->skip = true;
2414 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2415 goto cleanup;
3b4739b8
MN
2416 case COMP_PING_ERR:
2417 ep->skip = true;
2418 xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n");
2419 goto cleanup;
b10de142 2420 default:
b45b5069 2421 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2422 status = 0;
2423 break;
2424 }
86cd740a
MN
2425 xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
2426 trb_comp_code);
986a92d4
AX
2427 goto cleanup;
2428 }
2429
d18240db
AX
2430 do {
2431 /* This TRB should be in the TD at the head of this ring's
2432 * TD list.
2433 */
2434 if (list_empty(&ep_ring->td_list)) {
a83d6755
SS
2435 /*
2436 * A stopped endpoint may generate an extra completion
2437 * event if the device was suspended. Don't print
2438 * warnings.
2439 */
2440 if (!(trb_comp_code == COMP_STOP ||
2441 trb_comp_code == COMP_STOP_INVAL)) {
2442 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2443 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2444 ep_index);
2445 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2446 (le32_to_cpu(event->flags) &
2447 TRB_TYPE_BITMASK)>>10);
2448 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2449 }
d18240db
AX
2450 if (ep->skip) {
2451 ep->skip = false;
2452 xhci_dbg(xhci, "td_list is empty while skip "
2453 "flag set. Clear skip flag.\n");
2454 }
2455 ret = 0;
2456 goto cleanup;
2457 }
986a92d4 2458
c2d7b49f
AX
2459 /* We've skipped all the TDs on the ep ring when ep->skip set */
2460 if (ep->skip && td_num == 0) {
2461 ep->skip = false;
2462 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2463 "Clear skip flag.\n");
2464 ret = 0;
2465 goto cleanup;
2466 }
2467
d18240db 2468 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
c2d7b49f
AX
2469 if (ep->skip)
2470 td_num--;
926008c9 2471
d18240db 2472 /* Is this a TRB in the currently executing TD? */
cffb9be8
HG
2473 event_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2474 td->last_trb, event_dma, false);
e1cf486d
AH
2475
2476 /*
2477 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2478 * is not in the current TD pointed by ep_ring->dequeue because
2479 * that the hardware dequeue pointer still at the previous TRB
2480 * of the current TD. The previous TRB maybe a Link TD or the
2481 * last TRB of the previous TD. The command completion handle
2482 * will take care the rest.
2483 */
9a548863
HG
2484 if (!event_seg && (trb_comp_code == COMP_STOP ||
2485 trb_comp_code == COMP_STOP_INVAL)) {
e1cf486d
AH
2486 ret = 0;
2487 goto cleanup;
2488 }
2489
926008c9
DT
2490 if (!event_seg) {
2491 if (!ep->skip ||
2492 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2493 /* Some host controllers give a spurious
2494 * successful event after a short transfer.
2495 * Ignore it.
2496 */
ddba5cd0 2497 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
ad808333
SS
2498 ep_ring->last_td_was_short) {
2499 ep_ring->last_td_was_short = false;
2500 ret = 0;
2501 goto cleanup;
2502 }
926008c9
DT
2503 /* HC is busted, give up! */
2504 xhci_err(xhci,
2505 "ERROR Transfer event TRB DMA ptr not "
cffb9be8
HG
2506 "part of current TD ep_index %d "
2507 "comp_code %u\n", ep_index,
2508 trb_comp_code);
2509 trb_in_td(xhci, ep_ring->deq_seg,
2510 ep_ring->dequeue, td->last_trb,
2511 event_dma, true);
926008c9
DT
2512 return -ESHUTDOWN;
2513 }
2514
2515 ret = skip_isoc_td(xhci, td, event, ep, &status);
2516 goto cleanup;
2517 }
ad808333
SS
2518 if (trb_comp_code == COMP_SHORT_TX)
2519 ep_ring->last_td_was_short = true;
2520 else
2521 ep_ring->last_td_was_short = false;
926008c9
DT
2522
2523 if (ep->skip) {
d18240db
AX
2524 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2525 ep->skip = false;
2526 }
678539cf 2527
926008c9
DT
2528 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2529 sizeof(*event_trb)];
2530 /*
2531 * No-op TRB should not trigger interrupts.
2532 * If event_trb is a no-op TRB, it means the
2533 * corresponding TD has been cancelled. Just ignore
2534 * the TD.
2535 */
f5960b69 2536 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
926008c9
DT
2537 xhci_dbg(xhci,
2538 "event_trb is a no-op TRB. Skip it\n");
2539 goto cleanup;
d18240db 2540 }
4422da61 2541
d18240db
AX
2542 /* Now update the urb's actual_length and give back to
2543 * the core
82d1009f 2544 */
d18240db
AX
2545 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2546 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2547 &status);
04e51901
AX
2548 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2549 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2550 &status);
d18240db
AX
2551 else
2552 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2553 ep, &status);
2554
2555cleanup:
3b4739b8
MN
2556
2557
2558 handling_skipped_tds = ep->skip &&
2559 trb_comp_code != COMP_MISSED_INT &&
2560 trb_comp_code != COMP_PING_ERR;
2561
d18240db 2562 /*
3b4739b8
MN
2563 * Do not update event ring dequeue pointer if we're in a loop
2564 * processing missed tds.
d18240db 2565 */
3b4739b8 2566 if (!handling_skipped_tds)
3b72fca0 2567 inc_deq(xhci, xhci->event_ring);
d18240db
AX
2568
2569 if (ret) {
2570 urb = td->urb;
8e51adcc 2571 urb_priv = urb->hcpriv;
8e71a322 2572
4daf9df5 2573 xhci_urb_free_priv(urb_priv);
d18240db 2574
214f76f7 2575 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
f444ff27
SS
2576 if ((urb->actual_length != urb->transfer_buffer_length &&
2577 (urb->transfer_flags &
2578 URB_SHORT_NOT_OK)) ||
fd984d24
SS
2579 (status != 0 &&
2580 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
f444ff27 2581 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
1949f9e2 2582 "expected = %d, status = %d\n",
f444ff27
SS
2583 urb, urb->actual_length,
2584 urb->transfer_buffer_length,
2585 status);
d18240db 2586 spin_unlock(&xhci->lock);
b3df3f9c
SS
2587 /* EHCI, UHCI, and OHCI always unconditionally set the
2588 * urb->status of an isochronous endpoint to 0.
2589 */
2590 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2591 status = 0;
214f76f7 2592 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
d18240db
AX
2593 spin_lock(&xhci->lock);
2594 }
2595
2596 /*
2597 * If ep->skip is set, it means there are missed tds on the
2598 * endpoint ring need to take care of.
2599 * Process them as short transfer until reach the td pointed by
2600 * the event.
2601 */
3b4739b8 2602 } while (handling_skipped_tds);
d18240db 2603
d0e96f5a
SS
2604 return 0;
2605}
2606
0f2a7930
SS
2607/*
2608 * This function handles all OS-owned events on the event ring. It may drop
2609 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2610 * Returns >0 for "possibly more events to process" (caller should call again),
2611 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2612 */
9dee9a21 2613static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2614{
2615 union xhci_trb *event;
0f2a7930 2616 int update_ptrs = 1;
d0e96f5a 2617 int ret;
7f84eef0
SS
2618
2619 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2620 xhci->error_bitmask |= 1 << 1;
9dee9a21 2621 return 0;
7f84eef0
SS
2622 }
2623
2624 event = xhci->event_ring->dequeue;
2625 /* Does the HC or OS own the TRB? */
28ccd296
ME
2626 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2627 xhci->event_ring->cycle_state) {
7f84eef0 2628 xhci->error_bitmask |= 1 << 2;
9dee9a21 2629 return 0;
7f84eef0
SS
2630 }
2631
92a3da41
ME
2632 /*
2633 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2634 * speculative reads of the event's flags/data below.
2635 */
2636 rmb();
0f2a7930 2637 /* FIXME: Handle more event types. */
28ccd296 2638 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
7f84eef0
SS
2639 case TRB_TYPE(TRB_COMPLETION):
2640 handle_cmd_completion(xhci, &event->event_cmd);
2641 break;
0f2a7930
SS
2642 case TRB_TYPE(TRB_PORT_STATUS):
2643 handle_port_status(xhci, event);
2644 update_ptrs = 0;
2645 break;
d0e96f5a
SS
2646 case TRB_TYPE(TRB_TRANSFER):
2647 ret = handle_tx_event(xhci, &event->trans_event);
2648 if (ret < 0)
2649 xhci->error_bitmask |= 1 << 9;
2650 else
2651 update_ptrs = 0;
2652 break;
623bef9e
SS
2653 case TRB_TYPE(TRB_DEV_NOTE):
2654 handle_device_notification(xhci, event);
2655 break;
7f84eef0 2656 default:
28ccd296
ME
2657 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2658 TRB_TYPE(48))
0238634d
SS
2659 handle_vendor_event(xhci, event);
2660 else
2661 xhci->error_bitmask |= 1 << 3;
7f84eef0 2662 }
6f5165cf
SS
2663 /* Any of the above functions may drop and re-acquire the lock, so check
2664 * to make sure a watchdog timer didn't mark the host as non-responsive.
2665 */
2666 if (xhci->xhc_state & XHCI_STATE_DYING) {
2667 xhci_dbg(xhci, "xHCI host dying, returning from "
2668 "event handler.\n");
9dee9a21 2669 return 0;
6f5165cf 2670 }
7f84eef0 2671
c06d68b8
SS
2672 if (update_ptrs)
2673 /* Update SW event ring dequeue pointer */
3b72fca0 2674 inc_deq(xhci, xhci->event_ring);
c06d68b8 2675
9dee9a21
ME
2676 /* Are there more items on the event ring? Caller will call us again to
2677 * check.
2678 */
2679 return 1;
7f84eef0 2680}
9032cd52
SS
2681
2682/*
2683 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2684 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2685 * indicators of an event TRB error, but we check the status *first* to be safe.
2686 */
2687irqreturn_t xhci_irq(struct usb_hcd *hcd)
2688{
2689 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2690 u32 status;
bda53145 2691 u64 temp_64;
c06d68b8
SS
2692 union xhci_trb *event_ring_deq;
2693 dma_addr_t deq;
9032cd52
SS
2694
2695 spin_lock(&xhci->lock);
9032cd52 2696 /* Check if the xHC generated the interrupt, or the irq is shared */
b0ba9720 2697 status = readl(&xhci->op_regs->status);
c21599a3 2698 if (status == 0xffffffff)
9032cd52
SS
2699 goto hw_died;
2700
c21599a3 2701 if (!(status & STS_EINT)) {
9032cd52 2702 spin_unlock(&xhci->lock);
9032cd52
SS
2703 return IRQ_NONE;
2704 }
27e0dd4d 2705 if (status & STS_FATAL) {
9032cd52
SS
2706 xhci_warn(xhci, "WARNING: Host System Error\n");
2707 xhci_halt(xhci);
2708hw_died:
9032cd52 2709 spin_unlock(&xhci->lock);
948fa135 2710 return IRQ_HANDLED;
9032cd52
SS
2711 }
2712
bda53145
SS
2713 /*
2714 * Clear the op reg interrupt status first,
2715 * so we can receive interrupts from other MSI-X interrupters.
2716 * Write 1 to clear the interrupt status.
2717 */
27e0dd4d 2718 status |= STS_EINT;
204b7793 2719 writel(status, &xhci->op_regs->status);
bda53145
SS
2720 /* FIXME when MSI-X is supported and there are multiple vectors */
2721 /* Clear the MSI-X event interrupt status */
2722
cd70469d 2723 if (hcd->irq) {
c21599a3
SS
2724 u32 irq_pending;
2725 /* Acknowledge the PCI interrupt */
b0ba9720 2726 irq_pending = readl(&xhci->ir_set->irq_pending);
4e833c0b 2727 irq_pending |= IMAN_IP;
204b7793 2728 writel(irq_pending, &xhci->ir_set->irq_pending);
c21599a3 2729 }
bda53145 2730
c06d68b8 2731 if (xhci->xhc_state & XHCI_STATE_DYING) {
bda53145
SS
2732 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2733 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2734 /* Clear the event handler busy flag (RW1C);
2735 * the event ring should be empty.
bda53145 2736 */
f7b2e403 2737 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
477632df
SS
2738 xhci_write_64(xhci, temp_64 | ERST_EHB,
2739 &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2740 spin_unlock(&xhci->lock);
2741
2742 return IRQ_HANDLED;
2743 }
2744
2745 event_ring_deq = xhci->event_ring->dequeue;
2746 /* FIXME this should be a delayed service routine
2747 * that clears the EHB.
2748 */
9dee9a21 2749 while (xhci_handle_event(xhci) > 0) {}
bda53145 2750
f7b2e403 2751 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2752 /* If necessary, update the HW's version of the event ring deq ptr. */
2753 if (event_ring_deq != xhci->event_ring->dequeue) {
2754 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2755 xhci->event_ring->dequeue);
2756 if (deq == 0)
2757 xhci_warn(xhci, "WARN something wrong with SW event "
2758 "ring dequeue ptr.\n");
2759 /* Update HC event ring dequeue pointer */
2760 temp_64 &= ERST_PTR_MASK;
2761 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2762 }
2763
2764 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2765 temp_64 |= ERST_EHB;
477632df 2766 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
c06d68b8 2767
9032cd52
SS
2768 spin_unlock(&xhci->lock);
2769
2770 return IRQ_HANDLED;
2771}
2772
851ec164 2773irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 2774{
968b822c 2775 return xhci_irq(hcd);
9032cd52 2776}
7f84eef0 2777
d0e96f5a
SS
2778/**** Endpoint Ring Operations ****/
2779
7f84eef0
SS
2780/*
2781 * Generic function for queueing a TRB on a ring.
2782 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2783 *
2784 * @more_trbs_coming: Will you enqueue more TRBs before calling
2785 * prepare_transfer()?
7f84eef0
SS
2786 */
2787static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2788 bool more_trbs_coming,
7f84eef0
SS
2789 u32 field1, u32 field2, u32 field3, u32 field4)
2790{
2791 struct xhci_generic_trb *trb;
2792
2793 trb = &ring->enqueue->generic;
28ccd296
ME
2794 trb->field[0] = cpu_to_le32(field1);
2795 trb->field[1] = cpu_to_le32(field2);
2796 trb->field[2] = cpu_to_le32(field3);
2797 trb->field[3] = cpu_to_le32(field4);
3b72fca0 2798 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2799}
2800
d0e96f5a
SS
2801/*
2802 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2803 * FIXME allocate segments if the ring is full.
2804 */
2805static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2806 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2807{
8dfec614
AX
2808 unsigned int num_trbs_needed;
2809
d0e96f5a 2810 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2811 switch (ep_state) {
2812 case EP_STATE_DISABLED:
2813 /*
2814 * USB core changed config/interfaces without notifying us,
2815 * or hardware is reporting the wrong state.
2816 */
2817 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2818 return -ENOENT;
d0e96f5a 2819 case EP_STATE_ERROR:
c92bcfa7 2820 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2821 /* FIXME event handling code for error needs to clear it */
2822 /* XXX not sure if this should be -ENOENT or not */
2823 return -EINVAL;
c92bcfa7
SS
2824 case EP_STATE_HALTED:
2825 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2826 case EP_STATE_STOPPED:
2827 case EP_STATE_RUNNING:
2828 break;
2829 default:
2830 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2831 /*
2832 * FIXME issue Configure Endpoint command to try to get the HC
2833 * back into a known state.
2834 */
2835 return -EINVAL;
2836 }
8dfec614
AX
2837
2838 while (1) {
3d4b81ed
SS
2839 if (room_on_ring(xhci, ep_ring, num_trbs))
2840 break;
8dfec614
AX
2841
2842 if (ep_ring == xhci->cmd_ring) {
2843 xhci_err(xhci, "Do not support expand command ring\n");
2844 return -ENOMEM;
2845 }
2846
68ffb011
XR
2847 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2848 "ERROR no room on ep ring, try ring expansion");
8dfec614
AX
2849 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2850 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2851 mem_flags)) {
2852 xhci_err(xhci, "Ring expansion failed\n");
2853 return -ENOMEM;
2854 }
261fa12b 2855 }
6c12db90
JY
2856
2857 if (enqueue_is_link_trb(ep_ring)) {
2858 struct xhci_ring *ring = ep_ring;
2859 union xhci_trb *next;
6c12db90 2860
6c12db90
JY
2861 next = ring->enqueue;
2862
2863 while (last_trb(xhci, ring, ring->enq_seg, next)) {
7e393a83
AX
2864 /* If we're not dealing with 0.95 hardware or isoc rings
2865 * on AMD 0.96 host, clear the chain bit.
6c12db90 2866 */
3b72fca0
AX
2867 if (!xhci_link_trb_quirk(xhci) &&
2868 !(ring->type == TYPE_ISOC &&
2869 (xhci->quirks & XHCI_AMD_0x96_HOST)))
28ccd296 2870 next->link.control &= cpu_to_le32(~TRB_CHAIN);
6c12db90 2871 else
28ccd296 2872 next->link.control |= cpu_to_le32(TRB_CHAIN);
6c12db90
JY
2873
2874 wmb();
f5960b69 2875 next->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90
JY
2876
2877 /* Toggle the cycle bit after the last ring segment. */
2878 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
e5401bf3 2879 ring->cycle_state ^= 1;
6c12db90
JY
2880 }
2881 ring->enq_seg = ring->enq_seg->next;
2882 ring->enqueue = ring->enq_seg->trbs;
2883 next = ring->enqueue;
2884 }
2885 }
2886
d0e96f5a
SS
2887 return 0;
2888}
2889
23e3be11 2890static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2891 struct xhci_virt_device *xdev,
2892 unsigned int ep_index,
e9df17eb 2893 unsigned int stream_id,
d0e96f5a
SS
2894 unsigned int num_trbs,
2895 struct urb *urb,
8e51adcc 2896 unsigned int td_index,
d0e96f5a
SS
2897 gfp_t mem_flags)
2898{
2899 int ret;
8e51adcc
AX
2900 struct urb_priv *urb_priv;
2901 struct xhci_td *td;
e9df17eb 2902 struct xhci_ring *ep_ring;
d115b048 2903 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2904
2905 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2906 if (!ep_ring) {
2907 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2908 stream_id);
2909 return -EINVAL;
2910 }
2911
2912 ret = prepare_ring(xhci, ep_ring,
28ccd296 2913 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 2914 num_trbs, mem_flags);
d0e96f5a
SS
2915 if (ret)
2916 return ret;
d0e96f5a 2917
8e51adcc
AX
2918 urb_priv = urb->hcpriv;
2919 td = urb_priv->td[td_index];
2920
2921 INIT_LIST_HEAD(&td->td_list);
2922 INIT_LIST_HEAD(&td->cancelled_td_list);
2923
2924 if (td_index == 0) {
214f76f7 2925 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 2926 if (unlikely(ret))
8e51adcc 2927 return ret;
d0e96f5a
SS
2928 }
2929
8e51adcc 2930 td->urb = urb;
d0e96f5a 2931 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
2932 list_add_tail(&td->td_list, &ep_ring->td_list);
2933 td->start_seg = ep_ring->enq_seg;
2934 td->first_trb = ep_ring->enqueue;
2935
2936 urb_priv->td[td_index] = td;
d0e96f5a
SS
2937
2938 return 0;
2939}
2940
23e3be11 2941static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
2942{
2943 int num_sgs, num_trbs, running_total, temp, i;
2944 struct scatterlist *sg;
2945
2946 sg = NULL;
bc677d5b 2947 num_sgs = urb->num_mapped_sgs;
8a96c052
SS
2948 temp = urb->transfer_buffer_length;
2949
8a96c052 2950 num_trbs = 0;
910f8d0c 2951 for_each_sg(urb->sg, sg, num_sgs, i) {
8a96c052
SS
2952 unsigned int len = sg_dma_len(sg);
2953
2954 /* Scatter gather list entries may cross 64KB boundaries */
2955 running_total = TRB_MAX_BUFF_SIZE -
a2490187 2956 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
5807795b 2957 running_total &= TRB_MAX_BUFF_SIZE - 1;
8a96c052
SS
2958 if (running_total != 0)
2959 num_trbs++;
2960
2961 /* How many more 64KB chunks to transfer, how many more TRBs? */
bcd2fde0 2962 while (running_total < sg_dma_len(sg) && running_total < temp) {
8a96c052
SS
2963 num_trbs++;
2964 running_total += TRB_MAX_BUFF_SIZE;
2965 }
8a96c052
SS
2966 len = min_t(int, len, temp);
2967 temp -= len;
2968 if (temp == 0)
2969 break;
2970 }
8a96c052
SS
2971 return num_trbs;
2972}
2973
23e3be11 2974static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
2975{
2976 if (num_trbs != 0)
a2490187 2977 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
8a96c052
SS
2978 "TRBs, %d left\n", __func__,
2979 urb->ep->desc.bEndpointAddress, num_trbs);
2980 if (running_total != urb->transfer_buffer_length)
a2490187 2981 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
2982 "queued %#x (%d), asked for %#x (%d)\n",
2983 __func__,
2984 urb->ep->desc.bEndpointAddress,
2985 running_total, running_total,
2986 urb->transfer_buffer_length,
2987 urb->transfer_buffer_length);
2988}
2989
23e3be11 2990static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 2991 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 2992 struct xhci_generic_trb *start_trb)
8a96c052 2993{
8a96c052
SS
2994 /*
2995 * Pass all the TRBs to the hardware at once and make sure this write
2996 * isn't reordered.
2997 */
2998 wmb();
50f7b52a 2999 if (start_cycle)
28ccd296 3000 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 3001 else
28ccd296 3002 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 3003 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
3004}
3005
624defa1
SS
3006/*
3007 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3008 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3009 * (comprised of sg list entries) can take several service intervals to
3010 * transmit.
3011 */
3012int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3013 struct urb *urb, int slot_id, unsigned int ep_index)
3014{
3015 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3016 xhci->devs[slot_id]->out_ctx, ep_index);
3017 int xhci_interval;
3018 int ep_interval;
3019
28ccd296 3020 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1
SS
3021 ep_interval = urb->interval;
3022 /* Convert to microframes */
3023 if (urb->dev->speed == USB_SPEED_LOW ||
3024 urb->dev->speed == USB_SPEED_FULL)
3025 ep_interval *= 8;
3026 /* FIXME change this to a warning and a suggestion to use the new API
3027 * to set the polling interval (once the API is added).
3028 */
3029 if (xhci_interval != ep_interval) {
0730d52a
DK
3030 dev_dbg_ratelimited(&urb->dev->dev,
3031 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3032 ep_interval, ep_interval == 1 ? "" : "s",
3033 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
3034 urb->interval = xhci_interval;
3035 /* Convert back to frames for LS/FS devices */
3036 if (urb->dev->speed == USB_SPEED_LOW ||
3037 urb->dev->speed == USB_SPEED_FULL)
3038 urb->interval /= 8;
3039 }
3fc8206d 3040 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
3041}
3042
4da6e6f2 3043/*
4525c0a1
SS
3044 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3045 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
3046 *
3047 * Total TD packet count = total_packet_count =
4525c0a1 3048 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
3049 *
3050 * Packets transferred up to and including this TRB = packets_transferred =
3051 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3052 *
3053 * TD size = total_packet_count - packets_transferred
3054 *
c840d6ce
MN
3055 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3056 * including this TRB, right shifted by 10
3057 *
3058 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3059 * This is taken care of in the TRB_TD_SIZE() macro
3060 *
4525c0a1 3061 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 3062 */
c840d6ce
MN
3063static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3064 int trb_buff_len, unsigned int td_total_len,
3065 struct urb *urb, unsigned int num_trbs_left)
4da6e6f2 3066{
c840d6ce
MN
3067 u32 maxp, total_packet_count;
3068
0cbd4b34
CY
3069 /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
3070 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
c840d6ce
MN
3071 return ((td_total_len - transferred) >> 10);
3072
48df4a6f 3073 /* One TRB with a zero-length data packet. */
c840d6ce
MN
3074 if (num_trbs_left == 0 || (transferred == 0 && trb_buff_len == 0) ||
3075 trb_buff_len == td_total_len)
48df4a6f
SS
3076 return 0;
3077
0cbd4b34
CY
3078 /* for MTK xHCI, TD size doesn't include this TRB */
3079 if (xhci->quirks & XHCI_MTK_HOST)
3080 trb_buff_len = 0;
3081
3082 maxp = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3083 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3084
c840d6ce
MN
3085 /* Queueing functions don't count the current TRB into transferred */
3086 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
4da6e6f2
SS
3087}
3088
c840d6ce 3089
23e3be11 3090static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3091 struct urb *urb, int slot_id, unsigned int ep_index)
3092{
3093 struct xhci_ring *ep_ring;
3094 unsigned int num_trbs;
8e51adcc 3095 struct urb_priv *urb_priv;
8a96c052
SS
3096 struct xhci_td *td;
3097 struct scatterlist *sg;
3098 int num_sgs;
4758dcd1 3099 int trb_buff_len, this_sg_len, running_total, ret;
4da6e6f2 3100 unsigned int total_packet_count;
4758dcd1 3101 bool zero_length_needed;
8a96c052 3102 bool first_trb;
4758dcd1 3103 int last_trb_num;
8a96c052 3104 u64 addr;
6cc30d85 3105 bool more_trbs_coming;
8a96c052
SS
3106
3107 struct xhci_generic_trb *start_trb;
3108 int start_cycle;
3109
e9df17eb
SS
3110 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3111 if (!ep_ring)
3112 return -EINVAL;
3113
8a96c052 3114 num_trbs = count_sg_trbs_needed(xhci, urb);
bc677d5b 3115 num_sgs = urb->num_mapped_sgs;
4525c0a1 3116 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3117 usb_endpoint_maxp(&urb->ep->desc));
8a96c052 3118
4758dcd1 3119 ret = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3120 ep_index, urb->stream_id,
3b72fca0 3121 num_trbs, urb, 0, mem_flags);
4758dcd1
RA
3122 if (ret < 0)
3123 return ret;
8e51adcc
AX
3124
3125 urb_priv = urb->hcpriv;
4758dcd1
RA
3126
3127 /* Deal with URB_ZERO_PACKET - need one more td/trb */
3128 zero_length_needed = urb->transfer_flags & URB_ZERO_PACKET &&
3129 urb_priv->length == 2;
3130 if (zero_length_needed) {
3131 num_trbs++;
3132 xhci_dbg(xhci, "Creating zero length td.\n");
3133 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3134 ep_index, urb->stream_id,
3135 1, urb, 1, mem_flags);
3136 if (ret < 0)
3137 return ret;
3138 }
3139
8e51adcc
AX
3140 td = urb_priv->td[0];
3141
8a96c052
SS
3142 /*
3143 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3144 * until we've finished creating all the other TRBs. The ring's cycle
3145 * state may change as we enqueue the other TRBs, so save it too.
3146 */
3147 start_trb = &ep_ring->enqueue->generic;
3148 start_cycle = ep_ring->cycle_state;
3149
3150 running_total = 0;
3151 /*
3152 * How much data is in the first TRB?
3153 *
3154 * There are three forces at work for TRB buffer pointers and lengths:
3155 * 1. We don't want to walk off the end of this sg-list entry buffer.
3156 * 2. The transfer length that the driver requested may be smaller than
3157 * the amount of memory allocated for this scatter-gather list.
3158 * 3. TRBs buffers can't cross 64KB boundaries.
3159 */
910f8d0c 3160 sg = urb->sg;
8a96c052
SS
3161 addr = (u64) sg_dma_address(sg);
3162 this_sg_len = sg_dma_len(sg);
a2490187 3163 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3164 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3165 if (trb_buff_len > urb->transfer_buffer_length)
3166 trb_buff_len = urb->transfer_buffer_length;
8a96c052
SS
3167
3168 first_trb = true;
4758dcd1 3169 last_trb_num = zero_length_needed ? 2 : 1;
8a96c052
SS
3170 /* Queue the first TRB, even if it's zero-length */
3171 do {
3172 u32 field = 0;
f9dc68fe 3173 u32 length_field = 0;
04dd950d 3174 u32 remainder = 0;
8a96c052
SS
3175
3176 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3177 if (first_trb) {
8a96c052 3178 first_trb = false;
50f7b52a
AX
3179 if (start_cycle == 0)
3180 field |= 0x1;
3181 } else
8a96c052
SS
3182 field |= ep_ring->cycle_state;
3183
3184 /* Chain all the TRBs together; clear the chain bit in the last
3185 * TRB to indicate it's the last TRB in the chain.
3186 */
4758dcd1 3187 if (num_trbs > last_trb_num) {
8a96c052 3188 field |= TRB_CHAIN;
4758dcd1 3189 } else if (num_trbs == last_trb_num) {
8a96c052
SS
3190 td->last_trb = ep_ring->enqueue;
3191 field |= TRB_IOC;
4758dcd1
RA
3192 } else if (zero_length_needed && num_trbs == 1) {
3193 trb_buff_len = 0;
3194 urb_priv->td[1]->last_trb = ep_ring->enqueue;
3195 field |= TRB_IOC;
8a96c052 3196 }
af8b9e63
SS
3197
3198 /* Only set interrupt on short packet for IN endpoints */
3199 if (usb_urb_dir_in(urb))
3200 field |= TRB_ISP;
3201
8a96c052 3202 if (TRB_MAX_BUFF_SIZE -
a2490187 3203 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
8a96c052
SS
3204 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3205 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3206 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3207 (unsigned int) addr + trb_buff_len);
3208 }
4da6e6f2
SS
3209
3210 /* Set the TRB length, TD size, and interrupter fields. */
c840d6ce
MN
3211 remainder = xhci_td_remainder(xhci, running_total, trb_buff_len,
3212 urb->transfer_buffer_length,
3213 urb, num_trbs - 1);
3214
f9dc68fe 3215 length_field = TRB_LEN(trb_buff_len) |
c840d6ce 3216 TRB_TD_SIZE(remainder) |
f9dc68fe 3217 TRB_INTR_TARGET(0);
4da6e6f2 3218
6cc30d85
SS
3219 if (num_trbs > 1)
3220 more_trbs_coming = true;
3221 else
3222 more_trbs_coming = false;
3b72fca0 3223 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3224 lower_32_bits(addr),
3225 upper_32_bits(addr),
f9dc68fe 3226 length_field,
af8b9e63 3227 field | TRB_TYPE(TRB_NORMAL));
8a96c052
SS
3228 --num_trbs;
3229 running_total += trb_buff_len;
3230
3231 /* Calculate length for next transfer --
3232 * Are we done queueing all the TRBs for this sg entry?
3233 */
3234 this_sg_len -= trb_buff_len;
3235 if (this_sg_len == 0) {
3236 --num_sgs;
3237 if (num_sgs == 0)
3238 break;
3239 sg = sg_next(sg);
3240 addr = (u64) sg_dma_address(sg);
3241 this_sg_len = sg_dma_len(sg);
3242 } else {
3243 addr += trb_buff_len;
3244 }
3245
3246 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187 3247 (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3248 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3249 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3250 trb_buff_len =
3251 urb->transfer_buffer_length - running_total;
4758dcd1 3252 } while (num_trbs > 0);
8a96c052
SS
3253
3254 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3255 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3256 start_cycle, start_trb);
8a96c052
SS
3257 return 0;
3258}
3259
b10de142 3260/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 3261int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
3262 struct urb *urb, int slot_id, unsigned int ep_index)
3263{
3264 struct xhci_ring *ep_ring;
8e51adcc 3265 struct urb_priv *urb_priv;
b10de142
SS
3266 struct xhci_td *td;
3267 int num_trbs;
3268 struct xhci_generic_trb *start_trb;
3269 bool first_trb;
4758dcd1 3270 int last_trb_num;
6cc30d85 3271 bool more_trbs_coming;
4758dcd1 3272 bool zero_length_needed;
b10de142 3273 int start_cycle;
f9dc68fe 3274 u32 field, length_field;
b10de142
SS
3275
3276 int running_total, trb_buff_len, ret;
4da6e6f2 3277 unsigned int total_packet_count;
b10de142
SS
3278 u64 addr;
3279
ff9c895f 3280 if (urb->num_sgs)
8a96c052
SS
3281 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3282
e9df17eb
SS
3283 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3284 if (!ep_ring)
3285 return -EINVAL;
b10de142
SS
3286
3287 num_trbs = 0;
3288 /* How much data is (potentially) left before the 64KB boundary? */
3289 running_total = TRB_MAX_BUFF_SIZE -
a2490187 3290 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
5807795b 3291 running_total &= TRB_MAX_BUFF_SIZE - 1;
b10de142
SS
3292
3293 /* If there's some data on this 64KB chunk, or we have to send a
3294 * zero-length transfer, we need at least one TRB
3295 */
3296 if (running_total != 0 || urb->transfer_buffer_length == 0)
3297 num_trbs++;
3298 /* How many more 64KB chunks to transfer, how many more TRBs? */
3299 while (running_total < urb->transfer_buffer_length) {
3300 num_trbs++;
3301 running_total += TRB_MAX_BUFF_SIZE;
3302 }
b10de142 3303
e9df17eb
SS
3304 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3305 ep_index, urb->stream_id,
3b72fca0 3306 num_trbs, urb, 0, mem_flags);
b10de142
SS
3307 if (ret < 0)
3308 return ret;
3309
8e51adcc 3310 urb_priv = urb->hcpriv;
4758dcd1
RA
3311
3312 /* Deal with URB_ZERO_PACKET - need one more td/trb */
3313 zero_length_needed = urb->transfer_flags & URB_ZERO_PACKET &&
3314 urb_priv->length == 2;
3315 if (zero_length_needed) {
3316 num_trbs++;
3317 xhci_dbg(xhci, "Creating zero length td.\n");
3318 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3319 ep_index, urb->stream_id,
3320 1, urb, 1, mem_flags);
3321 if (ret < 0)
3322 return ret;
3323 }
3324
8e51adcc
AX
3325 td = urb_priv->td[0];
3326
b10de142
SS
3327 /*
3328 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3329 * until we've finished creating all the other TRBs. The ring's cycle
3330 * state may change as we enqueue the other TRBs, so save it too.
3331 */
3332 start_trb = &ep_ring->enqueue->generic;
3333 start_cycle = ep_ring->cycle_state;
3334
3335 running_total = 0;
4525c0a1 3336 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3337 usb_endpoint_maxp(&urb->ep->desc));
b10de142
SS
3338 /* How much data is in the first TRB? */
3339 addr = (u64) urb->transfer_dma;
3340 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187
PZ
3341 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3342 if (trb_buff_len > urb->transfer_buffer_length)
b10de142
SS
3343 trb_buff_len = urb->transfer_buffer_length;
3344
3345 first_trb = true;
4758dcd1 3346 last_trb_num = zero_length_needed ? 2 : 1;
b10de142
SS
3347 /* Queue the first TRB, even if it's zero-length */
3348 do {
04dd950d 3349 u32 remainder = 0;
b10de142
SS
3350 field = 0;
3351
3352 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3353 if (first_trb) {
b10de142 3354 first_trb = false;
50f7b52a
AX
3355 if (start_cycle == 0)
3356 field |= 0x1;
3357 } else
b10de142
SS
3358 field |= ep_ring->cycle_state;
3359
3360 /* Chain all the TRBs together; clear the chain bit in the last
3361 * TRB to indicate it's the last TRB in the chain.
3362 */
4758dcd1 3363 if (num_trbs > last_trb_num) {
b10de142 3364 field |= TRB_CHAIN;
4758dcd1 3365 } else if (num_trbs == last_trb_num) {
b10de142
SS
3366 td->last_trb = ep_ring->enqueue;
3367 field |= TRB_IOC;
4758dcd1
RA
3368 } else if (zero_length_needed && num_trbs == 1) {
3369 trb_buff_len = 0;
3370 urb_priv->td[1]->last_trb = ep_ring->enqueue;
3371 field |= TRB_IOC;
b10de142 3372 }
af8b9e63
SS
3373
3374 /* Only set interrupt on short packet for IN endpoints */
3375 if (usb_urb_dir_in(urb))
3376 field |= TRB_ISP;
3377
4da6e6f2 3378 /* Set the TRB length, TD size, and interrupter fields. */
c840d6ce
MN
3379 remainder = xhci_td_remainder(xhci, running_total, trb_buff_len,
3380 urb->transfer_buffer_length,
3381 urb, num_trbs - 1);
3382
f9dc68fe 3383 length_field = TRB_LEN(trb_buff_len) |
c840d6ce 3384 TRB_TD_SIZE(remainder) |
f9dc68fe 3385 TRB_INTR_TARGET(0);
4da6e6f2 3386
6cc30d85
SS
3387 if (num_trbs > 1)
3388 more_trbs_coming = true;
3389 else
3390 more_trbs_coming = false;
3b72fca0 3391 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3392 lower_32_bits(addr),
3393 upper_32_bits(addr),
f9dc68fe 3394 length_field,
af8b9e63 3395 field | TRB_TYPE(TRB_NORMAL));
b10de142
SS
3396 --num_trbs;
3397 running_total += trb_buff_len;
3398
3399 /* Calculate length for next transfer */
3400 addr += trb_buff_len;
3401 trb_buff_len = urb->transfer_buffer_length - running_total;
3402 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3403 trb_buff_len = TRB_MAX_BUFF_SIZE;
4758dcd1 3404 } while (num_trbs > 0);
b10de142 3405
8a96c052 3406 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3407 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3408 start_cycle, start_trb);
b10de142
SS
3409 return 0;
3410}
3411
d0e96f5a 3412/* Caller must have locked xhci->lock */
23e3be11 3413int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3414 struct urb *urb, int slot_id, unsigned int ep_index)
3415{
3416 struct xhci_ring *ep_ring;
3417 int num_trbs;
3418 int ret;
3419 struct usb_ctrlrequest *setup;
3420 struct xhci_generic_trb *start_trb;
3421 int start_cycle;
c840d6ce 3422 u32 field, length_field, remainder;
8e51adcc 3423 struct urb_priv *urb_priv;
d0e96f5a
SS
3424 struct xhci_td *td;
3425
e9df17eb
SS
3426 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3427 if (!ep_ring)
3428 return -EINVAL;
d0e96f5a
SS
3429
3430 /*
3431 * Need to copy setup packet into setup TRB, so we can't use the setup
3432 * DMA address.
3433 */
3434 if (!urb->setup_packet)
3435 return -EINVAL;
3436
d0e96f5a
SS
3437 /* 1 TRB for setup, 1 for status */
3438 num_trbs = 2;
3439 /*
3440 * Don't need to check if we need additional event data and normal TRBs,
3441 * since data in control transfers will never get bigger than 16MB
3442 * XXX: can we get a buffer that crosses 64KB boundaries?
3443 */
3444 if (urb->transfer_buffer_length > 0)
3445 num_trbs++;
e9df17eb
SS
3446 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3447 ep_index, urb->stream_id,
3b72fca0 3448 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3449 if (ret < 0)
3450 return ret;
3451
8e51adcc
AX
3452 urb_priv = urb->hcpriv;
3453 td = urb_priv->td[0];
3454
d0e96f5a
SS
3455 /*
3456 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3457 * until we've finished creating all the other TRBs. The ring's cycle
3458 * state may change as we enqueue the other TRBs, so save it too.
3459 */
3460 start_trb = &ep_ring->enqueue->generic;
3461 start_cycle = ep_ring->cycle_state;
3462
3463 /* Queue setup TRB - see section 6.4.1.2.1 */
3464 /* FIXME better way to translate setup_packet into two u32 fields? */
3465 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3466 field = 0;
3467 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3468 if (start_cycle == 0)
3469 field |= 0x1;
b83cdc8f 3470
dca77945 3471 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
0cbd4b34 3472 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
b83cdc8f
AX
3473 if (urb->transfer_buffer_length > 0) {
3474 if (setup->bRequestType & USB_DIR_IN)
3475 field |= TRB_TX_TYPE(TRB_DATA_IN);
3476 else
3477 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3478 }
3479 }
3480
3b72fca0 3481 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3482 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3483 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3484 TRB_LEN(8) | TRB_INTR_TARGET(0),
3485 /* Immediate data in pointer */
3486 field);
d0e96f5a
SS
3487
3488 /* If there's data, queue data TRBs */
af8b9e63
SS
3489 /* Only set interrupt on short packet for IN endpoints */
3490 if (usb_urb_dir_in(urb))
3491 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3492 else
3493 field = TRB_TYPE(TRB_DATA);
3494
c840d6ce
MN
3495 remainder = xhci_td_remainder(xhci, 0,
3496 urb->transfer_buffer_length,
3497 urb->transfer_buffer_length,
3498 urb, 1);
3499
f9dc68fe 3500 length_field = TRB_LEN(urb->transfer_buffer_length) |
c840d6ce 3501 TRB_TD_SIZE(remainder) |
f9dc68fe 3502 TRB_INTR_TARGET(0);
c840d6ce 3503
d0e96f5a
SS
3504 if (urb->transfer_buffer_length > 0) {
3505 if (setup->bRequestType & USB_DIR_IN)
3506 field |= TRB_DIR_IN;
3b72fca0 3507 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3508 lower_32_bits(urb->transfer_dma),
3509 upper_32_bits(urb->transfer_dma),
f9dc68fe 3510 length_field,
af8b9e63 3511 field | ep_ring->cycle_state);
d0e96f5a
SS
3512 }
3513
3514 /* Save the DMA address of the last TRB in the TD */
3515 td->last_trb = ep_ring->enqueue;
3516
3517 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3518 /* If the device sent data, the status stage is an OUT transfer */
3519 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3520 field = 0;
3521 else
3522 field = TRB_DIR_IN;
3b72fca0 3523 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3524 0,
3525 0,
3526 TRB_INTR_TARGET(0),
3527 /* Event on completion */
3528 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3529
e9df17eb 3530 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3531 start_cycle, start_trb);
d0e96f5a
SS
3532 return 0;
3533}
3534
04e51901
AX
3535static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3536 struct urb *urb, int i)
3537{
3538 int num_trbs = 0;
48df4a6f 3539 u64 addr, td_len;
04e51901
AX
3540
3541 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3542 td_len = urb->iso_frame_desc[i].length;
3543
48df4a6f
SS
3544 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3545 TRB_MAX_BUFF_SIZE);
3546 if (num_trbs == 0)
04e51901 3547 num_trbs++;
04e51901
AX
3548
3549 return num_trbs;
3550}
3551
5cd43e33
SS
3552/*
3553 * The transfer burst count field of the isochronous TRB defines the number of
3554 * bursts that are required to move all packets in this TD. Only SuperSpeed
3555 * devices can burst up to bMaxBurst number of packets per service interval.
3556 * This field is zero based, meaning a value of zero in the field means one
3557 * burst. Basically, for everything but SuperSpeed devices, this field will be
3558 * zero. Only xHCI 1.0 host controllers support this field.
3559 */
3560static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
5cd43e33
SS
3561 struct urb *urb, unsigned int total_packet_count)
3562{
3563 unsigned int max_burst;
3564
09c352ed 3565 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
5cd43e33
SS
3566 return 0;
3567
3568 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3213b151 3569 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
5cd43e33
SS
3570}
3571
b61d378f
SS
3572/*
3573 * Returns the number of packets in the last "burst" of packets. This field is
3574 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3575 * the last burst packet count is equal to the total number of packets in the
3576 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3577 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3578 * contain 1 to (bMaxBurst + 1) packets.
3579 */
3580static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
b61d378f
SS
3581 struct urb *urb, unsigned int total_packet_count)
3582{
3583 unsigned int max_burst;
3584 unsigned int residue;
3585
3586 if (xhci->hci_version < 0x100)
3587 return 0;
3588
09c352ed 3589 if (urb->dev->speed >= USB_SPEED_SUPER) {
b61d378f
SS
3590 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3591 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3592 residue = total_packet_count % (max_burst + 1);
3593 /* If residue is zero, the last burst contains (max_burst + 1)
3594 * number of packets, but the TLBPC field is zero-based.
3595 */
3596 if (residue == 0)
3597 return max_burst;
3598 return residue - 1;
b61d378f 3599 }
09c352ed
MN
3600 if (total_packet_count == 0)
3601 return 0;
3602 return total_packet_count - 1;
b61d378f
SS
3603}
3604
79b8094f
LB
3605/*
3606 * Calculates Frame ID field of the isochronous TRB identifies the
3607 * target frame that the Interval associated with this Isochronous
3608 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3609 *
3610 * Returns actual frame id on success, negative value on error.
3611 */
3612static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3613 struct urb *urb, int index)
3614{
3615 int start_frame, ist, ret = 0;
3616 int start_frame_id, end_frame_id, current_frame_id;
3617
3618 if (urb->dev->speed == USB_SPEED_LOW ||
3619 urb->dev->speed == USB_SPEED_FULL)
3620 start_frame = urb->start_frame + index * urb->interval;
3621 else
3622 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3623
3624 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3625 *
3626 * If bit [3] of IST is cleared to '0', software can add a TRB no
3627 * later than IST[2:0] Microframes before that TRB is scheduled to
3628 * be executed.
3629 * If bit [3] of IST is set to '1', software can add a TRB no later
3630 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3631 */
3632 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3633 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3634 ist <<= 3;
3635
3636 /* Software shall not schedule an Isoch TD with a Frame ID value that
3637 * is less than the Start Frame ID or greater than the End Frame ID,
3638 * where:
3639 *
3640 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3641 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3642 *
3643 * Both the End Frame ID and Start Frame ID values are calculated
3644 * in microframes. When software determines the valid Frame ID value;
3645 * The End Frame ID value should be rounded down to the nearest Frame
3646 * boundary, and the Start Frame ID value should be rounded up to the
3647 * nearest Frame boundary.
3648 */
3649 current_frame_id = readl(&xhci->run_regs->microframe_index);
3650 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3651 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3652
3653 start_frame &= 0x7ff;
3654 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3655 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3656
3657 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3658 __func__, index, readl(&xhci->run_regs->microframe_index),
3659 start_frame_id, end_frame_id, start_frame);
3660
3661 if (start_frame_id < end_frame_id) {
3662 if (start_frame > end_frame_id ||
3663 start_frame < start_frame_id)
3664 ret = -EINVAL;
3665 } else if (start_frame_id > end_frame_id) {
3666 if ((start_frame > end_frame_id &&
3667 start_frame < start_frame_id))
3668 ret = -EINVAL;
3669 } else {
3670 ret = -EINVAL;
3671 }
3672
3673 if (index == 0) {
3674 if (ret == -EINVAL || start_frame == start_frame_id) {
3675 start_frame = start_frame_id + 1;
3676 if (urb->dev->speed == USB_SPEED_LOW ||
3677 urb->dev->speed == USB_SPEED_FULL)
3678 urb->start_frame = start_frame;
3679 else
3680 urb->start_frame = start_frame << 3;
3681 ret = 0;
3682 }
3683 }
3684
3685 if (ret) {
3686 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3687 start_frame, current_frame_id, index,
3688 start_frame_id, end_frame_id);
3689 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3690 return ret;
3691 }
3692
3693 return start_frame;
3694}
3695
04e51901
AX
3696/* This is for isoc transfer */
3697static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3698 struct urb *urb, int slot_id, unsigned int ep_index)
3699{
3700 struct xhci_ring *ep_ring;
3701 struct urb_priv *urb_priv;
3702 struct xhci_td *td;
3703 int num_tds, trbs_per_td;
3704 struct xhci_generic_trb *start_trb;
3705 bool first_trb;
3706 int start_cycle;
3707 u32 field, length_field;
3708 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3709 u64 start_addr, addr;
3710 int i, j;
47cbf692 3711 bool more_trbs_coming;
79b8094f 3712 struct xhci_virt_ep *xep;
09c352ed 3713 int frame_id;
04e51901 3714
79b8094f 3715 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3716 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3717
3718 num_tds = urb->number_of_packets;
3719 if (num_tds < 1) {
3720 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3721 return -EINVAL;
3722 }
04e51901
AX
3723 start_addr = (u64) urb->transfer_dma;
3724 start_trb = &ep_ring->enqueue->generic;
3725 start_cycle = ep_ring->cycle_state;
3726
522989a2 3727 urb_priv = urb->hcpriv;
09c352ed 3728 /* Queue the TRBs for each TD, even if they are zero-length */
04e51901 3729 for (i = 0; i < num_tds; i++) {
09c352ed
MN
3730 unsigned int total_pkt_count, max_pkt;
3731 unsigned int burst_count, last_burst_pkt_count;
3732 u32 sia_frame_id;
04e51901 3733
4da6e6f2 3734 first_trb = true;
04e51901
AX
3735 running_total = 0;
3736 addr = start_addr + urb->iso_frame_desc[i].offset;
3737 td_len = urb->iso_frame_desc[i].length;
3738 td_remain_len = td_len;
09c352ed
MN
3739 max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3740 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3741
48df4a6f 3742 /* A zero-length transfer still involves at least one packet. */
09c352ed
MN
3743 if (total_pkt_count == 0)
3744 total_pkt_count++;
3745 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3746 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3747 urb, total_pkt_count);
04e51901
AX
3748
3749 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3750
3751 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3752 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3753 if (ret < 0) {
3754 if (i == 0)
3755 return ret;
3756 goto cleanup;
3757 }
04e51901 3758 td = urb_priv->td[i];
09c352ed
MN
3759
3760 /* use SIA as default, if frame id is used overwrite it */
3761 sia_frame_id = TRB_SIA;
3762 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3763 HCC_CFC(xhci->hcc_params)) {
3764 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3765 if (frame_id >= 0)
3766 sia_frame_id = TRB_FRAME_ID(frame_id);
3767 }
3768 /*
3769 * Set isoc specific data for the first TRB in a TD.
3770 * Prevent HW from getting the TRBs by keeping the cycle state
3771 * inverted in the first TDs isoc TRB.
3772 */
2f6d3b65 3773 field = TRB_TYPE(TRB_ISOC) |
09c352ed
MN
3774 TRB_TLBPC(last_burst_pkt_count) |
3775 sia_frame_id |
3776 (i ? ep_ring->cycle_state : !start_cycle);
3777
2f6d3b65
MN
3778 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3779 if (!xep->use_extended_tbc)
3780 field |= TRB_TBC(burst_count);
3781
09c352ed 3782 /* fill the rest of the TRB fields, and remaining normal TRBs */
04e51901
AX
3783 for (j = 0; j < trbs_per_td; j++) {
3784 u32 remainder = 0;
09c352ed
MN
3785
3786 /* only first TRB is isoc, overwrite otherwise */
3787 if (!first_trb)
3788 field = TRB_TYPE(TRB_NORMAL) |
3789 ep_ring->cycle_state;
04e51901 3790
af8b9e63
SS
3791 /* Only set interrupt on short packet for IN EPs */
3792 if (usb_urb_dir_in(urb))
3793 field |= TRB_ISP;
3794
09c352ed 3795 /* Set the chain bit for all except the last TRB */
04e51901 3796 if (j < trbs_per_td - 1) {
47cbf692 3797 more_trbs_coming = true;
09c352ed 3798 field |= TRB_CHAIN;
04e51901 3799 } else {
09c352ed 3800 more_trbs_coming = false;
04e51901
AX
3801 td->last_trb = ep_ring->enqueue;
3802 field |= TRB_IOC;
09c352ed
MN
3803 /* set BEI, except for the last TD */
3804 if (xhci->hci_version >= 0x100 &&
3805 !(xhci->quirks & XHCI_AVOID_BEI) &&
3806 i < num_tds - 1)
3807 field |= TRB_BEI;
04e51901 3808 }
04e51901
AX
3809 /* Calculate TRB length */
3810 trb_buff_len = TRB_MAX_BUFF_SIZE -
3811 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3812 if (trb_buff_len > td_remain_len)
3813 trb_buff_len = td_remain_len;
3814
4da6e6f2 3815 /* Set the TRB length, TD size, & interrupter fields. */
c840d6ce
MN
3816 remainder = xhci_td_remainder(xhci, running_total,
3817 trb_buff_len, td_len,
3818 urb, trbs_per_td - j - 1);
3819
04e51901 3820 length_field = TRB_LEN(trb_buff_len) |
04e51901 3821 TRB_INTR_TARGET(0);
4da6e6f2 3822
2f6d3b65
MN
3823 /* xhci 1.1 with ETE uses TD Size field for TBC */
3824 if (first_trb && xep->use_extended_tbc)
3825 length_field |= TRB_TD_SIZE_TBC(burst_count);
3826 else
3827 length_field |= TRB_TD_SIZE(remainder);
3828 first_trb = false;
3829
3b72fca0 3830 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3831 lower_32_bits(addr),
3832 upper_32_bits(addr),
3833 length_field,
af8b9e63 3834 field);
04e51901
AX
3835 running_total += trb_buff_len;
3836
3837 addr += trb_buff_len;
3838 td_remain_len -= trb_buff_len;
3839 }
3840
3841 /* Check TD length */
3842 if (running_total != td_len) {
3843 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3844 ret = -EINVAL;
3845 goto cleanup;
04e51901
AX
3846 }
3847 }
3848
79b8094f
LB
3849 /* store the next frame id */
3850 if (HCC_CFC(xhci->hcc_params))
3851 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3852
c41136b0
AX
3853 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3854 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3855 usb_amd_quirk_pll_disable();
3856 }
3857 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3858
e1eab2e0
AX
3859 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3860 start_cycle, start_trb);
04e51901 3861 return 0;
522989a2
SS
3862cleanup:
3863 /* Clean up a partially enqueued isoc transfer. */
3864
3865 for (i--; i >= 0; i--)
585df1d9 3866 list_del_init(&urb_priv->td[i]->td_list);
522989a2
SS
3867
3868 /* Use the first TD as a temporary variable to turn the TDs we've queued
3869 * into No-ops with a software-owned cycle bit. That way the hardware
3870 * won't accidentally start executing bogus TDs when we partially
3871 * overwrite them. td->first_trb and td->start_seg are already set.
3872 */
3873 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3874 /* Every TRB except the first & last will have its cycle bit flipped. */
3875 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3876
3877 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3878 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3879 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3880 ep_ring->cycle_state = start_cycle;
b008df60 3881 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3882 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3883 return ret;
04e51901
AX
3884}
3885
3886/*
3887 * Check transfer ring to guarantee there is enough room for the urb.
3888 * Update ISO URB start_frame and interval.
79b8094f
LB
3889 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3890 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3891 * Contiguous Frame ID is not supported by HC.
04e51901
AX
3892 */
3893int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3894 struct urb *urb, int slot_id, unsigned int ep_index)
3895{
3896 struct xhci_virt_device *xdev;
3897 struct xhci_ring *ep_ring;
3898 struct xhci_ep_ctx *ep_ctx;
3899 int start_frame;
3900 int xhci_interval;
3901 int ep_interval;
3902 int num_tds, num_trbs, i;
3903 int ret;
79b8094f
LB
3904 struct xhci_virt_ep *xep;
3905 int ist;
04e51901
AX
3906
3907 xdev = xhci->devs[slot_id];
79b8094f 3908 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3909 ep_ring = xdev->eps[ep_index].ring;
3910 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3911
3912 num_trbs = 0;
3913 num_tds = urb->number_of_packets;
3914 for (i = 0; i < num_tds; i++)
3915 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3916
3917 /* Check the ring to guarantee there is enough room for the whole urb.
3918 * Do not insert any td of the urb to the ring if the check failed.
3919 */
28ccd296 3920 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3921 num_trbs, mem_flags);
04e51901
AX
3922 if (ret)
3923 return ret;
3924
79b8094f
LB
3925 /*
3926 * Check interval value. This should be done before we start to
3927 * calculate the start frame value.
3928 */
28ccd296 3929 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
04e51901
AX
3930 ep_interval = urb->interval;
3931 /* Convert to microframes */
3932 if (urb->dev->speed == USB_SPEED_LOW ||
3933 urb->dev->speed == USB_SPEED_FULL)
3934 ep_interval *= 8;
3935 /* FIXME change this to a warning and a suggestion to use the new API
3936 * to set the polling interval (once the API is added).
3937 */
3938 if (xhci_interval != ep_interval) {
0730d52a
DK
3939 dev_dbg_ratelimited(&urb->dev->dev,
3940 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3941 ep_interval, ep_interval == 1 ? "" : "s",
3942 xhci_interval, xhci_interval == 1 ? "" : "s");
04e51901
AX
3943 urb->interval = xhci_interval;
3944 /* Convert back to frames for LS/FS devices */
3945 if (urb->dev->speed == USB_SPEED_LOW ||
3946 urb->dev->speed == USB_SPEED_FULL)
3947 urb->interval /= 8;
3948 }
79b8094f
LB
3949
3950 /* Calculate the start frame and put it in urb->start_frame. */
42df7215
LB
3951 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
3952 if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
3953 EP_STATE_RUNNING) {
3954 urb->start_frame = xep->next_frame_id;
3955 goto skip_start_over;
3956 }
79b8094f
LB
3957 }
3958
3959 start_frame = readl(&xhci->run_regs->microframe_index);
3960 start_frame &= 0x3fff;
3961 /*
3962 * Round up to the next frame and consider the time before trb really
3963 * gets scheduled by hardare.
3964 */
3965 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3966 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3967 ist <<= 3;
3968 start_frame += ist + XHCI_CFC_DELAY;
3969 start_frame = roundup(start_frame, 8);
3970
3971 /*
3972 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3973 * is greate than 8 microframes.
3974 */
3975 if (urb->dev->speed == USB_SPEED_LOW ||
3976 urb->dev->speed == USB_SPEED_FULL) {
3977 start_frame = roundup(start_frame, urb->interval << 3);
3978 urb->start_frame = start_frame >> 3;
3979 } else {
3980 start_frame = roundup(start_frame, urb->interval);
3981 urb->start_frame = start_frame;
3982 }
3983
3984skip_start_over:
b008df60
AX
3985 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3986
3fc8206d 3987 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
3988}
3989
d0e96f5a
SS
3990/**** Command Ring Operations ****/
3991
913a8a34
SS
3992/* Generic function for queueing a command TRB on the command ring.
3993 * Check to make sure there's room on the command ring for one command TRB.
3994 * Also check that there's room reserved for commands that must not fail.
3995 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3996 * then only check for the number of reserved spots.
3997 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3998 * because the command event handler may want to resubmit a failed command.
3999 */
ddba5cd0
MN
4000static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4001 u32 field1, u32 field2,
4002 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 4003{
913a8a34 4004 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a 4005 int ret;
ad6b1d91 4006
98d74f9c
MN
4007 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
4008 (xhci->xhc_state & XHCI_STATE_HALTED)) {
ad6b1d91 4009 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
c9aa1a2d 4010 return -ESHUTDOWN;
ad6b1d91 4011 }
d1dc908a 4012
913a8a34
SS
4013 if (!command_must_succeed)
4014 reserved_trbs++;
4015
d1dc908a 4016 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 4017 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
4018 if (ret < 0) {
4019 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
4020 if (command_must_succeed)
4021 xhci_err(xhci, "ERR: Reserved TRB counting for "
4022 "unfailable commands failed.\n");
d1dc908a 4023 return ret;
7f84eef0 4024 }
c9aa1a2d
MN
4025
4026 cmd->command_trb = xhci->cmd_ring->enqueue;
4027 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
ddba5cd0 4028
c311e391
MN
4029 /* if there are no other commands queued we start the timeout timer */
4030 if (xhci->cmd_list.next == &cmd->cmd_list &&
4031 !timer_pending(&xhci->cmd_timer)) {
4032 xhci->current_cmd = cmd;
4033 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
4034 }
4035
3b72fca0
AX
4036 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4037 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
4038 return 0;
4039}
4040
3ffbba95 4041/* Queue a slot enable or disable request on the command ring */
ddba5cd0
MN
4042int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4043 u32 trb_type, u32 slot_id)
3ffbba95 4044{
ddba5cd0 4045 return queue_command(xhci, cmd, 0, 0, 0,
913a8a34 4046 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
4047}
4048
4049/* Queue an address device command TRB */
ddba5cd0
MN
4050int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4051 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3ffbba95 4052{
ddba5cd0 4053 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 4054 upper_32_bits(in_ctx_ptr), 0,
48fc7dbd
DW
4055 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4056 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
2a8f82c4
SS
4057}
4058
ddba5cd0 4059int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d
SS
4060 u32 field1, u32 field2, u32 field3, u32 field4)
4061{
ddba5cd0 4062 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
0238634d
SS
4063}
4064
2a8f82c4 4065/* Queue a reset device command TRB */
ddba5cd0
MN
4066int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4067 u32 slot_id)
2a8f82c4 4068{
ddba5cd0 4069 return queue_command(xhci, cmd, 0, 0, 0,
2a8f82c4 4070 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 4071 false);
3ffbba95 4072}
f94e0186
SS
4073
4074/* Queue a configure endpoint command TRB */
ddba5cd0
MN
4075int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4076 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
913a8a34 4077 u32 slot_id, bool command_must_succeed)
f94e0186 4078{
ddba5cd0 4079 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 4080 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
4081 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4082 command_must_succeed);
f94e0186 4083}
ae636747 4084
f2217e8e 4085/* Queue an evaluate context command TRB */
ddba5cd0
MN
4086int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4087 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
f2217e8e 4088{
ddba5cd0 4089 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
f2217e8e 4090 upper_32_bits(in_ctx_ptr), 0,
913a8a34 4091 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 4092 command_must_succeed);
f2217e8e
SS
4093}
4094
be88fe4f
AX
4095/*
4096 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4097 * activity on an endpoint that is about to be suspended.
4098 */
ddba5cd0
MN
4099int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4100 int slot_id, unsigned int ep_index, int suspend)
ae636747
SS
4101{
4102 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4103 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4104 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 4105 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747 4106
ddba5cd0 4107 return queue_command(xhci, cmd, 0, 0, 0,
be88fe4f 4108 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
4109}
4110
d3a43e66
HG
4111/* Set Transfer Ring Dequeue Pointer command */
4112void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
4113 unsigned int slot_id, unsigned int ep_index,
4114 unsigned int stream_id,
4115 struct xhci_dequeue_state *deq_state)
ae636747
SS
4116{
4117 dma_addr_t addr;
4118 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4119 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 4120 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
95241dbd 4121 u32 trb_sct = 0;
ae636747 4122 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 4123 struct xhci_virt_ep *ep;
1e3452e3
HG
4124 struct xhci_command *cmd;
4125 int ret;
ae636747 4126
d3a43e66
HG
4127 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
4128 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
4129 deq_state->new_deq_seg,
4130 (unsigned long long)deq_state->new_deq_seg->dma,
4131 deq_state->new_deq_ptr,
4132 (unsigned long long)xhci_trb_virt_to_dma(
4133 deq_state->new_deq_seg, deq_state->new_deq_ptr),
4134 deq_state->new_cycle_state);
4135
4136 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
4137 deq_state->new_deq_ptr);
c92bcfa7 4138 if (addr == 0) {
ae636747 4139 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052 4140 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
d3a43e66
HG
4141 deq_state->new_deq_seg, deq_state->new_deq_ptr);
4142 return;
c92bcfa7 4143 }
bf161e85
SS
4144 ep = &xhci->devs[slot_id]->eps[ep_index];
4145 if ((ep->ep_state & SET_DEQ_PENDING)) {
4146 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4147 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
d3a43e66 4148 return;
bf161e85 4149 }
1e3452e3
HG
4150
4151 /* This function gets called from contexts where it cannot sleep */
4152 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
4153 if (!cmd) {
4154 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
d3a43e66 4155 return;
1e3452e3
HG
4156 }
4157
d3a43e66
HG
4158 ep->queued_deq_seg = deq_state->new_deq_seg;
4159 ep->queued_deq_ptr = deq_state->new_deq_ptr;
95241dbd
HG
4160 if (stream_id)
4161 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
1e3452e3 4162 ret = queue_command(xhci, cmd,
d3a43e66
HG
4163 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4164 upper_32_bits(addr), trb_stream_id,
4165 trb_slot_id | trb_ep_index | type, false);
1e3452e3
HG
4166 if (ret < 0) {
4167 xhci_free_command(xhci, cmd);
d3a43e66 4168 return;
1e3452e3
HG
4169 }
4170
d3a43e66
HG
4171 /* Stop the TD queueing code from ringing the doorbell until
4172 * this command completes. The HC won't set the dequeue pointer
4173 * if the ring is running, and ringing the doorbell starts the
4174 * ring running.
4175 */
4176 ep->ep_state |= SET_DEQ_PENDING;
ae636747 4177}
a1587d97 4178
ddba5cd0
MN
4179int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4180 int slot_id, unsigned int ep_index)
a1587d97
SS
4181{
4182 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4183 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4184 u32 type = TRB_TYPE(TRB_RESET_EP);
4185
ddba5cd0
MN
4186 return queue_command(xhci, cmd, 0, 0, 0,
4187 trb_slot_id | trb_ep_index | type, false);
a1587d97 4188}
This page took 0.720832 seconds and 5 git commands to generate.