Merge tag 'staging-4.6-rc7' of git://git.kernel.org/pub/scm/linux/kernel/git/gregkh...
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
14d76b68 32#include <linux/resource_ext.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35#include <linux/pci_ids.h>
36
85467136
SK
37/*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
f7625980
BH
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 46 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 47 * the following kernel-only defines are being added here.
85467136 48 */
63ddc0b8 49#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
fde09c6d
YZ
73/*
74 * For PCI devices, the region numbers are assigned this way:
75 */
76enum {
77 /* #0-5: standard PCI resources */
78 PCI_STD_RESOURCES,
79 PCI_STD_RESOURCE_END = 5,
80
81 /* #6: expansion ROM resource */
82 PCI_ROM_RESOURCE,
83
d1b054da
YZ
84 /* device specific resources */
85#ifdef CONFIG_PCI_IOV
86 PCI_IOV_RESOURCES,
87 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
88#endif
89
fde09c6d
YZ
90 /* resources assigned to buses behind the bridge */
91#define PCI_BRIDGE_RESOURCE_NUM 4
92
93 PCI_BRIDGE_RESOURCES,
94 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
95 PCI_BRIDGE_RESOURCE_NUM - 1,
96
97 /* total resources associated with a PCI device */
98 PCI_NUM_RESOURCES,
99
100 /* preserve this for compatibility */
cda57bf9 101 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 102};
1da177e4
LT
103
104typedef int __bitwise pci_power_t;
105
4352dfd5
GKH
106#define PCI_D0 ((pci_power_t __force) 0)
107#define PCI_D1 ((pci_power_t __force) 1)
108#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
109#define PCI_D3hot ((pci_power_t __force) 3)
110#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 111#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 112#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 113
00240c38
AS
114/* Remember to update this when the list above changes! */
115extern const char *pci_power_names[];
116
117static inline const char *pci_power_name(pci_power_t state)
118{
119 return pci_power_names[1 + (int) state];
120}
121
448bd857
HY
122#define PCI_PM_D2_DELAY 200
123#define PCI_PM_D3_WAIT 10
124#define PCI_PM_D3COLD_WAIT 100
125#define PCI_PM_BUS_WAIT 50
aa8c6c93 126
392a1ce7 127/** The pci_channel state describes connectivity between the CPU and
128 * the pci device. If some PCI bus between here and the pci device
129 * has crashed or locked up, this info is reflected here.
130 */
131typedef unsigned int __bitwise pci_channel_state_t;
132
133enum pci_channel_state {
134 /* I/O channel is in normal state */
135 pci_channel_io_normal = (__force pci_channel_state_t) 1,
136
137 /* I/O to channel is blocked */
138 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
139
140 /* PCI card is dead */
141 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
142};
143
f7bdd12d
BK
144typedef unsigned int __bitwise pcie_reset_state_t;
145
146enum pcie_reset_state {
147 /* Reset is NOT asserted (Use to deassert reset) */
148 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
149
f7625980 150 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
151 pcie_warm_reset = (__force pcie_reset_state_t) 2,
152
f7625980 153 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
154 pcie_hot_reset = (__force pcie_reset_state_t) 3
155};
156
ba698ad4
DM
157typedef unsigned short __bitwise pci_dev_flags_t;
158enum pci_dev_flags {
159 /* INTX_DISABLE in PCI_COMMAND register disables MSI
160 * generation too.
161 */
6b121592 162 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 163 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 164 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 165 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 166 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 167 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 168 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
169 /* Flag to indicate the device uses dma_alias_devfn */
170 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
171 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
172 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
173 /* Do not use bus resets for device */
174 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
175 /* Do not use PM reset even if device advertises NoSoftRst- */
176 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
177 /* Get VPD from function 0 VPD */
178 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ba698ad4
DM
179};
180
e1d3a908
SA
181enum pci_irq_reroute_variant {
182 INTEL_IRQ_REROUTE_VARIANT = 1,
183 MAX_IRQ_REROUTE_VARIANTS = 3
184};
185
6e325a62
MT
186typedef unsigned short __bitwise pci_bus_flags_t;
187enum pci_bus_flags {
d556ad4b
PO
188 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
189 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
190};
191
59da381e
JK
192/* These values come from the PCI Express Spec */
193enum pcie_link_width {
194 PCIE_LNK_WIDTH_RESRV = 0x00,
195 PCIE_LNK_X1 = 0x01,
196 PCIE_LNK_X2 = 0x02,
197 PCIE_LNK_X4 = 0x04,
198 PCIE_LNK_X8 = 0x08,
199 PCIE_LNK_X12 = 0x0C,
200 PCIE_LNK_X16 = 0x10,
201 PCIE_LNK_X32 = 0x20,
202 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
203};
204
536c8cb4
MW
205/* Based on the PCI Hotplug Spec, but some values are made up by us */
206enum pci_bus_speed {
207 PCI_SPEED_33MHz = 0x00,
208 PCI_SPEED_66MHz = 0x01,
209 PCI_SPEED_66MHz_PCIX = 0x02,
210 PCI_SPEED_100MHz_PCIX = 0x03,
211 PCI_SPEED_133MHz_PCIX = 0x04,
212 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
213 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
214 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
215 PCI_SPEED_66MHz_PCIX_266 = 0x09,
216 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
217 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
218 AGP_UNKNOWN = 0x0c,
219 AGP_1X = 0x0d,
220 AGP_2X = 0x0e,
221 AGP_4X = 0x0f,
222 AGP_8X = 0x10,
536c8cb4
MW
223 PCI_SPEED_66MHz_PCIX_533 = 0x11,
224 PCI_SPEED_100MHz_PCIX_533 = 0x12,
225 PCI_SPEED_133MHz_PCIX_533 = 0x13,
226 PCIE_SPEED_2_5GT = 0x14,
227 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 228 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
229 PCI_SPEED_UNKNOWN = 0xff,
230};
231
24a4742f 232struct pci_cap_saved_data {
fd0f7f73
AW
233 u16 cap_nr;
234 bool cap_extended;
24a4742f 235 unsigned int size;
41017f0c
SL
236 u32 data[0];
237};
238
24a4742f
AW
239struct pci_cap_saved_state {
240 struct hlist_node next;
241 struct pci_cap_saved_data cap;
242};
243
7d715a6c 244struct pcie_link_state;
ee69439c 245struct pci_vpd;
d1b054da 246struct pci_sriov;
302b4215 247struct pci_ats;
ee69439c 248
1da177e4
LT
249/*
250 * The pci_dev structure is used to describe PCI devices.
251 */
252struct pci_dev {
1da177e4
LT
253 struct list_head bus_list; /* node in per-bus list */
254 struct pci_bus *bus; /* bus this device is on */
255 struct pci_bus *subordinate; /* bus this device bridges to */
256
257 void *sysdata; /* hook for sys-specific extension */
258 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 259 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
260
261 unsigned int devfn; /* encoded device & function index */
262 unsigned short vendor;
263 unsigned short device;
264 unsigned short subsystem_vendor;
265 unsigned short subsystem_device;
266 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 267 u8 revision; /* PCI revision, low byte of class word */
1da177e4 268 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 269 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
270 u8 msi_cap; /* MSI capability offset */
271 u8 msix_cap; /* MSI-X capability offset */
f7625980 272 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 273 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
274 u8 pin; /* which interrupt pin this device uses */
275 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 276 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
277
278 struct pci_driver *driver; /* which driver has allocated this device */
279 u64 dma_mask; /* Mask of the bits of bus address this
280 device implements. Normally this is
281 0xffffffff. You only need to change
282 this if your device has broken DMA
283 or supports 64-bit transfers. */
284
4d57cdfa
FT
285 struct device_dma_parameters dma_parms;
286
1da177e4
LT
287 pci_power_t current_state; /* Current operating state. In ACPI-speak,
288 this is D0-D3, D0 being fully functional,
289 and D3 being off. */
703860ed 290 u8 pm_cap; /* PM capability offset */
337001b6
RW
291 unsigned int pme_support:5; /* Bitmask of states from which PME#
292 can be generated */
c7f48656 293 unsigned int pme_interrupt:1;
379021d5 294 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
295 unsigned int d1_support:1; /* Low power state D1 is supported */
296 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
297 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
298 unsigned int no_d3cold:1; /* D3cold is forbidden */
299 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
300 unsigned int mmio_always_on:1; /* disallow turning off io/mem
301 decoding during bar sizing */
e80bb09d 302 unsigned int wakeup_prepared:1;
448bd857
HY
303 unsigned int runtime_d3cold:1; /* whether go through runtime
304 D3cold, not set for devices
305 powered on/off by the
306 corresponding bridge */
b440bde7 307 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
1ae861e6 308 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 309 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 310
7d715a6c 311#ifdef CONFIG_PCIEASPM
f7625980 312 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
313#endif
314
392a1ce7 315 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
316 struct device dev; /* Generic device interface */
317
1da177e4
LT
318 int cfg_size; /* Size of configuration space */
319
320 /*
321 * Instead of touching interrupt line and base address registers
322 * directly, use the values stored here. They might be different!
323 */
324 unsigned int irq;
325 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
326
58d9a38f 327 bool match_driver; /* Skip attaching driver */
1da177e4 328 /* These fields are used by common fixups */
f7625980 329 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
330 unsigned int multifunction:1;/* Part of multi-function device */
331 /* keep track of device state */
8a1bc901 332 unsigned int is_added:1;
1da177e4 333 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 334 unsigned int no_msi:1; /* device may not use msi */
f144d149 335 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 336 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 337 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 338 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 339 unsigned int msi_enabled:1;
99dc804d 340 unsigned int msix_enabled:1;
58c3a727 341 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 342 unsigned int ats_enabled:1; /* Address Translation Service */
9ac7849e 343 unsigned int is_managed:1;
260d703a 344 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 345 unsigned int state_saved:1;
d1b054da 346 unsigned int is_physfn:1;
dd7cc44d 347 unsigned int is_virtfn:1;
711d5779 348 unsigned int reset_fn:1;
28760489 349 unsigned int is_hotplug_bridge:1;
affb72c3
HY
350 unsigned int __aer_firmware_first_valid:1;
351 unsigned int __aer_firmware_first:1;
fbebb9fd 352 unsigned int broken_intx_masking:1;
2b28ae19 353 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 354 unsigned int irq_managed:1;
d0751b98 355 unsigned int has_secondary_link:1;
b84106b4 356 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
ba698ad4 357 pci_dev_flags_t dev_flags;
bae94d02 358 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 359
1da177e4 360 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 361 struct hlist_head saved_cap_space;
1da177e4
LT
362 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
363 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
364 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 365 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 366#ifdef CONFIG_PCI_MSI
1c51b50c 367 const struct attribute_group **msi_irq_groups;
ded86d8d 368#endif
94e61088 369 struct pci_vpd *vpd;
466b3ddf 370#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
371 union {
372 struct pci_sriov *sriov; /* SR-IOV capability related */
373 struct pci_dev *physfn; /* the PF this VF is associated with */
374 };
67930995
BH
375 u16 ats_cap; /* ATS Capability offset */
376 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 377 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
d1b054da 378#endif
dbd3fc33 379 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 380 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 381 char *driver_override; /* Driver name to force a match */
1da177e4
LT
382};
383
dda56549
Y
384static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
385{
386#ifdef CONFIG_PCI_IOV
387 if (dev->is_virtfn)
388 dev = dev->physfn;
389#endif
dda56549
Y
390 return dev;
391}
392
3c6e6ae7 393struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 394
1da177e4
LT
395#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
396#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
397
a7369f1f
LV
398static inline int pci_channel_offline(struct pci_dev *pdev)
399{
400 return (pdev->error_state != pci_channel_io_normal);
401}
402
5a21d70d 403struct pci_host_bridge {
7b543663 404 struct device dev;
5a21d70d 405 struct pci_bus *bus; /* root bus */
14d76b68 406 struct list_head windows; /* resource_entry */
4fa2649a
YL
407 void (*release_fn)(struct pci_host_bridge *);
408 void *release_data;
e33caa82 409 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
7c7a0e94
GP
410 /* Resource alignment requirements */
411 resource_size_t (*align_resource)(struct pci_dev *dev,
412 const struct resource *res,
413 resource_size_t start,
414 resource_size_t size,
415 resource_size_t align);
5a21d70d 416};
41017f0c 417
7b543663 418#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94
GP
419
420struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
421
4fa2649a
YL
422void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
423 void (*release_fn)(struct pci_host_bridge *),
424 void *release_data);
7b543663 425
6c0cc950
RW
426int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
427
2fe2abf8
BH
428/*
429 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
430 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
431 * buses below host bridges or subtractive decode bridges) go in the list.
432 * Use pci_bus_for_each_resource() to iterate through all the resources.
433 */
434
435/*
436 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
437 * and there's no way to program the bridge with the details of the window.
438 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
439 * decode bit set, because they are explicit and can be programmed with _SRS.
440 */
441#define PCI_SUBTRACTIVE_DECODE 0x1
442
443struct pci_bus_resource {
444 struct list_head list;
445 struct resource *res;
446 unsigned int flags;
447};
4352dfd5
GKH
448
449#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
450
451struct pci_bus {
452 struct list_head node; /* node in list of buses */
453 struct pci_bus *parent; /* parent bus this bridge is on */
454 struct list_head children; /* list of child buses */
455 struct list_head devices; /* list of devices on this bus */
456 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
457 struct list_head slots; /* list of slots on this bus;
458 protected by pci_slot_mutex */
2fe2abf8
BH
459 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
460 struct list_head resources; /* address space routed to this bus */
92f02430 461 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
462
463 struct pci_ops *ops; /* configuration access functions */
c2791b80 464 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
465 void *sysdata; /* hook for sys-specific extension */
466 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
467
468 unsigned char number; /* bus number */
469 unsigned char primary; /* number of primary bridge */
3749c51a
MW
470 unsigned char max_bus_speed; /* enum pci_bus_speed */
471 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
472#ifdef CONFIG_PCI_DOMAINS_GENERIC
473 int domain_nr;
474#endif
1da177e4
LT
475
476 char name[48];
477
478 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 479 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 480 struct device *bridge;
fd7d1ced 481 struct device dev;
1da177e4
LT
482 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
483 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 484 unsigned int is_added:1;
1da177e4
LT
485};
486
fd7d1ced 487#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 488
79af72d7 489/*
f7625980 490 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 491 * false otherwise
77a0dfcd
BH
492 *
493 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
494 * This is incorrect because "virtual" buses added for SR-IOV (via
495 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
496 */
497static inline bool pci_is_root_bus(struct pci_bus *pbus)
498{
499 return !(pbus->parent);
500}
501
1c86438c
YW
502/**
503 * pci_is_bridge - check if the PCI device is a bridge
504 * @dev: PCI device
505 *
506 * Return true if the PCI device is bridge whether it has subordinate
507 * or not.
508 */
509static inline bool pci_is_bridge(struct pci_dev *dev)
510{
511 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
512 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
513}
514
c6bde215
BH
515static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
516{
517 dev = pci_physfn(dev);
518 if (pci_is_root_bus(dev->bus))
519 return NULL;
520
521 return dev->bus->self;
522}
523
6675a601
MK
524struct device *pci_get_host_bridge_device(struct pci_dev *dev);
525void pci_put_host_bridge_device(struct device *dev);
526
16cf0ebc
RW
527#ifdef CONFIG_PCI_MSI
528static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
529{
530 return pci_dev->msi_enabled || pci_dev->msix_enabled;
531}
532#else
533static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
534#endif
535
1da177e4
LT
536/*
537 * Error values that may be returned by PCI functions.
538 */
539#define PCIBIOS_SUCCESSFUL 0x00
540#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
541#define PCIBIOS_BAD_VENDOR_ID 0x83
542#define PCIBIOS_DEVICE_NOT_FOUND 0x86
543#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
544#define PCIBIOS_SET_FAILED 0x88
545#define PCIBIOS_BUFFER_TOO_SMALL 0x89
546
a6961651 547/*
f7625980 548 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
549 */
550static inline int pcibios_err_to_errno(int err)
551{
552 if (err <= PCIBIOS_SUCCESSFUL)
553 return err; /* Assume already errno */
554
555 switch (err) {
556 case PCIBIOS_FUNC_NOT_SUPPORTED:
557 return -ENOENT;
558 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 559 return -ENOTTY;
a6961651
AW
560 case PCIBIOS_DEVICE_NOT_FOUND:
561 return -ENODEV;
562 case PCIBIOS_BAD_REGISTER_NUMBER:
563 return -EFAULT;
564 case PCIBIOS_SET_FAILED:
565 return -EIO;
566 case PCIBIOS_BUFFER_TOO_SMALL:
567 return -ENOSPC;
568 }
569
d97ffe23 570 return -ERANGE;
a6961651
AW
571}
572
1da177e4
LT
573/* Low-level architecture-dependent routines */
574
575struct pci_ops {
057bd2e0
TR
576 int (*add_bus)(struct pci_bus *bus);
577 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 578 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
579 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
580 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
581};
582
b6ce068a
MW
583/*
584 * ACPI needs to be able to access PCI config space before we've done a
585 * PCI bus scan and created pci_bus structures.
586 */
f39d5b72
BH
587int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
588 int reg, int len, u32 *val);
589int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
590 int reg, int len, u32 val);
1da177e4 591
3a9ad0b4
YL
592#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
593typedef u64 pci_bus_addr_t;
594#else
595typedef u32 pci_bus_addr_t;
596#endif
597
1da177e4 598struct pci_bus_region {
3a9ad0b4
YL
599 pci_bus_addr_t start;
600 pci_bus_addr_t end;
1da177e4
LT
601};
602
603struct pci_dynids {
604 spinlock_t lock; /* protects list, index */
605 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
606};
607
f7625980
BH
608
609/*
610 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
611 * a set of callbacks in struct pci_error_handlers, that device driver
612 * will be notified of PCI bus errors, and will be driven to recovery
613 * when an error occurs.
392a1ce7 614 */
615
616typedef unsigned int __bitwise pci_ers_result_t;
617
618enum pci_ers_result {
619 /* no result/none/not supported in device driver */
620 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
621
622 /* Device driver can recover without slot reset */
623 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
624
625 /* Device driver wants slot to be reset. */
626 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
627
628 /* Device has completely failed, is unrecoverable */
629 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
630
631 /* Device driver is fully recovered and operational */
632 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
633
634 /* No AER capabilities registered for the driver */
635 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7 636};
637
638/* PCI bus error event callbacks */
05cca6e5 639struct pci_error_handlers {
392a1ce7 640 /* PCI bus error detected on this device */
641 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 642 enum pci_channel_state error);
392a1ce7 643
644 /* MMIO has been re-enabled, but not DMA */
645 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
646
647 /* PCI Express link has been reset */
648 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
649
650 /* PCI slot has been reset */
651 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
652
3ebe7f9f
KB
653 /* PCI function reset prepare or completed */
654 void (*reset_notify)(struct pci_dev *dev, bool prepare);
655
392a1ce7 656 /* Device driver may resume normal operations */
657 void (*resume)(struct pci_dev *dev);
658};
659
392a1ce7 660
1da177e4
LT
661struct module;
662struct pci_driver {
663 struct list_head node;
42b21932 664 const char *name;
1da177e4
LT
665 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
666 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
667 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
668 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
669 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
670 int (*resume_early) (struct pci_dev *dev);
1da177e4 671 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 672 void (*shutdown) (struct pci_dev *dev);
1789382a 673 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 674 const struct pci_error_handlers *err_handler;
1da177e4
LT
675 struct device_driver driver;
676 struct pci_dynids dynids;
677};
678
05cca6e5 679#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 680
90a1ba0c 681/**
9f9351bb 682 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
683 * @_table: device table name
684 *
92e112fd 685 * This macro is deprecated and should not be used in new code.
90a1ba0c 686 */
9f9351bb 687#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 688 const struct pci_device_id _table[]
90a1ba0c 689
1da177e4
LT
690/**
691 * PCI_DEVICE - macro used to describe a specific pci device
692 * @vend: the 16 bit PCI Vendor ID
693 * @dev: the 16 bit PCI Device ID
694 *
695 * This macro is used to create a struct pci_device_id that matches a
696 * specific device. The subvendor and subdevice fields will be set to
697 * PCI_ANY_ID.
698 */
699#define PCI_DEVICE(vend,dev) \
700 .vendor = (vend), .device = (dev), \
701 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
702
3d567e0e
NNS
703/**
704 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
705 * @vend: the 16 bit PCI Vendor ID
706 * @dev: the 16 bit PCI Device ID
707 * @subvend: the 16 bit PCI Subvendor ID
708 * @subdev: the 16 bit PCI Subdevice ID
709 *
710 * This macro is used to create a struct pci_device_id that matches a
711 * specific device with subsystem information.
712 */
713#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
714 .vendor = (vend), .device = (dev), \
715 .subvendor = (subvend), .subdevice = (subdev)
716
1da177e4
LT
717/**
718 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
719 * @dev_class: the class, subclass, prog-if triple for this device
720 * @dev_class_mask: the class mask for this device
721 *
722 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 723 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
724 * fields will be set to PCI_ANY_ID.
725 */
726#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
727 .class = (dev_class), .class_mask = (dev_class_mask), \
728 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
729 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
730
1597cacb
AC
731/**
732 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
733 * @vend: the vendor name
734 * @dev: the 16 bit PCI Device ID
1597cacb
AC
735 *
736 * This macro is used to create a struct pci_device_id that matches a
737 * specific PCI device. The subvendor, and subdevice fields will be set
738 * to PCI_ANY_ID. The macro allows the next field to follow as the device
739 * private data.
740 */
741
c1309040
MR
742#define PCI_VDEVICE(vend, dev) \
743 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
744 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 745
5bbe029f
BH
746enum {
747 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
748 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
749 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
750 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
751 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
752 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
753 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
754};
755
1da177e4
LT
756/* these external functions are only available when PCI support is enabled */
757#ifdef CONFIG_PCI
758
5bbe029f
BH
759extern unsigned int pci_flags;
760
761static inline void pci_set_flags(int flags) { pci_flags = flags; }
762static inline void pci_add_flags(int flags) { pci_flags |= flags; }
763static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
764static inline int pci_has_flag(int flag) { return pci_flags & flag; }
765
a58674ff 766void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
767
768enum pcie_bus_config_types {
27d868b5
KB
769 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
770 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
771 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
772 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
773 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
774};
775
776extern enum pcie_bus_config_types pcie_bus_config;
777
1da177e4
LT
778extern struct bus_type pci_bus_type;
779
f7625980
BH
780/* Do NOT directly access these two variables, unless you are arch-specific PCI
781 * code, or PCI core code. */
1da177e4 782extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 783/* Some device drivers need know if PCI is initiated */
f39d5b72 784int no_pci_devices(void);
1da177e4 785
3c449ed0 786void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 787void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
788void pcibios_add_bus(struct pci_bus *bus);
789void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 790void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 791int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 792/* Architecture-specific versions may override this (weak) */
05cca6e5 793char *pcibios_setup(char *str);
1da177e4
LT
794
795/* Used only when drivers/pci/setup.c is used */
3b7a17fc 796resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 797 resource_size_t,
e31dd6e4 798 resource_size_t);
1da177e4
LT
799void pcibios_update_irq(struct pci_dev *, int irq);
800
2d1c8618
BH
801/* Weak but can be overriden by arch */
802void pci_fixup_cardbus(struct pci_bus *);
803
1da177e4
LT
804/* Generic PCI functions used internally */
805
fc279850 806void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 807 struct resource *res);
fc279850 808void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 809 struct pci_bus_region *region);
d1fd4fb6 810void pcibios_scan_specific_bus(int busn);
f39d5b72 811struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 812void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 813struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
814struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
815 struct pci_ops *ops, void *sysdata,
816 struct list_head *resources);
98a35831
YL
817int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
818int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
819void pci_bus_release_busn_res(struct pci_bus *b);
d2a7926d
LP
820struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
821 struct pci_ops *ops, void *sysdata,
822 struct list_head *resources,
823 struct msi_controller *msi);
15856ad5 824struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
825 struct pci_ops *ops, void *sysdata,
826 struct list_head *resources);
05cca6e5
GKH
827struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
828 int busnr);
3749c51a 829void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 830struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
831 const char *name,
832 struct hotplug_slot *hotplug);
f46753c5 833void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
834#ifdef CONFIG_SYSFS
835void pci_dev_assign_slot(struct pci_dev *dev);
836#else
837static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
838#endif
1da177e4 839int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 840struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 841void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 842unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 843void pci_bus_add_device(struct pci_dev *dev);
1da177e4 844void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
845struct resource *pci_find_parent_resource(const struct pci_dev *dev,
846 struct resource *res);
c56d4450 847struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 848u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 849int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 850u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
851struct pci_dev *pci_dev_get(struct pci_dev *dev);
852void pci_dev_put(struct pci_dev *dev);
853void pci_remove_bus(struct pci_bus *b);
854void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 855void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
856void pci_stop_root_bus(struct pci_bus *bus);
857void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 858void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 859void pci_sort_breadthfirst(void);
fb8a0d9d
WM
860#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
861#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
862#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
863
864/* Generic PCI functions exported to card drivers */
865
388c8c16
JB
866enum pci_lost_interrupt_reason {
867 PCI_LOST_IRQ_NO_INFORMATION = 0,
868 PCI_LOST_IRQ_DISABLE_MSI,
869 PCI_LOST_IRQ_DISABLE_MSIX,
870 PCI_LOST_IRQ_DISABLE_ACPI,
871};
872enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
873int pci_find_capability(struct pci_dev *dev, int cap);
874int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
875int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 876int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
877int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
878int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 879struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 880
d42552c3
AM
881struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
882 struct pci_dev *from);
05cca6e5 883struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 884 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 885 struct pci_dev *from);
05cca6e5 886struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
887struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
888 unsigned int devfn);
889static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
890 unsigned int devfn)
891{
892 return pci_get_domain_bus_and_slot(0, bus, devfn);
893}
05cca6e5 894struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
895int pci_dev_present(const struct pci_device_id *ids);
896
05cca6e5
GKH
897int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
898 int where, u8 *val);
899int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
900 int where, u16 *val);
901int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
902 int where, u32 *val);
903int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
904 int where, u8 val);
905int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
906 int where, u16 val);
907int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
908 int where, u32 val);
1f94a94f
RH
909
910int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
911 int where, int size, u32 *val);
912int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
913 int where, int size, u32 val);
914int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
915 int where, int size, u32 *val);
916int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
917 int where, int size, u32 val);
918
a72b46c3 919struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 920
bf362f75 921static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 922{
05cca6e5 923 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 924}
bf362f75 925static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 926{
05cca6e5 927 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 928}
bf362f75 929static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 930 u32 *val)
1da177e4 931{
05cca6e5 932 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 933}
bf362f75 934static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 935{
05cca6e5 936 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 937}
bf362f75 938static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 939{
05cca6e5 940 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 941}
bf362f75 942static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 943 u32 val)
1da177e4 944{
05cca6e5 945 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
946}
947
8c0d3a02
JL
948int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
949int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
950int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
951int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
952int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
953 u16 clear, u16 set);
954int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
955 u32 clear, u32 set);
956
957static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
958 u16 set)
959{
960 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
961}
962
963static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
964 u32 set)
965{
966 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
967}
968
969static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
970 u16 clear)
971{
972 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
973}
974
975static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
976 u32 clear)
977{
978 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
979}
980
c63587d7
AW
981/* user-space driven config access */
982int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
983int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
984int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
985int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
986int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
987int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
988
4a7fb636 989int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
990int __must_check pci_enable_device_io(struct pci_dev *dev);
991int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 992int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
993int __must_check pcim_enable_device(struct pci_dev *pdev);
994void pcim_pin_device(struct pci_dev *pdev);
995
296ccb08
YS
996static inline int pci_is_enabled(struct pci_dev *pdev)
997{
998 return (atomic_read(&pdev->enable_cnt) > 0);
999}
1000
9ac7849e
TH
1001static inline int pci_is_managed(struct pci_dev *pdev)
1002{
1003 return pdev->is_managed;
1004}
1005
1da177e4 1006void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1007
1008extern unsigned int pcibios_max_latency;
1da177e4 1009void pci_set_master(struct pci_dev *dev);
6a479079 1010void pci_clear_master(struct pci_dev *dev);
96c55900 1011
f7bdd12d 1012int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1013int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1014#define HAVE_PCI_SET_MWI
4a7fb636 1015int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1016int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1017void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1018void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1019bool pci_intx_mask_supported(struct pci_dev *dev);
1020bool pci_check_and_mask_intx(struct pci_dev *dev);
1021bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1022int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1023int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1024int pcix_get_max_mmrbc(struct pci_dev *dev);
1025int pcix_get_mmrbc(struct pci_dev *dev);
1026int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1027int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1028int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1029int pcie_get_mps(struct pci_dev *dev);
1030int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1031int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1032 enum pcie_link_width *width);
8c1c699f 1033int __pci_reset_function(struct pci_dev *dev);
a96d627a 1034int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1035int pci_reset_function(struct pci_dev *dev);
61cf16d8 1036int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1037int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1038int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1039int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1040int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1041int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1042int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1043void pci_reset_secondary_bus(struct pci_dev *dev);
1044void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1045void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1046void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1047int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1048int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1049int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1050bool pci_device_is_present(struct pci_dev *pdev);
08249651 1051void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4
LT
1052
1053/* ROM control related routines */
e416de5e
AC
1054int pci_enable_rom(struct pci_dev *pdev);
1055void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1056void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1057void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1058size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1059void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1060
1061/* Power management related routines */
1062int pci_save_state(struct pci_dev *dev);
1d3c16a8 1063void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1064struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1065int pci_load_saved_state(struct pci_dev *dev,
1066 struct pci_saved_state *state);
ffbdd3f7
AW
1067int pci_load_and_free_saved_state(struct pci_dev *dev,
1068 struct pci_saved_state **state);
fd0f7f73
AW
1069struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1070struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1071 u16 cap);
1072int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1073int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1074 u16 cap, unsigned int size);
0e5dd46b 1075int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1076int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1077pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1078bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1079void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1080int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1081 bool runtime, bool enable);
0235c4fc 1082int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1083int pci_prepare_to_sleep(struct pci_dev *dev);
1084int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1085bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1086bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1087void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1088
6cbf8214
RW
1089static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1090 bool enable)
1091{
1092 return __pci_enable_wake(dev, state, false, enable);
1093}
1da177e4 1094
425c1b22
AW
1095/* PCI Virtual Channel */
1096int pci_save_vc_state(struct pci_dev *dev);
1097void pci_restore_vc_state(struct pci_dev *dev);
1098void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1099
bb209c82
BH
1100/* For use by arch with custom probe code */
1101void set_pcie_port_type(struct pci_dev *pdev);
1102void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1103
ce5ccdef 1104/* Functions for PCI Hotplug drivers to use */
05cca6e5 1105int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1106unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1107unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1108void pci_lock_rescan_remove(void);
1109void pci_unlock_rescan_remove(void);
ce5ccdef 1110
287d19ce
SH
1111/* Vital product data routines */
1112ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1113ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
cb92148b 1114int pci_set_vpd_size(struct pci_dev *dev, size_t len);
287d19ce 1115
1da177e4 1116/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1117resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1118void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1119void pci_bus_size_bridges(struct pci_bus *bus);
1120int pci_claim_resource(struct pci_dev *, int);
8505e729 1121int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1122void pci_assign_unassigned_resources(void);
6841ec68 1123void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1124void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1125void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1126void pdev_enable_device(struct pci_dev *);
842de40d 1127int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1128void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1129 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1130#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1131int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1132int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1133void pci_release_regions(struct pci_dev *);
4a7fb636 1134int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1135int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1136void pci_release_region(struct pci_dev *, int);
c87deff7 1137int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1138int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1139void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1140
1141/* drivers/pci/bus.c */
fe830ef6
JL
1142struct pci_bus *pci_bus_get(struct pci_bus *bus);
1143void pci_bus_put(struct pci_bus *bus);
45ca9e97 1144void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1145void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1146 resource_size_t offset);
45ca9e97 1147void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1148void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1149struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1150void pci_bus_remove_resources(struct pci_bus *bus);
1151
89a74ecc 1152#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1153 for (i = 0; \
1154 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1155 i++)
89a74ecc 1156
4a7fb636
AM
1157int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1158 struct resource *res, resource_size_t size,
1159 resource_size_t align, resource_size_t min,
664c2848 1160 unsigned long type_mask,
3b7a17fc
DB
1161 resource_size_t (*alignf)(void *,
1162 const struct resource *,
b26b2d49
DB
1163 resource_size_t,
1164 resource_size_t),
4a7fb636 1165 void *alignf_data);
1da177e4 1166
8b921acf
LD
1167
1168int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1169
3a9ad0b4 1170static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1171{
1172 struct pci_bus_region region;
1173
1174 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1175 return region.start;
1176}
1177
863b18f4 1178/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1179int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1180 const char *mod_name);
bba81165
AM
1181
1182/*
1183 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1184 */
1185#define pci_register_driver(driver) \
1186 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1187
05cca6e5 1188void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1189
1190/**
1191 * module_pci_driver() - Helper macro for registering a PCI driver
1192 * @__pci_driver: pci_driver struct
1193 *
1194 * Helper macro for PCI drivers which do not do anything special in module
1195 * init/exit. This eliminates a lot of boilerplate. Each module may only
1196 * use this macro once, and calling it replaces module_init() and module_exit()
1197 */
1198#define module_pci_driver(__pci_driver) \
1199 module_driver(__pci_driver, pci_register_driver, \
1200 pci_unregister_driver)
1201
b4eb6cdb
PG
1202/**
1203 * builtin_pci_driver() - Helper macro for registering a PCI driver
1204 * @__pci_driver: pci_driver struct
1205 *
1206 * Helper macro for PCI drivers which do not do anything special in their
1207 * init code. This eliminates a lot of boilerplate. Each driver may only
1208 * use this macro once, and calling it replaces device_initcall(...)
1209 */
1210#define builtin_pci_driver(__pci_driver) \
1211 builtin_driver(__pci_driver, pci_register_driver)
1212
05cca6e5 1213struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1214int pci_add_dynid(struct pci_driver *drv,
1215 unsigned int vendor, unsigned int device,
1216 unsigned int subvendor, unsigned int subdevice,
1217 unsigned int class, unsigned int class_mask,
1218 unsigned long driver_data);
05cca6e5
GKH
1219const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1220 struct pci_dev *dev);
1221int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1222 int pass);
1da177e4 1223
70298c6e 1224void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1225 void *userdata);
ac7dc65a 1226int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1227unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1228void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1229resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1230 unsigned long type);
978d2d68 1231resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1232
3448a19d
DA
1233#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1234#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1235
deb2d2ec 1236int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1237 unsigned int command_bits, u32 flags);
fe537670 1238
1da177e4
LT
1239/* kmem_cache style wrapper around pci_alloc_consistent() */
1240
f41b1771 1241#include <linux/pci-dma.h>
1da177e4
LT
1242#include <linux/dmapool.h>
1243
1244#define pci_pool dma_pool
1245#define pci_pool_create(name, pdev, size, align, allocation) \
1246 dma_pool_create(name, &pdev->dev, size, align, allocation)
1247#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1248#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1249#define pci_pool_zalloc(pool, flags, handle) \
1250 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1251#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1252
1da177e4 1253struct msix_entry {
16dbef4a 1254 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1255 u16 entry; /* driver uses to specify entry, OS writes */
1256};
1257
4c859804
BH
1258#ifdef CONFIG_PCI_MSI
1259int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1260void pci_msi_shutdown(struct pci_dev *dev);
1261void pci_disable_msi(struct pci_dev *dev);
4c859804 1262int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1263int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1264void pci_msix_shutdown(struct pci_dev *dev);
1265void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1266void pci_restore_msi_state(struct pci_dev *dev);
1267int pci_msi_enabled(void);
4c859804 1268int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1269static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1270{
1271 int rc = pci_enable_msi_range(dev, nvec, nvec);
1272 if (rc < 0)
1273 return rc;
1274 return 0;
1275}
4c859804
BH
1276int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1277 int minvec, int maxvec);
f7fc32cb
AG
1278static inline int pci_enable_msix_exact(struct pci_dev *dev,
1279 struct msix_entry *entries, int nvec)
1280{
1281 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1282 if (rc < 0)
1283 return rc;
1284 return 0;
1285}
4c859804 1286#else
2ee546c4 1287static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1288static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1289static inline void pci_disable_msi(struct pci_dev *dev) { }
1290static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1291static inline int pci_enable_msix(struct pci_dev *dev,
1292 struct msix_entry *entries, int nvec)
2ee546c4
BH
1293{ return -ENOSYS; }
1294static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1295static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1296static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1297static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1298static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1299 int maxvec)
2ee546c4 1300{ return -ENOSYS; }
f7fc32cb
AG
1301static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1302{ return -ENOSYS; }
302a2523
AG
1303static inline int pci_enable_msix_range(struct pci_dev *dev,
1304 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1305{ return -ENOSYS; }
f7fc32cb
AG
1306static inline int pci_enable_msix_exact(struct pci_dev *dev,
1307 struct msix_entry *entries, int nvec)
1308{ return -ENOSYS; }
1da177e4
LT
1309#endif
1310
ab0724ff 1311#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1312extern bool pcie_ports_disabled;
1313extern bool pcie_ports_auto;
ab0724ff
MT
1314#else
1315#define pcie_ports_disabled true
1316#define pcie_ports_auto false
1317#endif
415e12b2 1318
4c859804 1319#ifdef CONFIG_PCIEASPM
f39d5b72 1320bool pcie_aspm_support_enabled(void);
4c859804
BH
1321#else
1322static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1323#endif
1324
415e12b2
RW
1325#ifdef CONFIG_PCIEAER
1326void pci_no_aer(void);
1327bool pci_aer_available(void);
1328#else
1329static inline void pci_no_aer(void) { }
1330static inline bool pci_aer_available(void) { return false; }
1331#endif
1332
4c859804 1333#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1334void pcie_set_ecrc_checking(struct pci_dev *dev);
1335void pcie_ecrc_get_policy(char *str);
4c859804 1336#else
2ee546c4
BH
1337static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1338static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1339#endif
1340
034cd97e 1341#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1342
8b955b0d 1343#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1344/* The functions a driver should call */
1345int ht_create_irq(struct pci_dev *dev, int idx);
1346void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1347#endif /* CONFIG_HT_IRQ */
1348
edc90fee
BH
1349#ifdef CONFIG_PCI_ATS
1350/* Address Translation Service */
1351void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1352int pci_enable_ats(struct pci_dev *dev, int ps);
1353void pci_disable_ats(struct pci_dev *dev);
1354int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1355#else
ff9bee89
BH
1356static inline void pci_ats_init(struct pci_dev *d) { }
1357static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1358static inline void pci_disable_ats(struct pci_dev *d) { }
1359static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1360#endif
1361
f39d5b72
BH
1362void pci_cfg_access_lock(struct pci_dev *dev);
1363bool pci_cfg_access_trylock(struct pci_dev *dev);
1364void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1365
4352dfd5
GKH
1366/*
1367 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1368 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1369 * configuration space.
1370 */
32a2eea7
JG
1371#ifdef CONFIG_PCI_DOMAINS
1372extern int pci_domains_supported;
41e5c0f8 1373int pci_get_new_domain_nr(void);
32a2eea7
JG
1374#else
1375enum { pci_domains_supported = 0 };
2ee546c4
BH
1376static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1377static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1378static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1379#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1380
670ba0c8
CM
1381/*
1382 * Generic implementation for PCI domain support. If your
1383 * architecture does not need custom management of PCI
1384 * domains then this implementation will be used
1385 */
1386#ifdef CONFIG_PCI_DOMAINS_GENERIC
1387static inline int pci_domain_nr(struct pci_bus *bus)
1388{
1389 return bus->domain_nr;
1390}
1391void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1392#else
1393static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1394 struct device *parent)
1395{
1396}
1397#endif
1398
95a8b6ef
MT
1399/* some architectures require additional setup to direct VGA traffic */
1400typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1401 unsigned int command_bits, u32 flags);
f39d5b72 1402void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1403
4352dfd5 1404#else /* CONFIG_PCI is not enabled */
1da177e4 1405
5bbe029f
BH
1406static inline void pci_set_flags(int flags) { }
1407static inline void pci_add_flags(int flags) { }
1408static inline void pci_clear_flags(int flags) { }
1409static inline int pci_has_flag(int flag) { return 0; }
1410
1da177e4
LT
1411/*
1412 * If the system does not have PCI, clearly these return errors. Define
1413 * these as simple inline functions to avoid hair in drivers.
1414 */
1415
05cca6e5
GKH
1416#define _PCI_NOP(o, s, t) \
1417 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1418 int where, t val) \
1da177e4 1419 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1420
1421#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1422 _PCI_NOP(o, word, u16 x) \
1423 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1424_PCI_NOP_ALL(read, *)
1425_PCI_NOP_ALL(write,)
1426
d42552c3 1427static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1428 unsigned int device,
1429 struct pci_dev *from)
2ee546c4 1430{ return NULL; }
d42552c3 1431
05cca6e5
GKH
1432static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1433 unsigned int device,
1434 unsigned int ss_vendor,
1435 unsigned int ss_device,
b08508c4 1436 struct pci_dev *from)
2ee546c4 1437{ return NULL; }
1da177e4 1438
05cca6e5
GKH
1439static inline struct pci_dev *pci_get_class(unsigned int class,
1440 struct pci_dev *from)
2ee546c4 1441{ return NULL; }
1da177e4
LT
1442
1443#define pci_dev_present(ids) (0)
ed4aaadb 1444#define no_pci_devices() (1)
1da177e4
LT
1445#define pci_dev_put(dev) do { } while (0)
1446
2ee546c4
BH
1447static inline void pci_set_master(struct pci_dev *dev) { }
1448static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1449static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1450static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1451{ return -EBUSY; }
05cca6e5
GKH
1452static inline int __pci_register_driver(struct pci_driver *drv,
1453 struct module *owner)
2ee546c4 1454{ return 0; }
05cca6e5 1455static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1456{ return 0; }
1457static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1458static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1459{ return 0; }
05cca6e5
GKH
1460static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1461 int cap)
2ee546c4 1462{ return 0; }
05cca6e5 1463static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1464{ return 0; }
05cca6e5 1465
1da177e4 1466/* Power management related routines */
2ee546c4
BH
1467static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1468static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1469static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1470{ return 0; }
3449248c 1471static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1472{ return 0; }
05cca6e5
GKH
1473static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1474 pm_message_t state)
2ee546c4 1475{ return PCI_D0; }
05cca6e5
GKH
1476static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1477 int enable)
2ee546c4 1478{ return 0; }
48a92a81 1479
05cca6e5 1480static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1481{ return -EIO; }
1482static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1483
2ee546c4 1484static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1485static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1486{ return 0; }
2ee546c4 1487static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1488
d80d0217
RD
1489static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1490{ return NULL; }
d80d0217
RD
1491static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1492 unsigned int devfn)
1493{ return NULL; }
d80d0217
RD
1494static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1495 unsigned int devfn)
1496{ return NULL; }
1497
2ee546c4
BH
1498static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1499static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1500static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1501
fb8a0d9d
WM
1502#define dev_is_pci(d) (false)
1503#define dev_is_pf(d) (false)
1504#define dev_num_vf(d) (0)
4352dfd5 1505#endif /* CONFIG_PCI */
1da177e4 1506
4352dfd5
GKH
1507/* Include architecture-dependent settings and functions */
1508
1509#include <asm/pci.h>
1da177e4 1510
92016ba5
JO
1511#ifndef pci_root_bus_fwnode
1512#define pci_root_bus_fwnode(bus) NULL
1513#endif
1514
1da177e4
LT
1515/* these helpers provide future and backwards compatibility
1516 * for accessing popular PCI BAR info */
05cca6e5
GKH
1517#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1518#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1519#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1520#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1521 ((pci_resource_start((dev), (bar)) == 0 && \
1522 pci_resource_end((dev), (bar)) == \
1523 pci_resource_start((dev), (bar))) ? 0 : \
1524 \
1525 (pci_resource_end((dev), (bar)) - \
1526 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1527
1528/* Similar to the helpers above, these manipulate per-pci_dev
1529 * driver-specific data. They are really just a wrapper around
1530 * the generic device structure functions of these calls.
1531 */
05cca6e5 1532static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1533{
1534 return dev_get_drvdata(&pdev->dev);
1535}
1536
05cca6e5 1537static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1538{
1539 dev_set_drvdata(&pdev->dev, data);
1540}
1541
1542/* If you want to know what to call your pci_dev, ask this function.
1543 * Again, it's a wrapper around the generic device.
1544 */
2fc90f61 1545static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1546{
c6c4f070 1547 return dev_name(&pdev->dev);
1da177e4
LT
1548}
1549
2311b1f2
ME
1550
1551/* Some archs don't want to expose struct resource to userland as-is
1552 * in sysfs and /proc
1553 */
1554#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1555static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1556 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1557 resource_size_t *end)
2311b1f2
ME
1558{
1559 *start = rsrc->start;
1560 *end = rsrc->end;
1561}
1562#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1563
1564
1da177e4
LT
1565/*
1566 * The world is not perfect and supplies us with broken PCI devices.
1567 * For at least a part of these bugs we need a work-around, so both
1568 * generic (drivers/pci/quirks.c) and per-architecture code can define
1569 * fixup hooks to be called for particular buggy devices.
1570 */
1571
1572struct pci_fixup {
f4ca5c6a
YL
1573 u16 vendor; /* You can use PCI_ANY_ID here of course */
1574 u16 device; /* You can use PCI_ANY_ID here of course */
1575 u32 class; /* You can use PCI_ANY_ID here too */
1576 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1577 void (*hook)(struct pci_dev *dev);
1578};
1579
1580enum pci_fixup_pass {
1581 pci_fixup_early, /* Before probing BARs */
1582 pci_fixup_header, /* After reading configuration header */
1583 pci_fixup_final, /* Final phase of device fixups */
1584 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1585 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1586 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1587 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1588 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1589};
1590
1591/* Anonymous variables would be nice... */
f4ca5c6a
YL
1592#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1593 class_shift, hook) \
ecf61c78 1594 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1595 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1596 = { vendor, device, class, class_shift, hook };
1597
1598#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1599 class_shift, hook) \
1600 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1601 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1602#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1603 class_shift, hook) \
1604 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1605 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1606#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1607 class_shift, hook) \
1608 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1609 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1610#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1611 class_shift, hook) \
1612 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1613 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1614#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1615 class_shift, hook) \
1616 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1617 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1618 class_shift, hook)
1619#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1620 class_shift, hook) \
1621 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1622 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1623 class, class_shift, hook)
1624#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1625 class_shift, hook) \
1626 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1627 suspend##hook, vendor, device, class, \
f4ca5c6a 1628 class_shift, hook)
7d2a01b8
AN
1629#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1630 class_shift, hook) \
1631 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1632 suspend_late##hook, vendor, device, \
1633 class, class_shift, hook)
f4ca5c6a 1634
1da177e4
LT
1635#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1636 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1637 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1638#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1639 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1640 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1641#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1642 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1643 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1644#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1645 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1646 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1647#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1648 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1649 resume##hook, vendor, device, \
f4ca5c6a 1650 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1651#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1652 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1653 resume_early##hook, vendor, device, \
f4ca5c6a 1654 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1655#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1656 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1657 suspend##hook, vendor, device, \
f4ca5c6a 1658 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1659#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1660 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1661 suspend_late##hook, vendor, device, \
1662 PCI_ANY_ID, 0, hook)
1da177e4 1663
93177a74 1664#ifdef CONFIG_PCI_QUIRKS
1da177e4 1665void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1666int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1667void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1668#else
1669static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1670 struct pci_dev *dev) { }
ad805758
AW
1671static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1672 u16 acs_flags)
1673{
1674 return -ENOTTY;
1675}
2c744244 1676static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1677#endif
1da177e4 1678
05cca6e5 1679void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1680void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1681void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1682int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1683int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1684 const char *name);
fb7ebfe4 1685void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1686
1da177e4 1687extern int pci_pci_problems;
236561e5 1688#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1689#define PCIPCI_TRITON 2
1690#define PCIPCI_NATOMA 4
1691#define PCIPCI_VIAETBF 8
1692#define PCIPCI_VSFX 16
236561e5
AC
1693#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1694#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1695
4516a618
AN
1696extern unsigned long pci_cardbus_io_size;
1697extern unsigned long pci_cardbus_mem_size;
15856ad5 1698extern u8 pci_dfl_cache_line_size;
ac1aa47b 1699extern u8 pci_cache_line_size;
4516a618 1700
28760489
EB
1701extern unsigned long pci_hotplug_io_size;
1702extern unsigned long pci_hotplug_mem_size;
1703
f7625980 1704/* Architecture-specific versions may override these (weak) */
19792a08 1705void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1706void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1707int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1708 enum pcie_reset_state state);
eca0d467 1709int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1710void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1711void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1712int pcibios_alloc_irq(struct pci_dev *dev);
1713void pcibios_free_irq(struct pci_dev *dev);
575e3348 1714
699c1985
SO
1715#ifdef CONFIG_HIBERNATE_CALLBACKS
1716extern struct dev_pm_ops pcibios_pm_ops;
1717#endif
1718
7752d5cf 1719#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1720void __init pci_mmcfg_early_init(void);
1721void __init pci_mmcfg_late_init(void);
7752d5cf 1722#else
bb63b421 1723static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1724static inline void pci_mmcfg_late_init(void) { }
1725#endif
1726
642c92da 1727int pci_ext_cfg_avail(void);
0ef5f8f6 1728
1684f5dd 1729void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1730void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1731
dd7cc44d 1732#ifdef CONFIG_PCI_IOV
b07579c0
WY
1733int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1734int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1735
f39d5b72
BH
1736int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1737void pci_disable_sriov(struct pci_dev *dev);
c194f7ea
WY
1738int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset);
1739void pci_iov_remove_virtfn(struct pci_dev *dev, int id, int reset);
f39d5b72 1740int pci_num_vf(struct pci_dev *dev);
5a8eb242 1741int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1742int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1743int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1744resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1745#else
b07579c0
WY
1746static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1747{
1748 return -ENOSYS;
1749}
1750static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1751{
1752 return -ENOSYS;
1753}
dd7cc44d 1754static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 1755{ return -ENODEV; }
c194f7ea
WY
1756static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset)
1757{
1758 return -ENOSYS;
1759}
1760static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
1761 int id, int reset) { }
2ee546c4 1762static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1763static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1764static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1765{ return 0; }
bff73156 1766static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1767{ return 0; }
bff73156 1768static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1769{ return 0; }
0e6c9122
WY
1770static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1771{ return 0; }
dd7cc44d
YZ
1772#endif
1773
c825bc94 1774#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1775void pci_hp_create_module_link(struct pci_slot *pci_slot);
1776void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1777#endif
1778
d7b7e605
KK
1779/**
1780 * pci_pcie_cap - get the saved PCIe capability offset
1781 * @dev: PCI device
1782 *
1783 * PCIe capability offset is calculated at PCI device initialization
1784 * time and saved in the data structure. This function returns saved
1785 * PCIe capability offset. Using this instead of pci_find_capability()
1786 * reduces unnecessary search in the PCI configuration space. If you
1787 * need to calculate PCIe capability offset from raw device for some
1788 * reasons, please use pci_find_capability() instead.
1789 */
1790static inline int pci_pcie_cap(struct pci_dev *dev)
1791{
1792 return dev->pcie_cap;
1793}
1794
7eb776c4
KK
1795/**
1796 * pci_is_pcie - check if the PCI device is PCI Express capable
1797 * @dev: PCI device
1798 *
a895c28a 1799 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1800 */
1801static inline bool pci_is_pcie(struct pci_dev *dev)
1802{
a895c28a 1803 return pci_pcie_cap(dev);
7eb776c4
KK
1804}
1805
7c9c003c
MS
1806/**
1807 * pcie_caps_reg - get the PCIe Capabilities Register
1808 * @dev: PCI device
1809 */
1810static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1811{
1812 return dev->pcie_flags_reg;
1813}
1814
786e2288
YW
1815/**
1816 * pci_pcie_type - get the PCIe device/port type
1817 * @dev: PCI device
1818 */
1819static inline int pci_pcie_type(const struct pci_dev *dev)
1820{
1c531d82 1821 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1822}
1823
5d990b62 1824void pci_request_acs(void);
ad805758
AW
1825bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1826bool pci_acs_path_enabled(struct pci_dev *start,
1827 struct pci_dev *end, u16 acs_flags);
a2ce7662 1828
7ad506fa 1829#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1830#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1831
1832/* Large Resource Data Type Tag Item Names */
1833#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1834#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1835#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1836
1837#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1838#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1839#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1840
1841/* Small Resource Data Type Tag Item Names */
9eb45d5c 1842#define PCI_VPD_STIN_END 0x0f /* End */
7ad506fa 1843
9eb45d5c 1844#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
7ad506fa
MC
1845
1846#define PCI_VPD_SRDT_TIN_MASK 0x78
1847#define PCI_VPD_SRDT_LEN_MASK 0x07
9eb45d5c 1848#define PCI_VPD_LRDT_TIN_MASK 0x7f
7ad506fa
MC
1849
1850#define PCI_VPD_LRDT_TAG_SIZE 3
1851#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1852
e1d5bdab
MC
1853#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1854
4067a854
MC
1855#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1856#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1857#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1858#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1859
a2ce7662
MC
1860/**
1861 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1862 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1863 *
1864 * Returns the extracted Large Resource Data Type length.
1865 */
1866static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1867{
1868 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1869}
1870
9eb45d5c
HR
1871/**
1872 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
1873 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1874 *
1875 * Returns the extracted Large Resource Data Type Tag item.
1876 */
1877static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
1878{
1879 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
1880}
1881
7ad506fa
MC
1882/**
1883 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1884 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1885 *
1886 * Returns the extracted Small Resource Data Type length.
1887 */
1888static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1889{
1890 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1891}
1892
9eb45d5c
HR
1893/**
1894 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
1895 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1896 *
1897 * Returns the extracted Small Resource Data Type Tag Item.
1898 */
1899static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
1900{
1901 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
1902}
1903
e1d5bdab
MC
1904/**
1905 * pci_vpd_info_field_size - Extracts the information field length
1906 * @lrdt: Pointer to the beginning of an information field header
1907 *
1908 * Returns the extracted information field length.
1909 */
1910static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1911{
1912 return info_field[2];
1913}
1914
b55ac1b2
MC
1915/**
1916 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1917 * @buf: Pointer to buffered vpd data
1918 * @off: The offset into the buffer at which to begin the search
1919 * @len: The length of the vpd buffer
1920 * @rdt: The Resource Data Type to search for
1921 *
1922 * Returns the index where the Resource Data Type was found or
1923 * -ENOENT otherwise.
1924 */
1925int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1926
4067a854
MC
1927/**
1928 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1929 * @buf: Pointer to buffered vpd data
1930 * @off: The offset into the buffer at which to begin the search
1931 * @len: The length of the buffer area, relative to off, in which to search
1932 * @kw: The keyword to search for
1933 *
1934 * Returns the index where the information field keyword was found or
1935 * -ENOENT otherwise.
1936 */
1937int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1938 unsigned int len, const char *kw);
1939
98d9f30c
BH
1940/* PCI <-> OF binding helpers */
1941#ifdef CONFIG_OF
1942struct device_node;
b165e2b6 1943struct irq_domain;
f39d5b72
BH
1944void pci_set_of_node(struct pci_dev *dev);
1945void pci_release_of_node(struct pci_dev *dev);
1946void pci_set_bus_of_node(struct pci_bus *bus);
1947void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 1948struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
1949
1950/* Arch may override this (weak) */
723ec4d0 1951struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1952
3df425f3
JC
1953static inline struct device_node *
1954pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1955{
1956 return pdev ? pdev->dev.of_node : NULL;
1957}
1958
ef3b4f8c
BH
1959static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1960{
1961 return bus ? bus->dev.of_node : NULL;
1962}
1963
98d9f30c
BH
1964#else /* CONFIG_OF */
1965static inline void pci_set_of_node(struct pci_dev *dev) { }
1966static inline void pci_release_of_node(struct pci_dev *dev) { }
1967static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1968static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
1969static inline struct device_node *
1970pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
1971static inline struct irq_domain *
1972pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
1973#endif /* CONFIG_OF */
1974
471036b2
SS
1975#ifdef CONFIG_ACPI
1976struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
1977
1978void
1979pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
1980#else
1981static inline struct irq_domain *
1982pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
1983#endif
1984
eb740b5f
GS
1985#ifdef CONFIG_EEH
1986static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1987{
1988 return pdev->dev.archdata.edev;
1989}
1990#endif
1991
c25dc828
AW
1992int pci_for_each_dma_alias(struct pci_dev *pdev,
1993 int (*fn)(struct pci_dev *pdev,
1994 u16 alias, void *data), void *data);
1995
ce052984
EZ
1996/* helper functions for operation of device flag */
1997static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1998{
1999 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2000}
2001static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2002{
2003 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2004}
2005static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2006{
2007 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2008}
19bdb6e4
AW
2009
2010/**
2011 * pci_ari_enabled - query ARI forwarding status
2012 * @bus: the PCI bus
2013 *
2014 * Returns true if ARI forwarding is enabled.
2015 */
2016static inline bool pci_ari_enabled(struct pci_bus *bus)
2017{
2018 return bus->self && bus->self->ari_enabled;
2019}
bc4b024a
CH
2020
2021/* provide the legacy pci_dma_* API */
2022#include <linux/pci-dma-compat.h>
2023
1da177e4 2024#endif /* LINUX_PCI_H */
This page took 1.293944 seconds and 5 git commands to generate.