Merge branch 'for-next' of git://git.kernel.org/pub/scm/linux/kernel/git/nab/target...
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
21266be9 5 select ARCH_HAS_DEVMEM_IS_ALLOWED
2b68f6ca 6 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 8 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 9 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 10 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 11 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 12 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 13 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 14 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 15 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 16 select CLONE_BACKWARDS
b1b3f49c 17 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 18 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
19 select EDAC_SUPPORT
20 select EDAC_ATOMIC_SCRUB
36d0fd21 21 select GENERIC_ALLOCATOR
4477ca45 22 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 23 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
2937367b 24 select GENERIC_EARLY_IOREMAP
171b3f0d 25 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
26 select GENERIC_IRQ_PROBE
27 select GENERIC_IRQ_SHOW
7c07005e 28 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 29 select GENERIC_PCI_IOMAP
38ff87f7 30 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
31 select GENERIC_SMP_IDLE_THREAD
32 select GENERIC_STRNCPY_FROM_USER
33 select GENERIC_STRNLEN_USER
a71b092a 34 select HANDLE_DOMAIN_IRQ
b1b3f49c 35 select HARDIRQS_SW_RESEND
7a017721 36 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 37 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
437682ee
AB
38 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
39 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
e0c25d95 40 select HAVE_ARCH_MMAP_RND_BITS if MMU
91702175 41 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 42 select HAVE_ARCH_TRACEHOOK
b329f95d 43 select HAVE_ARM_SMCCC if CPU_V7
b1b3f49c 44 select HAVE_BPF_JIT
51aaf81f 45 select HAVE_CC_STACKPROTECTOR
171b3f0d 46 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
47 select HAVE_C_RECORDMCOUNT
48 select HAVE_DEBUG_KMEMLEAK
49 select HAVE_DMA_API_DEBUG
50 select HAVE_DMA_ATTRS
51 select HAVE_DMA_CONTIGUOUS if MMU
437682ee 52 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
dce5c9e3 53 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 54 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 55 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 56 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 57 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
58 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
59 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 60 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 61 select HAVE_KERNEL_GZIP
f9b493ac 62 select HAVE_KERNEL_LZ4
6e8699f7 63 select HAVE_KERNEL_LZMA
b1b3f49c 64 select HAVE_KERNEL_LZO
a7f464f3 65 select HAVE_KERNEL_XZ
cb1293e2 66 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
67 select HAVE_KRETPROBES if (HAVE_KPROBES)
68 select HAVE_MEMBLOCK
7d485f64 69 select HAVE_MOD_ARCH_SPECIFIC
b1b3f49c 70 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 71 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 72 select HAVE_PERF_EVENTS
49863894
WD
73 select HAVE_PERF_REGS
74 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 75 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 76 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 77 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 78 select HAVE_UID16
31c1fc81 79 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 80 select IRQ_FORCED_THREADING
171b3f0d 81 select MODULES_USE_ELF_REL
84f452b1 82 select NO_BOOTMEM
aa7d5f18
AB
83 select OF_EARLY_FLATTREE if OF
84 select OF_RESERVED_MEM if OF
171b3f0d
RK
85 select OLD_SIGACTION
86 select OLD_SIGSUSPEND3
b1b3f49c
RK
87 select PERF_USE_VMALLOC
88 select RTC_LIB
89 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
90 # Above selects are sorted alphabetically; please add new ones
91 # according to that. Thanks.
1da177e4
LT
92 help
93 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 94 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 95 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 96 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
97 Europe. There is an ARM Linux project with a web page at
98 <http://www.arm.linux.org.uk/>.
99
74facffe 100config ARM_HAS_SG_CHAIN
308c09f1 101 select ARCH_HAS_SG_CHAIN
74facffe
RK
102 bool
103
4ce63fcd
MS
104config NEED_SG_DMA_LENGTH
105 bool
106
107config ARM_DMA_USE_IOMMU
4ce63fcd 108 bool
b1b3f49c
RK
109 select ARM_HAS_SG_CHAIN
110 select NEED_SG_DMA_LENGTH
4ce63fcd 111
60460abf
SWK
112if ARM_DMA_USE_IOMMU
113
114config ARM_DMA_IOMMU_ALIGNMENT
115 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
116 range 4 9
117 default 8
118 help
119 DMA mapping framework by default aligns all buffers to the smallest
120 PAGE_SIZE order which is greater than or equal to the requested buffer
121 size. This works well for buffers up to a few hundreds kilobytes, but
122 for larger buffers it just a waste of address space. Drivers which has
123 relatively small addressing window (like 64Mib) might run out of
124 virtual space with just a few allocations.
125
126 With this parameter you can specify the maximum PAGE_SIZE order for
127 DMA IOMMU buffers. Larger buffers will be aligned only to this
128 specified order. The order is expressed as a power of two multiplied
129 by the PAGE_SIZE.
130
131endif
132
0b05da72
HUK
133config MIGHT_HAVE_PCI
134 bool
135
75e7153a
RB
136config SYS_SUPPORTS_APM_EMULATION
137 bool
138
bc581770
LW
139config HAVE_TCM
140 bool
141 select GENERIC_ALLOCATOR
142
e119bfff
RK
143config HAVE_PROC_CPU
144 bool
145
ce816fa8 146config NO_IOPORT_MAP
5ea81769 147 bool
5ea81769 148
1da177e4
LT
149config EISA
150 bool
151 ---help---
152 The Extended Industry Standard Architecture (EISA) bus was
153 developed as an open alternative to the IBM MicroChannel bus.
154
155 The EISA bus provided some of the features of the IBM MicroChannel
156 bus while maintaining backward compatibility with cards made for
157 the older ISA bus. The EISA bus saw limited use between 1988 and
158 1995 when it was made obsolete by the PCI bus.
159
160 Say Y here if you are building a kernel for an EISA-based machine.
161
162 Otherwise, say N.
163
164config SBUS
165 bool
166
f16fb1ec
RK
167config STACKTRACE_SUPPORT
168 bool
169 default y
170
171config LOCKDEP_SUPPORT
172 bool
173 default y
174
7ad1bcb2
RK
175config TRACE_IRQFLAGS_SUPPORT
176 bool
cb1293e2 177 default !CPU_V7M
7ad1bcb2 178
1da177e4
LT
179config RWSEM_XCHGADD_ALGORITHM
180 bool
8a87411b 181 default y
1da177e4 182
f0d1b0b3
DH
183config ARCH_HAS_ILOG2_U32
184 bool
f0d1b0b3
DH
185
186config ARCH_HAS_ILOG2_U64
187 bool
f0d1b0b3 188
4a1b5733
EV
189config ARCH_HAS_BANDGAP
190 bool
191
a5f4c561
SA
192config FIX_EARLYCON_MEM
193 def_bool y if MMU
194
b89c3b16
AM
195config GENERIC_HWEIGHT
196 bool
197 default y
198
1da177e4
LT
199config GENERIC_CALIBRATE_DELAY
200 bool
201 default y
202
a08b6b79
Z
203config ARCH_MAY_HAVE_PC_FDC
204 bool
205
5ac6da66
CL
206config ZONE_DMA
207 bool
5ac6da66 208
ccd7ab7f
FT
209config NEED_DMA_MAP_STATE
210 def_bool y
211
c7edc9e3
DL
212config ARCH_SUPPORTS_UPROBES
213 def_bool y
214
58af4a24
RH
215config ARCH_HAS_DMA_SET_COHERENT_MASK
216 bool
217
1da177e4
LT
218config GENERIC_ISA_DMA
219 bool
220
1da177e4
LT
221config FIQ
222 bool
223
13a5045d
RH
224config NEED_RET_TO_USER
225 bool
226
034d2f5a
AV
227config ARCH_MTD_XIP
228 bool
229
c760fc19
HC
230config VECTORS_BASE
231 hex
6afd6fae 232 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
233 default DRAM_BASE if REMAP_VECTORS_TO_RAM
234 default 0x00000000
235 help
19accfd3
RK
236 The base address of exception vectors. This must be two pages
237 in size.
c760fc19 238
dc21af99 239config ARM_PATCH_PHYS_VIRT
c1becedc
RK
240 bool "Patch physical to virtual translations at runtime" if EMBEDDED
241 default y
b511d75d 242 depends on !XIP_KERNEL && MMU
dc21af99
RK
243 depends on !ARCH_REALVIEW || !SPARSEMEM
244 help
111e9a5c
RK
245 Patch phys-to-virt and virt-to-phys translation functions at
246 boot and module load time according to the position of the
247 kernel in system memory.
dc21af99 248
111e9a5c 249 This can only be used with non-XIP MMU kernels where the base
daece596 250 of physical memory is at a 16MB boundary.
dc21af99 251
c1becedc
RK
252 Only disable this option if you know that you do not require
253 this feature (eg, building a kernel for a single machine) and
254 you need to shrink the kernel to the minimal size.
dc21af99 255
c334bc15
RH
256config NEED_MACH_IO_H
257 bool
258 help
259 Select this when mach/io.h is required to provide special
260 definitions for this platform. The need for mach/io.h should
261 be avoided when possible.
262
0cdc8b92 263config NEED_MACH_MEMORY_H
1b9f95f8
NP
264 bool
265 help
0cdc8b92
NP
266 Select this when mach/memory.h is required to provide special
267 definitions for this platform. The need for mach/memory.h should
268 be avoided when possible.
dc21af99 269
1b9f95f8 270config PHYS_OFFSET
974c0724 271 hex "Physical address of main memory" if MMU
c6f54a9b 272 depends on !ARM_PATCH_PHYS_VIRT
974c0724 273 default DRAM_BASE if !MMU
c6f54a9b 274 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
275 ARCH_FOOTBRIDGE || \
276 ARCH_INTEGRATOR || \
277 ARCH_IOP13XX || \
278 ARCH_KS8695 || \
279 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
280 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
281 default 0x20000000 if ARCH_S5PV210
282 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
b8824c9a 283 default 0xc0000000 if ARCH_SA1100
111e9a5c 284 help
1b9f95f8
NP
285 Please provide the physical address corresponding to the
286 location of main memory in your system.
cada3c08 287
87e040b6
SG
288config GENERIC_BUG
289 def_bool y
290 depends on BUG
291
1bcad26e
KS
292config PGTABLE_LEVELS
293 int
294 default 3 if ARM_LPAE
295 default 2
296
1da177e4
LT
297source "init/Kconfig"
298
dc52ddc0
MH
299source "kernel/Kconfig.freezer"
300
1da177e4
LT
301menu "System Type"
302
3c427975
HC
303config MMU
304 bool "MMU-based Paged Memory Management Support"
305 default y
306 help
307 Select if you want MMU-based virtualised addressing space
308 support by paged memory management. If unsure, say 'Y'.
309
e0c25d95
DC
310config ARCH_MMAP_RND_BITS_MIN
311 default 8
312
313config ARCH_MMAP_RND_BITS_MAX
314 default 14 if PAGE_OFFSET=0x40000000
315 default 15 if PAGE_OFFSET=0x80000000
316 default 16
317
ccf50e23
RK
318#
319# The "ARM system type" choice list is ordered alphabetically by option
320# text. Please add new entries in the option alphabetic order.
321#
1da177e4
LT
322choice
323 prompt "ARM system type"
1420b22b
AB
324 default ARCH_VERSATILE if !MMU
325 default ARCH_MULTIPLATFORM if MMU
1da177e4 326
387798b3
RH
327config ARCH_MULTIPLATFORM
328 bool "Allow multiple platforms to be selected"
b1b3f49c 329 depends on MMU
ddb902cc 330 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 331 select ARM_HAS_SG_CHAIN
387798b3
RH
332 select ARM_PATCH_PHYS_VIRT
333 select AUTO_ZRELADDR
6d0add40 334 select CLKSRC_OF
66314223 335 select COMMON_CLK
ddb902cc 336 select GENERIC_CLOCKEVENTS
08d38beb 337 select MIGHT_HAVE_PCI
387798b3 338 select MULTI_IRQ_HANDLER
66314223
DN
339 select SPARSE_IRQ
340 select USE_OF
66314223 341
9c77bc43
SA
342config ARM_SINGLE_ARMV7M
343 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
344 depends on !MMU
345 select ARCH_WANT_OPTIONAL_GPIOLIB
346 select ARM_NVIC
499f1640 347 select AUTO_ZRELADDR
9c77bc43
SA
348 select CLKSRC_OF
349 select COMMON_CLK
350 select CPU_V7M
351 select GENERIC_CLOCKEVENTS
352 select NO_IOPORT_MAP
353 select SPARSE_IRQ
354 select USE_OF
355
4af6fee1
DS
356config ARCH_REALVIEW
357 bool "ARM Ltd. RealView family"
b1b3f49c 358 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 359 select ARM_AMBA
b1b3f49c 360 select ARM_TIMER_SP804
f9a6aa43
LW
361 select COMMON_CLK
362 select COMMON_CLK_VERSATILE
ae30ceac 363 select GENERIC_CLOCKEVENTS
b56ba8aa 364 select GPIO_PL061 if GPIOLIB
b1b3f49c 365 select ICST
0cdc8b92 366 select NEED_MACH_MEMORY_H
b1b3f49c 367 select PLAT_VERSATILE
81cc3f86 368 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
369 help
370 This enables support for ARM Ltd RealView boards.
371
372config ARCH_VERSATILE
373 bool "ARM Ltd. Versatile family"
b1b3f49c 374 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 375 select ARM_AMBA
b1b3f49c 376 select ARM_TIMER_SP804
4af6fee1 377 select ARM_VIC
6d803ba7 378 select CLKDEV_LOOKUP
b1b3f49c 379 select GENERIC_CLOCKEVENTS
aa3831cf 380 select HAVE_MACH_CLKDEV
c5a0adb5 381 select ICST
f4b8b319 382 select PLAT_VERSATILE
b1b3f49c 383 select PLAT_VERSATILE_CLOCK
81cc3f86 384 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 385 select VERSATILE_FPGA_IRQ
4af6fee1
DS
386 help
387 This enables support for ARM Ltd Versatile board.
388
93e22567
RK
389config ARCH_CLPS711X
390 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 391 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 392 select AUTO_ZRELADDR
c99f72ad 393 select CLKSRC_MMIO
93e22567
RK
394 select COMMON_CLK
395 select CPU_ARM720T
4a8355c4 396 select GENERIC_CLOCKEVENTS
6597619f 397 select MFD_SYSCON
e4e3a37d 398 select SOC_BUS
93e22567
RK
399 help
400 Support for Cirrus Logic 711x/721x/731x based boards.
401
788c9700
RK
402config ARCH_GEMINI
403 bool "Cortina Systems Gemini"
788c9700 404 select ARCH_REQUIRE_GPIOLIB
f3372c01 405 select CLKSRC_MMIO
b1b3f49c 406 select CPU_FA526
f3372c01 407 select GENERIC_CLOCKEVENTS
788c9700
RK
408 help
409 Support for the Cortina Systems Gemini family SoCs
410
1da177e4
LT
411config ARCH_EBSA110
412 bool "EBSA-110"
b1b3f49c 413 select ARCH_USES_GETTIMEOFFSET
c750815e 414 select CPU_SA110
f7e68bbf 415 select ISA
c334bc15 416 select NEED_MACH_IO_H
0cdc8b92 417 select NEED_MACH_MEMORY_H
ce816fa8 418 select NO_IOPORT_MAP
1da177e4
LT
419 help
420 This is an evaluation board for the StrongARM processor available
f6c8965a 421 from Digital. It has limited hardware on-board, including an
1da177e4
LT
422 Ethernet interface, two PCMCIA sockets, two serial ports and a
423 parallel port.
424
e7736d47
LB
425config ARCH_EP93XX
426 bool "EP93xx-based"
b1b3f49c
RK
427 select ARCH_HAS_HOLES_MEMORYMODEL
428 select ARCH_REQUIRE_GPIOLIB
e7736d47 429 select ARM_AMBA
b8824c9a 430 select ARM_PATCH_PHYS_VIRT
e7736d47 431 select ARM_VIC
b8824c9a 432 select AUTO_ZRELADDR
6d803ba7 433 select CLKDEV_LOOKUP
000bc178 434 select CLKSRC_MMIO
b1b3f49c 435 select CPU_ARM920T
000bc178 436 select GENERIC_CLOCKEVENTS
e7736d47
LB
437 help
438 This enables support for the Cirrus EP93xx series of CPUs.
439
1da177e4
LT
440config ARCH_FOOTBRIDGE
441 bool "FootBridge"
c750815e 442 select CPU_SA110
1da177e4 443 select FOOTBRIDGE
4e8d7637 444 select GENERIC_CLOCKEVENTS
d0ee9f40 445 select HAVE_IDE
8ef6e620 446 select NEED_MACH_IO_H if !MMU
0cdc8b92 447 select NEED_MACH_MEMORY_H
f999b8bd
MM
448 help
449 Support for systems based on the DC21285 companion chip
450 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 451
4af6fee1
DS
452config ARCH_NETX
453 bool "Hilscher NetX based"
b1b3f49c 454 select ARM_VIC
234b6ced 455 select CLKSRC_MMIO
c750815e 456 select CPU_ARM926T
2fcfe6b8 457 select GENERIC_CLOCKEVENTS
f999b8bd 458 help
4af6fee1
DS
459 This enables support for systems based on the Hilscher NetX Soc
460
3b938be6
RK
461config ARCH_IOP13XX
462 bool "IOP13xx-based"
463 depends on MMU
b1b3f49c 464 select CPU_XSC3
0cdc8b92 465 select NEED_MACH_MEMORY_H
13a5045d 466 select NEED_RET_TO_USER
b1b3f49c
RK
467 select PCI
468 select PLAT_IOP
469 select VMSPLIT_1G
37ebbcff 470 select SPARSE_IRQ
3b938be6
RK
471 help
472 Support for Intel's IOP13XX (XScale) family of processors.
473
3f7e5815
LB
474config ARCH_IOP32X
475 bool "IOP32x-based"
a4f7e763 476 depends on MMU
b1b3f49c 477 select ARCH_REQUIRE_GPIOLIB
c750815e 478 select CPU_XSCALE
e9004f50 479 select GPIO_IOP
13a5045d 480 select NEED_RET_TO_USER
f7e68bbf 481 select PCI
b1b3f49c 482 select PLAT_IOP
f999b8bd 483 help
3f7e5815
LB
484 Support for Intel's 80219 and IOP32X (XScale) family of
485 processors.
486
487config ARCH_IOP33X
488 bool "IOP33x-based"
489 depends on MMU
b1b3f49c 490 select ARCH_REQUIRE_GPIOLIB
c750815e 491 select CPU_XSCALE
e9004f50 492 select GPIO_IOP
13a5045d 493 select NEED_RET_TO_USER
3f7e5815 494 select PCI
b1b3f49c 495 select PLAT_IOP
3f7e5815
LB
496 help
497 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 498
3b938be6
RK
499config ARCH_IXP4XX
500 bool "IXP4xx-based"
a4f7e763 501 depends on MMU
58af4a24 502 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 503 select ARCH_REQUIRE_GPIOLIB
51aaf81f 504 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 505 select CLKSRC_MMIO
c750815e 506 select CPU_XSCALE
b1b3f49c 507 select DMABOUNCE if PCI
3b938be6 508 select GENERIC_CLOCKEVENTS
0b05da72 509 select MIGHT_HAVE_PCI
c334bc15 510 select NEED_MACH_IO_H
9296d94d 511 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 512 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 513 help
3b938be6 514 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 515
edabd38e
SB
516config ARCH_DOVE
517 bool "Marvell Dove"
edabd38e 518 select ARCH_REQUIRE_GPIOLIB
756b2531 519 select CPU_PJ4
edabd38e 520 select GENERIC_CLOCKEVENTS
0f81bd43 521 select MIGHT_HAVE_PCI
171b3f0d 522 select MVEBU_MBUS
9139acd1
SH
523 select PINCTRL
524 select PINCTRL_DOVE
abcda1dc 525 select PLAT_ORION_LEGACY
edabd38e
SB
526 help
527 Support for the Marvell Dove SoC 88AP510
528
794d15b2
SS
529config ARCH_MV78XX0
530 bool "Marvell MV78xx0"
a8865655 531 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 532 select CPU_FEROCEON
794d15b2 533 select GENERIC_CLOCKEVENTS
171b3f0d 534 select MVEBU_MBUS
b1b3f49c 535 select PCI
abcda1dc 536 select PLAT_ORION_LEGACY
794d15b2
SS
537 help
538 Support for the following Marvell MV78xx0 series SoCs:
539 MV781x0, MV782x0.
540
9dd0b194 541config ARCH_ORION5X
585cf175
TP
542 bool "Marvell Orion"
543 depends on MMU
a8865655 544 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 545 select CPU_FEROCEON
51cbff1d 546 select GENERIC_CLOCKEVENTS
171b3f0d 547 select MVEBU_MBUS
b1b3f49c 548 select PCI
abcda1dc 549 select PLAT_ORION_LEGACY
5be9fc23 550 select MULTI_IRQ_HANDLER
585cf175 551 help
9dd0b194 552 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 553 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 554 Orion-2 (5281), Orion-1-90 (6183).
585cf175 555
788c9700 556config ARCH_MMP
2f7e8fae 557 bool "Marvell PXA168/910/MMP2"
788c9700 558 depends on MMU
788c9700 559 select ARCH_REQUIRE_GPIOLIB
6d803ba7 560 select CLKDEV_LOOKUP
b1b3f49c 561 select GENERIC_ALLOCATOR
788c9700 562 select GENERIC_CLOCKEVENTS
157d2644 563 select GPIO_PXA
c24b3114 564 select IRQ_DOMAIN
0f374561 565 select MULTI_IRQ_HANDLER
7c8f86a4 566 select PINCTRL
788c9700 567 select PLAT_PXA
0bd86961 568 select SPARSE_IRQ
788c9700 569 help
2f7e8fae 570 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
571
572config ARCH_KS8695
573 bool "Micrel/Kendin KS8695"
98830bc9 574 select ARCH_REQUIRE_GPIOLIB
c7e783d6 575 select CLKSRC_MMIO
b1b3f49c 576 select CPU_ARM922T
c7e783d6 577 select GENERIC_CLOCKEVENTS
b1b3f49c 578 select NEED_MACH_MEMORY_H
788c9700
RK
579 help
580 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
581 System-on-Chip devices.
582
788c9700
RK
583config ARCH_W90X900
584 bool "Nuvoton W90X900 CPU"
c52d3d68 585 select ARCH_REQUIRE_GPIOLIB
6d803ba7 586 select CLKDEV_LOOKUP
6fa5d5f7 587 select CLKSRC_MMIO
b1b3f49c 588 select CPU_ARM926T
58b5369e 589 select GENERIC_CLOCKEVENTS
788c9700 590 help
a8bc4ead 591 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
592 At present, the w90x900 has been renamed nuc900, regarding
593 the ARM series product line, you can login the following
594 link address to know more.
595
596 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
597 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 598
93e22567
RK
599config ARCH_LPC32XX
600 bool "NXP LPC32XX"
601 select ARCH_REQUIRE_GPIOLIB
602 select ARM_AMBA
603 select CLKDEV_LOOKUP
604 select CLKSRC_MMIO
605 select CPU_ARM926T
606 select GENERIC_CLOCKEVENTS
607 select HAVE_IDE
93e22567
RK
608 select USE_OF
609 help
610 Support for the NXP LPC32XX family of processors
611
1da177e4 612config ARCH_PXA
2c8086a5 613 bool "PXA2xx/PXA3xx-based"
a4f7e763 614 depends on MMU
b1b3f49c
RK
615 select ARCH_MTD_XIP
616 select ARCH_REQUIRE_GPIOLIB
617 select ARM_CPU_SUSPEND if PM
618 select AUTO_ZRELADDR
a1c0a6ad 619 select COMMON_CLK
6d803ba7 620 select CLKDEV_LOOKUP
389d9b58 621 select CLKSRC_PXA
234b6ced 622 select CLKSRC_MMIO
6f6caeaa 623 select CLKSRC_OF
981d0f39 624 select GENERIC_CLOCKEVENTS
157d2644 625 select GPIO_PXA
d0ee9f40 626 select HAVE_IDE
d6cf30ca 627 select IRQ_DOMAIN
b1b3f49c 628 select MULTI_IRQ_HANDLER
b1b3f49c
RK
629 select PLAT_PXA
630 select SPARSE_IRQ
f999b8bd 631 help
2c8086a5 632 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
633
634config ARCH_RPC
635 bool "RiscPC"
868e87cc 636 depends on MMU
1da177e4 637 select ARCH_ACORN
a08b6b79 638 select ARCH_MAY_HAVE_PC_FDC
07f841b7 639 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 640 select ARCH_USES_GETTIMEOFFSET
fa04e209 641 select CPU_SA110
b1b3f49c 642 select FIQ
d0ee9f40 643 select HAVE_IDE
b1b3f49c
RK
644 select HAVE_PATA_PLATFORM
645 select ISA_DMA_API
c334bc15 646 select NEED_MACH_IO_H
0cdc8b92 647 select NEED_MACH_MEMORY_H
ce816fa8 648 select NO_IOPORT_MAP
b4811bac 649 select VIRT_TO_BUS
1da177e4
LT
650 help
651 On the Acorn Risc-PC, Linux can support the internal IDE disk and
652 CD-ROM interface, serial and parallel port, and the floppy drive.
653
654config ARCH_SA1100
655 bool "SA1100-based"
b1b3f49c
RK
656 select ARCH_MTD_XIP
657 select ARCH_REQUIRE_GPIOLIB
658 select ARCH_SPARSEMEM_ENABLE
659 select CLKDEV_LOOKUP
660 select CLKSRC_MMIO
389d9b58
DL
661 select CLKSRC_PXA
662 select CLKSRC_OF if OF
1937f5b9 663 select CPU_FREQ
b1b3f49c 664 select CPU_SA1100
3e238be2 665 select GENERIC_CLOCKEVENTS
d0ee9f40 666 select HAVE_IDE
1eca42b4 667 select IRQ_DOMAIN
b1b3f49c 668 select ISA
affcab32 669 select MULTI_IRQ_HANDLER
0cdc8b92 670 select NEED_MACH_MEMORY_H
375dec92 671 select SPARSE_IRQ
f999b8bd
MM
672 help
673 Support for StrongARM 11x0 based boards.
1da177e4 674
b130d5c2
KK
675config ARCH_S3C24XX
676 bool "Samsung S3C24XX SoCs"
53650430 677 select ARCH_REQUIRE_GPIOLIB
335cce74 678 select ATAGS
b1b3f49c 679 select CLKDEV_LOOKUP
4280506a 680 select CLKSRC_SAMSUNG_PWM
7f78b6eb 681 select GENERIC_CLOCKEVENTS
880cf071 682 select GPIO_SAMSUNG
20676c15 683 select HAVE_S3C2410_I2C if I2C
b130d5c2 684 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 685 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 686 select MULTI_IRQ_HANDLER
c334bc15 687 select NEED_MACH_IO_H
cd8dc7ae 688 select SAMSUNG_ATAGS
1da177e4 689 help
b130d5c2
KK
690 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
691 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
692 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
693 Samsung SMDK2410 development board (and derivatives).
63b1f51b 694
a08ab637
BD
695config ARCH_S3C64XX
696 bool "Samsung S3C64XX"
b1b3f49c 697 select ARCH_REQUIRE_GPIOLIB
1db0287a 698 select ARM_AMBA
89f0ce72 699 select ARM_VIC
335cce74 700 select ATAGS
b1b3f49c 701 select CLKDEV_LOOKUP
4280506a 702 select CLKSRC_SAMSUNG_PWM
ccecba3c 703 select COMMON_CLK_SAMSUNG
70bacadb 704 select CPU_V6K
04a49b71 705 select GENERIC_CLOCKEVENTS
880cf071 706 select GPIO_SAMSUNG
b1b3f49c
RK
707 select HAVE_S3C2410_I2C if I2C
708 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 709 select HAVE_TCM
ce816fa8 710 select NO_IOPORT_MAP
b1b3f49c 711 select PLAT_SAMSUNG
4ab75a3f 712 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
713 select S3C_DEV_NAND
714 select S3C_GPIO_TRACK
cd8dc7ae 715 select SAMSUNG_ATAGS
6e2d9e93 716 select SAMSUNG_WAKEMASK
88f59738 717 select SAMSUNG_WDT_RESET
a08ab637
BD
718 help
719 Samsung S3C64XX series based systems
720
7c6337e2
KH
721config ARCH_DAVINCI
722 bool "TI DaVinci"
b1b3f49c 723 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 724 select ARCH_REQUIRE_GPIOLIB
6d803ba7 725 select CLKDEV_LOOKUP
20e9969b 726 select GENERIC_ALLOCATOR
b1b3f49c 727 select GENERIC_CLOCKEVENTS
dc7ad3b3 728 select GENERIC_IRQ_CHIP
b1b3f49c 729 select HAVE_IDE
689e331f 730 select USE_OF
b1b3f49c 731 select ZONE_DMA
7c6337e2
KH
732 help
733 Support for TI's DaVinci platform.
734
a0694861
TL
735config ARCH_OMAP1
736 bool "TI OMAP1"
00a36698 737 depends on MMU
9af915da 738 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 739 select ARCH_OMAP
21f47fbc 740 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 741 select CLKDEV_LOOKUP
d6e15d78 742 select CLKSRC_MMIO
b1b3f49c 743 select GENERIC_CLOCKEVENTS
a0694861 744 select GENERIC_IRQ_CHIP
a0694861
TL
745 select HAVE_IDE
746 select IRQ_DOMAIN
b694331c 747 select MULTI_IRQ_HANDLER
a0694861
TL
748 select NEED_MACH_IO_H if PCCARD
749 select NEED_MACH_MEMORY_H
685e2d08 750 select SPARSE_IRQ
21f47fbc 751 help
a0694861 752 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 753
1da177e4
LT
754endchoice
755
387798b3
RH
756menu "Multiple platform selection"
757 depends on ARCH_MULTIPLATFORM
758
759comment "CPU Core family selection"
760
f8afae40
AB
761config ARCH_MULTI_V4
762 bool "ARMv4 based platforms (FA526)"
763 depends on !ARCH_MULTI_V6_V7
764 select ARCH_MULTI_V4_V5
765 select CPU_FA526
766
387798b3
RH
767config ARCH_MULTI_V4T
768 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 769 depends on !ARCH_MULTI_V6_V7
b1b3f49c 770 select ARCH_MULTI_V4_V5
24e860fb
AB
771 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
772 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
773 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
774
775config ARCH_MULTI_V5
776 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 777 depends on !ARCH_MULTI_V6_V7
b1b3f49c 778 select ARCH_MULTI_V4_V5
12567bbd 779 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
780 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
781 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
782
783config ARCH_MULTI_V4_V5
784 bool
785
786config ARCH_MULTI_V6
8dda05cc 787 bool "ARMv6 based platforms (ARM11)"
387798b3 788 select ARCH_MULTI_V6_V7
42f4754a 789 select CPU_V6K
387798b3
RH
790
791config ARCH_MULTI_V7
8dda05cc 792 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
793 default y
794 select ARCH_MULTI_V6_V7
b1b3f49c 795 select CPU_V7
90bc8ac7 796 select HAVE_SMP
387798b3
RH
797
798config ARCH_MULTI_V6_V7
799 bool
9352b05b 800 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
801
802config ARCH_MULTI_CPU_AUTO
803 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
804 select ARCH_MULTI_V5
805
806endmenu
807
05e2a3de
RH
808config ARCH_VIRT
809 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 810 select ARM_AMBA
05e2a3de 811 select ARM_GIC
0e2f91e9 812 select ARM_GIC_V2M if PCI_MSI
0b28f1db 813 select ARM_GIC_V3
05e2a3de 814 select ARM_PSCI
4b8b5f25 815 select HAVE_ARM_ARCH_TIMER
05e2a3de 816
ccf50e23
RK
817#
818# This is sorted alphabetically by mach-* pathname. However, plat-*
819# Kconfigs may be included either alphabetically (according to the
820# plat- suffix) or along side the corresponding mach-* source.
821#
3e93a22b
GC
822source "arch/arm/mach-mvebu/Kconfig"
823
445d9b30
TZ
824source "arch/arm/mach-alpine/Kconfig"
825
d9bfc86d
OR
826source "arch/arm/mach-asm9260/Kconfig"
827
95b8f20f
RK
828source "arch/arm/mach-at91/Kconfig"
829
1d22924e
AB
830source "arch/arm/mach-axxia/Kconfig"
831
8ac49e04
CD
832source "arch/arm/mach-bcm/Kconfig"
833
1c37fa10
SH
834source "arch/arm/mach-berlin/Kconfig"
835
1da177e4
LT
836source "arch/arm/mach-clps711x/Kconfig"
837
d94f944e
AV
838source "arch/arm/mach-cns3xxx/Kconfig"
839
95b8f20f
RK
840source "arch/arm/mach-davinci/Kconfig"
841
df8d742e
BS
842source "arch/arm/mach-digicolor/Kconfig"
843
95b8f20f
RK
844source "arch/arm/mach-dove/Kconfig"
845
e7736d47
LB
846source "arch/arm/mach-ep93xx/Kconfig"
847
1da177e4
LT
848source "arch/arm/mach-footbridge/Kconfig"
849
59d3a193
PZ
850source "arch/arm/mach-gemini/Kconfig"
851
387798b3
RH
852source "arch/arm/mach-highbank/Kconfig"
853
389ee0c2
HZ
854source "arch/arm/mach-hisi/Kconfig"
855
1da177e4
LT
856source "arch/arm/mach-integrator/Kconfig"
857
3f7e5815
LB
858source "arch/arm/mach-iop32x/Kconfig"
859
860source "arch/arm/mach-iop33x/Kconfig"
1da177e4 861
285f5fa7
DW
862source "arch/arm/mach-iop13xx/Kconfig"
863
1da177e4
LT
864source "arch/arm/mach-ixp4xx/Kconfig"
865
828989ad
SS
866source "arch/arm/mach-keystone/Kconfig"
867
95b8f20f
RK
868source "arch/arm/mach-ks8695/Kconfig"
869
3b8f5030
CC
870source "arch/arm/mach-meson/Kconfig"
871
17723fd3
JJ
872source "arch/arm/mach-moxart/Kconfig"
873
794d15b2
SS
874source "arch/arm/mach-mv78xx0/Kconfig"
875
3995eb82 876source "arch/arm/mach-imx/Kconfig"
1da177e4 877
f682a218
MB
878source "arch/arm/mach-mediatek/Kconfig"
879
1d3f33d5
SG
880source "arch/arm/mach-mxs/Kconfig"
881
95b8f20f 882source "arch/arm/mach-netx/Kconfig"
49cbe786 883
95b8f20f 884source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 885
9851ca57
DT
886source "arch/arm/mach-nspire/Kconfig"
887
d48af15e
TL
888source "arch/arm/plat-omap/Kconfig"
889
890source "arch/arm/mach-omap1/Kconfig"
1da177e4 891
1dbae815
TL
892source "arch/arm/mach-omap2/Kconfig"
893
9dd0b194 894source "arch/arm/mach-orion5x/Kconfig"
585cf175 895
387798b3
RH
896source "arch/arm/mach-picoxcell/Kconfig"
897
95b8f20f
RK
898source "arch/arm/mach-pxa/Kconfig"
899source "arch/arm/plat-pxa/Kconfig"
585cf175 900
95b8f20f
RK
901source "arch/arm/mach-mmp/Kconfig"
902
8fc1b0f8
KG
903source "arch/arm/mach-qcom/Kconfig"
904
95b8f20f
RK
905source "arch/arm/mach-realview/Kconfig"
906
d63dc051
HS
907source "arch/arm/mach-rockchip/Kconfig"
908
95b8f20f 909source "arch/arm/mach-sa1100/Kconfig"
edabd38e 910
387798b3
RH
911source "arch/arm/mach-socfpga/Kconfig"
912
a7ed099f 913source "arch/arm/mach-spear/Kconfig"
a21765a7 914
65ebcc11
SK
915source "arch/arm/mach-sti/Kconfig"
916
85fd6d63 917source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 918
431107ea 919source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 920
170f4e42
KK
921source "arch/arm/mach-s5pv210/Kconfig"
922
83014579 923source "arch/arm/mach-exynos/Kconfig"
e509b289 924source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 925
882d01f9 926source "arch/arm/mach-shmobile/Kconfig"
52c543f9 927
3b52634f
MR
928source "arch/arm/mach-sunxi/Kconfig"
929
156a0997
BS
930source "arch/arm/mach-prima2/Kconfig"
931
c5f80065
EG
932source "arch/arm/mach-tegra/Kconfig"
933
95b8f20f 934source "arch/arm/mach-u300/Kconfig"
1da177e4 935
ba56a987
MY
936source "arch/arm/mach-uniphier/Kconfig"
937
95b8f20f 938source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
939
940source "arch/arm/mach-versatile/Kconfig"
941
ceade897 942source "arch/arm/mach-vexpress/Kconfig"
420c34e4 943source "arch/arm/plat-versatile/Kconfig"
ceade897 944
6f35f9a9
TP
945source "arch/arm/mach-vt8500/Kconfig"
946
7ec80ddf 947source "arch/arm/mach-w90x900/Kconfig"
948
acede515
JN
949source "arch/arm/mach-zx/Kconfig"
950
9a45eb69
JC
951source "arch/arm/mach-zynq/Kconfig"
952
499f1640
SA
953# ARMv7-M architecture
954config ARCH_EFM32
955 bool "Energy Micro efm32"
956 depends on ARM_SINGLE_ARMV7M
957 select ARCH_REQUIRE_GPIOLIB
958 help
959 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
960 processors.
961
962config ARCH_LPC18XX
963 bool "NXP LPC18xx/LPC43xx"
964 depends on ARM_SINGLE_ARMV7M
965 select ARCH_HAS_RESET_CONTROLLER
966 select ARM_AMBA
967 select CLKSRC_LPC32XX
968 select PINCTRL
969 help
970 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
971 high performance microcontrollers.
972
973config ARCH_STM32
974 bool "STMicrolectronics STM32"
975 depends on ARM_SINGLE_ARMV7M
976 select ARCH_HAS_RESET_CONTROLLER
977 select ARMV7M_SYSTICK
25263186 978 select CLKSRC_STM32
499f1640
SA
979 select RESET_CONTROLLER
980 help
981 Support for STMicroelectronics STM32 processors.
982
1da177e4
LT
983# Definitions to make life easier
984config ARCH_ACORN
985 bool
986
7ae1f7ec
LB
987config PLAT_IOP
988 bool
469d3044 989 select GENERIC_CLOCKEVENTS
7ae1f7ec 990
69b02f6a
LB
991config PLAT_ORION
992 bool
bfe45e0b 993 select CLKSRC_MMIO
b1b3f49c 994 select COMMON_CLK
dc7ad3b3 995 select GENERIC_IRQ_CHIP
278b45b0 996 select IRQ_DOMAIN
69b02f6a 997
abcda1dc
TP
998config PLAT_ORION_LEGACY
999 bool
1000 select PLAT_ORION
1001
bd5ce433
EM
1002config PLAT_PXA
1003 bool
1004
f4b8b319
RK
1005config PLAT_VERSATILE
1006 bool
1007
d9a1beaa
AC
1008source "arch/arm/firmware/Kconfig"
1009
1da177e4
LT
1010source arch/arm/mm/Kconfig
1011
afe4b25e 1012config IWMMXT
d93003e8
SH
1013 bool "Enable iWMMXt support"
1014 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1015 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1016 help
1017 Enable support for iWMMXt context switching at run time if
1018 running on a CPU that supports it.
1019
52108641 1020config MULTI_IRQ_HANDLER
1021 bool
1022 help
1023 Allow each machine to specify it's own IRQ handler at run time.
1024
3b93e7b0
HC
1025if !MMU
1026source "arch/arm/Kconfig-nommu"
1027endif
1028
3e0a07f8
GC
1029config PJ4B_ERRATA_4742
1030 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1031 depends on CPU_PJ4B && MACH_ARMADA_370
1032 default y
1033 help
1034 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1035 Event (WFE) IDLE states, a specific timing sensitivity exists between
1036 the retiring WFI/WFE instructions and the newly issued subsequent
1037 instructions. This sensitivity can result in a CPU hang scenario.
1038 Workaround:
1039 The software must insert either a Data Synchronization Barrier (DSB)
1040 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1041 instruction
1042
f0c4b8d6
WD
1043config ARM_ERRATA_326103
1044 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1045 depends on CPU_V6
1046 help
1047 Executing a SWP instruction to read-only memory does not set bit 11
1048 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1049 treat the access as a read, preventing a COW from occurring and
1050 causing the faulting task to livelock.
1051
9cba3ccc
CM
1052config ARM_ERRATA_411920
1053 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1054 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1055 help
1056 Invalidation of the Instruction Cache operation can
1057 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1058 It does not affect the MPCore. This option enables the ARM Ltd.
1059 recommended workaround.
1060
7ce236fc
CM
1061config ARM_ERRATA_430973
1062 bool "ARM errata: Stale prediction on replaced interworking branch"
1063 depends on CPU_V7
1064 help
1065 This option enables the workaround for the 430973 Cortex-A8
79403cda 1066 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
1067 interworking branch is replaced with another code sequence at the
1068 same virtual address, whether due to self-modifying code or virtual
1069 to physical address re-mapping, Cortex-A8 does not recover from the
1070 stale interworking branch prediction. This results in Cortex-A8
1071 executing the new code sequence in the incorrect ARM or Thumb state.
1072 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1073 and also flushes the branch target cache at every context switch.
1074 Note that setting specific bits in the ACTLR register may not be
1075 available in non-secure mode.
1076
855c551f
CM
1077config ARM_ERRATA_458693
1078 bool "ARM errata: Processor deadlock when a false hazard is created"
1079 depends on CPU_V7
62e4d357 1080 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1081 help
1082 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1083 erratum. For very specific sequences of memory operations, it is
1084 possible for a hazard condition intended for a cache line to instead
1085 be incorrectly associated with a different cache line. This false
1086 hazard might then cause a processor deadlock. The workaround enables
1087 the L1 caching of the NEON accesses and disables the PLD instruction
1088 in the ACTLR register. Note that setting specific bits in the ACTLR
1089 register may not be available in non-secure mode.
1090
0516e464
CM
1091config ARM_ERRATA_460075
1092 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1093 depends on CPU_V7
62e4d357 1094 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1095 help
1096 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1097 erratum. Any asynchronous access to the L2 cache may encounter a
1098 situation in which recent store transactions to the L2 cache are lost
1099 and overwritten with stale memory contents from external memory. The
1100 workaround disables the write-allocate mode for the L2 cache via the
1101 ACTLR register. Note that setting specific bits in the ACTLR register
1102 may not be available in non-secure mode.
1103
9f05027c
WD
1104config ARM_ERRATA_742230
1105 bool "ARM errata: DMB operation may be faulty"
1106 depends on CPU_V7 && SMP
62e4d357 1107 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1108 help
1109 This option enables the workaround for the 742230 Cortex-A9
1110 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1111 between two write operations may not ensure the correct visibility
1112 ordering of the two writes. This workaround sets a specific bit in
1113 the diagnostic register of the Cortex-A9 which causes the DMB
1114 instruction to behave as a DSB, ensuring the correct behaviour of
1115 the two writes.
1116
a672e99b
WD
1117config ARM_ERRATA_742231
1118 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1119 depends on CPU_V7 && SMP
62e4d357 1120 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1121 help
1122 This option enables the workaround for the 742231 Cortex-A9
1123 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1124 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1125 accessing some data located in the same cache line, may get corrupted
1126 data due to bad handling of the address hazard when the line gets
1127 replaced from one of the CPUs at the same time as another CPU is
1128 accessing it. This workaround sets specific bits in the diagnostic
1129 register of the Cortex-A9 which reduces the linefill issuing
1130 capabilities of the processor.
1131
69155794
JM
1132config ARM_ERRATA_643719
1133 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1134 depends on CPU_V7 && SMP
e5a5de44 1135 default y
69155794
JM
1136 help
1137 This option enables the workaround for the 643719 Cortex-A9 (prior to
1138 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1139 register returns zero when it should return one. The workaround
1140 corrects this value, ensuring cache maintenance operations which use
1141 it behave as intended and avoiding data corruption.
1142
cdf357f1
WD
1143config ARM_ERRATA_720789
1144 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1145 depends on CPU_V7
cdf357f1
WD
1146 help
1147 This option enables the workaround for the 720789 Cortex-A9 (prior to
1148 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1149 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1150 As a consequence of this erratum, some TLB entries which should be
1151 invalidated are not, resulting in an incoherency in the system page
1152 tables. The workaround changes the TLB flushing routines to invalidate
1153 entries regardless of the ASID.
475d92fc
WD
1154
1155config ARM_ERRATA_743622
1156 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1157 depends on CPU_V7
62e4d357 1158 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1159 help
1160 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1161 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1162 optimisation in the Cortex-A9 Store Buffer may lead to data
1163 corruption. This workaround sets a specific bit in the diagnostic
1164 register of the Cortex-A9 which disables the Store Buffer
1165 optimisation, preventing the defect from occurring. This has no
1166 visible impact on the overall performance or power consumption of the
1167 processor.
1168
9a27c27c
WD
1169config ARM_ERRATA_751472
1170 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1171 depends on CPU_V7
62e4d357 1172 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1173 help
1174 This option enables the workaround for the 751472 Cortex-A9 (prior
1175 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1176 completion of a following broadcasted operation if the second
1177 operation is received by a CPU before the ICIALLUIS has completed,
1178 potentially leading to corrupted entries in the cache or TLB.
1179
fcbdc5fe
WD
1180config ARM_ERRATA_754322
1181 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1182 depends on CPU_V7
1183 help
1184 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1185 r3p*) erratum. A speculative memory access may cause a page table walk
1186 which starts prior to an ASID switch but completes afterwards. This
1187 can populate the micro-TLB with a stale entry which may be hit with
1188 the new ASID. This workaround places two dsb instructions in the mm
1189 switching code so that no page table walks can cross the ASID switch.
1190
5dab26af
WD
1191config ARM_ERRATA_754327
1192 bool "ARM errata: no automatic Store Buffer drain"
1193 depends on CPU_V7 && SMP
1194 help
1195 This option enables the workaround for the 754327 Cortex-A9 (prior to
1196 r2p0) erratum. The Store Buffer does not have any automatic draining
1197 mechanism and therefore a livelock may occur if an external agent
1198 continuously polls a memory location waiting to observe an update.
1199 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1200 written polling loops from denying visibility of updates to memory.
1201
145e10e1
CM
1202config ARM_ERRATA_364296
1203 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1204 depends on CPU_V6
145e10e1
CM
1205 help
1206 This options enables the workaround for the 364296 ARM1136
1207 r0p2 erratum (possible cache data corruption with
1208 hit-under-miss enabled). It sets the undocumented bit 31 in
1209 the auxiliary control register and the FI bit in the control
1210 register, thus disabling hit-under-miss without putting the
1211 processor into full low interrupt latency mode. ARM11MPCore
1212 is not affected.
1213
f630c1bd
WD
1214config ARM_ERRATA_764369
1215 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1216 depends on CPU_V7 && SMP
1217 help
1218 This option enables the workaround for erratum 764369
1219 affecting Cortex-A9 MPCore with two or more processors (all
1220 current revisions). Under certain timing circumstances, a data
1221 cache line maintenance operation by MVA targeting an Inner
1222 Shareable memory region may fail to proceed up to either the
1223 Point of Coherency or to the Point of Unification of the
1224 system. This workaround adds a DSB instruction before the
1225 relevant cache maintenance functions and sets a specific bit
1226 in the diagnostic control register of the SCU.
1227
7253b85c
SH
1228config ARM_ERRATA_775420
1229 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1230 depends on CPU_V7
1231 help
1232 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1233 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1234 operation aborts with MMU exception, it might cause the processor
1235 to deadlock. This workaround puts DSB before executing ISB if
1236 an abort may occur on cache maintenance.
1237
93dc6887
CM
1238config ARM_ERRATA_798181
1239 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1240 depends on CPU_V7 && SMP
1241 help
1242 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1243 adequately shooting down all use of the old entries. This
1244 option enables the Linux kernel workaround for this erratum
1245 which sends an IPI to the CPUs that are running the same ASID
1246 as the one being invalidated.
1247
84b6504f
WD
1248config ARM_ERRATA_773022
1249 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1250 depends on CPU_V7
1251 help
1252 This option enables the workaround for the 773022 Cortex-A15
1253 (up to r0p4) erratum. In certain rare sequences of code, the
1254 loop buffer may deliver incorrect instructions. This
1255 workaround disables the loop buffer to avoid the erratum.
1256
1da177e4
LT
1257endmenu
1258
1259source "arch/arm/common/Kconfig"
1260
1da177e4
LT
1261menu "Bus support"
1262
1da177e4
LT
1263config ISA
1264 bool
1da177e4
LT
1265 help
1266 Find out whether you have ISA slots on your motherboard. ISA is the
1267 name of a bus system, i.e. the way the CPU talks to the other stuff
1268 inside your box. Other bus systems are PCI, EISA, MicroChannel
1269 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1270 newer boards don't support it. If you have ISA, say Y, otherwise N.
1271
065909b9 1272# Select ISA DMA controller support
1da177e4
LT
1273config ISA_DMA
1274 bool
065909b9 1275 select ISA_DMA_API
1da177e4 1276
065909b9 1277# Select ISA DMA interface
5cae841b
AV
1278config ISA_DMA_API
1279 bool
5cae841b 1280
1da177e4 1281config PCI
0b05da72 1282 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1283 help
1284 Find out whether you have a PCI motherboard. PCI is the name of a
1285 bus system, i.e. the way the CPU talks to the other stuff inside
1286 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1287 VESA. If you have PCI, say Y, otherwise N.
1288
52882173
AV
1289config PCI_DOMAINS
1290 bool
1291 depends on PCI
1292
8c7d1474
LP
1293config PCI_DOMAINS_GENERIC
1294 def_bool PCI_DOMAINS
1295
b080ac8a
MRJ
1296config PCI_NANOENGINE
1297 bool "BSE nanoEngine PCI support"
1298 depends on SA1100_NANOENGINE
1299 help
1300 Enable PCI on the BSE nanoEngine board.
1301
36e23590
MW
1302config PCI_SYSCALL
1303 def_bool PCI
1304
a0113a99
MR
1305config PCI_HOST_ITE8152
1306 bool
1307 depends on PCI && MACH_ARMCORE
1308 default y
1309 select DMABOUNCE
1310
1da177e4 1311source "drivers/pci/Kconfig"
3f06d157 1312source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1313
1314source "drivers/pcmcia/Kconfig"
1315
1316endmenu
1317
1318menu "Kernel Features"
1319
3b55658a
DM
1320config HAVE_SMP
1321 bool
1322 help
1323 This option should be selected by machines which have an SMP-
1324 capable CPU.
1325
1326 The only effect of this option is to make the SMP-related
1327 options available to the user for configuration.
1328
1da177e4 1329config SMP
bb2d8130 1330 bool "Symmetric Multi-Processing"
fbb4ddac 1331 depends on CPU_V6K || CPU_V7
bc28248e 1332 depends on GENERIC_CLOCKEVENTS
3b55658a 1333 depends on HAVE_SMP
801bb21c 1334 depends on MMU || ARM_MPU
0361748f 1335 select IRQ_WORK
1da177e4
LT
1336 help
1337 This enables support for systems with more than one CPU. If you have
4a474157
RG
1338 a system with only one CPU, say N. If you have a system with more
1339 than one CPU, say Y.
1da177e4 1340
4a474157 1341 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1342 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1343 you say Y here, the kernel will run on many, but not all,
1344 uniprocessor machines. On a uniprocessor machine, the kernel
1345 will run faster if you say N here.
1da177e4 1346
395cf969 1347 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1348 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1349 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1350
1351 If you don't know what to do here, say N.
1352
f00ec48f 1353config SMP_ON_UP
5744ff43 1354 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1355 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1356 default y
1357 help
1358 SMP kernels contain instructions which fail on non-SMP processors.
1359 Enabling this option allows the kernel to modify itself to make
1360 these instructions safe. Disabling it allows about 1K of space
1361 savings.
1362
1363 If you don't know what to do here, say Y.
1364
c9018aab
VG
1365config ARM_CPU_TOPOLOGY
1366 bool "Support cpu topology definition"
1367 depends on SMP && CPU_V7
1368 default y
1369 help
1370 Support ARM cpu topology definition. The MPIDR register defines
1371 affinity between processors which is then used to describe the cpu
1372 topology of an ARM System.
1373
1374config SCHED_MC
1375 bool "Multi-core scheduler support"
1376 depends on ARM_CPU_TOPOLOGY
1377 help
1378 Multi-core scheduler support improves the CPU scheduler's decision
1379 making when dealing with multi-core CPU chips at a cost of slightly
1380 increased overhead in some places. If unsure say N here.
1381
1382config SCHED_SMT
1383 bool "SMT scheduler support"
1384 depends on ARM_CPU_TOPOLOGY
1385 help
1386 Improves the CPU scheduler's decision making when dealing with
1387 MultiThreading at a cost of slightly increased overhead in some
1388 places. If unsure say N here.
1389
a8cbcd92
RK
1390config HAVE_ARM_SCU
1391 bool
a8cbcd92
RK
1392 help
1393 This option enables support for the ARM system coherency unit
1394
8a4da6e3 1395config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1396 bool "Architected timer support"
1397 depends on CPU_V7
8a4da6e3 1398 select ARM_ARCH_TIMER
0c403462 1399 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1400 help
1401 This option enables support for the ARM architected timer
1402
f32f4ce2
RK
1403config HAVE_ARM_TWD
1404 bool
da4a686a 1405 select CLKSRC_OF if OF
f32f4ce2
RK
1406 help
1407 This options enables support for the ARM timer and watchdog unit
1408
e8db288e
NP
1409config MCPM
1410 bool "Multi-Cluster Power Management"
1411 depends on CPU_V7 && SMP
1412 help
1413 This option provides the common power management infrastructure
1414 for (multi-)cluster based systems, such as big.LITTLE based
1415 systems.
1416
ebf4a5c5
HZ
1417config MCPM_QUAD_CLUSTER
1418 bool
1419 depends on MCPM
1420 help
1421 To avoid wasting resources unnecessarily, MCPM only supports up
1422 to 2 clusters by default.
1423 Platforms with 3 or 4 clusters that use MCPM must select this
1424 option to allow the additional clusters to be managed.
1425
1c33be57
NP
1426config BIG_LITTLE
1427 bool "big.LITTLE support (Experimental)"
1428 depends on CPU_V7 && SMP
1429 select MCPM
1430 help
1431 This option enables support selections for the big.LITTLE
1432 system architecture.
1433
1434config BL_SWITCHER
1435 bool "big.LITTLE switcher support"
6c044fec 1436 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
1c33be57 1437 select ARM_CPU_SUSPEND
51aaf81f 1438 select CPU_PM
1c33be57
NP
1439 help
1440 The big.LITTLE "switcher" provides the core functionality to
1441 transparently handle transition between a cluster of A15's
1442 and a cluster of A7's in a big.LITTLE system.
1443
b22537c6
NP
1444config BL_SWITCHER_DUMMY_IF
1445 tristate "Simple big.LITTLE switcher user interface"
1446 depends on BL_SWITCHER && DEBUG_KERNEL
1447 help
1448 This is a simple and dummy char dev interface to control
1449 the big.LITTLE switcher core code. It is meant for
1450 debugging purposes only.
1451
8d5796d2
LB
1452choice
1453 prompt "Memory split"
006fa259 1454 depends on MMU
8d5796d2
LB
1455 default VMSPLIT_3G
1456 help
1457 Select the desired split between kernel and user memory.
1458
1459 If you are not absolutely sure what you are doing, leave this
1460 option alone!
1461
1462 config VMSPLIT_3G
1463 bool "3G/1G user/kernel split"
63ce446c
NP
1464 config VMSPLIT_3G_OPT
1465 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1466 config VMSPLIT_2G
1467 bool "2G/2G user/kernel split"
1468 config VMSPLIT_1G
1469 bool "1G/3G user/kernel split"
1470endchoice
1471
1472config PAGE_OFFSET
1473 hex
006fa259 1474 default PHYS_OFFSET if !MMU
8d5796d2
LB
1475 default 0x40000000 if VMSPLIT_1G
1476 default 0x80000000 if VMSPLIT_2G
63ce446c 1477 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1478 default 0xC0000000
1479
1da177e4
LT
1480config NR_CPUS
1481 int "Maximum number of CPUs (2-32)"
1482 range 2 32
1483 depends on SMP
1484 default "4"
1485
a054a811 1486config HOTPLUG_CPU
00b7dede 1487 bool "Support for hot-pluggable CPUs"
40b31360 1488 depends on SMP
a054a811
RK
1489 help
1490 Say Y here to experiment with turning CPUs off and on. CPUs
1491 can be controlled through /sys/devices/system/cpu.
1492
2bdd424f
WD
1493config ARM_PSCI
1494 bool "Support for the ARM Power State Coordination Interface (PSCI)"
e679660d 1495 depends on HAVE_ARM_SMCCC
be120397 1496 select ARM_PSCI_FW
2bdd424f
WD
1497 help
1498 Say Y here if you want Linux to communicate with system firmware
1499 implementing the PSCI specification for CPU-centric power
1500 management operations described in ARM document number ARM DEN
1501 0022A ("Power State Coordination Interface System Software on
1502 ARM processors").
1503
2a6ad871
MR
1504# The GPIO number here must be sorted by descending number. In case of
1505# a multiplatform kernel, we just want the highest value required by the
1506# selected platforms.
44986ab0
PDSN
1507config ARCH_NR_GPIO
1508 int
b35d2e56
GF
1509 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1510 ARCH_ZYNQ
aa42587a
TF
1511 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1512 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1513 default 416 if ARCH_SUNXI
06b851e5 1514 default 392 if ARCH_U8500
01bb914c 1515 default 352 if ARCH_VT8500
7b5da4c3 1516 default 288 if ARCH_ROCKCHIP
2a6ad871 1517 default 264 if MACH_H4700
44986ab0
PDSN
1518 default 0
1519 help
1520 Maximum number of GPIOs in the system.
1521
1522 If unsure, leave the default value.
1523
d45a398f 1524source kernel/Kconfig.preempt
1da177e4 1525
c9218b16 1526config HZ_FIXED
f8065813 1527 int
070b8b43 1528 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1529 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1530 default 128 if SOC_AT91RM9200
47d84682 1531 default 0
c9218b16
RK
1532
1533choice
47d84682 1534 depends on HZ_FIXED = 0
c9218b16
RK
1535 prompt "Timer frequency"
1536
1537config HZ_100
1538 bool "100 Hz"
1539
1540config HZ_200
1541 bool "200 Hz"
1542
1543config HZ_250
1544 bool "250 Hz"
1545
1546config HZ_300
1547 bool "300 Hz"
1548
1549config HZ_500
1550 bool "500 Hz"
1551
1552config HZ_1000
1553 bool "1000 Hz"
1554
1555endchoice
1556
1557config HZ
1558 int
47d84682 1559 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1560 default 100 if HZ_100
1561 default 200 if HZ_200
1562 default 250 if HZ_250
1563 default 300 if HZ_300
1564 default 500 if HZ_500
1565 default 1000
1566
1567config SCHED_HRTICK
1568 def_bool HIGH_RES_TIMERS
f8065813 1569
16c79651 1570config THUMB2_KERNEL
bc7dea00 1571 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1572 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1573 default y if CPU_THUMBONLY
16c79651
CM
1574 select AEABI
1575 select ARM_ASM_UNIFIED
89bace65 1576 select ARM_UNWIND
16c79651
CM
1577 help
1578 By enabling this option, the kernel will be compiled in
1579 Thumb-2 mode. A compiler/assembler that understand the unified
1580 ARM-Thumb syntax is needed.
1581
1582 If unsure, say N.
1583
6f685c5c
DM
1584config THUMB2_AVOID_R_ARM_THM_JUMP11
1585 bool "Work around buggy Thumb-2 short branch relocations in gas"
1586 depends on THUMB2_KERNEL && MODULES
1587 default y
1588 help
1589 Various binutils versions can resolve Thumb-2 branches to
1590 locally-defined, preemptible global symbols as short-range "b.n"
1591 branch instructions.
1592
1593 This is a problem, because there's no guarantee the final
1594 destination of the symbol, or any candidate locations for a
1595 trampoline, are within range of the branch. For this reason, the
1596 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1597 relocation in modules at all, and it makes little sense to add
1598 support.
1599
1600 The symptom is that the kernel fails with an "unsupported
1601 relocation" error when loading some modules.
1602
1603 Until fixed tools are available, passing
1604 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1605 code which hits this problem, at the cost of a bit of extra runtime
1606 stack usage in some cases.
1607
1608 The problem is described in more detail at:
1609 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1610
1611 Only Thumb-2 kernels are affected.
1612
1613 Unless you are sure your tools don't have this problem, say Y.
1614
0becb088
CM
1615config ARM_ASM_UNIFIED
1616 bool
1617
42f25bdd
NP
1618config ARM_PATCH_IDIV
1619 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1620 depends on CPU_32v7 && !XIP_KERNEL
1621 default y
1622 help
1623 The ARM compiler inserts calls to __aeabi_idiv() and
1624 __aeabi_uidiv() when it needs to perform division on signed
1625 and unsigned integers. Some v7 CPUs have support for the sdiv
1626 and udiv instructions that can be used to implement those
1627 functions.
1628
1629 Enabling this option allows the kernel to modify itself to
1630 replace the first two instructions of these library functions
1631 with the sdiv or udiv plus "bx lr" instructions when the CPU
1632 it is running on supports them. Typically this will be faster
1633 and less power intensive than running the original library
1634 code to do integer division.
1635
704bdda0
NP
1636config AEABI
1637 bool "Use the ARM EABI to compile the kernel"
1638 help
1639 This option allows for the kernel to be compiled using the latest
1640 ARM ABI (aka EABI). This is only useful if you are using a user
1641 space environment that is also compiled with EABI.
1642
1643 Since there are major incompatibilities between the legacy ABI and
1644 EABI, especially with regard to structure member alignment, this
1645 option also changes the kernel syscall calling convention to
1646 disambiguate both ABIs and allow for backward compatibility support
1647 (selected with CONFIG_OABI_COMPAT).
1648
1649 To use this you need GCC version 4.0.0 or later.
1650
6c90c872 1651config OABI_COMPAT
a73a3ff1 1652 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1653 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1654 help
1655 This option preserves the old syscall interface along with the
1656 new (ARM EABI) one. It also provides a compatibility layer to
1657 intercept syscalls that have structure arguments which layout
1658 in memory differs between the legacy ABI and the new ARM EABI
1659 (only for non "thumb" binaries). This option adds a tiny
1660 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1661
1662 The seccomp filter system will not be available when this is
1663 selected, since there is no way yet to sensibly distinguish
1664 between calling conventions during filtering.
1665
6c90c872
NP
1666 If you know you'll be using only pure EABI user space then you
1667 can say N here. If this option is not selected and you attempt
1668 to execute a legacy ABI binary then the result will be
1669 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1670 at all). If in doubt say N.
6c90c872 1671
eb33575c 1672config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1673 bool
e80d6a24 1674
05944d74
RK
1675config ARCH_SPARSEMEM_ENABLE
1676 bool
1677
07a2f737
RK
1678config ARCH_SPARSEMEM_DEFAULT
1679 def_bool ARCH_SPARSEMEM_ENABLE
1680
05944d74 1681config ARCH_SELECT_MEMORY_MODEL
be370302 1682 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1683
7b7bf499
WD
1684config HAVE_ARCH_PFN_VALID
1685 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1686
b8cd51af
SC
1687config HAVE_GENERIC_RCU_GUP
1688 def_bool y
1689 depends on ARM_LPAE
1690
053a96ca 1691config HIGHMEM
e8db89a2
RK
1692 bool "High Memory Support"
1693 depends on MMU
053a96ca
NP
1694 help
1695 The address space of ARM processors is only 4 Gigabytes large
1696 and it has to accommodate user address space, kernel address
1697 space as well as some memory mapped IO. That means that, if you
1698 have a large amount of physical memory and/or IO, not all of the
1699 memory can be "permanently mapped" by the kernel. The physical
1700 memory that is not permanently mapped is called "high memory".
1701
1702 Depending on the selected kernel/user memory split, minimum
1703 vmalloc space and actual amount of RAM, you may not need this
1704 option which should result in a slightly faster kernel.
1705
1706 If unsure, say n.
1707
65cec8e3 1708config HIGHPTE
9a431bd5 1709 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1710 depends on HIGHMEM
9a431bd5 1711 default y
b4d103d1
RK
1712 help
1713 The VM uses one page of physical memory for each page table.
1714 For systems with a lot of processes, this can use a lot of
1715 precious low memory, eventually leading to low memory being
1716 consumed by page tables. Setting this option will allow
1717 user-space 2nd level page tables to reside in high memory.
65cec8e3 1718
a5e090ac
RK
1719config CPU_SW_DOMAIN_PAN
1720 bool "Enable use of CPU domains to implement privileged no-access"
1721 depends on MMU && !ARM_LPAE
1b8873a0
JI
1722 default y
1723 help
a5e090ac
RK
1724 Increase kernel security by ensuring that normal kernel accesses
1725 are unable to access userspace addresses. This can help prevent
1726 use-after-free bugs becoming an exploitable privilege escalation
1727 by ensuring that magic values (such as LIST_POISON) will always
1728 fault when dereferenced.
1729
1730 CPUs with low-vector mappings use a best-efforts implementation.
1731 Their lower 1MB needs to remain accessible for the vectors, but
1732 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1733
1b8873a0 1734config HW_PERF_EVENTS
fa8ad788
MR
1735 def_bool y
1736 depends on ARM_PMU
1b8873a0 1737
1355e2a6
CM
1738config SYS_SUPPORTS_HUGETLBFS
1739 def_bool y
1740 depends on ARM_LPAE
1741
8d962507
CM
1742config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1743 def_bool y
1744 depends on ARM_LPAE
1745
4bfab203
SC
1746config ARCH_WANT_GENERAL_HUGETLB
1747 def_bool y
1748
7d485f64
AB
1749config ARM_MODULE_PLTS
1750 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1751 depends on MODULES
1752 help
1753 Allocate PLTs when loading modules so that jumps and calls whose
1754 targets are too far away for their relative offsets to be encoded
1755 in the instructions themselves can be bounced via veneers in the
1756 module's PLT. This allows modules to be allocated in the generic
1757 vmalloc area after the dedicated module memory area has been
1758 exhausted. The modules will use slightly more memory, but after
1759 rounding up to page size, the actual memory footprint is usually
1760 the same.
1761
1762 Say y if you are getting out of memory errors while loading modules
1763
3f22ab27
DH
1764source "mm/Kconfig"
1765
c1b2d970 1766config FORCE_MAX_ZONEORDER
36d6c928 1767 int "Maximum zone order"
898f08e1 1768 default "12" if SOC_AM33XX
6d85e2b0 1769 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1770 default "11"
1771 help
1772 The kernel memory allocator divides physically contiguous memory
1773 blocks into "zones", where each zone is a power of two number of
1774 pages. This option selects the largest power of two that the kernel
1775 keeps in the memory allocator. If you need to allocate very large
1776 blocks of physically contiguous memory, then you may need to
1777 increase this value.
1778
1779 This config option is actually maximum order plus one. For example,
1780 a value of 11 means that the largest free memory block is 2^10 pages.
1781
1da177e4
LT
1782config ALIGNMENT_TRAP
1783 bool
f12d0d7c 1784 depends on CPU_CP15_MMU
1da177e4 1785 default y if !ARCH_EBSA110
e119bfff 1786 select HAVE_PROC_CPU if PROC_FS
1da177e4 1787 help
84eb8d06 1788 ARM processors cannot fetch/store information which is not
1da177e4
LT
1789 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1790 address divisible by 4. On 32-bit ARM processors, these non-aligned
1791 fetch/store instructions will be emulated in software if you say
1792 here, which has a severe performance impact. This is necessary for
1793 correct operation of some network protocols. With an IP-only
1794 configuration it is safe to say N, otherwise say Y.
1795
39ec58f3 1796config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1797 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1798 depends on MMU
39ec58f3
LB
1799 default y if CPU_FEROCEON
1800 help
1801 Implement faster copy_to_user and clear_user methods for CPU
1802 cores where a 8-word STM instruction give significantly higher
1803 memory write throughput than a sequence of individual 32bit stores.
1804
1805 A possible side effect is a slight increase in scheduling latency
1806 between threads sharing the same address space if they invoke
1807 such copy operations with large buffers.
1808
1809 However, if the CPU data cache is using a write-allocate mode,
1810 this option is unlikely to provide any performance gain.
1811
70c70d97
NP
1812config SECCOMP
1813 bool
1814 prompt "Enable seccomp to safely compute untrusted bytecode"
1815 ---help---
1816 This kernel feature is useful for number crunching applications
1817 that may need to compute untrusted bytecode during their
1818 execution. By using pipes or other transports made available to
1819 the process as file descriptors supporting the read/write
1820 syscalls, it's possible to isolate those applications in
1821 their own address space using seccomp. Once seccomp is
1822 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1823 and the task is only allowed to execute a few safe syscalls
1824 defined by each seccomp mode.
1825
06e6295b
SS
1826config SWIOTLB
1827 def_bool y
1828
1829config IOMMU_HELPER
1830 def_bool SWIOTLB
1831
02c2433b
SS
1832config PARAVIRT
1833 bool "Enable paravirtualization code"
1834 help
1835 This changes the kernel so it can modify itself when it is run
1836 under a hypervisor, potentially improving performance significantly
1837 over full virtualization.
1838
1839config PARAVIRT_TIME_ACCOUNTING
1840 bool "Paravirtual steal time accounting"
1841 select PARAVIRT
1842 default n
1843 help
1844 Select this option to enable fine granularity task steal time
1845 accounting. Time spent executing other tasks in parallel with
1846 the current vCPU is discounted from the vCPU power. To account for
1847 that, there can be a small performance impact.
1848
1849 If in doubt, say N here.
1850
eff8d644
SS
1851config XEN_DOM0
1852 def_bool y
1853 depends on XEN
1854
1855config XEN
c2ba1f7d 1856 bool "Xen guest support on ARM"
85323a99 1857 depends on ARM && AEABI && OF
f880b67d 1858 depends on CPU_V7 && !CPU_V6
85323a99 1859 depends on !GENERIC_ATOMIC64
7693decc 1860 depends on MMU
51aaf81f 1861 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1862 select ARM_PSCI
83862ccf 1863 select SWIOTLB_XEN
02c2433b 1864 select PARAVIRT
eff8d644
SS
1865 help
1866 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1867
1da177e4
LT
1868endmenu
1869
1870menu "Boot options"
1871
9eb8f674
GL
1872config USE_OF
1873 bool "Flattened Device Tree support"
b1b3f49c 1874 select IRQ_DOMAIN
9eb8f674 1875 select OF
9eb8f674
GL
1876 help
1877 Include support for flattened device tree machine descriptions.
1878
bd51e2f5
NP
1879config ATAGS
1880 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1881 default y
1882 help
1883 This is the traditional way of passing data to the kernel at boot
1884 time. If you are solely relying on the flattened device tree (or
1885 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1886 to remove ATAGS support from your kernel binary. If unsure,
1887 leave this to y.
1888
1889config DEPRECATED_PARAM_STRUCT
1890 bool "Provide old way to pass kernel parameters"
1891 depends on ATAGS
1892 help
1893 This was deprecated in 2001 and announced to live on for 5 years.
1894 Some old boot loaders still use this way.
1895
1da177e4
LT
1896# Compressed boot loader in ROM. Yes, we really want to ask about
1897# TEXT and BSS so we preserve their values in the config files.
1898config ZBOOT_ROM_TEXT
1899 hex "Compressed ROM boot loader base address"
1900 default "0"
1901 help
1902 The physical address at which the ROM-able zImage is to be
1903 placed in the target. Platforms which normally make use of
1904 ROM-able zImage formats normally set this to a suitable
1905 value in their defconfig file.
1906
1907 If ZBOOT_ROM is not enabled, this has no effect.
1908
1909config ZBOOT_ROM_BSS
1910 hex "Compressed ROM boot loader BSS address"
1911 default "0"
1912 help
f8c440b2
DF
1913 The base address of an area of read/write memory in the target
1914 for the ROM-able zImage which must be available while the
1915 decompressor is running. It must be large enough to hold the
1916 entire decompressed kernel plus an additional 128 KiB.
1917 Platforms which normally make use of ROM-able zImage formats
1918 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1919
1920 If ZBOOT_ROM is not enabled, this has no effect.
1921
1922config ZBOOT_ROM
1923 bool "Compressed boot loader in ROM/flash"
1924 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1925 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1926 help
1927 Say Y here if you intend to execute your compressed kernel image
1928 (zImage) directly from ROM or flash. If unsure, say N.
1929
e2a6a3aa
JB
1930config ARM_APPENDED_DTB
1931 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1932 depends on OF
e2a6a3aa
JB
1933 help
1934 With this option, the boot code will look for a device tree binary
1935 (DTB) appended to zImage
1936 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1937
1938 This is meant as a backward compatibility convenience for those
1939 systems with a bootloader that can't be upgraded to accommodate
1940 the documented boot protocol using a device tree.
1941
1942 Beware that there is very little in terms of protection against
1943 this option being confused by leftover garbage in memory that might
1944 look like a DTB header after a reboot if no actual DTB is appended
1945 to zImage. Do not leave this option active in a production kernel
1946 if you don't intend to always append a DTB. Proper passing of the
1947 location into r2 of a bootloader provided DTB is always preferable
1948 to this option.
1949
b90b9a38
NP
1950config ARM_ATAG_DTB_COMPAT
1951 bool "Supplement the appended DTB with traditional ATAG information"
1952 depends on ARM_APPENDED_DTB
1953 help
1954 Some old bootloaders can't be updated to a DTB capable one, yet
1955 they provide ATAGs with memory configuration, the ramdisk address,
1956 the kernel cmdline string, etc. Such information is dynamically
1957 provided by the bootloader and can't always be stored in a static
1958 DTB. To allow a device tree enabled kernel to be used with such
1959 bootloaders, this option allows zImage to extract the information
1960 from the ATAG list and store it at run time into the appended DTB.
1961
d0f34a11
GR
1962choice
1963 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1964 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1965
1966config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1967 bool "Use bootloader kernel arguments if available"
1968 help
1969 Uses the command-line options passed by the boot loader instead of
1970 the device tree bootargs property. If the boot loader doesn't provide
1971 any, the device tree bootargs property will be used.
1972
1973config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1974 bool "Extend with bootloader kernel arguments"
1975 help
1976 The command-line arguments provided by the boot loader will be
1977 appended to the the device tree bootargs property.
1978
1979endchoice
1980
1da177e4
LT
1981config CMDLINE
1982 string "Default kernel command string"
1983 default ""
1984 help
1985 On some architectures (EBSA110 and CATS), there is currently no way
1986 for the boot loader to pass arguments to the kernel. For these
1987 architectures, you should supply some command-line options at build
1988 time by entering them here. As a minimum, you should specify the
1989 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1990
4394c124
VB
1991choice
1992 prompt "Kernel command line type" if CMDLINE != ""
1993 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1994 depends on ATAGS
4394c124
VB
1995
1996config CMDLINE_FROM_BOOTLOADER
1997 bool "Use bootloader kernel arguments if available"
1998 help
1999 Uses the command-line options passed by the boot loader. If
2000 the boot loader doesn't provide any, the default kernel command
2001 string provided in CMDLINE will be used.
2002
2003config CMDLINE_EXTEND
2004 bool "Extend bootloader kernel arguments"
2005 help
2006 The command-line arguments provided by the boot loader will be
2007 appended to the default kernel command string.
2008
92d2040d
AH
2009config CMDLINE_FORCE
2010 bool "Always use the default kernel command string"
92d2040d
AH
2011 help
2012 Always use the default kernel command string, even if the boot
2013 loader passes other arguments to the kernel.
2014 This is useful if you cannot or don't want to change the
2015 command-line options your boot loader passes to the kernel.
4394c124 2016endchoice
92d2040d 2017
1da177e4
LT
2018config XIP_KERNEL
2019 bool "Kernel Execute-In-Place from ROM"
10968131 2020 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2021 help
2022 Execute-In-Place allows the kernel to run from non-volatile storage
2023 directly addressable by the CPU, such as NOR flash. This saves RAM
2024 space since the text section of the kernel is not loaded from flash
2025 to RAM. Read-write sections, such as the data section and stack,
2026 are still copied to RAM. The XIP kernel is not compressed since
2027 it has to run directly from flash, so it will take more space to
2028 store it. The flash address used to link the kernel object files,
2029 and for storing it, is configuration dependent. Therefore, if you
2030 say Y here, you must know the proper physical address where to
2031 store the kernel image depending on your own flash memory usage.
2032
2033 Also note that the make target becomes "make xipImage" rather than
2034 "make zImage" or "make Image". The final kernel binary to put in
2035 ROM memory will be arch/arm/boot/xipImage.
2036
2037 If unsure, say N.
2038
2039config XIP_PHYS_ADDR
2040 hex "XIP Kernel Physical Location"
2041 depends on XIP_KERNEL
2042 default "0x00080000"
2043 help
2044 This is the physical address in your flash memory the kernel will
2045 be linked for and stored to. This address is dependent on your
2046 own flash usage.
2047
c587e4a6
RP
2048config KEXEC
2049 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2050 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2051 depends on !CPU_V7M
2965faa5 2052 select KEXEC_CORE
c587e4a6
RP
2053 help
2054 kexec is a system call that implements the ability to shutdown your
2055 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2056 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2057 you can start any kernel with it, not just Linux.
2058
2059 It is an ongoing process to be certain the hardware in a machine
2060 is properly shutdown, so do not be surprised if this code does not
bf220695 2061 initially work for you.
c587e4a6 2062
4cd9d6f7
RP
2063config ATAGS_PROC
2064 bool "Export atags in procfs"
bd51e2f5 2065 depends on ATAGS && KEXEC
b98d7291 2066 default y
4cd9d6f7
RP
2067 help
2068 Should the atags used to boot the kernel be exported in an "atags"
2069 file in procfs. Useful with kexec.
2070
cb5d39b3
MW
2071config CRASH_DUMP
2072 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2073 help
2074 Generate crash dump after being started by kexec. This should
2075 be normally only set in special crash dump kernels which are
2076 loaded in the main kernel with kexec-tools into a specially
2077 reserved region and then later executed after a crash by
2078 kdump/kexec. The crash dump kernel must be compiled to a
2079 memory address not used by the main kernel
2080
2081 For more details see Documentation/kdump/kdump.txt
2082
e69edc79
EM
2083config AUTO_ZRELADDR
2084 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2085 help
2086 ZRELADDR is the physical address where the decompressed kernel
2087 image will be placed. If AUTO_ZRELADDR is selected, the address
2088 will be determined at run-time by masking the current IP with
2089 0xf8000000. This assumes the zImage being placed in the first 128MB
2090 from start of memory.
2091
81a0bc39
RF
2092config EFI_STUB
2093 bool
2094
2095config EFI
2096 bool "UEFI runtime support"
2097 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2098 select UCS2_STRING
2099 select EFI_PARAMS_FROM_FDT
2100 select EFI_STUB
2101 select EFI_ARMSTUB
2102 select EFI_RUNTIME_WRAPPERS
2103 ---help---
2104 This option provides support for runtime services provided
2105 by UEFI firmware (such as non-volatile variables, realtime
2106 clock, and platform reset). A UEFI stub is also provided to
2107 allow the kernel to be booted as an EFI application. This
2108 is only useful for kernels that may run on systems that have
2109 UEFI firmware.
2110
1da177e4
LT
2111endmenu
2112
ac9d7efc 2113menu "CPU Power Management"
1da177e4 2114
1da177e4 2115source "drivers/cpufreq/Kconfig"
1da177e4 2116
ac9d7efc
RK
2117source "drivers/cpuidle/Kconfig"
2118
2119endmenu
2120
1da177e4
LT
2121menu "Floating point emulation"
2122
2123comment "At least one emulation must be selected"
2124
2125config FPE_NWFPE
2126 bool "NWFPE math emulation"
593c252a 2127 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2128 ---help---
2129 Say Y to include the NWFPE floating point emulator in the kernel.
2130 This is necessary to run most binaries. Linux does not currently
2131 support floating point hardware so you need to say Y here even if
2132 your machine has an FPA or floating point co-processor podule.
2133
2134 You may say N here if you are going to load the Acorn FPEmulator
2135 early in the bootup.
2136
2137config FPE_NWFPE_XP
2138 bool "Support extended precision"
bedf142b 2139 depends on FPE_NWFPE
1da177e4
LT
2140 help
2141 Say Y to include 80-bit support in the kernel floating-point
2142 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2143 Note that gcc does not generate 80-bit operations by default,
2144 so in most cases this option only enlarges the size of the
2145 floating point emulator without any good reason.
2146
2147 You almost surely want to say N here.
2148
2149config FPE_FASTFPE
2150 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2151 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2152 ---help---
2153 Say Y here to include the FAST floating point emulator in the kernel.
2154 This is an experimental much faster emulator which now also has full
2155 precision for the mantissa. It does not support any exceptions.
2156 It is very simple, and approximately 3-6 times faster than NWFPE.
2157
2158 It should be sufficient for most programs. It may be not suitable
2159 for scientific calculations, but you have to check this for yourself.
2160 If you do not feel you need a faster FP emulation you should better
2161 choose NWFPE.
2162
2163config VFP
2164 bool "VFP-format floating point maths"
e399b1a4 2165 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2166 help
2167 Say Y to include VFP support code in the kernel. This is needed
2168 if your hardware includes a VFP unit.
2169
2170 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2171 release notes and additional status information.
2172
2173 Say N if your target does not have VFP hardware.
2174
25ebee02
CM
2175config VFPv3
2176 bool
2177 depends on VFP
2178 default y if CPU_V7
2179
b5872db4
CM
2180config NEON
2181 bool "Advanced SIMD (NEON) Extension support"
2182 depends on VFPv3 && CPU_V7
2183 help
2184 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2185 Extension.
2186
73c132c1
AB
2187config KERNEL_MODE_NEON
2188 bool "Support for NEON in kernel mode"
c4a30c3b 2189 depends on NEON && AEABI
73c132c1
AB
2190 help
2191 Say Y to include support for NEON in kernel mode.
2192
1da177e4
LT
2193endmenu
2194
2195menu "Userspace binary formats"
2196
2197source "fs/Kconfig.binfmt"
2198
1da177e4
LT
2199endmenu
2200
2201menu "Power management options"
2202
eceab4ac 2203source "kernel/power/Kconfig"
1da177e4 2204
f4cb5700 2205config ARCH_SUSPEND_POSSIBLE
19a0519d 2206 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2207 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2208 def_bool y
2209
15e0d9e3
AB
2210config ARM_CPU_SUSPEND
2211 def_bool PM_SLEEP
2212
603fb42a
SC
2213config ARCH_HIBERNATION_POSSIBLE
2214 bool
2215 depends on MMU
2216 default y if ARCH_SUSPEND_POSSIBLE
2217
1da177e4
LT
2218endmenu
2219
d5950b43
SR
2220source "net/Kconfig"
2221
ac25150f 2222source "drivers/Kconfig"
1da177e4 2223
916f743d
KG
2224source "drivers/firmware/Kconfig"
2225
1da177e4
LT
2226source "fs/Kconfig"
2227
1da177e4
LT
2228source "arch/arm/Kconfig.debug"
2229
2230source "security/Kconfig"
2231
2232source "crypto/Kconfig"
652ccae5
AB
2233if CRYPTO
2234source "arch/arm/crypto/Kconfig"
2235endif
1da177e4
LT
2236
2237source "lib/Kconfig"
749cf76c
CD
2238
2239source "arch/arm/kvm/Kconfig"
This page took 1.848571 seconds and 5 git commands to generate.