ARM: mxs: adopt irq_domain support for icoll driver
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
c7909509 9 select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
7463449b 14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
856bc356 19 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 26 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
6e8699f7 29 select HAVE_KERNEL_LZMA
a7f464f3 30 select HAVE_KERNEL_XZ
e360adbe 31 select HAVE_IRQ_WORK
7ada189f
JI
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
e513f8bf 34 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 36 select HAVE_C_RECORDMCOUNT
e2a93ecc 37 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
25a5662a 40 select GENERIC_IRQ_SHOW
d4aa8b15 41 select GENERIC_IRQ_PROBE
c1d7e01d 42 select ARCH_WANT_IPC_PARSE_VERSION
d4aa8b15 43 select HARDIRQS_SW_RESEND
1fb90263 44 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 45 select GENERIC_PCI_IOMAP
e47b65b0 46 select HAVE_BPF_JIT
84ec6d57 47 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
48 select KTIME_SCALAR
49 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
50 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
b9a50f74 52 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
1da177e4
LT
53 help
54 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 55 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 56 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 57 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
58 Europe. There is an ARM Linux project with a web page at
59 <http://www.arm.linux.org.uk/>.
60
74facffe
RK
61config ARM_HAS_SG_CHAIN
62 bool
63
4ce63fcd
MS
64config NEED_SG_DMA_LENGTH
65 bool
66
67config ARM_DMA_USE_IOMMU
68 select NEED_SG_DMA_LENGTH
69 select ARM_HAS_SG_CHAIN
70 bool
71
1a189b97
RK
72config HAVE_PWM
73 bool
74
0b05da72
HUK
75config MIGHT_HAVE_PCI
76 bool
77
75e7153a
RB
78config SYS_SUPPORTS_APM_EMULATION
79 bool
80
0a938b97
DB
81config GENERIC_GPIO
82 bool
0a938b97 83
bc581770
LW
84config HAVE_TCM
85 bool
86 select GENERIC_ALLOCATOR
87
e119bfff
RK
88config HAVE_PROC_CPU
89 bool
90
5ea81769
AV
91config NO_IOPORT
92 bool
5ea81769 93
1da177e4
LT
94config EISA
95 bool
96 ---help---
97 The Extended Industry Standard Architecture (EISA) bus was
98 developed as an open alternative to the IBM MicroChannel bus.
99
100 The EISA bus provided some of the features of the IBM MicroChannel
101 bus while maintaining backward compatibility with cards made for
102 the older ISA bus. The EISA bus saw limited use between 1988 and
103 1995 when it was made obsolete by the PCI bus.
104
105 Say Y here if you are building a kernel for an EISA-based machine.
106
107 Otherwise, say N.
108
109config SBUS
110 bool
111
f16fb1ec
RK
112config STACKTRACE_SUPPORT
113 bool
114 default y
115
f76e9154
NP
116config HAVE_LATENCYTOP_SUPPORT
117 bool
118 depends on !SMP
119 default y
120
f16fb1ec
RK
121config LOCKDEP_SUPPORT
122 bool
123 default y
124
7ad1bcb2
RK
125config TRACE_IRQFLAGS_SUPPORT
126 bool
127 default y
128
95c354fe
NP
129config GENERIC_LOCKBREAK
130 bool
131 default y
132 depends on SMP && PREEMPT
133
1da177e4
LT
134config RWSEM_GENERIC_SPINLOCK
135 bool
136 default y
137
138config RWSEM_XCHGADD_ALGORITHM
139 bool
140
f0d1b0b3
DH
141config ARCH_HAS_ILOG2_U32
142 bool
f0d1b0b3
DH
143
144config ARCH_HAS_ILOG2_U64
145 bool
f0d1b0b3 146
89c52ed4
BD
147config ARCH_HAS_CPUFREQ
148 bool
149 help
150 Internal node to signify that the ARCH has CPUFREQ support
151 and that the relevant menu configurations are displayed for
152 it.
153
b89c3b16
AM
154config GENERIC_HWEIGHT
155 bool
156 default y
157
1da177e4
LT
158config GENERIC_CALIBRATE_DELAY
159 bool
160 default y
161
a08b6b79
Z
162config ARCH_MAY_HAVE_PC_FDC
163 bool
164
5ac6da66
CL
165config ZONE_DMA
166 bool
5ac6da66 167
ccd7ab7f
FT
168config NEED_DMA_MAP_STATE
169 def_bool y
170
58af4a24
RH
171config ARCH_HAS_DMA_SET_COHERENT_MASK
172 bool
173
1da177e4
LT
174config GENERIC_ISA_DMA
175 bool
176
1da177e4
LT
177config FIQ
178 bool
179
13a5045d
RH
180config NEED_RET_TO_USER
181 bool
182
034d2f5a
AV
183config ARCH_MTD_XIP
184 bool
185
c760fc19
HC
186config VECTORS_BASE
187 hex
6afd6fae 188 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
189 default DRAM_BASE if REMAP_VECTORS_TO_RAM
190 default 0x00000000
191 help
192 The base address of exception vectors.
193
dc21af99 194config ARM_PATCH_PHYS_VIRT
c1becedc
RK
195 bool "Patch physical to virtual translations at runtime" if EMBEDDED
196 default y
b511d75d 197 depends on !XIP_KERNEL && MMU
dc21af99
RK
198 depends on !ARCH_REALVIEW || !SPARSEMEM
199 help
111e9a5c
RK
200 Patch phys-to-virt and virt-to-phys translation functions at
201 boot and module load time according to the position of the
202 kernel in system memory.
dc21af99 203
111e9a5c 204 This can only be used with non-XIP MMU kernels where the base
daece596 205 of physical memory is at a 16MB boundary.
dc21af99 206
c1becedc
RK
207 Only disable this option if you know that you do not require
208 this feature (eg, building a kernel for a single machine) and
209 you need to shrink the kernel to the minimal size.
dc21af99 210
c334bc15
RH
211config NEED_MACH_IO_H
212 bool
213 help
214 Select this when mach/io.h is required to provide special
215 definitions for this platform. The need for mach/io.h should
216 be avoided when possible.
217
0cdc8b92 218config NEED_MACH_MEMORY_H
1b9f95f8
NP
219 bool
220 help
0cdc8b92
NP
221 Select this when mach/memory.h is required to provide special
222 definitions for this platform. The need for mach/memory.h should
223 be avoided when possible.
dc21af99 224
1b9f95f8 225config PHYS_OFFSET
974c0724 226 hex "Physical address of main memory" if MMU
0cdc8b92 227 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 228 default DRAM_BASE if !MMU
111e9a5c 229 help
1b9f95f8
NP
230 Please provide the physical address corresponding to the
231 location of main memory in your system.
cada3c08 232
87e040b6
SG
233config GENERIC_BUG
234 def_bool y
235 depends on BUG
236
1da177e4
LT
237source "init/Kconfig"
238
dc52ddc0
MH
239source "kernel/Kconfig.freezer"
240
1da177e4
LT
241menu "System Type"
242
3c427975
HC
243config MMU
244 bool "MMU-based Paged Memory Management Support"
245 default y
246 help
247 Select if you want MMU-based virtualised addressing space
248 support by paged memory management. If unsure, say 'Y'.
249
ccf50e23
RK
250#
251# The "ARM system type" choice list is ordered alphabetically by option
252# text. Please add new entries in the option alphabetic order.
253#
1da177e4
LT
254choice
255 prompt "ARM system type"
6a0e2430 256 default ARCH_VERSATILE
1da177e4 257
66314223
DN
258config ARCH_SOCFPGA
259 bool "Altera SOCFPGA family"
260 select ARCH_WANT_OPTIONAL_GPIOLIB
261 select ARM_AMBA
262 select ARM_GIC
263 select CACHE_L2X0
264 select CLKDEV_LOOKUP
265 select COMMON_CLK
266 select CPU_V7
267 select DW_APB_TIMER
268 select DW_APB_TIMER_OF
269 select GENERIC_CLOCKEVENTS
270 select GPIO_PL061 if GPIOLIB
271 select HAVE_ARM_SCU
272 select SPARSE_IRQ
273 select USE_OF
274 help
275 This enables support for Altera SOCFPGA Cyclone V platform
276
4af6fee1
DS
277config ARCH_INTEGRATOR
278 bool "ARM Ltd. Integrator family"
279 select ARM_AMBA
89c52ed4 280 select ARCH_HAS_CPUFREQ
a613163d
LW
281 select COMMON_CLK
282 select CLK_VERSATILE
9904f793 283 select HAVE_TCM
c5a0adb5 284 select ICST
13edd86d 285 select GENERIC_CLOCKEVENTS
f4b8b319 286 select PLAT_VERSATILE
c41b16f8 287 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 288 select NEED_MACH_IO_H
0cdc8b92 289 select NEED_MACH_MEMORY_H
695436e3 290 select SPARSE_IRQ
3108e6ab 291 select MULTI_IRQ_HANDLER
4af6fee1
DS
292 help
293 Support for ARM's Integrator platform.
294
295config ARCH_REALVIEW
296 bool "ARM Ltd. RealView family"
297 select ARM_AMBA
6d803ba7 298 select CLKDEV_LOOKUP
aa3831cf 299 select HAVE_MACH_CLKDEV
c5a0adb5 300 select ICST
ae30ceac 301 select GENERIC_CLOCKEVENTS
eb7fffa3 302 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 303 select PLAT_VERSATILE
56a34b03 304 select PLAT_VERSATILE_CLOCK
3cb5ee49 305 select PLAT_VERSATILE_CLCD
e3887714 306 select ARM_TIMER_SP804
b56ba8aa 307 select GPIO_PL061 if GPIOLIB
0cdc8b92 308 select NEED_MACH_MEMORY_H
4af6fee1
DS
309 help
310 This enables support for ARM Ltd RealView boards.
311
312config ARCH_VERSATILE
313 bool "ARM Ltd. Versatile family"
314 select ARM_AMBA
315 select ARM_VIC
6d803ba7 316 select CLKDEV_LOOKUP
aa3831cf 317 select HAVE_MACH_CLKDEV
c5a0adb5 318 select ICST
89df1272 319 select GENERIC_CLOCKEVENTS
bbeddc43 320 select ARCH_WANT_OPTIONAL_GPIOLIB
9b0f7e39 321 select NEED_MACH_IO_H if PCI
f4b8b319 322 select PLAT_VERSATILE
56a34b03 323 select PLAT_VERSATILE_CLOCK
3414ba8c 324 select PLAT_VERSATILE_CLCD
c41b16f8 325 select PLAT_VERSATILE_FPGA_IRQ
e3887714 326 select ARM_TIMER_SP804
4af6fee1
DS
327 help
328 This enables support for ARM Ltd Versatile board.
329
ceade897
RK
330config ARCH_VEXPRESS
331 bool "ARM Ltd. Versatile Express family"
332 select ARCH_WANT_OPTIONAL_GPIOLIB
333 select ARM_AMBA
334 select ARM_TIMER_SP804
6d803ba7 335 select CLKDEV_LOOKUP
d1b8a775 336 select COMMON_CLK
ceade897 337 select GENERIC_CLOCKEVENTS
ceade897 338 select HAVE_CLK
95c34f83 339 select HAVE_PATA_PLATFORM
ceade897 340 select ICST
ba81f502 341 select NO_IOPORT
ceade897 342 select PLAT_VERSATILE
0fb44b91 343 select PLAT_VERSATILE_CLCD
b2a54ff0 344 select REGULATOR_FIXED_VOLTAGE if REGULATOR
ceade897
RK
345 help
346 This enables support for the ARM Ltd Versatile Express boards.
347
8fc5ffa0
AV
348config ARCH_AT91
349 bool "Atmel AT91"
f373e8c0 350 select ARCH_REQUIRE_GPIOLIB
93686ae8 351 select HAVE_CLK
bd602995 352 select CLKDEV_LOOKUP
e261501d 353 select IRQ_DOMAIN
1ac02d79 354 select NEED_MACH_IO_H if PCCARD
4af6fee1 355 help
929e994f
NF
356 This enables support for systems based on Atmel
357 AT91RM9200 and AT91SAM9* processors.
4af6fee1 358
ccf50e23
RK
359config ARCH_BCMRING
360 bool "Broadcom BCMRING"
361 depends on MMU
362 select CPU_V6
363 select ARM_AMBA
82d63734 364 select ARM_TIMER_SP804
6d803ba7 365 select CLKDEV_LOOKUP
ccf50e23
RK
366 select GENERIC_CLOCKEVENTS
367 select ARCH_WANT_OPTIONAL_GPIOLIB
368 help
369 Support for Broadcom's BCMRing platform.
370
220e6cf7
RH
371config ARCH_HIGHBANK
372 bool "Calxeda Highbank-based"
373 select ARCH_WANT_OPTIONAL_GPIOLIB
374 select ARM_AMBA
375 select ARM_GIC
376 select ARM_TIMER_SP804
22d80379 377 select CACHE_L2X0
220e6cf7 378 select CLKDEV_LOOKUP
8d4d9f52 379 select COMMON_CLK
220e6cf7
RH
380 select CPU_V7
381 select GENERIC_CLOCKEVENTS
382 select HAVE_ARM_SCU
3b55658a 383 select HAVE_SMP
fdfa64a4 384 select SPARSE_IRQ
220e6cf7
RH
385 select USE_OF
386 help
387 Support for the Calxeda Highbank SoC based boards.
388
1da177e4 389config ARCH_CLPS711X
0e2fce59 390 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 391 select CPU_ARM720T
5cfc8ee0 392 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 393 select NEED_MACH_MEMORY_H
f999b8bd 394 help
0e2fce59 395 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 396
d94f944e
AV
397config ARCH_CNS3XXX
398 bool "Cavium Networks CNS3XXX family"
00d2711d 399 select CPU_V6K
d94f944e
AV
400 select GENERIC_CLOCKEVENTS
401 select ARM_GIC
ce5ea9f3 402 select MIGHT_HAVE_CACHE_L2X0
0b05da72 403 select MIGHT_HAVE_PCI
5f32f7a0 404 select PCI_DOMAINS if PCI
d94f944e
AV
405 help
406 Support for Cavium Networks CNS3XXX platform.
407
788c9700
RK
408config ARCH_GEMINI
409 bool "Cortina Systems Gemini"
410 select CPU_FA526
788c9700 411 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 412 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
413 help
414 Support for the Cortina Systems Gemini family SoCs
415
3a6cb8ce
AB
416config ARCH_PRIMA2
417 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
418 select CPU_V7
3a6cb8ce 419 select NO_IOPORT
f6387092 420 select ARCH_REQUIRE_GPIOLIB
3a6cb8ce
AB
421 select GENERIC_CLOCKEVENTS
422 select CLKDEV_LOOKUP
423 select GENERIC_IRQ_CHIP
ce5ea9f3 424 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
425 select PINCTRL
426 select PINCTRL_SIRF
3a6cb8ce
AB
427 select USE_OF
428 select ZONE_DMA
429 help
430 Support for CSR SiRFSoC ARM Cortex A9 Platform
431
1da177e4
LT
432config ARCH_EBSA110
433 bool "EBSA-110"
c750815e 434 select CPU_SA110
f7e68bbf 435 select ISA
c5eb2a2b 436 select NO_IOPORT
5cfc8ee0 437 select ARCH_USES_GETTIMEOFFSET
c334bc15 438 select NEED_MACH_IO_H
0cdc8b92 439 select NEED_MACH_MEMORY_H
1da177e4
LT
440 help
441 This is an evaluation board for the StrongARM processor available
f6c8965a 442 from Digital. It has limited hardware on-board, including an
1da177e4
LT
443 Ethernet interface, two PCMCIA sockets, two serial ports and a
444 parallel port.
445
e7736d47
LB
446config ARCH_EP93XX
447 bool "EP93xx-based"
c750815e 448 select CPU_ARM920T
e7736d47
LB
449 select ARM_AMBA
450 select ARM_VIC
6d803ba7 451 select CLKDEV_LOOKUP
7444a72e 452 select ARCH_REQUIRE_GPIOLIB
eb33575c 453 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 454 select ARCH_USES_GETTIMEOFFSET
5725aeae 455 select NEED_MACH_MEMORY_H
e7736d47
LB
456 help
457 This enables support for the Cirrus EP93xx series of CPUs.
458
1da177e4
LT
459config ARCH_FOOTBRIDGE
460 bool "FootBridge"
c750815e 461 select CPU_SA110
1da177e4 462 select FOOTBRIDGE
4e8d7637 463 select GENERIC_CLOCKEVENTS
d0ee9f40 464 select HAVE_IDE
c334bc15 465 select NEED_MACH_IO_H
0cdc8b92 466 select NEED_MACH_MEMORY_H
f999b8bd
MM
467 help
468 Support for systems based on the DC21285 companion chip
469 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 470
788c9700
RK
471config ARCH_MXC
472 bool "Freescale MXC/iMX-based"
788c9700 473 select GENERIC_CLOCKEVENTS
788c9700 474 select ARCH_REQUIRE_GPIOLIB
6d803ba7 475 select CLKDEV_LOOKUP
234b6ced 476 select CLKSRC_MMIO
8b6c44f1 477 select GENERIC_IRQ_CHIP
ffa2ea3f 478 select MULTI_IRQ_HANDLER
8842a9e2 479 select SPARSE_IRQ
3e62af82 480 select USE_OF
788c9700
RK
481 help
482 Support for Freescale MXC/iMX-based family of processors
483
1d3f33d5
SG
484config ARCH_MXS
485 bool "Freescale MXS-based"
486 select GENERIC_CLOCKEVENTS
487 select ARCH_REQUIRE_GPIOLIB
b9214b97 488 select CLKDEV_LOOKUP
5c61ddcf 489 select CLKSRC_MMIO
2664681f 490 select COMMON_CLK
6abda3e1 491 select HAVE_CLK_PREPARE
4e0a1b8c 492 select MULTI_IRQ_HANDLER
a0f5e363 493 select PINCTRL
6c4d4efb 494 select USE_OF
1d3f33d5
SG
495 help
496 Support for Freescale MXS-based family of processors
497
4af6fee1
DS
498config ARCH_NETX
499 bool "Hilscher NetX based"
234b6ced 500 select CLKSRC_MMIO
c750815e 501 select CPU_ARM926T
4af6fee1 502 select ARM_VIC
2fcfe6b8 503 select GENERIC_CLOCKEVENTS
f999b8bd 504 help
4af6fee1
DS
505 This enables support for systems based on the Hilscher NetX Soc
506
507config ARCH_H720X
508 bool "Hynix HMS720x-based"
c750815e 509 select CPU_ARM720T
4af6fee1 510 select ISA_DMA_API
5cfc8ee0 511 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
512 help
513 This enables support for systems based on the Hynix HMS720x
514
3b938be6
RK
515config ARCH_IOP13XX
516 bool "IOP13xx-based"
517 depends on MMU
c750815e 518 select CPU_XSC3
3b938be6
RK
519 select PLAT_IOP
520 select PCI
521 select ARCH_SUPPORTS_MSI
8d5796d2 522 select VMSPLIT_1G
c334bc15 523 select NEED_MACH_IO_H
0cdc8b92 524 select NEED_MACH_MEMORY_H
13a5045d 525 select NEED_RET_TO_USER
3b938be6
RK
526 help
527 Support for Intel's IOP13XX (XScale) family of processors.
528
3f7e5815
LB
529config ARCH_IOP32X
530 bool "IOP32x-based"
a4f7e763 531 depends on MMU
c750815e 532 select CPU_XSCALE
c334bc15 533 select NEED_MACH_IO_H
13a5045d 534 select NEED_RET_TO_USER
7ae1f7ec 535 select PLAT_IOP
f7e68bbf 536 select PCI
bb2b180c 537 select ARCH_REQUIRE_GPIOLIB
f999b8bd 538 help
3f7e5815
LB
539 Support for Intel's 80219 and IOP32X (XScale) family of
540 processors.
541
542config ARCH_IOP33X
543 bool "IOP33x-based"
544 depends on MMU
c750815e 545 select CPU_XSCALE
c334bc15 546 select NEED_MACH_IO_H
13a5045d 547 select NEED_RET_TO_USER
7ae1f7ec 548 select PLAT_IOP
3f7e5815 549 select PCI
bb2b180c 550 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
551 help
552 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 553
3b938be6
RK
554config ARCH_IXP4XX
555 bool "IXP4xx-based"
a4f7e763 556 depends on MMU
58af4a24 557 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 558 select CLKSRC_MMIO
c750815e 559 select CPU_XSCALE
9dde0ae3 560 select ARCH_REQUIRE_GPIOLIB
3b938be6 561 select GENERIC_CLOCKEVENTS
0b05da72 562 select MIGHT_HAVE_PCI
c334bc15 563 select NEED_MACH_IO_H
485bdde7 564 select DMABOUNCE if PCI
c4713074 565 help
3b938be6 566 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 567
3e93a22b
GC
568config ARCH_MVEBU
569 bool "Marvell SOCs with Device Tree support"
570 select GENERIC_CLOCKEVENTS
571 select MULTI_IRQ_HANDLER
572 select SPARSE_IRQ
573 select CLKSRC_MMIO
574 select GENERIC_IRQ_CHIP
575 select IRQ_DOMAIN
576 select COMMON_CLK
577 help
578 Support for the Marvell SoC Family with device tree support
579
edabd38e
SB
580config ARCH_DOVE
581 bool "Marvell Dove"
7b769bb3 582 select CPU_V7
edabd38e 583 select PCI
edabd38e 584 select ARCH_REQUIRE_GPIOLIB
edabd38e 585 select GENERIC_CLOCKEVENTS
c334bc15 586 select NEED_MACH_IO_H
edabd38e
SB
587 select PLAT_ORION
588 help
589 Support for the Marvell Dove SoC 88AP510
590
651c74c7
SB
591config ARCH_KIRKWOOD
592 bool "Marvell Kirkwood"
c750815e 593 select CPU_FEROCEON
651c74c7 594 select PCI
a8865655 595 select ARCH_REQUIRE_GPIOLIB
651c74c7 596 select GENERIC_CLOCKEVENTS
c334bc15 597 select NEED_MACH_IO_H
651c74c7
SB
598 select PLAT_ORION
599 help
600 Support for the following Marvell Kirkwood series SoCs:
601 88F6180, 88F6192 and 88F6281.
602
40805949
KW
603config ARCH_LPC32XX
604 bool "NXP LPC32XX"
234b6ced 605 select CLKSRC_MMIO
40805949
KW
606 select CPU_ARM926T
607 select ARCH_REQUIRE_GPIOLIB
608 select HAVE_IDE
609 select ARM_AMBA
610 select USB_ARCH_HAS_OHCI
6d803ba7 611 select CLKDEV_LOOKUP
40805949 612 select GENERIC_CLOCKEVENTS
f5c42271 613 select USE_OF
c49a1830 614 select HAVE_PWM
40805949
KW
615 help
616 Support for the NXP LPC32XX family of processors
617
794d15b2
SS
618config ARCH_MV78XX0
619 bool "Marvell MV78xx0"
c750815e 620 select CPU_FEROCEON
794d15b2 621 select PCI
a8865655 622 select ARCH_REQUIRE_GPIOLIB
794d15b2 623 select GENERIC_CLOCKEVENTS
c334bc15 624 select NEED_MACH_IO_H
794d15b2
SS
625 select PLAT_ORION
626 help
627 Support for the following Marvell MV78xx0 series SoCs:
628 MV781x0, MV782x0.
629
9dd0b194 630config ARCH_ORION5X
585cf175
TP
631 bool "Marvell Orion"
632 depends on MMU
c750815e 633 select CPU_FEROCEON
038ee083 634 select PCI
a8865655 635 select ARCH_REQUIRE_GPIOLIB
51cbff1d 636 select GENERIC_CLOCKEVENTS
b5e12229 637 select NEED_MACH_IO_H
69b02f6a 638 select PLAT_ORION
585cf175 639 help
9dd0b194 640 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 641 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 642 Orion-2 (5281), Orion-1-90 (6183).
585cf175 643
788c9700 644config ARCH_MMP
2f7e8fae 645 bool "Marvell PXA168/910/MMP2"
788c9700 646 depends on MMU
788c9700 647 select ARCH_REQUIRE_GPIOLIB
6d803ba7 648 select CLKDEV_LOOKUP
788c9700 649 select GENERIC_CLOCKEVENTS
157d2644 650 select GPIO_PXA
c24b3114 651 select IRQ_DOMAIN
788c9700 652 select PLAT_PXA
0bd86961 653 select SPARSE_IRQ
3c7241bd 654 select GENERIC_ALLOCATOR
788c9700 655 help
2f7e8fae 656 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
657
658config ARCH_KS8695
659 bool "Micrel/Kendin KS8695"
660 select CPU_ARM922T
98830bc9 661 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 662 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 663 select NEED_MACH_MEMORY_H
788c9700
RK
664 help
665 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
666 System-on-Chip devices.
667
788c9700
RK
668config ARCH_W90X900
669 bool "Nuvoton W90X900 CPU"
670 select CPU_ARM926T
c52d3d68 671 select ARCH_REQUIRE_GPIOLIB
6d803ba7 672 select CLKDEV_LOOKUP
6fa5d5f7 673 select CLKSRC_MMIO
58b5369e 674 select GENERIC_CLOCKEVENTS
788c9700 675 help
a8bc4ead 676 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
677 At present, the w90x900 has been renamed nuc900, regarding
678 the ARM series product line, you can login the following
679 link address to know more.
680
681 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
682 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 683
c5f80065
EG
684config ARCH_TEGRA
685 bool "NVIDIA Tegra"
4073723a 686 select CLKDEV_LOOKUP
234b6ced 687 select CLKSRC_MMIO
c5f80065
EG
688 select GENERIC_CLOCKEVENTS
689 select GENERIC_GPIO
690 select HAVE_CLK
3b55658a 691 select HAVE_SMP
ce5ea9f3 692 select MIGHT_HAVE_CACHE_L2X0
c334bc15 693 select NEED_MACH_IO_H if PCI
7056d423 694 select ARCH_HAS_CPUFREQ
2c95b7e0 695 select USE_OF
c5f80065
EG
696 help
697 This enables support for NVIDIA Tegra based systems (Tegra APX,
698 Tegra 6xx and Tegra 2 series).
699
af75655c
JI
700config ARCH_PICOXCELL
701 bool "Picochip picoXcell"
702 select ARCH_REQUIRE_GPIOLIB
703 select ARM_PATCH_PHYS_VIRT
704 select ARM_VIC
705 select CPU_V6K
706 select DW_APB_TIMER
cfda5901 707 select DW_APB_TIMER_OF
af75655c
JI
708 select GENERIC_CLOCKEVENTS
709 select GENERIC_GPIO
af75655c
JI
710 select HAVE_TCM
711 select NO_IOPORT
98e27a5c 712 select SPARSE_IRQ
af75655c
JI
713 select USE_OF
714 help
715 This enables support for systems based on the Picochip picoXcell
716 family of Femtocell devices. The picoxcell support requires device tree
717 for all boards.
718
4af6fee1
DS
719config ARCH_PNX4008
720 bool "Philips Nexperia PNX4008 Mobile"
c750815e 721 select CPU_ARM926T
6d803ba7 722 select CLKDEV_LOOKUP
5cfc8ee0 723 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
724 help
725 This enables support for Philips PNX4008 mobile platform.
726
1da177e4 727config ARCH_PXA
2c8086a5 728 bool "PXA2xx/PXA3xx-based"
a4f7e763 729 depends on MMU
034d2f5a 730 select ARCH_MTD_XIP
89c52ed4 731 select ARCH_HAS_CPUFREQ
6d803ba7 732 select CLKDEV_LOOKUP
234b6ced 733 select CLKSRC_MMIO
7444a72e 734 select ARCH_REQUIRE_GPIOLIB
981d0f39 735 select GENERIC_CLOCKEVENTS
157d2644 736 select GPIO_PXA
bd5ce433 737 select PLAT_PXA
6ac6b817 738 select SPARSE_IRQ
4e234cc0 739 select AUTO_ZRELADDR
8a97ae2f 740 select MULTI_IRQ_HANDLER
15e0d9e3 741 select ARM_CPU_SUSPEND if PM
d0ee9f40 742 select HAVE_IDE
f999b8bd 743 help
2c8086a5 744 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 745
788c9700
RK
746config ARCH_MSM
747 bool "Qualcomm MSM"
4b536b8d 748 select HAVE_CLK
49cbe786 749 select GENERIC_CLOCKEVENTS
923a081c 750 select ARCH_REQUIRE_GPIOLIB
bd32344a 751 select CLKDEV_LOOKUP
49cbe786 752 help
4b53eb4f
DW
753 Support for Qualcomm MSM/QSD based systems. This runs on the
754 apps processor of the MSM/QSD and depends on a shared memory
755 interface to the modem processor which runs the baseband
756 stack and controls some vital subsystems
757 (clock and power control, etc).
49cbe786 758
c793c1b0 759config ARCH_SHMOBILE
6d72ad35
PM
760 bool "Renesas SH-Mobile / R-Mobile"
761 select HAVE_CLK
5e93c6b4 762 select CLKDEV_LOOKUP
aa3831cf 763 select HAVE_MACH_CLKDEV
3b55658a 764 select HAVE_SMP
6d72ad35 765 select GENERIC_CLOCKEVENTS
ce5ea9f3 766 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
767 select NO_IOPORT
768 select SPARSE_IRQ
60f1435c 769 select MULTI_IRQ_HANDLER
e3e01091 770 select PM_GENERIC_DOMAINS if PM
0cdc8b92 771 select NEED_MACH_MEMORY_H
c793c1b0 772 help
6d72ad35 773 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 774
1da177e4
LT
775config ARCH_RPC
776 bool "RiscPC"
777 select ARCH_ACORN
778 select FIQ
a08b6b79 779 select ARCH_MAY_HAVE_PC_FDC
341eb781 780 select HAVE_PATA_PLATFORM
065909b9 781 select ISA_DMA_API
5ea81769 782 select NO_IOPORT
07f841b7 783 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 784 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 785 select HAVE_IDE
c334bc15 786 select NEED_MACH_IO_H
0cdc8b92 787 select NEED_MACH_MEMORY_H
1da177e4
LT
788 help
789 On the Acorn Risc-PC, Linux can support the internal IDE disk and
790 CD-ROM interface, serial and parallel port, and the floppy drive.
791
792config ARCH_SA1100
793 bool "SA1100-based"
234b6ced 794 select CLKSRC_MMIO
c750815e 795 select CPU_SA1100
f7e68bbf 796 select ISA
05944d74 797 select ARCH_SPARSEMEM_ENABLE
034d2f5a 798 select ARCH_MTD_XIP
89c52ed4 799 select ARCH_HAS_CPUFREQ
1937f5b9 800 select CPU_FREQ
3e238be2 801 select GENERIC_CLOCKEVENTS
4a8f8340 802 select CLKDEV_LOOKUP
7444a72e 803 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 804 select HAVE_IDE
0cdc8b92 805 select NEED_MACH_MEMORY_H
375dec92 806 select SPARSE_IRQ
f999b8bd
MM
807 help
808 Support for StrongARM 11x0 based boards.
1da177e4 809
b130d5c2
KK
810config ARCH_S3C24XX
811 bool "Samsung S3C24XX SoCs"
0a938b97 812 select GENERIC_GPIO
9d56c02a 813 select ARCH_HAS_CPUFREQ
9483a578 814 select HAVE_CLK
e83626f2 815 select CLKDEV_LOOKUP
5cfc8ee0 816 select ARCH_USES_GETTIMEOFFSET
20676c15 817 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
818 select HAVE_S3C_RTC if RTC_CLASS
819 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 820 select NEED_MACH_IO_H
1da177e4 821 help
b130d5c2
KK
822 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
823 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
824 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
825 Samsung SMDK2410 development board (and derivatives).
63b1f51b 826
a08ab637
BD
827config ARCH_S3C64XX
828 bool "Samsung S3C64XX"
89f1fa08 829 select PLAT_SAMSUNG
89f0ce72 830 select CPU_V6
89f0ce72 831 select ARM_VIC
a08ab637 832 select HAVE_CLK
6700397a 833 select HAVE_TCM
226e85f4 834 select CLKDEV_LOOKUP
89f0ce72 835 select NO_IOPORT
5cfc8ee0 836 select ARCH_USES_GETTIMEOFFSET
89c52ed4 837 select ARCH_HAS_CPUFREQ
89f0ce72
BD
838 select ARCH_REQUIRE_GPIOLIB
839 select SAMSUNG_CLKSRC
840 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 841 select S3C_GPIO_TRACK
89f0ce72
BD
842 select S3C_DEV_NAND
843 select USB_ARCH_HAS_OHCI
844 select SAMSUNG_GPIOLIB_4BIT
20676c15 845 select HAVE_S3C2410_I2C if I2C
c39d8d55 846 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
847 help
848 Samsung S3C64XX series based systems
849
49b7a491
KK
850config ARCH_S5P64X0
851 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
852 select CPU_V6
853 select GENERIC_GPIO
854 select HAVE_CLK
d8b22d25 855 select CLKDEV_LOOKUP
0665ccc4 856 select CLKSRC_MMIO
c39d8d55 857 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 858 select GENERIC_CLOCKEVENTS
20676c15 859 select HAVE_S3C2410_I2C if I2C
754961a8 860 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 861 help
49b7a491
KK
862 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
863 SMDK6450.
c4ffccdd 864
acc84707
MS
865config ARCH_S5PC100
866 bool "Samsung S5PC100"
5a7652f2
BM
867 select GENERIC_GPIO
868 select HAVE_CLK
29e8eb0f 869 select CLKDEV_LOOKUP
5a7652f2 870 select CPU_V7
925c68cd 871 select ARCH_USES_GETTIMEOFFSET
20676c15 872 select HAVE_S3C2410_I2C if I2C
754961a8 873 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 874 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 875 help
acc84707 876 Samsung S5PC100 series based systems
5a7652f2 877
170f4e42
KK
878config ARCH_S5PV210
879 bool "Samsung S5PV210/S5PC110"
880 select CPU_V7
eecb6a84 881 select ARCH_SPARSEMEM_ENABLE
0f75a96b 882 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
883 select GENERIC_GPIO
884 select HAVE_CLK
b2a9dd46 885 select CLKDEV_LOOKUP
0665ccc4 886 select CLKSRC_MMIO
d8144aea 887 select ARCH_HAS_CPUFREQ
9e65bbf2 888 select GENERIC_CLOCKEVENTS
20676c15 889 select HAVE_S3C2410_I2C if I2C
754961a8 890 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 891 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 892 select NEED_MACH_MEMORY_H
170f4e42
KK
893 help
894 Samsung S5PV210/S5PC110 series based systems
895
83014579
KK
896config ARCH_EXYNOS
897 bool "SAMSUNG EXYNOS"
cc0e72b8 898 select CPU_V7
f567fa6f 899 select ARCH_SPARSEMEM_ENABLE
0f75a96b 900 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
901 select GENERIC_GPIO
902 select HAVE_CLK
badc4f2d 903 select CLKDEV_LOOKUP
b333fb16 904 select ARCH_HAS_CPUFREQ
cc0e72b8 905 select GENERIC_CLOCKEVENTS
754961a8 906 select HAVE_S3C_RTC if RTC_CLASS
20676c15 907 select HAVE_S3C2410_I2C if I2C
c39d8d55 908 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 909 select NEED_MACH_MEMORY_H
cc0e72b8 910 help
83014579 911 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 912
1da177e4
LT
913config ARCH_SHARK
914 bool "Shark"
c750815e 915 select CPU_SA110
f7e68bbf
RK
916 select ISA
917 select ISA_DMA
3bca103a 918 select ZONE_DMA
f7e68bbf 919 select PCI
5cfc8ee0 920 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 921 select NEED_MACH_MEMORY_H
c334bc15 922 select NEED_MACH_IO_H
f999b8bd
MM
923 help
924 Support for the StrongARM based Digital DNARD machine, also known
925 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 926
d98aac75
LW
927config ARCH_U300
928 bool "ST-Ericsson U300 Series"
929 depends on MMU
234b6ced 930 select CLKSRC_MMIO
d98aac75 931 select CPU_ARM926T
bc581770 932 select HAVE_TCM
d98aac75 933 select ARM_AMBA
5485c1e0 934 select ARM_PATCH_PHYS_VIRT
d98aac75 935 select ARM_VIC
d98aac75 936 select GENERIC_CLOCKEVENTS
6d803ba7 937 select CLKDEV_LOOKUP
50667d63 938 select COMMON_CLK
d98aac75 939 select GENERIC_GPIO
cc890cd7 940 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
941 help
942 Support for ST-Ericsson U300 series mobile platforms.
943
ccf50e23
RK
944config ARCH_U8500
945 bool "ST-Ericsson U8500 Series"
67ae14fc 946 depends on MMU
ccf50e23
RK
947 select CPU_V7
948 select ARM_AMBA
ccf50e23 949 select GENERIC_CLOCKEVENTS
6d803ba7 950 select CLKDEV_LOOKUP
94bdc0e2 951 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 952 select ARCH_HAS_CPUFREQ
3b55658a 953 select HAVE_SMP
ce5ea9f3 954 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
955 help
956 Support for ST-Ericsson's Ux500 architecture
957
958config ARCH_NOMADIK
959 bool "STMicroelectronics Nomadik"
960 select ARM_AMBA
961 select ARM_VIC
962 select CPU_ARM926T
4a31bd28 963 select COMMON_CLK
ccf50e23 964 select GENERIC_CLOCKEVENTS
0fa7be40 965 select PINCTRL
ce5ea9f3 966 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
967 select ARCH_REQUIRE_GPIOLIB
968 help
969 Support for the Nomadik platform by ST-Ericsson
970
7c6337e2
KH
971config ARCH_DAVINCI
972 bool "TI DaVinci"
7c6337e2 973 select GENERIC_CLOCKEVENTS
dce1115b 974 select ARCH_REQUIRE_GPIOLIB
3bca103a 975 select ZONE_DMA
9232fcc9 976 select HAVE_IDE
6d803ba7 977 select CLKDEV_LOOKUP
20e9969b 978 select GENERIC_ALLOCATOR
dc7ad3b3 979 select GENERIC_IRQ_CHIP
ae88e05a 980 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
981 help
982 Support for TI's DaVinci platform.
983
3b938be6
RK
984config ARCH_OMAP
985 bool "TI OMAP"
00a36698 986 depends on MMU
9483a578 987 select HAVE_CLK
7444a72e 988 select ARCH_REQUIRE_GPIOLIB
89c52ed4 989 select ARCH_HAS_CPUFREQ
354a183f 990 select CLKSRC_MMIO
06cad098 991 select GENERIC_CLOCKEVENTS
9af915da 992 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 993 help
6e457bb0 994 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 995
cee37e50 996config PLAT_SPEAR
997 bool "ST SPEAr"
998 select ARM_AMBA
999 select ARCH_REQUIRE_GPIOLIB
6d803ba7 1000 select CLKDEV_LOOKUP
5df33a62 1001 select COMMON_CLK
d6e15d78 1002 select CLKSRC_MMIO
cee37e50 1003 select GENERIC_CLOCKEVENTS
cee37e50 1004 select HAVE_CLK
1005 help
1006 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1007
21f47fbc
AC
1008config ARCH_VT8500
1009 bool "VIA/WonderMedia 85xx"
1010 select CPU_ARM926T
1011 select GENERIC_GPIO
1012 select ARCH_HAS_CPUFREQ
1013 select GENERIC_CLOCKEVENTS
1014 select ARCH_REQUIRE_GPIOLIB
21f47fbc
AC
1015 help
1016 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 1017
b85a3ef4
JL
1018config ARCH_ZYNQ
1019 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 1020 select CPU_V7
02c981c0
BD
1021 select GENERIC_CLOCKEVENTS
1022 select CLKDEV_LOOKUP
b85a3ef4
JL
1023 select ARM_GIC
1024 select ARM_AMBA
1025 select ICST
ce5ea9f3 1026 select MIGHT_HAVE_CACHE_L2X0
02c981c0 1027 select USE_OF
02c981c0 1028 help
b85a3ef4 1029 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
1030endchoice
1031
ccf50e23
RK
1032#
1033# This is sorted alphabetically by mach-* pathname. However, plat-*
1034# Kconfigs may be included either alphabetically (according to the
1035# plat- suffix) or along side the corresponding mach-* source.
1036#
3e93a22b
GC
1037source "arch/arm/mach-mvebu/Kconfig"
1038
95b8f20f
RK
1039source "arch/arm/mach-at91/Kconfig"
1040
1041source "arch/arm/mach-bcmring/Kconfig"
1042
1da177e4
LT
1043source "arch/arm/mach-clps711x/Kconfig"
1044
d94f944e
AV
1045source "arch/arm/mach-cns3xxx/Kconfig"
1046
95b8f20f
RK
1047source "arch/arm/mach-davinci/Kconfig"
1048
1049source "arch/arm/mach-dove/Kconfig"
1050
e7736d47
LB
1051source "arch/arm/mach-ep93xx/Kconfig"
1052
1da177e4
LT
1053source "arch/arm/mach-footbridge/Kconfig"
1054
59d3a193
PZ
1055source "arch/arm/mach-gemini/Kconfig"
1056
95b8f20f
RK
1057source "arch/arm/mach-h720x/Kconfig"
1058
1da177e4
LT
1059source "arch/arm/mach-integrator/Kconfig"
1060
3f7e5815
LB
1061source "arch/arm/mach-iop32x/Kconfig"
1062
1063source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1064
285f5fa7
DW
1065source "arch/arm/mach-iop13xx/Kconfig"
1066
1da177e4
LT
1067source "arch/arm/mach-ixp4xx/Kconfig"
1068
95b8f20f
RK
1069source "arch/arm/mach-kirkwood/Kconfig"
1070
1071source "arch/arm/mach-ks8695/Kconfig"
1072
95b8f20f
RK
1073source "arch/arm/mach-msm/Kconfig"
1074
794d15b2
SS
1075source "arch/arm/mach-mv78xx0/Kconfig"
1076
95b8f20f 1077source "arch/arm/plat-mxc/Kconfig"
1da177e4 1078
1d3f33d5
SG
1079source "arch/arm/mach-mxs/Kconfig"
1080
95b8f20f 1081source "arch/arm/mach-netx/Kconfig"
49cbe786 1082
95b8f20f
RK
1083source "arch/arm/mach-nomadik/Kconfig"
1084source "arch/arm/plat-nomadik/Kconfig"
1085
d48af15e
TL
1086source "arch/arm/plat-omap/Kconfig"
1087
1088source "arch/arm/mach-omap1/Kconfig"
1da177e4 1089
1dbae815
TL
1090source "arch/arm/mach-omap2/Kconfig"
1091
9dd0b194 1092source "arch/arm/mach-orion5x/Kconfig"
585cf175 1093
95b8f20f
RK
1094source "arch/arm/mach-pxa/Kconfig"
1095source "arch/arm/plat-pxa/Kconfig"
585cf175 1096
95b8f20f
RK
1097source "arch/arm/mach-mmp/Kconfig"
1098
1099source "arch/arm/mach-realview/Kconfig"
1100
1101source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1102
cf383678 1103source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1104source "arch/arm/plat-s3c24xx/Kconfig"
1105
cee37e50 1106source "arch/arm/plat-spear/Kconfig"
a21765a7 1107
85fd6d63 1108source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1109if ARCH_S3C24XX
a21765a7
BD
1110source "arch/arm/mach-s3c2412/Kconfig"
1111source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1112endif
1da177e4 1113
a08ab637 1114if ARCH_S3C64XX
431107ea 1115source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1116endif
1117
49b7a491 1118source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1119
5a7652f2 1120source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1121
170f4e42
KK
1122source "arch/arm/mach-s5pv210/Kconfig"
1123
83014579 1124source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1125
882d01f9 1126source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1127
c5f80065
EG
1128source "arch/arm/mach-tegra/Kconfig"
1129
95b8f20f 1130source "arch/arm/mach-u300/Kconfig"
1da177e4 1131
95b8f20f 1132source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1133
1134source "arch/arm/mach-versatile/Kconfig"
1135
ceade897 1136source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1137source "arch/arm/plat-versatile/Kconfig"
ceade897 1138
21f47fbc
AC
1139source "arch/arm/mach-vt8500/Kconfig"
1140
7ec80ddf 1141source "arch/arm/mach-w90x900/Kconfig"
1142
1da177e4
LT
1143# Definitions to make life easier
1144config ARCH_ACORN
1145 bool
1146
7ae1f7ec
LB
1147config PLAT_IOP
1148 bool
469d3044 1149 select GENERIC_CLOCKEVENTS
7ae1f7ec 1150
69b02f6a
LB
1151config PLAT_ORION
1152 bool
bfe45e0b 1153 select CLKSRC_MMIO
dc7ad3b3 1154 select GENERIC_IRQ_CHIP
278b45b0 1155 select IRQ_DOMAIN
2f129bf4 1156 select COMMON_CLK
69b02f6a 1157
bd5ce433
EM
1158config PLAT_PXA
1159 bool
1160
f4b8b319
RK
1161config PLAT_VERSATILE
1162 bool
1163
e3887714
RK
1164config ARM_TIMER_SP804
1165 bool
bfe45e0b 1166 select CLKSRC_MMIO
a7bf6162 1167 select HAVE_SCHED_CLOCK
e3887714 1168
1da177e4
LT
1169source arch/arm/mm/Kconfig
1170
958cab0f
RK
1171config ARM_NR_BANKS
1172 int
1173 default 16 if ARCH_EP93XX
1174 default 8
1175
afe4b25e
LB
1176config IWMMXT
1177 bool "Enable iWMMXt support"
ef6c8445
HZ
1178 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1179 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1180 help
1181 Enable support for iWMMXt context switching at run time if
1182 running on a CPU that supports it.
1183
1da177e4
LT
1184config XSCALE_PMU
1185 bool
bfc994b5 1186 depends on CPU_XSCALE
1da177e4
LT
1187 default y
1188
0f4f0672 1189config CPU_HAS_PMU
e399b1a4 1190 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1191 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1192 default y
1193 bool
1194
52108641 1195config MULTI_IRQ_HANDLER
1196 bool
1197 help
1198 Allow each machine to specify it's own IRQ handler at run time.
1199
3b93e7b0
HC
1200if !MMU
1201source "arch/arm/Kconfig-nommu"
1202endif
1203
f0c4b8d6
WD
1204config ARM_ERRATA_326103
1205 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1206 depends on CPU_V6
1207 help
1208 Executing a SWP instruction to read-only memory does not set bit 11
1209 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1210 treat the access as a read, preventing a COW from occurring and
1211 causing the faulting task to livelock.
1212
9cba3ccc
CM
1213config ARM_ERRATA_411920
1214 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1215 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1216 help
1217 Invalidation of the Instruction Cache operation can
1218 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1219 It does not affect the MPCore. This option enables the ARM Ltd.
1220 recommended workaround.
1221
7ce236fc
CM
1222config ARM_ERRATA_430973
1223 bool "ARM errata: Stale prediction on replaced interworking branch"
1224 depends on CPU_V7
1225 help
1226 This option enables the workaround for the 430973 Cortex-A8
1227 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1228 interworking branch is replaced with another code sequence at the
1229 same virtual address, whether due to self-modifying code or virtual
1230 to physical address re-mapping, Cortex-A8 does not recover from the
1231 stale interworking branch prediction. This results in Cortex-A8
1232 executing the new code sequence in the incorrect ARM or Thumb state.
1233 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1234 and also flushes the branch target cache at every context switch.
1235 Note that setting specific bits in the ACTLR register may not be
1236 available in non-secure mode.
1237
855c551f
CM
1238config ARM_ERRATA_458693
1239 bool "ARM errata: Processor deadlock when a false hazard is created"
1240 depends on CPU_V7
1241 help
1242 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1243 erratum. For very specific sequences of memory operations, it is
1244 possible for a hazard condition intended for a cache line to instead
1245 be incorrectly associated with a different cache line. This false
1246 hazard might then cause a processor deadlock. The workaround enables
1247 the L1 caching of the NEON accesses and disables the PLD instruction
1248 in the ACTLR register. Note that setting specific bits in the ACTLR
1249 register may not be available in non-secure mode.
1250
0516e464
CM
1251config ARM_ERRATA_460075
1252 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1253 depends on CPU_V7
1254 help
1255 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1256 erratum. Any asynchronous access to the L2 cache may encounter a
1257 situation in which recent store transactions to the L2 cache are lost
1258 and overwritten with stale memory contents from external memory. The
1259 workaround disables the write-allocate mode for the L2 cache via the
1260 ACTLR register. Note that setting specific bits in the ACTLR register
1261 may not be available in non-secure mode.
1262
9f05027c
WD
1263config ARM_ERRATA_742230
1264 bool "ARM errata: DMB operation may be faulty"
1265 depends on CPU_V7 && SMP
1266 help
1267 This option enables the workaround for the 742230 Cortex-A9
1268 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1269 between two write operations may not ensure the correct visibility
1270 ordering of the two writes. This workaround sets a specific bit in
1271 the diagnostic register of the Cortex-A9 which causes the DMB
1272 instruction to behave as a DSB, ensuring the correct behaviour of
1273 the two writes.
1274
a672e99b
WD
1275config ARM_ERRATA_742231
1276 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1277 depends on CPU_V7 && SMP
1278 help
1279 This option enables the workaround for the 742231 Cortex-A9
1280 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1281 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1282 accessing some data located in the same cache line, may get corrupted
1283 data due to bad handling of the address hazard when the line gets
1284 replaced from one of the CPUs at the same time as another CPU is
1285 accessing it. This workaround sets specific bits in the diagnostic
1286 register of the Cortex-A9 which reduces the linefill issuing
1287 capabilities of the processor.
1288
9e65582a 1289config PL310_ERRATA_588369
fa0ce403 1290 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1291 depends on CACHE_L2X0
9e65582a
SS
1292 help
1293 The PL310 L2 cache controller implements three types of Clean &
1294 Invalidate maintenance operations: by Physical Address
1295 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1296 They are architecturally defined to behave as the execution of a
1297 clean operation followed immediately by an invalidate operation,
1298 both performing to the same memory location. This functionality
1299 is not correctly implemented in PL310 as clean lines are not
2839e06c 1300 invalidated as a result of these operations.
cdf357f1
WD
1301
1302config ARM_ERRATA_720789
1303 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1304 depends on CPU_V7
cdf357f1
WD
1305 help
1306 This option enables the workaround for the 720789 Cortex-A9 (prior to
1307 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1308 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1309 As a consequence of this erratum, some TLB entries which should be
1310 invalidated are not, resulting in an incoherency in the system page
1311 tables. The workaround changes the TLB flushing routines to invalidate
1312 entries regardless of the ASID.
475d92fc 1313
1f0090a1 1314config PL310_ERRATA_727915
fa0ce403 1315 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1316 depends on CACHE_L2X0
1317 help
1318 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1319 operation (offset 0x7FC). This operation runs in background so that
1320 PL310 can handle normal accesses while it is in progress. Under very
1321 rare circumstances, due to this erratum, write data can be lost when
1322 PL310 treats a cacheable write transaction during a Clean &
1323 Invalidate by Way operation.
1324
475d92fc
WD
1325config ARM_ERRATA_743622
1326 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1327 depends on CPU_V7
1328 help
1329 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1330 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1331 optimisation in the Cortex-A9 Store Buffer may lead to data
1332 corruption. This workaround sets a specific bit in the diagnostic
1333 register of the Cortex-A9 which disables the Store Buffer
1334 optimisation, preventing the defect from occurring. This has no
1335 visible impact on the overall performance or power consumption of the
1336 processor.
1337
9a27c27c
WD
1338config ARM_ERRATA_751472
1339 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1340 depends on CPU_V7
9a27c27c
WD
1341 help
1342 This option enables the workaround for the 751472 Cortex-A9 (prior
1343 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1344 completion of a following broadcasted operation if the second
1345 operation is received by a CPU before the ICIALLUIS has completed,
1346 potentially leading to corrupted entries in the cache or TLB.
1347
fa0ce403
WD
1348config PL310_ERRATA_753970
1349 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1350 depends on CACHE_PL310
1351 help
1352 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1353
1354 Under some condition the effect of cache sync operation on
1355 the store buffer still remains when the operation completes.
1356 This means that the store buffer is always asked to drain and
1357 this prevents it from merging any further writes. The workaround
1358 is to replace the normal offset of cache sync operation (0x730)
1359 by another offset targeting an unmapped PL310 register 0x740.
1360 This has the same effect as the cache sync operation: store buffer
1361 drain and waiting for all buffers empty.
1362
fcbdc5fe
WD
1363config ARM_ERRATA_754322
1364 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1365 depends on CPU_V7
1366 help
1367 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1368 r3p*) erratum. A speculative memory access may cause a page table walk
1369 which starts prior to an ASID switch but completes afterwards. This
1370 can populate the micro-TLB with a stale entry which may be hit with
1371 the new ASID. This workaround places two dsb instructions in the mm
1372 switching code so that no page table walks can cross the ASID switch.
1373
5dab26af
WD
1374config ARM_ERRATA_754327
1375 bool "ARM errata: no automatic Store Buffer drain"
1376 depends on CPU_V7 && SMP
1377 help
1378 This option enables the workaround for the 754327 Cortex-A9 (prior to
1379 r2p0) erratum. The Store Buffer does not have any automatic draining
1380 mechanism and therefore a livelock may occur if an external agent
1381 continuously polls a memory location waiting to observe an update.
1382 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1383 written polling loops from denying visibility of updates to memory.
1384
145e10e1
CM
1385config ARM_ERRATA_364296
1386 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1387 depends on CPU_V6 && !SMP
1388 help
1389 This options enables the workaround for the 364296 ARM1136
1390 r0p2 erratum (possible cache data corruption with
1391 hit-under-miss enabled). It sets the undocumented bit 31 in
1392 the auxiliary control register and the FI bit in the control
1393 register, thus disabling hit-under-miss without putting the
1394 processor into full low interrupt latency mode. ARM11MPCore
1395 is not affected.
1396
f630c1bd
WD
1397config ARM_ERRATA_764369
1398 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1399 depends on CPU_V7 && SMP
1400 help
1401 This option enables the workaround for erratum 764369
1402 affecting Cortex-A9 MPCore with two or more processors (all
1403 current revisions). Under certain timing circumstances, a data
1404 cache line maintenance operation by MVA targeting an Inner
1405 Shareable memory region may fail to proceed up to either the
1406 Point of Coherency or to the Point of Unification of the
1407 system. This workaround adds a DSB instruction before the
1408 relevant cache maintenance functions and sets a specific bit
1409 in the diagnostic control register of the SCU.
1410
11ed0ba1
WD
1411config PL310_ERRATA_769419
1412 bool "PL310 errata: no automatic Store Buffer drain"
1413 depends on CACHE_L2X0
1414 help
1415 On revisions of the PL310 prior to r3p2, the Store Buffer does
1416 not automatically drain. This can cause normal, non-cacheable
1417 writes to be retained when the memory system is idle, leading
1418 to suboptimal I/O performance for drivers using coherent DMA.
1419 This option adds a write barrier to the cpu_idle loop so that,
1420 on systems with an outer cache, the store buffer is drained
1421 explicitly.
1422
1da177e4
LT
1423endmenu
1424
1425source "arch/arm/common/Kconfig"
1426
1da177e4
LT
1427menu "Bus support"
1428
1429config ARM_AMBA
1430 bool
1431
1432config ISA
1433 bool
1da177e4
LT
1434 help
1435 Find out whether you have ISA slots on your motherboard. ISA is the
1436 name of a bus system, i.e. the way the CPU talks to the other stuff
1437 inside your box. Other bus systems are PCI, EISA, MicroChannel
1438 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1439 newer boards don't support it. If you have ISA, say Y, otherwise N.
1440
065909b9 1441# Select ISA DMA controller support
1da177e4
LT
1442config ISA_DMA
1443 bool
065909b9 1444 select ISA_DMA_API
1da177e4 1445
065909b9 1446# Select ISA DMA interface
5cae841b
AV
1447config ISA_DMA_API
1448 bool
5cae841b 1449
1da177e4 1450config PCI
0b05da72 1451 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1452 help
1453 Find out whether you have a PCI motherboard. PCI is the name of a
1454 bus system, i.e. the way the CPU talks to the other stuff inside
1455 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1456 VESA. If you have PCI, say Y, otherwise N.
1457
52882173
AV
1458config PCI_DOMAINS
1459 bool
1460 depends on PCI
1461
b080ac8a
MRJ
1462config PCI_NANOENGINE
1463 bool "BSE nanoEngine PCI support"
1464 depends on SA1100_NANOENGINE
1465 help
1466 Enable PCI on the BSE nanoEngine board.
1467
36e23590
MW
1468config PCI_SYSCALL
1469 def_bool PCI
1470
1da177e4
LT
1471# Select the host bridge type
1472config PCI_HOST_VIA82C505
1473 bool
1474 depends on PCI && ARCH_SHARK
1475 default y
1476
a0113a99
MR
1477config PCI_HOST_ITE8152
1478 bool
1479 depends on PCI && MACH_ARMCORE
1480 default y
1481 select DMABOUNCE
1482
1da177e4
LT
1483source "drivers/pci/Kconfig"
1484
1485source "drivers/pcmcia/Kconfig"
1486
1487endmenu
1488
1489menu "Kernel Features"
1490
3b55658a
DM
1491config HAVE_SMP
1492 bool
1493 help
1494 This option should be selected by machines which have an SMP-
1495 capable CPU.
1496
1497 The only effect of this option is to make the SMP-related
1498 options available to the user for configuration.
1499
1da177e4 1500config SMP
bb2d8130 1501 bool "Symmetric Multi-Processing"
fbb4ddac 1502 depends on CPU_V6K || CPU_V7
bc28248e 1503 depends on GENERIC_CLOCKEVENTS
3b55658a 1504 depends on HAVE_SMP
9934ebb8 1505 depends on MMU
f6dd9fa5 1506 select USE_GENERIC_SMP_HELPERS
89c3dedf 1507 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1508 help
1509 This enables support for systems with more than one CPU. If you have
1510 a system with only one CPU, like most personal computers, say N. If
1511 you have a system with more than one CPU, say Y.
1512
1513 If you say N here, the kernel will run on single and multiprocessor
1514 machines, but will use only one CPU of a multiprocessor machine. If
1515 you say Y here, the kernel will run on many, but not all, single
1516 processor machines. On a single processor machine, the kernel will
1517 run faster if you say N here.
1518
395cf969 1519 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1520 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1521 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1522
1523 If you don't know what to do here, say N.
1524
f00ec48f
RK
1525config SMP_ON_UP
1526 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1527 depends on EXPERIMENTAL
4d2692a7 1528 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1529 default y
1530 help
1531 SMP kernels contain instructions which fail on non-SMP processors.
1532 Enabling this option allows the kernel to modify itself to make
1533 these instructions safe. Disabling it allows about 1K of space
1534 savings.
1535
1536 If you don't know what to do here, say Y.
1537
c9018aab
VG
1538config ARM_CPU_TOPOLOGY
1539 bool "Support cpu topology definition"
1540 depends on SMP && CPU_V7
1541 default y
1542 help
1543 Support ARM cpu topology definition. The MPIDR register defines
1544 affinity between processors which is then used to describe the cpu
1545 topology of an ARM System.
1546
1547config SCHED_MC
1548 bool "Multi-core scheduler support"
1549 depends on ARM_CPU_TOPOLOGY
1550 help
1551 Multi-core scheduler support improves the CPU scheduler's decision
1552 making when dealing with multi-core CPU chips at a cost of slightly
1553 increased overhead in some places. If unsure say N here.
1554
1555config SCHED_SMT
1556 bool "SMT scheduler support"
1557 depends on ARM_CPU_TOPOLOGY
1558 help
1559 Improves the CPU scheduler's decision making when dealing with
1560 MultiThreading at a cost of slightly increased overhead in some
1561 places. If unsure say N here.
1562
a8cbcd92
RK
1563config HAVE_ARM_SCU
1564 bool
a8cbcd92
RK
1565 help
1566 This option enables support for the ARM system coherency unit
1567
022c03a2
MZ
1568config ARM_ARCH_TIMER
1569 bool "Architected timer support"
1570 depends on CPU_V7
1571 help
1572 This option enables support for the ARM architected timer
1573
f32f4ce2
RK
1574config HAVE_ARM_TWD
1575 bool
1576 depends on SMP
1577 help
1578 This options enables support for the ARM timer and watchdog unit
1579
8d5796d2
LB
1580choice
1581 prompt "Memory split"
1582 default VMSPLIT_3G
1583 help
1584 Select the desired split between kernel and user memory.
1585
1586 If you are not absolutely sure what you are doing, leave this
1587 option alone!
1588
1589 config VMSPLIT_3G
1590 bool "3G/1G user/kernel split"
1591 config VMSPLIT_2G
1592 bool "2G/2G user/kernel split"
1593 config VMSPLIT_1G
1594 bool "1G/3G user/kernel split"
1595endchoice
1596
1597config PAGE_OFFSET
1598 hex
1599 default 0x40000000 if VMSPLIT_1G
1600 default 0x80000000 if VMSPLIT_2G
1601 default 0xC0000000
1602
1da177e4
LT
1603config NR_CPUS
1604 int "Maximum number of CPUs (2-32)"
1605 range 2 32
1606 depends on SMP
1607 default "4"
1608
a054a811
RK
1609config HOTPLUG_CPU
1610 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1611 depends on SMP && HOTPLUG && EXPERIMENTAL
1612 help
1613 Say Y here to experiment with turning CPUs off and on. CPUs
1614 can be controlled through /sys/devices/system/cpu.
1615
37ee16ae
RK
1616config LOCAL_TIMERS
1617 bool "Use local timer interrupts"
971acb9b 1618 depends on SMP
37ee16ae 1619 default y
30d8bead 1620 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1621 help
1622 Enable support for local timers on SMP platforms, rather then the
1623 legacy IPI broadcast method. Local timers allows the system
1624 accounting to be spread across the timer interval, preventing a
1625 "thundering herd" at every timer tick.
1626
44986ab0
PDSN
1627config ARCH_NR_GPIO
1628 int
3dea19e8 1629 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1630 default 355 if ARCH_U8500
9a01ec30 1631 default 264 if MACH_H4700
39f47d9f 1632 default 512 if SOC_OMAP5
44986ab0
PDSN
1633 default 0
1634 help
1635 Maximum number of GPIOs in the system.
1636
1637 If unsure, leave the default value.
1638
d45a398f 1639source kernel/Kconfig.preempt
1da177e4 1640
f8065813
RK
1641config HZ
1642 int
b130d5c2 1643 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1644 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1645 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1646 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1647 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1648 default 100
1649
16c79651 1650config THUMB2_KERNEL
4a50bfe3 1651 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1652 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1653 select AEABI
1654 select ARM_ASM_UNIFIED
89bace65 1655 select ARM_UNWIND
16c79651
CM
1656 help
1657 By enabling this option, the kernel will be compiled in
1658 Thumb-2 mode. A compiler/assembler that understand the unified
1659 ARM-Thumb syntax is needed.
1660
1661 If unsure, say N.
1662
6f685c5c
DM
1663config THUMB2_AVOID_R_ARM_THM_JUMP11
1664 bool "Work around buggy Thumb-2 short branch relocations in gas"
1665 depends on THUMB2_KERNEL && MODULES
1666 default y
1667 help
1668 Various binutils versions can resolve Thumb-2 branches to
1669 locally-defined, preemptible global symbols as short-range "b.n"
1670 branch instructions.
1671
1672 This is a problem, because there's no guarantee the final
1673 destination of the symbol, or any candidate locations for a
1674 trampoline, are within range of the branch. For this reason, the
1675 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1676 relocation in modules at all, and it makes little sense to add
1677 support.
1678
1679 The symptom is that the kernel fails with an "unsupported
1680 relocation" error when loading some modules.
1681
1682 Until fixed tools are available, passing
1683 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1684 code which hits this problem, at the cost of a bit of extra runtime
1685 stack usage in some cases.
1686
1687 The problem is described in more detail at:
1688 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1689
1690 Only Thumb-2 kernels are affected.
1691
1692 Unless you are sure your tools don't have this problem, say Y.
1693
0becb088
CM
1694config ARM_ASM_UNIFIED
1695 bool
1696
704bdda0
NP
1697config AEABI
1698 bool "Use the ARM EABI to compile the kernel"
1699 help
1700 This option allows for the kernel to be compiled using the latest
1701 ARM ABI (aka EABI). This is only useful if you are using a user
1702 space environment that is also compiled with EABI.
1703
1704 Since there are major incompatibilities between the legacy ABI and
1705 EABI, especially with regard to structure member alignment, this
1706 option also changes the kernel syscall calling convention to
1707 disambiguate both ABIs and allow for backward compatibility support
1708 (selected with CONFIG_OABI_COMPAT).
1709
1710 To use this you need GCC version 4.0.0 or later.
1711
6c90c872 1712config OABI_COMPAT
a73a3ff1 1713 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1714 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1715 default y
1716 help
1717 This option preserves the old syscall interface along with the
1718 new (ARM EABI) one. It also provides a compatibility layer to
1719 intercept syscalls that have structure arguments which layout
1720 in memory differs between the legacy ABI and the new ARM EABI
1721 (only for non "thumb" binaries). This option adds a tiny
1722 overhead to all syscalls and produces a slightly larger kernel.
1723 If you know you'll be using only pure EABI user space then you
1724 can say N here. If this option is not selected and you attempt
1725 to execute a legacy ABI binary then the result will be
1726 UNPREDICTABLE (in fact it can be predicted that it won't work
1727 at all). If in doubt say Y.
1728
eb33575c 1729config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1730 bool
e80d6a24 1731
05944d74
RK
1732config ARCH_SPARSEMEM_ENABLE
1733 bool
1734
07a2f737
RK
1735config ARCH_SPARSEMEM_DEFAULT
1736 def_bool ARCH_SPARSEMEM_ENABLE
1737
05944d74 1738config ARCH_SELECT_MEMORY_MODEL
be370302 1739 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1740
7b7bf499
WD
1741config HAVE_ARCH_PFN_VALID
1742 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1743
053a96ca 1744config HIGHMEM
e8db89a2
RK
1745 bool "High Memory Support"
1746 depends on MMU
053a96ca
NP
1747 help
1748 The address space of ARM processors is only 4 Gigabytes large
1749 and it has to accommodate user address space, kernel address
1750 space as well as some memory mapped IO. That means that, if you
1751 have a large amount of physical memory and/or IO, not all of the
1752 memory can be "permanently mapped" by the kernel. The physical
1753 memory that is not permanently mapped is called "high memory".
1754
1755 Depending on the selected kernel/user memory split, minimum
1756 vmalloc space and actual amount of RAM, you may not need this
1757 option which should result in a slightly faster kernel.
1758
1759 If unsure, say n.
1760
65cec8e3
RK
1761config HIGHPTE
1762 bool "Allocate 2nd-level pagetables from highmem"
1763 depends on HIGHMEM
65cec8e3 1764
1b8873a0
JI
1765config HW_PERF_EVENTS
1766 bool "Enable hardware performance counter support for perf events"
fe166148 1767 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1768 default y
1769 help
1770 Enable hardware performance counter support for perf events. If
1771 disabled, perf events will use software events only.
1772
3f22ab27
DH
1773source "mm/Kconfig"
1774
c1b2d970
MD
1775config FORCE_MAX_ZONEORDER
1776 int "Maximum zone order" if ARCH_SHMOBILE
1777 range 11 64 if ARCH_SHMOBILE
1778 default "9" if SA1111
1779 default "11"
1780 help
1781 The kernel memory allocator divides physically contiguous memory
1782 blocks into "zones", where each zone is a power of two number of
1783 pages. This option selects the largest power of two that the kernel
1784 keeps in the memory allocator. If you need to allocate very large
1785 blocks of physically contiguous memory, then you may need to
1786 increase this value.
1787
1788 This config option is actually maximum order plus one. For example,
1789 a value of 11 means that the largest free memory block is 2^10 pages.
1790
1da177e4
LT
1791config LEDS
1792 bool "Timer and CPU usage LEDs"
e055d5bf 1793 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1794 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1795 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1796 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1797 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1798 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1799 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1800 help
1801 If you say Y here, the LEDs on your machine will be used
1802 to provide useful information about your current system status.
1803
1804 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1805 be able to select which LEDs are active using the options below. If
1806 you are compiling a kernel for the EBSA-110 or the LART however, the
1807 red LED will simply flash regularly to indicate that the system is
1808 still functional. It is safe to say Y here if you have a CATS
1809 system, but the driver will do nothing.
1810
1811config LEDS_TIMER
1812 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1813 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1814 || MACH_OMAP_PERSEUS2
1da177e4 1815 depends on LEDS
0567a0c0 1816 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1817 default y if ARCH_EBSA110
1818 help
1819 If you say Y here, one of the system LEDs (the green one on the
1820 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1821 will flash regularly to indicate that the system is still
1822 operational. This is mainly useful to kernel hackers who are
1823 debugging unstable kernels.
1824
1825 The LART uses the same LED for both Timer LED and CPU usage LED
1826 functions. You may choose to use both, but the Timer LED function
1827 will overrule the CPU usage LED.
1828
1829config LEDS_CPU
1830 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1831 !ARCH_OMAP) \
1832 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1833 || MACH_OMAP_PERSEUS2
1da177e4
LT
1834 depends on LEDS
1835 help
1836 If you say Y here, the red LED will be used to give a good real
1837 time indication of CPU usage, by lighting whenever the idle task
1838 is not currently executing.
1839
1840 The LART uses the same LED for both Timer LED and CPU usage LED
1841 functions. You may choose to use both, but the Timer LED function
1842 will overrule the CPU usage LED.
1843
1844config ALIGNMENT_TRAP
1845 bool
f12d0d7c 1846 depends on CPU_CP15_MMU
1da177e4 1847 default y if !ARCH_EBSA110
e119bfff 1848 select HAVE_PROC_CPU if PROC_FS
1da177e4 1849 help
84eb8d06 1850 ARM processors cannot fetch/store information which is not
1da177e4
LT
1851 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1852 address divisible by 4. On 32-bit ARM processors, these non-aligned
1853 fetch/store instructions will be emulated in software if you say
1854 here, which has a severe performance impact. This is necessary for
1855 correct operation of some network protocols. With an IP-only
1856 configuration it is safe to say N, otherwise say Y.
1857
39ec58f3
LB
1858config UACCESS_WITH_MEMCPY
1859 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1860 depends on MMU && EXPERIMENTAL
1861 default y if CPU_FEROCEON
1862 help
1863 Implement faster copy_to_user and clear_user methods for CPU
1864 cores where a 8-word STM instruction give significantly higher
1865 memory write throughput than a sequence of individual 32bit stores.
1866
1867 A possible side effect is a slight increase in scheduling latency
1868 between threads sharing the same address space if they invoke
1869 such copy operations with large buffers.
1870
1871 However, if the CPU data cache is using a write-allocate mode,
1872 this option is unlikely to provide any performance gain.
1873
70c70d97
NP
1874config SECCOMP
1875 bool
1876 prompt "Enable seccomp to safely compute untrusted bytecode"
1877 ---help---
1878 This kernel feature is useful for number crunching applications
1879 that may need to compute untrusted bytecode during their
1880 execution. By using pipes or other transports made available to
1881 the process as file descriptors supporting the read/write
1882 syscalls, it's possible to isolate those applications in
1883 their own address space using seccomp. Once seccomp is
1884 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1885 and the task is only allowed to execute a few safe syscalls
1886 defined by each seccomp mode.
1887
c743f380
NP
1888config CC_STACKPROTECTOR
1889 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1890 depends on EXPERIMENTAL
c743f380
NP
1891 help
1892 This option turns on the -fstack-protector GCC feature. This
1893 feature puts, at the beginning of functions, a canary value on
1894 the stack just before the return address, and validates
1895 the value just before actually returning. Stack based buffer
1896 overflows (that need to overwrite this return address) now also
1897 overwrite the canary, which gets detected and the attack is then
1898 neutralized via a kernel panic.
1899 This feature requires gcc version 4.2 or above.
1900
73a65b3f
UKK
1901config DEPRECATED_PARAM_STRUCT
1902 bool "Provide old way to pass kernel parameters"
1903 help
1904 This was deprecated in 2001 and announced to live on for 5 years.
1905 Some old boot loaders still use this way.
1906
1da177e4
LT
1907endmenu
1908
1909menu "Boot options"
1910
9eb8f674
GL
1911config USE_OF
1912 bool "Flattened Device Tree support"
1913 select OF
1914 select OF_EARLY_FLATTREE
08a543ad 1915 select IRQ_DOMAIN
9eb8f674
GL
1916 help
1917 Include support for flattened device tree machine descriptions.
1918
1da177e4
LT
1919# Compressed boot loader in ROM. Yes, we really want to ask about
1920# TEXT and BSS so we preserve their values in the config files.
1921config ZBOOT_ROM_TEXT
1922 hex "Compressed ROM boot loader base address"
1923 default "0"
1924 help
1925 The physical address at which the ROM-able zImage is to be
1926 placed in the target. Platforms which normally make use of
1927 ROM-able zImage formats normally set this to a suitable
1928 value in their defconfig file.
1929
1930 If ZBOOT_ROM is not enabled, this has no effect.
1931
1932config ZBOOT_ROM_BSS
1933 hex "Compressed ROM boot loader BSS address"
1934 default "0"
1935 help
f8c440b2
DF
1936 The base address of an area of read/write memory in the target
1937 for the ROM-able zImage which must be available while the
1938 decompressor is running. It must be large enough to hold the
1939 entire decompressed kernel plus an additional 128 KiB.
1940 Platforms which normally make use of ROM-able zImage formats
1941 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1942
1943 If ZBOOT_ROM is not enabled, this has no effect.
1944
1945config ZBOOT_ROM
1946 bool "Compressed boot loader in ROM/flash"
1947 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1948 help
1949 Say Y here if you intend to execute your compressed kernel image
1950 (zImage) directly from ROM or flash. If unsure, say N.
1951
090ab3ff
SH
1952choice
1953 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1954 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1955 default ZBOOT_ROM_NONE
1956 help
1957 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1958 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1959 kernel image to an MMC or SD card and boot the kernel straight
1960 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1961 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1962 rest the kernel image to RAM.
1963
1964config ZBOOT_ROM_NONE
1965 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1966 help
1967 Do not load image from SD or MMC
1968
f45b1149
SH
1969config ZBOOT_ROM_MMCIF
1970 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1971 help
090ab3ff
SH
1972 Load image from MMCIF hardware block.
1973
1974config ZBOOT_ROM_SH_MOBILE_SDHI
1975 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1976 help
1977 Load image from SDHI hardware block
1978
1979endchoice
f45b1149 1980
e2a6a3aa
JB
1981config ARM_APPENDED_DTB
1982 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1983 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1984 help
1985 With this option, the boot code will look for a device tree binary
1986 (DTB) appended to zImage
1987 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1988
1989 This is meant as a backward compatibility convenience for those
1990 systems with a bootloader that can't be upgraded to accommodate
1991 the documented boot protocol using a device tree.
1992
1993 Beware that there is very little in terms of protection against
1994 this option being confused by leftover garbage in memory that might
1995 look like a DTB header after a reboot if no actual DTB is appended
1996 to zImage. Do not leave this option active in a production kernel
1997 if you don't intend to always append a DTB. Proper passing of the
1998 location into r2 of a bootloader provided DTB is always preferable
1999 to this option.
2000
b90b9a38
NP
2001config ARM_ATAG_DTB_COMPAT
2002 bool "Supplement the appended DTB with traditional ATAG information"
2003 depends on ARM_APPENDED_DTB
2004 help
2005 Some old bootloaders can't be updated to a DTB capable one, yet
2006 they provide ATAGs with memory configuration, the ramdisk address,
2007 the kernel cmdline string, etc. Such information is dynamically
2008 provided by the bootloader and can't always be stored in a static
2009 DTB. To allow a device tree enabled kernel to be used with such
2010 bootloaders, this option allows zImage to extract the information
2011 from the ATAG list and store it at run time into the appended DTB.
2012
d0f34a11
GR
2013choice
2014 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2015 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2016
2017config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2018 bool "Use bootloader kernel arguments if available"
2019 help
2020 Uses the command-line options passed by the boot loader instead of
2021 the device tree bootargs property. If the boot loader doesn't provide
2022 any, the device tree bootargs property will be used.
2023
2024config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2025 bool "Extend with bootloader kernel arguments"
2026 help
2027 The command-line arguments provided by the boot loader will be
2028 appended to the the device tree bootargs property.
2029
2030endchoice
2031
1da177e4
LT
2032config CMDLINE
2033 string "Default kernel command string"
2034 default ""
2035 help
2036 On some architectures (EBSA110 and CATS), there is currently no way
2037 for the boot loader to pass arguments to the kernel. For these
2038 architectures, you should supply some command-line options at build
2039 time by entering them here. As a minimum, you should specify the
2040 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2041
4394c124
VB
2042choice
2043 prompt "Kernel command line type" if CMDLINE != ""
2044 default CMDLINE_FROM_BOOTLOADER
2045
2046config CMDLINE_FROM_BOOTLOADER
2047 bool "Use bootloader kernel arguments if available"
2048 help
2049 Uses the command-line options passed by the boot loader. If
2050 the boot loader doesn't provide any, the default kernel command
2051 string provided in CMDLINE will be used.
2052
2053config CMDLINE_EXTEND
2054 bool "Extend bootloader kernel arguments"
2055 help
2056 The command-line arguments provided by the boot loader will be
2057 appended to the default kernel command string.
2058
92d2040d
AH
2059config CMDLINE_FORCE
2060 bool "Always use the default kernel command string"
92d2040d
AH
2061 help
2062 Always use the default kernel command string, even if the boot
2063 loader passes other arguments to the kernel.
2064 This is useful if you cannot or don't want to change the
2065 command-line options your boot loader passes to the kernel.
4394c124 2066endchoice
92d2040d 2067
1da177e4
LT
2068config XIP_KERNEL
2069 bool "Kernel Execute-In-Place from ROM"
497b7e94 2070 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2071 help
2072 Execute-In-Place allows the kernel to run from non-volatile storage
2073 directly addressable by the CPU, such as NOR flash. This saves RAM
2074 space since the text section of the kernel is not loaded from flash
2075 to RAM. Read-write sections, such as the data section and stack,
2076 are still copied to RAM. The XIP kernel is not compressed since
2077 it has to run directly from flash, so it will take more space to
2078 store it. The flash address used to link the kernel object files,
2079 and for storing it, is configuration dependent. Therefore, if you
2080 say Y here, you must know the proper physical address where to
2081 store the kernel image depending on your own flash memory usage.
2082
2083 Also note that the make target becomes "make xipImage" rather than
2084 "make zImage" or "make Image". The final kernel binary to put in
2085 ROM memory will be arch/arm/boot/xipImage.
2086
2087 If unsure, say N.
2088
2089config XIP_PHYS_ADDR
2090 hex "XIP Kernel Physical Location"
2091 depends on XIP_KERNEL
2092 default "0x00080000"
2093 help
2094 This is the physical address in your flash memory the kernel will
2095 be linked for and stored to. This address is dependent on your
2096 own flash usage.
2097
c587e4a6
RP
2098config KEXEC
2099 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2100 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2101 help
2102 kexec is a system call that implements the ability to shutdown your
2103 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2104 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2105 you can start any kernel with it, not just Linux.
2106
2107 It is an ongoing process to be certain the hardware in a machine
2108 is properly shutdown, so do not be surprised if this code does not
2109 initially work for you. It may help to enable device hotplugging
2110 support.
2111
4cd9d6f7
RP
2112config ATAGS_PROC
2113 bool "Export atags in procfs"
b98d7291
UL
2114 depends on KEXEC
2115 default y
4cd9d6f7
RP
2116 help
2117 Should the atags used to boot the kernel be exported in an "atags"
2118 file in procfs. Useful with kexec.
2119
cb5d39b3
MW
2120config CRASH_DUMP
2121 bool "Build kdump crash kernel (EXPERIMENTAL)"
2122 depends on EXPERIMENTAL
2123 help
2124 Generate crash dump after being started by kexec. This should
2125 be normally only set in special crash dump kernels which are
2126 loaded in the main kernel with kexec-tools into a specially
2127 reserved region and then later executed after a crash by
2128 kdump/kexec. The crash dump kernel must be compiled to a
2129 memory address not used by the main kernel
2130
2131 For more details see Documentation/kdump/kdump.txt
2132
e69edc79
EM
2133config AUTO_ZRELADDR
2134 bool "Auto calculation of the decompressed kernel image address"
2135 depends on !ZBOOT_ROM && !ARCH_U300
2136 help
2137 ZRELADDR is the physical address where the decompressed kernel
2138 image will be placed. If AUTO_ZRELADDR is selected, the address
2139 will be determined at run-time by masking the current IP with
2140 0xf8000000. This assumes the zImage being placed in the first 128MB
2141 from start of memory.
2142
1da177e4
LT
2143endmenu
2144
ac9d7efc 2145menu "CPU Power Management"
1da177e4 2146
89c52ed4 2147if ARCH_HAS_CPUFREQ
1da177e4
LT
2148
2149source "drivers/cpufreq/Kconfig"
2150
64f102b6
YS
2151config CPU_FREQ_IMX
2152 tristate "CPUfreq driver for i.MX CPUs"
2153 depends on ARCH_MXC && CPU_FREQ
2154 help
2155 This enables the CPUfreq driver for i.MX CPUs.
2156
1da177e4
LT
2157config CPU_FREQ_SA1100
2158 bool
1da177e4
LT
2159
2160config CPU_FREQ_SA1110
2161 bool
1da177e4
LT
2162
2163config CPU_FREQ_INTEGRATOR
2164 tristate "CPUfreq driver for ARM Integrator CPUs"
2165 depends on ARCH_INTEGRATOR && CPU_FREQ
2166 default y
2167 help
2168 This enables the CPUfreq driver for ARM Integrator CPUs.
2169
2170 For details, take a look at <file:Documentation/cpu-freq>.
2171
2172 If in doubt, say Y.
2173
9e2697ff
RK
2174config CPU_FREQ_PXA
2175 bool
2176 depends on CPU_FREQ && ARCH_PXA && PXA25x
2177 default y
ca7d156e 2178 select CPU_FREQ_TABLE
9e2697ff
RK
2179 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2180
9d56c02a
BD
2181config CPU_FREQ_S3C
2182 bool
2183 help
2184 Internal configuration node for common cpufreq on Samsung SoC
2185
2186config CPU_FREQ_S3C24XX
4a50bfe3 2187 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2188 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2189 select CPU_FREQ_S3C
2190 help
2191 This enables the CPUfreq driver for the Samsung S3C24XX family
2192 of CPUs.
2193
2194 For details, take a look at <file:Documentation/cpu-freq>.
2195
2196 If in doubt, say N.
2197
2198config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2199 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2200 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2201 help
2202 Compile in support for changing the PLL frequency from the
2203 S3C24XX series CPUfreq driver. The PLL takes time to settle
2204 after a frequency change, so by default it is not enabled.
2205
2206 This also means that the PLL tables for the selected CPU(s) will
2207 be built which may increase the size of the kernel image.
2208
2209config CPU_FREQ_S3C24XX_DEBUG
2210 bool "Debug CPUfreq Samsung driver core"
2211 depends on CPU_FREQ_S3C24XX
2212 help
2213 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2214
2215config CPU_FREQ_S3C24XX_IODEBUG
2216 bool "Debug CPUfreq Samsung driver IO timing"
2217 depends on CPU_FREQ_S3C24XX
2218 help
2219 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2220
e6d197a6
BD
2221config CPU_FREQ_S3C24XX_DEBUGFS
2222 bool "Export debugfs for CPUFreq"
2223 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2224 help
2225 Export status information via debugfs.
2226
1da177e4
LT
2227endif
2228
ac9d7efc
RK
2229source "drivers/cpuidle/Kconfig"
2230
2231endmenu
2232
1da177e4
LT
2233menu "Floating point emulation"
2234
2235comment "At least one emulation must be selected"
2236
2237config FPE_NWFPE
2238 bool "NWFPE math emulation"
593c252a 2239 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2240 ---help---
2241 Say Y to include the NWFPE floating point emulator in the kernel.
2242 This is necessary to run most binaries. Linux does not currently
2243 support floating point hardware so you need to say Y here even if
2244 your machine has an FPA or floating point co-processor podule.
2245
2246 You may say N here if you are going to load the Acorn FPEmulator
2247 early in the bootup.
2248
2249config FPE_NWFPE_XP
2250 bool "Support extended precision"
bedf142b 2251 depends on FPE_NWFPE
1da177e4
LT
2252 help
2253 Say Y to include 80-bit support in the kernel floating-point
2254 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2255 Note that gcc does not generate 80-bit operations by default,
2256 so in most cases this option only enlarges the size of the
2257 floating point emulator without any good reason.
2258
2259 You almost surely want to say N here.
2260
2261config FPE_FASTFPE
2262 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2263 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2264 ---help---
2265 Say Y here to include the FAST floating point emulator in the kernel.
2266 This is an experimental much faster emulator which now also has full
2267 precision for the mantissa. It does not support any exceptions.
2268 It is very simple, and approximately 3-6 times faster than NWFPE.
2269
2270 It should be sufficient for most programs. It may be not suitable
2271 for scientific calculations, but you have to check this for yourself.
2272 If you do not feel you need a faster FP emulation you should better
2273 choose NWFPE.
2274
2275config VFP
2276 bool "VFP-format floating point maths"
e399b1a4 2277 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2278 help
2279 Say Y to include VFP support code in the kernel. This is needed
2280 if your hardware includes a VFP unit.
2281
2282 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2283 release notes and additional status information.
2284
2285 Say N if your target does not have VFP hardware.
2286
25ebee02
CM
2287config VFPv3
2288 bool
2289 depends on VFP
2290 default y if CPU_V7
2291
b5872db4
CM
2292config NEON
2293 bool "Advanced SIMD (NEON) Extension support"
2294 depends on VFPv3 && CPU_V7
2295 help
2296 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2297 Extension.
2298
1da177e4
LT
2299endmenu
2300
2301menu "Userspace binary formats"
2302
2303source "fs/Kconfig.binfmt"
2304
2305config ARTHUR
2306 tristate "RISC OS personality"
704bdda0 2307 depends on !AEABI
1da177e4
LT
2308 help
2309 Say Y here to include the kernel code necessary if you want to run
2310 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2311 experimental; if this sounds frightening, say N and sleep in peace.
2312 You can also say M here to compile this support as a module (which
2313 will be called arthur).
2314
2315endmenu
2316
2317menu "Power management options"
2318
eceab4ac 2319source "kernel/power/Kconfig"
1da177e4 2320
f4cb5700 2321config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2322 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2323 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2324 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2325 def_bool y
2326
15e0d9e3
AB
2327config ARM_CPU_SUSPEND
2328 def_bool PM_SLEEP
2329
1da177e4
LT
2330endmenu
2331
d5950b43
SR
2332source "net/Kconfig"
2333
ac25150f 2334source "drivers/Kconfig"
1da177e4
LT
2335
2336source "fs/Kconfig"
2337
1da177e4
LT
2338source "arch/arm/Kconfig.debug"
2339
2340source "security/Kconfig"
2341
2342source "crypto/Kconfig"
2343
2344source "lib/Kconfig"
This page took 2.210639 seconds and 5 git commands to generate.