ARM: Kirkwood: Remove mach-kirkwood
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
7a017721 27 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
09f05d85 28 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 29 select HAVE_ARCH_KGDB
91702175 30 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 31 select HAVE_ARCH_TRACEHOOK
b1b3f49c 32 select HAVE_BPF_JIT
51aaf81f 33 select HAVE_CC_STACKPROTECTOR
171b3f0d 34 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
35 select HAVE_C_RECORDMCOUNT
36 select HAVE_DEBUG_KMEMLEAK
37 select HAVE_DMA_API_DEBUG
38 select HAVE_DMA_ATTRS
39 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 40 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 41 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 42 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 43 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 44 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 45 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
46 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
47 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 48 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 49 select HAVE_KERNEL_GZIP
f9b493ac 50 select HAVE_KERNEL_LZ4
6e8699f7 51 select HAVE_KERNEL_LZMA
b1b3f49c 52 select HAVE_KERNEL_LZO
a7f464f3 53 select HAVE_KERNEL_XZ
b1b3f49c
RK
54 select HAVE_KPROBES if !XIP_KERNEL
55 select HAVE_KRETPROBES if (HAVE_KPROBES)
56 select HAVE_MEMBLOCK
171b3f0d 57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 58 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 59 select HAVE_PERF_EVENTS
49863894
WD
60 select HAVE_PERF_REGS
61 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 62 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 63 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 64 select HAVE_UID16
31c1fc81 65 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 66 select IRQ_FORCED_THREADING
3d92a71a 67 select KTIME_SCALAR
171b3f0d 68 select MODULES_USE_ELF_REL
84f452b1 69 select NO_BOOTMEM
171b3f0d
RK
70 select OLD_SIGACTION
71 select OLD_SIGSUSPEND3
b1b3f49c
RK
72 select PERF_USE_VMALLOC
73 select RTC_LIB
74 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
75 # Above selects are sorted alphabetically; please add new ones
76 # according to that. Thanks.
1da177e4
LT
77 help
78 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 79 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 80 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 81 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
82 Europe. There is an ARM Linux project with a web page at
83 <http://www.arm.linux.org.uk/>.
84
74facffe
RK
85config ARM_HAS_SG_CHAIN
86 bool
87
4ce63fcd
MS
88config NEED_SG_DMA_LENGTH
89 bool
90
91config ARM_DMA_USE_IOMMU
4ce63fcd 92 bool
b1b3f49c
RK
93 select ARM_HAS_SG_CHAIN
94 select NEED_SG_DMA_LENGTH
4ce63fcd 95
60460abf
SWK
96if ARM_DMA_USE_IOMMU
97
98config ARM_DMA_IOMMU_ALIGNMENT
99 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
100 range 4 9
101 default 8
102 help
103 DMA mapping framework by default aligns all buffers to the smallest
104 PAGE_SIZE order which is greater than or equal to the requested buffer
105 size. This works well for buffers up to a few hundreds kilobytes, but
106 for larger buffers it just a waste of address space. Drivers which has
107 relatively small addressing window (like 64Mib) might run out of
108 virtual space with just a few allocations.
109
110 With this parameter you can specify the maximum PAGE_SIZE order for
111 DMA IOMMU buffers. Larger buffers will be aligned only to this
112 specified order. The order is expressed as a power of two multiplied
113 by the PAGE_SIZE.
114
115endif
116
0b05da72
HUK
117config MIGHT_HAVE_PCI
118 bool
119
75e7153a
RB
120config SYS_SUPPORTS_APM_EMULATION
121 bool
122
bc581770
LW
123config HAVE_TCM
124 bool
125 select GENERIC_ALLOCATOR
126
e119bfff
RK
127config HAVE_PROC_CPU
128 bool
129
ce816fa8 130config NO_IOPORT_MAP
5ea81769 131 bool
5ea81769 132
1da177e4
LT
133config EISA
134 bool
135 ---help---
136 The Extended Industry Standard Architecture (EISA) bus was
137 developed as an open alternative to the IBM MicroChannel bus.
138
139 The EISA bus provided some of the features of the IBM MicroChannel
140 bus while maintaining backward compatibility with cards made for
141 the older ISA bus. The EISA bus saw limited use between 1988 and
142 1995 when it was made obsolete by the PCI bus.
143
144 Say Y here if you are building a kernel for an EISA-based machine.
145
146 Otherwise, say N.
147
148config SBUS
149 bool
150
f16fb1ec
RK
151config STACKTRACE_SUPPORT
152 bool
153 default y
154
f76e9154
NP
155config HAVE_LATENCYTOP_SUPPORT
156 bool
157 depends on !SMP
158 default y
159
f16fb1ec
RK
160config LOCKDEP_SUPPORT
161 bool
162 default y
163
7ad1bcb2
RK
164config TRACE_IRQFLAGS_SUPPORT
165 bool
166 default y
167
1da177e4
LT
168config RWSEM_XCHGADD_ALGORITHM
169 bool
8a87411b 170 default y
1da177e4 171
f0d1b0b3
DH
172config ARCH_HAS_ILOG2_U32
173 bool
f0d1b0b3
DH
174
175config ARCH_HAS_ILOG2_U64
176 bool
f0d1b0b3 177
89c52ed4
BD
178config ARCH_HAS_CPUFREQ
179 bool
180 help
181 Internal node to signify that the ARCH has CPUFREQ support
182 and that the relevant menu configurations are displayed for
183 it.
184
4a1b5733
EV
185config ARCH_HAS_BANDGAP
186 bool
187
b89c3b16
AM
188config GENERIC_HWEIGHT
189 bool
190 default y
191
1da177e4
LT
192config GENERIC_CALIBRATE_DELAY
193 bool
194 default y
195
a08b6b79
Z
196config ARCH_MAY_HAVE_PC_FDC
197 bool
198
5ac6da66
CL
199config ZONE_DMA
200 bool
5ac6da66 201
ccd7ab7f
FT
202config NEED_DMA_MAP_STATE
203 def_bool y
204
c7edc9e3
DL
205config ARCH_SUPPORTS_UPROBES
206 def_bool y
207
58af4a24
RH
208config ARCH_HAS_DMA_SET_COHERENT_MASK
209 bool
210
1da177e4
LT
211config GENERIC_ISA_DMA
212 bool
213
1da177e4
LT
214config FIQ
215 bool
216
13a5045d
RH
217config NEED_RET_TO_USER
218 bool
219
034d2f5a
AV
220config ARCH_MTD_XIP
221 bool
222
c760fc19
HC
223config VECTORS_BASE
224 hex
6afd6fae 225 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
226 default DRAM_BASE if REMAP_VECTORS_TO_RAM
227 default 0x00000000
228 help
19accfd3
RK
229 The base address of exception vectors. This must be two pages
230 in size.
c760fc19 231
dc21af99 232config ARM_PATCH_PHYS_VIRT
c1becedc
RK
233 bool "Patch physical to virtual translations at runtime" if EMBEDDED
234 default y
b511d75d 235 depends on !XIP_KERNEL && MMU
dc21af99
RK
236 depends on !ARCH_REALVIEW || !SPARSEMEM
237 help
111e9a5c
RK
238 Patch phys-to-virt and virt-to-phys translation functions at
239 boot and module load time according to the position of the
240 kernel in system memory.
dc21af99 241
111e9a5c 242 This can only be used with non-XIP MMU kernels where the base
daece596 243 of physical memory is at a 16MB boundary.
dc21af99 244
c1becedc
RK
245 Only disable this option if you know that you do not require
246 this feature (eg, building a kernel for a single machine) and
247 you need to shrink the kernel to the minimal size.
dc21af99 248
01464226
RH
249config NEED_MACH_GPIO_H
250 bool
251 help
252 Select this when mach/gpio.h is required to provide special
253 definitions for this platform. The need for mach/gpio.h should
254 be avoided when possible.
255
c334bc15
RH
256config NEED_MACH_IO_H
257 bool
258 help
259 Select this when mach/io.h is required to provide special
260 definitions for this platform. The need for mach/io.h should
261 be avoided when possible.
262
0cdc8b92 263config NEED_MACH_MEMORY_H
1b9f95f8
NP
264 bool
265 help
0cdc8b92
NP
266 Select this when mach/memory.h is required to provide special
267 definitions for this platform. The need for mach/memory.h should
268 be avoided when possible.
dc21af99 269
1b9f95f8 270config PHYS_OFFSET
974c0724 271 hex "Physical address of main memory" if MMU
0cdc8b92 272 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 273 default DRAM_BASE if !MMU
111e9a5c 274 help
1b9f95f8
NP
275 Please provide the physical address corresponding to the
276 location of main memory in your system.
cada3c08 277
87e040b6
SG
278config GENERIC_BUG
279 def_bool y
280 depends on BUG
281
1da177e4
LT
282source "init/Kconfig"
283
dc52ddc0
MH
284source "kernel/Kconfig.freezer"
285
1da177e4
LT
286menu "System Type"
287
3c427975
HC
288config MMU
289 bool "MMU-based Paged Memory Management Support"
290 default y
291 help
292 Select if you want MMU-based virtualised addressing space
293 support by paged memory management. If unsure, say 'Y'.
294
ccf50e23
RK
295#
296# The "ARM system type" choice list is ordered alphabetically by option
297# text. Please add new entries in the option alphabetic order.
298#
1da177e4
LT
299choice
300 prompt "ARM system type"
1420b22b
AB
301 default ARCH_VERSATILE if !MMU
302 default ARCH_MULTIPLATFORM if MMU
1da177e4 303
387798b3
RH
304config ARCH_MULTIPLATFORM
305 bool "Allow multiple platforms to be selected"
b1b3f49c 306 depends on MMU
ddb902cc 307 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 308 select ARM_HAS_SG_CHAIN
387798b3
RH
309 select ARM_PATCH_PHYS_VIRT
310 select AUTO_ZRELADDR
6d0add40 311 select CLKSRC_OF
66314223 312 select COMMON_CLK
ddb902cc 313 select GENERIC_CLOCKEVENTS
08d38beb 314 select MIGHT_HAVE_PCI
387798b3 315 select MULTI_IRQ_HANDLER
66314223
DN
316 select SPARSE_IRQ
317 select USE_OF
66314223 318
4af6fee1
DS
319config ARCH_INTEGRATOR
320 bool "ARM Ltd. Integrator family"
89c52ed4 321 select ARCH_HAS_CPUFREQ
b1b3f49c 322 select ARM_AMBA
fe989145 323 select ARM_PATCH_PHYS_VIRT
324 select AUTO_ZRELADDR
a613163d 325 select COMMON_CLK
f9a6aa43 326 select COMMON_CLK_VERSATILE
b1b3f49c 327 select GENERIC_CLOCKEVENTS
9904f793 328 select HAVE_TCM
c5a0adb5 329 select ICST
b1b3f49c
RK
330 select MULTI_IRQ_HANDLER
331 select NEED_MACH_MEMORY_H
f4b8b319 332 select PLAT_VERSATILE
695436e3 333 select SPARSE_IRQ
d7057e1d 334 select USE_OF
2389d501 335 select VERSATILE_FPGA_IRQ
4af6fee1
DS
336 help
337 Support for ARM's Integrator platform.
338
339config ARCH_REALVIEW
340 bool "ARM Ltd. RealView family"
b1b3f49c 341 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 342 select ARM_AMBA
b1b3f49c 343 select ARM_TIMER_SP804
f9a6aa43
LW
344 select COMMON_CLK
345 select COMMON_CLK_VERSATILE
ae30ceac 346 select GENERIC_CLOCKEVENTS
b56ba8aa 347 select GPIO_PL061 if GPIOLIB
b1b3f49c 348 select ICST
0cdc8b92 349 select NEED_MACH_MEMORY_H
b1b3f49c
RK
350 select PLAT_VERSATILE
351 select PLAT_VERSATILE_CLCD
4af6fee1
DS
352 help
353 This enables support for ARM Ltd RealView boards.
354
355config ARCH_VERSATILE
356 bool "ARM Ltd. Versatile family"
b1b3f49c 357 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 358 select ARM_AMBA
b1b3f49c 359 select ARM_TIMER_SP804
4af6fee1 360 select ARM_VIC
6d803ba7 361 select CLKDEV_LOOKUP
b1b3f49c 362 select GENERIC_CLOCKEVENTS
aa3831cf 363 select HAVE_MACH_CLKDEV
c5a0adb5 364 select ICST
f4b8b319 365 select PLAT_VERSATILE
3414ba8c 366 select PLAT_VERSATILE_CLCD
b1b3f49c 367 select PLAT_VERSATILE_CLOCK
2389d501 368 select VERSATILE_FPGA_IRQ
4af6fee1
DS
369 help
370 This enables support for ARM Ltd Versatile board.
371
8fc5ffa0
AV
372config ARCH_AT91
373 bool "Atmel AT91"
f373e8c0 374 select ARCH_REQUIRE_GPIOLIB
bd602995 375 select CLKDEV_LOOKUP
e261501d 376 select IRQ_DOMAIN
1ac02d79 377 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
378 select PINCTRL
379 select PINCTRL_AT91 if USE_OF
4af6fee1 380 help
929e994f
NF
381 This enables support for systems based on Atmel
382 AT91RM9200 and AT91SAM9* processors.
4af6fee1 383
93e22567
RK
384config ARCH_CLPS711X
385 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 386 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 387 select AUTO_ZRELADDR
c99f72ad 388 select CLKSRC_MMIO
93e22567
RK
389 select COMMON_CLK
390 select CPU_ARM720T
4a8355c4 391 select GENERIC_CLOCKEVENTS
6597619f 392 select MFD_SYSCON
93e22567
RK
393 help
394 Support for Cirrus Logic 711x/721x/731x based boards.
395
788c9700
RK
396config ARCH_GEMINI
397 bool "Cortina Systems Gemini"
788c9700 398 select ARCH_REQUIRE_GPIOLIB
f3372c01 399 select CLKSRC_MMIO
b1b3f49c 400 select CPU_FA526
f3372c01 401 select GENERIC_CLOCKEVENTS
788c9700
RK
402 help
403 Support for the Cortina Systems Gemini family SoCs
404
1da177e4
LT
405config ARCH_EBSA110
406 bool "EBSA-110"
b1b3f49c 407 select ARCH_USES_GETTIMEOFFSET
c750815e 408 select CPU_SA110
f7e68bbf 409 select ISA
c334bc15 410 select NEED_MACH_IO_H
0cdc8b92 411 select NEED_MACH_MEMORY_H
ce816fa8 412 select NO_IOPORT_MAP
1da177e4
LT
413 help
414 This is an evaluation board for the StrongARM processor available
f6c8965a 415 from Digital. It has limited hardware on-board, including an
1da177e4
LT
416 Ethernet interface, two PCMCIA sockets, two serial ports and a
417 parallel port.
418
6d85e2b0
UKK
419config ARCH_EFM32
420 bool "Energy Micro efm32"
421 depends on !MMU
422 select ARCH_REQUIRE_GPIOLIB
423 select ARM_NVIC
51aaf81f 424 select AUTO_ZRELADDR
6d85e2b0
UKK
425 select CLKSRC_OF
426 select COMMON_CLK
427 select CPU_V7M
428 select GENERIC_CLOCKEVENTS
429 select NO_DMA
ce816fa8 430 select NO_IOPORT_MAP
6d85e2b0
UKK
431 select SPARSE_IRQ
432 select USE_OF
433 help
434 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
435 processors.
436
e7736d47
LB
437config ARCH_EP93XX
438 bool "EP93xx-based"
b1b3f49c
RK
439 select ARCH_HAS_HOLES_MEMORYMODEL
440 select ARCH_REQUIRE_GPIOLIB
441 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
442 select ARM_AMBA
443 select ARM_VIC
6d803ba7 444 select CLKDEV_LOOKUP
b1b3f49c 445 select CPU_ARM920T
5725aeae 446 select NEED_MACH_MEMORY_H
e7736d47
LB
447 help
448 This enables support for the Cirrus EP93xx series of CPUs.
449
1da177e4
LT
450config ARCH_FOOTBRIDGE
451 bool "FootBridge"
c750815e 452 select CPU_SA110
1da177e4 453 select FOOTBRIDGE
4e8d7637 454 select GENERIC_CLOCKEVENTS
d0ee9f40 455 select HAVE_IDE
8ef6e620 456 select NEED_MACH_IO_H if !MMU
0cdc8b92 457 select NEED_MACH_MEMORY_H
f999b8bd
MM
458 help
459 Support for systems based on the DC21285 companion chip
460 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 461
4af6fee1
DS
462config ARCH_NETX
463 bool "Hilscher NetX based"
b1b3f49c 464 select ARM_VIC
234b6ced 465 select CLKSRC_MMIO
c750815e 466 select CPU_ARM926T
2fcfe6b8 467 select GENERIC_CLOCKEVENTS
f999b8bd 468 help
4af6fee1
DS
469 This enables support for systems based on the Hilscher NetX Soc
470
3b938be6
RK
471config ARCH_IOP13XX
472 bool "IOP13xx-based"
473 depends on MMU
b1b3f49c 474 select CPU_XSC3
0cdc8b92 475 select NEED_MACH_MEMORY_H
13a5045d 476 select NEED_RET_TO_USER
b1b3f49c
RK
477 select PCI
478 select PLAT_IOP
479 select VMSPLIT_1G
37ebbcff 480 select SPARSE_IRQ
3b938be6
RK
481 help
482 Support for Intel's IOP13XX (XScale) family of processors.
483
3f7e5815
LB
484config ARCH_IOP32X
485 bool "IOP32x-based"
a4f7e763 486 depends on MMU
b1b3f49c 487 select ARCH_REQUIRE_GPIOLIB
c750815e 488 select CPU_XSCALE
e9004f50 489 select GPIO_IOP
13a5045d 490 select NEED_RET_TO_USER
f7e68bbf 491 select PCI
b1b3f49c 492 select PLAT_IOP
f999b8bd 493 help
3f7e5815
LB
494 Support for Intel's 80219 and IOP32X (XScale) family of
495 processors.
496
497config ARCH_IOP33X
498 bool "IOP33x-based"
499 depends on MMU
b1b3f49c 500 select ARCH_REQUIRE_GPIOLIB
c750815e 501 select CPU_XSCALE
e9004f50 502 select GPIO_IOP
13a5045d 503 select NEED_RET_TO_USER
3f7e5815 504 select PCI
b1b3f49c 505 select PLAT_IOP
3f7e5815
LB
506 help
507 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 508
3b938be6
RK
509config ARCH_IXP4XX
510 bool "IXP4xx-based"
a4f7e763 511 depends on MMU
58af4a24 512 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 513 select ARCH_REQUIRE_GPIOLIB
51aaf81f 514 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 515 select CLKSRC_MMIO
c750815e 516 select CPU_XSCALE
b1b3f49c 517 select DMABOUNCE if PCI
3b938be6 518 select GENERIC_CLOCKEVENTS
0b05da72 519 select MIGHT_HAVE_PCI
c334bc15 520 select NEED_MACH_IO_H
9296d94d 521 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 522 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 523 help
3b938be6 524 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 525
edabd38e
SB
526config ARCH_DOVE
527 bool "Marvell Dove"
edabd38e 528 select ARCH_REQUIRE_GPIOLIB
756b2531 529 select CPU_PJ4
edabd38e 530 select GENERIC_CLOCKEVENTS
0f81bd43 531 select MIGHT_HAVE_PCI
171b3f0d 532 select MVEBU_MBUS
9139acd1
SH
533 select PINCTRL
534 select PINCTRL_DOVE
abcda1dc 535 select PLAT_ORION_LEGACY
edabd38e
SB
536 help
537 Support for the Marvell Dove SoC 88AP510
538
794d15b2
SS
539config ARCH_MV78XX0
540 bool "Marvell MV78xx0"
a8865655 541 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 542 select CPU_FEROCEON
794d15b2 543 select GENERIC_CLOCKEVENTS
171b3f0d 544 select MVEBU_MBUS
b1b3f49c 545 select PCI
abcda1dc 546 select PLAT_ORION_LEGACY
794d15b2
SS
547 help
548 Support for the following Marvell MV78xx0 series SoCs:
549 MV781x0, MV782x0.
550
9dd0b194 551config ARCH_ORION5X
585cf175
TP
552 bool "Marvell Orion"
553 depends on MMU
a8865655 554 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 555 select CPU_FEROCEON
51cbff1d 556 select GENERIC_CLOCKEVENTS
171b3f0d 557 select MVEBU_MBUS
b1b3f49c 558 select PCI
abcda1dc 559 select PLAT_ORION_LEGACY
585cf175 560 help
9dd0b194 561 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 562 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 563 Orion-2 (5281), Orion-1-90 (6183).
585cf175 564
788c9700 565config ARCH_MMP
2f7e8fae 566 bool "Marvell PXA168/910/MMP2"
788c9700 567 depends on MMU
788c9700 568 select ARCH_REQUIRE_GPIOLIB
6d803ba7 569 select CLKDEV_LOOKUP
b1b3f49c 570 select GENERIC_ALLOCATOR
788c9700 571 select GENERIC_CLOCKEVENTS
157d2644 572 select GPIO_PXA
c24b3114 573 select IRQ_DOMAIN
0f374561 574 select MULTI_IRQ_HANDLER
7c8f86a4 575 select PINCTRL
788c9700 576 select PLAT_PXA
0bd86961 577 select SPARSE_IRQ
788c9700 578 help
2f7e8fae 579 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
580
581config ARCH_KS8695
582 bool "Micrel/Kendin KS8695"
98830bc9 583 select ARCH_REQUIRE_GPIOLIB
c7e783d6 584 select CLKSRC_MMIO
b1b3f49c 585 select CPU_ARM922T
c7e783d6 586 select GENERIC_CLOCKEVENTS
b1b3f49c 587 select NEED_MACH_MEMORY_H
788c9700
RK
588 help
589 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
590 System-on-Chip devices.
591
788c9700
RK
592config ARCH_W90X900
593 bool "Nuvoton W90X900 CPU"
c52d3d68 594 select ARCH_REQUIRE_GPIOLIB
6d803ba7 595 select CLKDEV_LOOKUP
6fa5d5f7 596 select CLKSRC_MMIO
b1b3f49c 597 select CPU_ARM926T
58b5369e 598 select GENERIC_CLOCKEVENTS
788c9700 599 help
a8bc4ead 600 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
601 At present, the w90x900 has been renamed nuc900, regarding
602 the ARM series product line, you can login the following
603 link address to know more.
604
605 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
606 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 607
93e22567
RK
608config ARCH_LPC32XX
609 bool "NXP LPC32XX"
610 select ARCH_REQUIRE_GPIOLIB
611 select ARM_AMBA
612 select CLKDEV_LOOKUP
613 select CLKSRC_MMIO
614 select CPU_ARM926T
615 select GENERIC_CLOCKEVENTS
616 select HAVE_IDE
93e22567
RK
617 select USE_OF
618 help
619 Support for the NXP LPC32XX family of processors
620
1da177e4 621config ARCH_PXA
2c8086a5 622 bool "PXA2xx/PXA3xx-based"
a4f7e763 623 depends on MMU
89c52ed4 624 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
625 select ARCH_MTD_XIP
626 select ARCH_REQUIRE_GPIOLIB
627 select ARM_CPU_SUSPEND if PM
628 select AUTO_ZRELADDR
6d803ba7 629 select CLKDEV_LOOKUP
234b6ced 630 select CLKSRC_MMIO
981d0f39 631 select GENERIC_CLOCKEVENTS
157d2644 632 select GPIO_PXA
d0ee9f40 633 select HAVE_IDE
b1b3f49c 634 select MULTI_IRQ_HANDLER
b1b3f49c
RK
635 select PLAT_PXA
636 select SPARSE_IRQ
f999b8bd 637 help
2c8086a5 638 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 639
8fc1b0f8
KG
640config ARCH_MSM
641 bool "Qualcomm MSM (non-multiplatform)"
923a081c 642 select ARCH_REQUIRE_GPIOLIB
8cc7f533 643 select COMMON_CLK
b1b3f49c 644 select GENERIC_CLOCKEVENTS
49cbe786 645 help
4b53eb4f
DW
646 Support for Qualcomm MSM/QSD based systems. This runs on the
647 apps processor of the MSM/QSD and depends on a shared memory
648 interface to the modem processor which runs the baseband
649 stack and controls some vital subsystems
650 (clock and power control, etc).
49cbe786 651
bf98c1ea 652config ARCH_SHMOBILE_LEGACY
0d9fd616 653 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 654 select ARCH_SHMOBILE
69469995 655 select ARM_PATCH_PHYS_VIRT
5e93c6b4 656 select CLKDEV_LOOKUP
b1b3f49c 657 select GENERIC_CLOCKEVENTS
4c3ffffd 658 select HAVE_ARM_SCU if SMP
a894fcc2 659 select HAVE_ARM_TWD if SMP
aa3831cf 660 select HAVE_MACH_CLKDEV
3b55658a 661 select HAVE_SMP
ce5ea9f3 662 select MIGHT_HAVE_CACHE_L2X0
60f1435c 663 select MULTI_IRQ_HANDLER
ce816fa8 664 select NO_IOPORT_MAP
2cd3c927 665 select PINCTRL
b1b3f49c
RK
666 select PM_GENERIC_DOMAINS if PM
667 select SPARSE_IRQ
c793c1b0 668 help
0d9fd616
LP
669 Support for Renesas ARM SoC platforms using a non-multiplatform
670 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
671 and RZ families.
c793c1b0 672
1da177e4
LT
673config ARCH_RPC
674 bool "RiscPC"
675 select ARCH_ACORN
a08b6b79 676 select ARCH_MAY_HAVE_PC_FDC
07f841b7 677 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 678 select ARCH_USES_GETTIMEOFFSET
fa04e209 679 select CPU_SA110
b1b3f49c 680 select FIQ
d0ee9f40 681 select HAVE_IDE
b1b3f49c
RK
682 select HAVE_PATA_PLATFORM
683 select ISA_DMA_API
c334bc15 684 select NEED_MACH_IO_H
0cdc8b92 685 select NEED_MACH_MEMORY_H
ce816fa8 686 select NO_IOPORT_MAP
b4811bac 687 select VIRT_TO_BUS
1da177e4
LT
688 help
689 On the Acorn Risc-PC, Linux can support the internal IDE disk and
690 CD-ROM interface, serial and parallel port, and the floppy drive.
691
692config ARCH_SA1100
693 bool "SA1100-based"
89c52ed4 694 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
695 select ARCH_MTD_XIP
696 select ARCH_REQUIRE_GPIOLIB
697 select ARCH_SPARSEMEM_ENABLE
698 select CLKDEV_LOOKUP
699 select CLKSRC_MMIO
1937f5b9 700 select CPU_FREQ
b1b3f49c 701 select CPU_SA1100
3e238be2 702 select GENERIC_CLOCKEVENTS
d0ee9f40 703 select HAVE_IDE
b1b3f49c 704 select ISA
0cdc8b92 705 select NEED_MACH_MEMORY_H
375dec92 706 select SPARSE_IRQ
f999b8bd
MM
707 help
708 Support for StrongARM 11x0 based boards.
1da177e4 709
b130d5c2
KK
710config ARCH_S3C24XX
711 bool "Samsung S3C24XX SoCs"
9d56c02a 712 select ARCH_HAS_CPUFREQ
53650430 713 select ARCH_REQUIRE_GPIOLIB
335cce74 714 select ATAGS
b1b3f49c 715 select CLKDEV_LOOKUP
4280506a 716 select CLKSRC_SAMSUNG_PWM
7f78b6eb 717 select GENERIC_CLOCKEVENTS
880cf071 718 select GPIO_SAMSUNG
20676c15 719 select HAVE_S3C2410_I2C if I2C
b130d5c2 720 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 721 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 722 select MULTI_IRQ_HANDLER
c334bc15 723 select NEED_MACH_IO_H
cd8dc7ae 724 select SAMSUNG_ATAGS
1da177e4 725 help
b130d5c2
KK
726 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
727 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
728 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
729 Samsung SMDK2410 development board (and derivatives).
63b1f51b 730
a08ab637
BD
731config ARCH_S3C64XX
732 bool "Samsung S3C64XX"
b1b3f49c
RK
733 select ARCH_HAS_CPUFREQ
734 select ARCH_REQUIRE_GPIOLIB
1db0287a 735 select ARM_AMBA
89f0ce72 736 select ARM_VIC
335cce74 737 select ATAGS
b1b3f49c 738 select CLKDEV_LOOKUP
4280506a 739 select CLKSRC_SAMSUNG_PWM
ccecba3c 740 select COMMON_CLK_SAMSUNG
70bacadb 741 select CPU_V6K
04a49b71 742 select GENERIC_CLOCKEVENTS
880cf071 743 select GPIO_SAMSUNG
b1b3f49c
RK
744 select HAVE_S3C2410_I2C if I2C
745 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 746 select HAVE_TCM
ce816fa8 747 select NO_IOPORT_MAP
b1b3f49c 748 select PLAT_SAMSUNG
4ab75a3f 749 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
750 select S3C_DEV_NAND
751 select S3C_GPIO_TRACK
cd8dc7ae 752 select SAMSUNG_ATAGS
6e2d9e93 753 select SAMSUNG_WAKEMASK
88f59738 754 select SAMSUNG_WDT_RESET
a08ab637
BD
755 help
756 Samsung S3C64XX series based systems
757
49b7a491
KK
758config ARCH_S5P64X0
759 bool "Samsung S5P6440 S5P6450"
335cce74 760 select ATAGS
d8b22d25 761 select CLKDEV_LOOKUP
4280506a 762 select CLKSRC_SAMSUNG_PWM
b1b3f49c 763 select CPU_V6
9e65bbf2 764 select GENERIC_CLOCKEVENTS
880cf071 765 select GPIO_SAMSUNG
20676c15 766 select HAVE_S3C2410_I2C if I2C
b1b3f49c 767 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 768 select HAVE_S3C_RTC if RTC_CLASS
01464226 769 select NEED_MACH_GPIO_H
cd8dc7ae 770 select SAMSUNG_ATAGS
171b3f0d 771 select SAMSUNG_WDT_RESET
c4ffccdd 772 help
49b7a491
KK
773 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
774 SMDK6450.
c4ffccdd 775
acc84707
MS
776config ARCH_S5PC100
777 bool "Samsung S5PC100"
53650430 778 select ARCH_REQUIRE_GPIOLIB
335cce74 779 select ATAGS
29e8eb0f 780 select CLKDEV_LOOKUP
4280506a 781 select CLKSRC_SAMSUNG_PWM
5a7652f2 782 select CPU_V7
6a5a2e3b 783 select GENERIC_CLOCKEVENTS
880cf071 784 select GPIO_SAMSUNG
20676c15 785 select HAVE_S3C2410_I2C if I2C
c39d8d55 786 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 787 select HAVE_S3C_RTC if RTC_CLASS
01464226 788 select NEED_MACH_GPIO_H
cd8dc7ae 789 select SAMSUNG_ATAGS
171b3f0d 790 select SAMSUNG_WDT_RESET
5a7652f2 791 help
acc84707 792 Samsung S5PC100 series based systems
5a7652f2 793
170f4e42
KK
794config ARCH_S5PV210
795 bool "Samsung S5PV210/S5PC110"
b1b3f49c 796 select ARCH_HAS_CPUFREQ
0f75a96b 797 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 798 select ARCH_SPARSEMEM_ENABLE
335cce74 799 select ATAGS
b2a9dd46 800 select CLKDEV_LOOKUP
4280506a 801 select CLKSRC_SAMSUNG_PWM
b1b3f49c 802 select CPU_V7
9e65bbf2 803 select GENERIC_CLOCKEVENTS
880cf071 804 select GPIO_SAMSUNG
20676c15 805 select HAVE_S3C2410_I2C if I2C
c39d8d55 806 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 807 select HAVE_S3C_RTC if RTC_CLASS
01464226 808 select NEED_MACH_GPIO_H
0cdc8b92 809 select NEED_MACH_MEMORY_H
cd8dc7ae 810 select SAMSUNG_ATAGS
170f4e42
KK
811 help
812 Samsung S5PV210/S5PC110 series based systems
813
7c6337e2
KH
814config ARCH_DAVINCI
815 bool "TI DaVinci"
b1b3f49c 816 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 817 select ARCH_REQUIRE_GPIOLIB
6d803ba7 818 select CLKDEV_LOOKUP
20e9969b 819 select GENERIC_ALLOCATOR
b1b3f49c 820 select GENERIC_CLOCKEVENTS
dc7ad3b3 821 select GENERIC_IRQ_CHIP
b1b3f49c 822 select HAVE_IDE
3ad7a42d 823 select TI_PRIV_EDMA
689e331f 824 select USE_OF
b1b3f49c 825 select ZONE_DMA
7c6337e2
KH
826 help
827 Support for TI's DaVinci platform.
828
a0694861
TL
829config ARCH_OMAP1
830 bool "TI OMAP1"
00a36698 831 depends on MMU
89c52ed4 832 select ARCH_HAS_CPUFREQ
9af915da 833 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 834 select ARCH_OMAP
21f47fbc 835 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 836 select CLKDEV_LOOKUP
d6e15d78 837 select CLKSRC_MMIO
b1b3f49c 838 select GENERIC_CLOCKEVENTS
a0694861 839 select GENERIC_IRQ_CHIP
a0694861
TL
840 select HAVE_IDE
841 select IRQ_DOMAIN
842 select NEED_MACH_IO_H if PCCARD
843 select NEED_MACH_MEMORY_H
21f47fbc 844 help
a0694861 845 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 846
1da177e4
LT
847endchoice
848
387798b3
RH
849menu "Multiple platform selection"
850 depends on ARCH_MULTIPLATFORM
851
852comment "CPU Core family selection"
853
f8afae40
AB
854config ARCH_MULTI_V4
855 bool "ARMv4 based platforms (FA526)"
856 depends on !ARCH_MULTI_V6_V7
857 select ARCH_MULTI_V4_V5
858 select CPU_FA526
859
387798b3
RH
860config ARCH_MULTI_V4T
861 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 862 depends on !ARCH_MULTI_V6_V7
b1b3f49c 863 select ARCH_MULTI_V4_V5
24e860fb
AB
864 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
865 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
866 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
867
868config ARCH_MULTI_V5
869 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 870 depends on !ARCH_MULTI_V6_V7
b1b3f49c 871 select ARCH_MULTI_V4_V5
12567bbd 872 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
873 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
874 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
875
876config ARCH_MULTI_V4_V5
877 bool
878
879config ARCH_MULTI_V6
8dda05cc 880 bool "ARMv6 based platforms (ARM11)"
387798b3 881 select ARCH_MULTI_V6_V7
42f4754a 882 select CPU_V6K
387798b3
RH
883
884config ARCH_MULTI_V7
8dda05cc 885 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
886 default y
887 select ARCH_MULTI_V6_V7
b1b3f49c 888 select CPU_V7
90bc8ac7 889 select HAVE_SMP
387798b3
RH
890
891config ARCH_MULTI_V6_V7
892 bool
9352b05b 893 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
894
895config ARCH_MULTI_CPU_AUTO
896 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
897 select ARCH_MULTI_V5
898
899endmenu
900
05e2a3de
RH
901config ARCH_VIRT
902 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 903 select ARM_AMBA
05e2a3de 904 select ARM_GIC
05e2a3de 905 select ARM_PSCI
4b8b5f25 906 select HAVE_ARM_ARCH_TIMER
05e2a3de 907
ccf50e23
RK
908#
909# This is sorted alphabetically by mach-* pathname. However, plat-*
910# Kconfigs may be included either alphabetically (according to the
911# plat- suffix) or along side the corresponding mach-* source.
912#
3e93a22b
GC
913source "arch/arm/mach-mvebu/Kconfig"
914
95b8f20f
RK
915source "arch/arm/mach-at91/Kconfig"
916
1d22924e
AB
917source "arch/arm/mach-axxia/Kconfig"
918
8ac49e04
CD
919source "arch/arm/mach-bcm/Kconfig"
920
1c37fa10
SH
921source "arch/arm/mach-berlin/Kconfig"
922
1da177e4
LT
923source "arch/arm/mach-clps711x/Kconfig"
924
d94f944e
AV
925source "arch/arm/mach-cns3xxx/Kconfig"
926
95b8f20f
RK
927source "arch/arm/mach-davinci/Kconfig"
928
929source "arch/arm/mach-dove/Kconfig"
930
e7736d47
LB
931source "arch/arm/mach-ep93xx/Kconfig"
932
1da177e4
LT
933source "arch/arm/mach-footbridge/Kconfig"
934
59d3a193
PZ
935source "arch/arm/mach-gemini/Kconfig"
936
387798b3
RH
937source "arch/arm/mach-highbank/Kconfig"
938
389ee0c2
HZ
939source "arch/arm/mach-hisi/Kconfig"
940
1da177e4
LT
941source "arch/arm/mach-integrator/Kconfig"
942
3f7e5815
LB
943source "arch/arm/mach-iop32x/Kconfig"
944
945source "arch/arm/mach-iop33x/Kconfig"
1da177e4 946
285f5fa7
DW
947source "arch/arm/mach-iop13xx/Kconfig"
948
1da177e4
LT
949source "arch/arm/mach-ixp4xx/Kconfig"
950
828989ad
SS
951source "arch/arm/mach-keystone/Kconfig"
952
95b8f20f
RK
953source "arch/arm/mach-ks8695/Kconfig"
954
95b8f20f
RK
955source "arch/arm/mach-msm/Kconfig"
956
17723fd3
JJ
957source "arch/arm/mach-moxart/Kconfig"
958
794d15b2
SS
959source "arch/arm/mach-mv78xx0/Kconfig"
960
3995eb82 961source "arch/arm/mach-imx/Kconfig"
1da177e4 962
1d3f33d5
SG
963source "arch/arm/mach-mxs/Kconfig"
964
95b8f20f 965source "arch/arm/mach-netx/Kconfig"
49cbe786 966
95b8f20f 967source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 968
9851ca57
DT
969source "arch/arm/mach-nspire/Kconfig"
970
d48af15e
TL
971source "arch/arm/plat-omap/Kconfig"
972
973source "arch/arm/mach-omap1/Kconfig"
1da177e4 974
1dbae815
TL
975source "arch/arm/mach-omap2/Kconfig"
976
9dd0b194 977source "arch/arm/mach-orion5x/Kconfig"
585cf175 978
387798b3
RH
979source "arch/arm/mach-picoxcell/Kconfig"
980
95b8f20f
RK
981source "arch/arm/mach-pxa/Kconfig"
982source "arch/arm/plat-pxa/Kconfig"
585cf175 983
95b8f20f
RK
984source "arch/arm/mach-mmp/Kconfig"
985
8fc1b0f8
KG
986source "arch/arm/mach-qcom/Kconfig"
987
95b8f20f
RK
988source "arch/arm/mach-realview/Kconfig"
989
d63dc051
HS
990source "arch/arm/mach-rockchip/Kconfig"
991
95b8f20f 992source "arch/arm/mach-sa1100/Kconfig"
edabd38e 993
cf383678 994source "arch/arm/plat-samsung/Kconfig"
a21765a7 995
387798b3
RH
996source "arch/arm/mach-socfpga/Kconfig"
997
a7ed099f 998source "arch/arm/mach-spear/Kconfig"
a21765a7 999
65ebcc11
SK
1000source "arch/arm/mach-sti/Kconfig"
1001
85fd6d63 1002source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1003
431107ea 1004source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 1005
49b7a491 1006source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1007
5a7652f2 1008source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1009
170f4e42
KK
1010source "arch/arm/mach-s5pv210/Kconfig"
1011
83014579 1012source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1013
882d01f9 1014source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1015
3b52634f
MR
1016source "arch/arm/mach-sunxi/Kconfig"
1017
156a0997
BS
1018source "arch/arm/mach-prima2/Kconfig"
1019
c5f80065
EG
1020source "arch/arm/mach-tegra/Kconfig"
1021
95b8f20f 1022source "arch/arm/mach-u300/Kconfig"
1da177e4 1023
95b8f20f 1024source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1025
1026source "arch/arm/mach-versatile/Kconfig"
1027
ceade897 1028source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1029source "arch/arm/plat-versatile/Kconfig"
ceade897 1030
6f35f9a9
TP
1031source "arch/arm/mach-vt8500/Kconfig"
1032
7ec80ddf 1033source "arch/arm/mach-w90x900/Kconfig"
1034
9a45eb69
JC
1035source "arch/arm/mach-zynq/Kconfig"
1036
1da177e4
LT
1037# Definitions to make life easier
1038config ARCH_ACORN
1039 bool
1040
7ae1f7ec
LB
1041config PLAT_IOP
1042 bool
469d3044 1043 select GENERIC_CLOCKEVENTS
7ae1f7ec 1044
69b02f6a
LB
1045config PLAT_ORION
1046 bool
bfe45e0b 1047 select CLKSRC_MMIO
b1b3f49c 1048 select COMMON_CLK
dc7ad3b3 1049 select GENERIC_IRQ_CHIP
278b45b0 1050 select IRQ_DOMAIN
69b02f6a 1051
abcda1dc
TP
1052config PLAT_ORION_LEGACY
1053 bool
1054 select PLAT_ORION
1055
bd5ce433
EM
1056config PLAT_PXA
1057 bool
1058
f4b8b319
RK
1059config PLAT_VERSATILE
1060 bool
1061
e3887714
RK
1062config ARM_TIMER_SP804
1063 bool
bfe45e0b 1064 select CLKSRC_MMIO
7a0eca71 1065 select CLKSRC_OF if OF
e3887714 1066
d9a1beaa
AC
1067source "arch/arm/firmware/Kconfig"
1068
1da177e4
LT
1069source arch/arm/mm/Kconfig
1070
afe4b25e 1071config IWMMXT
d93003e8
SH
1072 bool "Enable iWMMXt support"
1073 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1074 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1075 help
1076 Enable support for iWMMXt context switching at run time if
1077 running on a CPU that supports it.
1078
52108641 1079config MULTI_IRQ_HANDLER
1080 bool
1081 help
1082 Allow each machine to specify it's own IRQ handler at run time.
1083
3b93e7b0
HC
1084if !MMU
1085source "arch/arm/Kconfig-nommu"
1086endif
1087
3e0a07f8
GC
1088config PJ4B_ERRATA_4742
1089 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1090 depends on CPU_PJ4B && MACH_ARMADA_370
1091 default y
1092 help
1093 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1094 Event (WFE) IDLE states, a specific timing sensitivity exists between
1095 the retiring WFI/WFE instructions and the newly issued subsequent
1096 instructions. This sensitivity can result in a CPU hang scenario.
1097 Workaround:
1098 The software must insert either a Data Synchronization Barrier (DSB)
1099 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1100 instruction
1101
f0c4b8d6
WD
1102config ARM_ERRATA_326103
1103 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1104 depends on CPU_V6
1105 help
1106 Executing a SWP instruction to read-only memory does not set bit 11
1107 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1108 treat the access as a read, preventing a COW from occurring and
1109 causing the faulting task to livelock.
1110
9cba3ccc
CM
1111config ARM_ERRATA_411920
1112 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1113 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1114 help
1115 Invalidation of the Instruction Cache operation can
1116 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1117 It does not affect the MPCore. This option enables the ARM Ltd.
1118 recommended workaround.
1119
7ce236fc
CM
1120config ARM_ERRATA_430973
1121 bool "ARM errata: Stale prediction on replaced interworking branch"
1122 depends on CPU_V7
1123 help
1124 This option enables the workaround for the 430973 Cortex-A8
1125 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1126 interworking branch is replaced with another code sequence at the
1127 same virtual address, whether due to self-modifying code or virtual
1128 to physical address re-mapping, Cortex-A8 does not recover from the
1129 stale interworking branch prediction. This results in Cortex-A8
1130 executing the new code sequence in the incorrect ARM or Thumb state.
1131 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1132 and also flushes the branch target cache at every context switch.
1133 Note that setting specific bits in the ACTLR register may not be
1134 available in non-secure mode.
1135
855c551f
CM
1136config ARM_ERRATA_458693
1137 bool "ARM errata: Processor deadlock when a false hazard is created"
1138 depends on CPU_V7
62e4d357 1139 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1140 help
1141 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1142 erratum. For very specific sequences of memory operations, it is
1143 possible for a hazard condition intended for a cache line to instead
1144 be incorrectly associated with a different cache line. This false
1145 hazard might then cause a processor deadlock. The workaround enables
1146 the L1 caching of the NEON accesses and disables the PLD instruction
1147 in the ACTLR register. Note that setting specific bits in the ACTLR
1148 register may not be available in non-secure mode.
1149
0516e464
CM
1150config ARM_ERRATA_460075
1151 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1152 depends on CPU_V7
62e4d357 1153 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1154 help
1155 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1156 erratum. Any asynchronous access to the L2 cache may encounter a
1157 situation in which recent store transactions to the L2 cache are lost
1158 and overwritten with stale memory contents from external memory. The
1159 workaround disables the write-allocate mode for the L2 cache via the
1160 ACTLR register. Note that setting specific bits in the ACTLR register
1161 may not be available in non-secure mode.
1162
9f05027c
WD
1163config ARM_ERRATA_742230
1164 bool "ARM errata: DMB operation may be faulty"
1165 depends on CPU_V7 && SMP
62e4d357 1166 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1167 help
1168 This option enables the workaround for the 742230 Cortex-A9
1169 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1170 between two write operations may not ensure the correct visibility
1171 ordering of the two writes. This workaround sets a specific bit in
1172 the diagnostic register of the Cortex-A9 which causes the DMB
1173 instruction to behave as a DSB, ensuring the correct behaviour of
1174 the two writes.
1175
a672e99b
WD
1176config ARM_ERRATA_742231
1177 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1178 depends on CPU_V7 && SMP
62e4d357 1179 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1180 help
1181 This option enables the workaround for the 742231 Cortex-A9
1182 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1183 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1184 accessing some data located in the same cache line, may get corrupted
1185 data due to bad handling of the address hazard when the line gets
1186 replaced from one of the CPUs at the same time as another CPU is
1187 accessing it. This workaround sets specific bits in the diagnostic
1188 register of the Cortex-A9 which reduces the linefill issuing
1189 capabilities of the processor.
1190
69155794
JM
1191config ARM_ERRATA_643719
1192 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1193 depends on CPU_V7 && SMP
1194 help
1195 This option enables the workaround for the 643719 Cortex-A9 (prior to
1196 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1197 register returns zero when it should return one. The workaround
1198 corrects this value, ensuring cache maintenance operations which use
1199 it behave as intended and avoiding data corruption.
1200
cdf357f1
WD
1201config ARM_ERRATA_720789
1202 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1203 depends on CPU_V7
cdf357f1
WD
1204 help
1205 This option enables the workaround for the 720789 Cortex-A9 (prior to
1206 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1207 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1208 As a consequence of this erratum, some TLB entries which should be
1209 invalidated are not, resulting in an incoherency in the system page
1210 tables. The workaround changes the TLB flushing routines to invalidate
1211 entries regardless of the ASID.
475d92fc
WD
1212
1213config ARM_ERRATA_743622
1214 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1215 depends on CPU_V7
62e4d357 1216 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1217 help
1218 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1219 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1220 optimisation in the Cortex-A9 Store Buffer may lead to data
1221 corruption. This workaround sets a specific bit in the diagnostic
1222 register of the Cortex-A9 which disables the Store Buffer
1223 optimisation, preventing the defect from occurring. This has no
1224 visible impact on the overall performance or power consumption of the
1225 processor.
1226
9a27c27c
WD
1227config ARM_ERRATA_751472
1228 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1229 depends on CPU_V7
62e4d357 1230 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1231 help
1232 This option enables the workaround for the 751472 Cortex-A9 (prior
1233 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1234 completion of a following broadcasted operation if the second
1235 operation is received by a CPU before the ICIALLUIS has completed,
1236 potentially leading to corrupted entries in the cache or TLB.
1237
fcbdc5fe
WD
1238config ARM_ERRATA_754322
1239 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1240 depends on CPU_V7
1241 help
1242 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1243 r3p*) erratum. A speculative memory access may cause a page table walk
1244 which starts prior to an ASID switch but completes afterwards. This
1245 can populate the micro-TLB with a stale entry which may be hit with
1246 the new ASID. This workaround places two dsb instructions in the mm
1247 switching code so that no page table walks can cross the ASID switch.
1248
5dab26af
WD
1249config ARM_ERRATA_754327
1250 bool "ARM errata: no automatic Store Buffer drain"
1251 depends on CPU_V7 && SMP
1252 help
1253 This option enables the workaround for the 754327 Cortex-A9 (prior to
1254 r2p0) erratum. The Store Buffer does not have any automatic draining
1255 mechanism and therefore a livelock may occur if an external agent
1256 continuously polls a memory location waiting to observe an update.
1257 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1258 written polling loops from denying visibility of updates to memory.
1259
145e10e1
CM
1260config ARM_ERRATA_364296
1261 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1262 depends on CPU_V6
145e10e1
CM
1263 help
1264 This options enables the workaround for the 364296 ARM1136
1265 r0p2 erratum (possible cache data corruption with
1266 hit-under-miss enabled). It sets the undocumented bit 31 in
1267 the auxiliary control register and the FI bit in the control
1268 register, thus disabling hit-under-miss without putting the
1269 processor into full low interrupt latency mode. ARM11MPCore
1270 is not affected.
1271
f630c1bd
WD
1272config ARM_ERRATA_764369
1273 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1274 depends on CPU_V7 && SMP
1275 help
1276 This option enables the workaround for erratum 764369
1277 affecting Cortex-A9 MPCore with two or more processors (all
1278 current revisions). Under certain timing circumstances, a data
1279 cache line maintenance operation by MVA targeting an Inner
1280 Shareable memory region may fail to proceed up to either the
1281 Point of Coherency or to the Point of Unification of the
1282 system. This workaround adds a DSB instruction before the
1283 relevant cache maintenance functions and sets a specific bit
1284 in the diagnostic control register of the SCU.
1285
7253b85c
SH
1286config ARM_ERRATA_775420
1287 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1288 depends on CPU_V7
1289 help
1290 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1291 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1292 operation aborts with MMU exception, it might cause the processor
1293 to deadlock. This workaround puts DSB before executing ISB if
1294 an abort may occur on cache maintenance.
1295
93dc6887
CM
1296config ARM_ERRATA_798181
1297 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1298 depends on CPU_V7 && SMP
1299 help
1300 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1301 adequately shooting down all use of the old entries. This
1302 option enables the Linux kernel workaround for this erratum
1303 which sends an IPI to the CPUs that are running the same ASID
1304 as the one being invalidated.
1305
84b6504f
WD
1306config ARM_ERRATA_773022
1307 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1308 depends on CPU_V7
1309 help
1310 This option enables the workaround for the 773022 Cortex-A15
1311 (up to r0p4) erratum. In certain rare sequences of code, the
1312 loop buffer may deliver incorrect instructions. This
1313 workaround disables the loop buffer to avoid the erratum.
1314
1da177e4
LT
1315endmenu
1316
1317source "arch/arm/common/Kconfig"
1318
1da177e4
LT
1319menu "Bus support"
1320
1321config ARM_AMBA
1322 bool
1323
1324config ISA
1325 bool
1da177e4
LT
1326 help
1327 Find out whether you have ISA slots on your motherboard. ISA is the
1328 name of a bus system, i.e. the way the CPU talks to the other stuff
1329 inside your box. Other bus systems are PCI, EISA, MicroChannel
1330 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1331 newer boards don't support it. If you have ISA, say Y, otherwise N.
1332
065909b9 1333# Select ISA DMA controller support
1da177e4
LT
1334config ISA_DMA
1335 bool
065909b9 1336 select ISA_DMA_API
1da177e4 1337
065909b9 1338# Select ISA DMA interface
5cae841b
AV
1339config ISA_DMA_API
1340 bool
5cae841b 1341
1da177e4 1342config PCI
0b05da72 1343 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1344 help
1345 Find out whether you have a PCI motherboard. PCI is the name of a
1346 bus system, i.e. the way the CPU talks to the other stuff inside
1347 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1348 VESA. If you have PCI, say Y, otherwise N.
1349
52882173
AV
1350config PCI_DOMAINS
1351 bool
1352 depends on PCI
1353
b080ac8a
MRJ
1354config PCI_NANOENGINE
1355 bool "BSE nanoEngine PCI support"
1356 depends on SA1100_NANOENGINE
1357 help
1358 Enable PCI on the BSE nanoEngine board.
1359
36e23590
MW
1360config PCI_SYSCALL
1361 def_bool PCI
1362
a0113a99
MR
1363config PCI_HOST_ITE8152
1364 bool
1365 depends on PCI && MACH_ARMCORE
1366 default y
1367 select DMABOUNCE
1368
1da177e4 1369source "drivers/pci/Kconfig"
3f06d157 1370source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1371
1372source "drivers/pcmcia/Kconfig"
1373
1374endmenu
1375
1376menu "Kernel Features"
1377
3b55658a
DM
1378config HAVE_SMP
1379 bool
1380 help
1381 This option should be selected by machines which have an SMP-
1382 capable CPU.
1383
1384 The only effect of this option is to make the SMP-related
1385 options available to the user for configuration.
1386
1da177e4 1387config SMP
bb2d8130 1388 bool "Symmetric Multi-Processing"
fbb4ddac 1389 depends on CPU_V6K || CPU_V7
bc28248e 1390 depends on GENERIC_CLOCKEVENTS
3b55658a 1391 depends on HAVE_SMP
801bb21c 1392 depends on MMU || ARM_MPU
1da177e4
LT
1393 help
1394 This enables support for systems with more than one CPU. If you have
4a474157
RG
1395 a system with only one CPU, say N. If you have a system with more
1396 than one CPU, say Y.
1da177e4 1397
4a474157 1398 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1399 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1400 you say Y here, the kernel will run on many, but not all,
1401 uniprocessor machines. On a uniprocessor machine, the kernel
1402 will run faster if you say N here.
1da177e4 1403
395cf969 1404 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1405 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1406 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1407
1408 If you don't know what to do here, say N.
1409
f00ec48f
RK
1410config SMP_ON_UP
1411 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1412 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1413 default y
1414 help
1415 SMP kernels contain instructions which fail on non-SMP processors.
1416 Enabling this option allows the kernel to modify itself to make
1417 these instructions safe. Disabling it allows about 1K of space
1418 savings.
1419
1420 If you don't know what to do here, say Y.
1421
c9018aab
VG
1422config ARM_CPU_TOPOLOGY
1423 bool "Support cpu topology definition"
1424 depends on SMP && CPU_V7
1425 default y
1426 help
1427 Support ARM cpu topology definition. The MPIDR register defines
1428 affinity between processors which is then used to describe the cpu
1429 topology of an ARM System.
1430
1431config SCHED_MC
1432 bool "Multi-core scheduler support"
1433 depends on ARM_CPU_TOPOLOGY
1434 help
1435 Multi-core scheduler support improves the CPU scheduler's decision
1436 making when dealing with multi-core CPU chips at a cost of slightly
1437 increased overhead in some places. If unsure say N here.
1438
1439config SCHED_SMT
1440 bool "SMT scheduler support"
1441 depends on ARM_CPU_TOPOLOGY
1442 help
1443 Improves the CPU scheduler's decision making when dealing with
1444 MultiThreading at a cost of slightly increased overhead in some
1445 places. If unsure say N here.
1446
a8cbcd92
RK
1447config HAVE_ARM_SCU
1448 bool
a8cbcd92
RK
1449 help
1450 This option enables support for the ARM system coherency unit
1451
8a4da6e3 1452config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1453 bool "Architected timer support"
1454 depends on CPU_V7
8a4da6e3 1455 select ARM_ARCH_TIMER
0c403462 1456 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1457 help
1458 This option enables support for the ARM architected timer
1459
f32f4ce2
RK
1460config HAVE_ARM_TWD
1461 bool
1462 depends on SMP
da4a686a 1463 select CLKSRC_OF if OF
f32f4ce2
RK
1464 help
1465 This options enables support for the ARM timer and watchdog unit
1466
e8db288e
NP
1467config MCPM
1468 bool "Multi-Cluster Power Management"
1469 depends on CPU_V7 && SMP
1470 help
1471 This option provides the common power management infrastructure
1472 for (multi-)cluster based systems, such as big.LITTLE based
1473 systems.
1474
1c33be57
NP
1475config BIG_LITTLE
1476 bool "big.LITTLE support (Experimental)"
1477 depends on CPU_V7 && SMP
1478 select MCPM
1479 help
1480 This option enables support selections for the big.LITTLE
1481 system architecture.
1482
1483config BL_SWITCHER
1484 bool "big.LITTLE switcher support"
1485 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1486 select ARM_CPU_SUSPEND
51aaf81f 1487 select CPU_PM
1c33be57
NP
1488 help
1489 The big.LITTLE "switcher" provides the core functionality to
1490 transparently handle transition between a cluster of A15's
1491 and a cluster of A7's in a big.LITTLE system.
1492
b22537c6
NP
1493config BL_SWITCHER_DUMMY_IF
1494 tristate "Simple big.LITTLE switcher user interface"
1495 depends on BL_SWITCHER && DEBUG_KERNEL
1496 help
1497 This is a simple and dummy char dev interface to control
1498 the big.LITTLE switcher core code. It is meant for
1499 debugging purposes only.
1500
8d5796d2
LB
1501choice
1502 prompt "Memory split"
006fa259 1503 depends on MMU
8d5796d2
LB
1504 default VMSPLIT_3G
1505 help
1506 Select the desired split between kernel and user memory.
1507
1508 If you are not absolutely sure what you are doing, leave this
1509 option alone!
1510
1511 config VMSPLIT_3G
1512 bool "3G/1G user/kernel split"
1513 config VMSPLIT_2G
1514 bool "2G/2G user/kernel split"
1515 config VMSPLIT_1G
1516 bool "1G/3G user/kernel split"
1517endchoice
1518
1519config PAGE_OFFSET
1520 hex
006fa259 1521 default PHYS_OFFSET if !MMU
8d5796d2
LB
1522 default 0x40000000 if VMSPLIT_1G
1523 default 0x80000000 if VMSPLIT_2G
1524 default 0xC0000000
1525
1da177e4
LT
1526config NR_CPUS
1527 int "Maximum number of CPUs (2-32)"
1528 range 2 32
1529 depends on SMP
1530 default "4"
1531
a054a811 1532config HOTPLUG_CPU
00b7dede 1533 bool "Support for hot-pluggable CPUs"
40b31360 1534 depends on SMP
a054a811
RK
1535 help
1536 Say Y here to experiment with turning CPUs off and on. CPUs
1537 can be controlled through /sys/devices/system/cpu.
1538
2bdd424f
WD
1539config ARM_PSCI
1540 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1541 depends on CPU_V7
1542 help
1543 Say Y here if you want Linux to communicate with system firmware
1544 implementing the PSCI specification for CPU-centric power
1545 management operations described in ARM document number ARM DEN
1546 0022A ("Power State Coordination Interface System Software on
1547 ARM processors").
1548
2a6ad871
MR
1549# The GPIO number here must be sorted by descending number. In case of
1550# a multiplatform kernel, we just want the highest value required by the
1551# selected platforms.
44986ab0
PDSN
1552config ARCH_NR_GPIO
1553 int
3dea19e8 1554 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1555 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
eb171a99 1556 default 416 if ARCH_SUNXI
06b851e5 1557 default 392 if ARCH_U8500
01bb914c 1558 default 352 if ARCH_VT8500
2a6ad871 1559 default 264 if MACH_H4700
44986ab0
PDSN
1560 default 0
1561 help
1562 Maximum number of GPIOs in the system.
1563
1564 If unsure, leave the default value.
1565
d45a398f 1566source kernel/Kconfig.preempt
1da177e4 1567
c9218b16 1568config HZ_FIXED
f8065813 1569 int
b130d5c2 1570 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1571 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1572 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1573 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1574 default 0
c9218b16
RK
1575
1576choice
47d84682 1577 depends on HZ_FIXED = 0
c9218b16
RK
1578 prompt "Timer frequency"
1579
1580config HZ_100
1581 bool "100 Hz"
1582
1583config HZ_200
1584 bool "200 Hz"
1585
1586config HZ_250
1587 bool "250 Hz"
1588
1589config HZ_300
1590 bool "300 Hz"
1591
1592config HZ_500
1593 bool "500 Hz"
1594
1595config HZ_1000
1596 bool "1000 Hz"
1597
1598endchoice
1599
1600config HZ
1601 int
47d84682 1602 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1603 default 100 if HZ_100
1604 default 200 if HZ_200
1605 default 250 if HZ_250
1606 default 300 if HZ_300
1607 default 500 if HZ_500
1608 default 1000
1609
1610config SCHED_HRTICK
1611 def_bool HIGH_RES_TIMERS
f8065813 1612
16c79651 1613config THUMB2_KERNEL
bc7dea00 1614 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1615 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1616 default y if CPU_THUMBONLY
16c79651
CM
1617 select AEABI
1618 select ARM_ASM_UNIFIED
89bace65 1619 select ARM_UNWIND
16c79651
CM
1620 help
1621 By enabling this option, the kernel will be compiled in
1622 Thumb-2 mode. A compiler/assembler that understand the unified
1623 ARM-Thumb syntax is needed.
1624
1625 If unsure, say N.
1626
6f685c5c
DM
1627config THUMB2_AVOID_R_ARM_THM_JUMP11
1628 bool "Work around buggy Thumb-2 short branch relocations in gas"
1629 depends on THUMB2_KERNEL && MODULES
1630 default y
1631 help
1632 Various binutils versions can resolve Thumb-2 branches to
1633 locally-defined, preemptible global symbols as short-range "b.n"
1634 branch instructions.
1635
1636 This is a problem, because there's no guarantee the final
1637 destination of the symbol, or any candidate locations for a
1638 trampoline, are within range of the branch. For this reason, the
1639 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1640 relocation in modules at all, and it makes little sense to add
1641 support.
1642
1643 The symptom is that the kernel fails with an "unsupported
1644 relocation" error when loading some modules.
1645
1646 Until fixed tools are available, passing
1647 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1648 code which hits this problem, at the cost of a bit of extra runtime
1649 stack usage in some cases.
1650
1651 The problem is described in more detail at:
1652 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1653
1654 Only Thumb-2 kernels are affected.
1655
1656 Unless you are sure your tools don't have this problem, say Y.
1657
0becb088
CM
1658config ARM_ASM_UNIFIED
1659 bool
1660
704bdda0
NP
1661config AEABI
1662 bool "Use the ARM EABI to compile the kernel"
1663 help
1664 This option allows for the kernel to be compiled using the latest
1665 ARM ABI (aka EABI). This is only useful if you are using a user
1666 space environment that is also compiled with EABI.
1667
1668 Since there are major incompatibilities between the legacy ABI and
1669 EABI, especially with regard to structure member alignment, this
1670 option also changes the kernel syscall calling convention to
1671 disambiguate both ABIs and allow for backward compatibility support
1672 (selected with CONFIG_OABI_COMPAT).
1673
1674 To use this you need GCC version 4.0.0 or later.
1675
6c90c872 1676config OABI_COMPAT
a73a3ff1 1677 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1678 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1679 help
1680 This option preserves the old syscall interface along with the
1681 new (ARM EABI) one. It also provides a compatibility layer to
1682 intercept syscalls that have structure arguments which layout
1683 in memory differs between the legacy ABI and the new ARM EABI
1684 (only for non "thumb" binaries). This option adds a tiny
1685 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1686
1687 The seccomp filter system will not be available when this is
1688 selected, since there is no way yet to sensibly distinguish
1689 between calling conventions during filtering.
1690
6c90c872
NP
1691 If you know you'll be using only pure EABI user space then you
1692 can say N here. If this option is not selected and you attempt
1693 to execute a legacy ABI binary then the result will be
1694 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1695 at all). If in doubt say N.
6c90c872 1696
eb33575c 1697config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1698 bool
e80d6a24 1699
05944d74
RK
1700config ARCH_SPARSEMEM_ENABLE
1701 bool
1702
07a2f737
RK
1703config ARCH_SPARSEMEM_DEFAULT
1704 def_bool ARCH_SPARSEMEM_ENABLE
1705
05944d74 1706config ARCH_SELECT_MEMORY_MODEL
be370302 1707 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1708
7b7bf499
WD
1709config HAVE_ARCH_PFN_VALID
1710 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1711
053a96ca 1712config HIGHMEM
e8db89a2
RK
1713 bool "High Memory Support"
1714 depends on MMU
053a96ca
NP
1715 help
1716 The address space of ARM processors is only 4 Gigabytes large
1717 and it has to accommodate user address space, kernel address
1718 space as well as some memory mapped IO. That means that, if you
1719 have a large amount of physical memory and/or IO, not all of the
1720 memory can be "permanently mapped" by the kernel. The physical
1721 memory that is not permanently mapped is called "high memory".
1722
1723 Depending on the selected kernel/user memory split, minimum
1724 vmalloc space and actual amount of RAM, you may not need this
1725 option which should result in a slightly faster kernel.
1726
1727 If unsure, say n.
1728
65cec8e3
RK
1729config HIGHPTE
1730 bool "Allocate 2nd-level pagetables from highmem"
1731 depends on HIGHMEM
65cec8e3 1732
1b8873a0
JI
1733config HW_PERF_EVENTS
1734 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1735 depends on PERF_EVENTS
1b8873a0
JI
1736 default y
1737 help
1738 Enable hardware performance counter support for perf events. If
1739 disabled, perf events will use software events only.
1740
1355e2a6
CM
1741config SYS_SUPPORTS_HUGETLBFS
1742 def_bool y
1743 depends on ARM_LPAE
1744
8d962507
CM
1745config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1746 def_bool y
1747 depends on ARM_LPAE
1748
4bfab203
SC
1749config ARCH_WANT_GENERAL_HUGETLB
1750 def_bool y
1751
3f22ab27
DH
1752source "mm/Kconfig"
1753
c1b2d970 1754config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1755 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1756 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1757 default "12" if SOC_AM33XX
6d85e2b0 1758 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1759 default "11"
1760 help
1761 The kernel memory allocator divides physically contiguous memory
1762 blocks into "zones", where each zone is a power of two number of
1763 pages. This option selects the largest power of two that the kernel
1764 keeps in the memory allocator. If you need to allocate very large
1765 blocks of physically contiguous memory, then you may need to
1766 increase this value.
1767
1768 This config option is actually maximum order plus one. For example,
1769 a value of 11 means that the largest free memory block is 2^10 pages.
1770
1da177e4
LT
1771config ALIGNMENT_TRAP
1772 bool
f12d0d7c 1773 depends on CPU_CP15_MMU
1da177e4 1774 default y if !ARCH_EBSA110
e119bfff 1775 select HAVE_PROC_CPU if PROC_FS
1da177e4 1776 help
84eb8d06 1777 ARM processors cannot fetch/store information which is not
1da177e4
LT
1778 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1779 address divisible by 4. On 32-bit ARM processors, these non-aligned
1780 fetch/store instructions will be emulated in software if you say
1781 here, which has a severe performance impact. This is necessary for
1782 correct operation of some network protocols. With an IP-only
1783 configuration it is safe to say N, otherwise say Y.
1784
39ec58f3 1785config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1786 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1787 depends on MMU
39ec58f3
LB
1788 default y if CPU_FEROCEON
1789 help
1790 Implement faster copy_to_user and clear_user methods for CPU
1791 cores where a 8-word STM instruction give significantly higher
1792 memory write throughput than a sequence of individual 32bit stores.
1793
1794 A possible side effect is a slight increase in scheduling latency
1795 between threads sharing the same address space if they invoke
1796 such copy operations with large buffers.
1797
1798 However, if the CPU data cache is using a write-allocate mode,
1799 this option is unlikely to provide any performance gain.
1800
70c70d97
NP
1801config SECCOMP
1802 bool
1803 prompt "Enable seccomp to safely compute untrusted bytecode"
1804 ---help---
1805 This kernel feature is useful for number crunching applications
1806 that may need to compute untrusted bytecode during their
1807 execution. By using pipes or other transports made available to
1808 the process as file descriptors supporting the read/write
1809 syscalls, it's possible to isolate those applications in
1810 their own address space using seccomp. Once seccomp is
1811 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1812 and the task is only allowed to execute a few safe syscalls
1813 defined by each seccomp mode.
1814
06e6295b
SS
1815config SWIOTLB
1816 def_bool y
1817
1818config IOMMU_HELPER
1819 def_bool SWIOTLB
1820
eff8d644
SS
1821config XEN_DOM0
1822 def_bool y
1823 depends on XEN
1824
1825config XEN
1826 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1827 depends on ARM && AEABI && OF
f880b67d 1828 depends on CPU_V7 && !CPU_V6
85323a99 1829 depends on !GENERIC_ATOMIC64
7693decc 1830 depends on MMU
51aaf81f 1831 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1832 select ARM_PSCI
83862ccf 1833 select SWIOTLB_XEN
eff8d644
SS
1834 help
1835 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1836
1da177e4
LT
1837endmenu
1838
1839menu "Boot options"
1840
9eb8f674
GL
1841config USE_OF
1842 bool "Flattened Device Tree support"
b1b3f49c 1843 select IRQ_DOMAIN
9eb8f674
GL
1844 select OF
1845 select OF_EARLY_FLATTREE
bcedb5f9 1846 select OF_RESERVED_MEM
9eb8f674
GL
1847 help
1848 Include support for flattened device tree machine descriptions.
1849
bd51e2f5
NP
1850config ATAGS
1851 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1852 default y
1853 help
1854 This is the traditional way of passing data to the kernel at boot
1855 time. If you are solely relying on the flattened device tree (or
1856 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1857 to remove ATAGS support from your kernel binary. If unsure,
1858 leave this to y.
1859
1860config DEPRECATED_PARAM_STRUCT
1861 bool "Provide old way to pass kernel parameters"
1862 depends on ATAGS
1863 help
1864 This was deprecated in 2001 and announced to live on for 5 years.
1865 Some old boot loaders still use this way.
1866
1da177e4
LT
1867# Compressed boot loader in ROM. Yes, we really want to ask about
1868# TEXT and BSS so we preserve their values in the config files.
1869config ZBOOT_ROM_TEXT
1870 hex "Compressed ROM boot loader base address"
1871 default "0"
1872 help
1873 The physical address at which the ROM-able zImage is to be
1874 placed in the target. Platforms which normally make use of
1875 ROM-able zImage formats normally set this to a suitable
1876 value in their defconfig file.
1877
1878 If ZBOOT_ROM is not enabled, this has no effect.
1879
1880config ZBOOT_ROM_BSS
1881 hex "Compressed ROM boot loader BSS address"
1882 default "0"
1883 help
f8c440b2
DF
1884 The base address of an area of read/write memory in the target
1885 for the ROM-able zImage which must be available while the
1886 decompressor is running. It must be large enough to hold the
1887 entire decompressed kernel plus an additional 128 KiB.
1888 Platforms which normally make use of ROM-able zImage formats
1889 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1890
1891 If ZBOOT_ROM is not enabled, this has no effect.
1892
1893config ZBOOT_ROM
1894 bool "Compressed boot loader in ROM/flash"
1895 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1896 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1897 help
1898 Say Y here if you intend to execute your compressed kernel image
1899 (zImage) directly from ROM or flash. If unsure, say N.
1900
090ab3ff
SH
1901choice
1902 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1903 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1904 default ZBOOT_ROM_NONE
1905 help
1906 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1907 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1908 kernel image to an MMC or SD card and boot the kernel straight
1909 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1910 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1911 rest the kernel image to RAM.
1912
1913config ZBOOT_ROM_NONE
1914 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1915 help
1916 Do not load image from SD or MMC
1917
f45b1149
SH
1918config ZBOOT_ROM_MMCIF
1919 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1920 help
090ab3ff
SH
1921 Load image from MMCIF hardware block.
1922
1923config ZBOOT_ROM_SH_MOBILE_SDHI
1924 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1925 help
1926 Load image from SDHI hardware block
1927
1928endchoice
f45b1149 1929
e2a6a3aa
JB
1930config ARM_APPENDED_DTB
1931 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1932 depends on OF
e2a6a3aa
JB
1933 help
1934 With this option, the boot code will look for a device tree binary
1935 (DTB) appended to zImage
1936 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1937
1938 This is meant as a backward compatibility convenience for those
1939 systems with a bootloader that can't be upgraded to accommodate
1940 the documented boot protocol using a device tree.
1941
1942 Beware that there is very little in terms of protection against
1943 this option being confused by leftover garbage in memory that might
1944 look like a DTB header after a reboot if no actual DTB is appended
1945 to zImage. Do not leave this option active in a production kernel
1946 if you don't intend to always append a DTB. Proper passing of the
1947 location into r2 of a bootloader provided DTB is always preferable
1948 to this option.
1949
b90b9a38
NP
1950config ARM_ATAG_DTB_COMPAT
1951 bool "Supplement the appended DTB with traditional ATAG information"
1952 depends on ARM_APPENDED_DTB
1953 help
1954 Some old bootloaders can't be updated to a DTB capable one, yet
1955 they provide ATAGs with memory configuration, the ramdisk address,
1956 the kernel cmdline string, etc. Such information is dynamically
1957 provided by the bootloader and can't always be stored in a static
1958 DTB. To allow a device tree enabled kernel to be used with such
1959 bootloaders, this option allows zImage to extract the information
1960 from the ATAG list and store it at run time into the appended DTB.
1961
d0f34a11
GR
1962choice
1963 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1964 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1965
1966config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1967 bool "Use bootloader kernel arguments if available"
1968 help
1969 Uses the command-line options passed by the boot loader instead of
1970 the device tree bootargs property. If the boot loader doesn't provide
1971 any, the device tree bootargs property will be used.
1972
1973config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1974 bool "Extend with bootloader kernel arguments"
1975 help
1976 The command-line arguments provided by the boot loader will be
1977 appended to the the device tree bootargs property.
1978
1979endchoice
1980
1da177e4
LT
1981config CMDLINE
1982 string "Default kernel command string"
1983 default ""
1984 help
1985 On some architectures (EBSA110 and CATS), there is currently no way
1986 for the boot loader to pass arguments to the kernel. For these
1987 architectures, you should supply some command-line options at build
1988 time by entering them here. As a minimum, you should specify the
1989 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1990
4394c124
VB
1991choice
1992 prompt "Kernel command line type" if CMDLINE != ""
1993 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1994 depends on ATAGS
4394c124
VB
1995
1996config CMDLINE_FROM_BOOTLOADER
1997 bool "Use bootloader kernel arguments if available"
1998 help
1999 Uses the command-line options passed by the boot loader. If
2000 the boot loader doesn't provide any, the default kernel command
2001 string provided in CMDLINE will be used.
2002
2003config CMDLINE_EXTEND
2004 bool "Extend bootloader kernel arguments"
2005 help
2006 The command-line arguments provided by the boot loader will be
2007 appended to the default kernel command string.
2008
92d2040d
AH
2009config CMDLINE_FORCE
2010 bool "Always use the default kernel command string"
92d2040d
AH
2011 help
2012 Always use the default kernel command string, even if the boot
2013 loader passes other arguments to the kernel.
2014 This is useful if you cannot or don't want to change the
2015 command-line options your boot loader passes to the kernel.
4394c124 2016endchoice
92d2040d 2017
1da177e4
LT
2018config XIP_KERNEL
2019 bool "Kernel Execute-In-Place from ROM"
10968131 2020 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2021 help
2022 Execute-In-Place allows the kernel to run from non-volatile storage
2023 directly addressable by the CPU, such as NOR flash. This saves RAM
2024 space since the text section of the kernel is not loaded from flash
2025 to RAM. Read-write sections, such as the data section and stack,
2026 are still copied to RAM. The XIP kernel is not compressed since
2027 it has to run directly from flash, so it will take more space to
2028 store it. The flash address used to link the kernel object files,
2029 and for storing it, is configuration dependent. Therefore, if you
2030 say Y here, you must know the proper physical address where to
2031 store the kernel image depending on your own flash memory usage.
2032
2033 Also note that the make target becomes "make xipImage" rather than
2034 "make zImage" or "make Image". The final kernel binary to put in
2035 ROM memory will be arch/arm/boot/xipImage.
2036
2037 If unsure, say N.
2038
2039config XIP_PHYS_ADDR
2040 hex "XIP Kernel Physical Location"
2041 depends on XIP_KERNEL
2042 default "0x00080000"
2043 help
2044 This is the physical address in your flash memory the kernel will
2045 be linked for and stored to. This address is dependent on your
2046 own flash usage.
2047
c587e4a6
RP
2048config KEXEC
2049 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2050 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2051 help
2052 kexec is a system call that implements the ability to shutdown your
2053 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2054 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2055 you can start any kernel with it, not just Linux.
2056
2057 It is an ongoing process to be certain the hardware in a machine
2058 is properly shutdown, so do not be surprised if this code does not
bf220695 2059 initially work for you.
c587e4a6 2060
4cd9d6f7
RP
2061config ATAGS_PROC
2062 bool "Export atags in procfs"
bd51e2f5 2063 depends on ATAGS && KEXEC
b98d7291 2064 default y
4cd9d6f7
RP
2065 help
2066 Should the atags used to boot the kernel be exported in an "atags"
2067 file in procfs. Useful with kexec.
2068
cb5d39b3
MW
2069config CRASH_DUMP
2070 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2071 help
2072 Generate crash dump after being started by kexec. This should
2073 be normally only set in special crash dump kernels which are
2074 loaded in the main kernel with kexec-tools into a specially
2075 reserved region and then later executed after a crash by
2076 kdump/kexec. The crash dump kernel must be compiled to a
2077 memory address not used by the main kernel
2078
2079 For more details see Documentation/kdump/kdump.txt
2080
e69edc79
EM
2081config AUTO_ZRELADDR
2082 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2083 help
2084 ZRELADDR is the physical address where the decompressed kernel
2085 image will be placed. If AUTO_ZRELADDR is selected, the address
2086 will be determined at run-time by masking the current IP with
2087 0xf8000000. This assumes the zImage being placed in the first 128MB
2088 from start of memory.
2089
1da177e4
LT
2090endmenu
2091
ac9d7efc 2092menu "CPU Power Management"
1da177e4 2093
89c52ed4 2094if ARCH_HAS_CPUFREQ
1da177e4 2095source "drivers/cpufreq/Kconfig"
1da177e4
LT
2096endif
2097
ac9d7efc
RK
2098source "drivers/cpuidle/Kconfig"
2099
2100endmenu
2101
1da177e4
LT
2102menu "Floating point emulation"
2103
2104comment "At least one emulation must be selected"
2105
2106config FPE_NWFPE
2107 bool "NWFPE math emulation"
593c252a 2108 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2109 ---help---
2110 Say Y to include the NWFPE floating point emulator in the kernel.
2111 This is necessary to run most binaries. Linux does not currently
2112 support floating point hardware so you need to say Y here even if
2113 your machine has an FPA or floating point co-processor podule.
2114
2115 You may say N here if you are going to load the Acorn FPEmulator
2116 early in the bootup.
2117
2118config FPE_NWFPE_XP
2119 bool "Support extended precision"
bedf142b 2120 depends on FPE_NWFPE
1da177e4
LT
2121 help
2122 Say Y to include 80-bit support in the kernel floating-point
2123 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2124 Note that gcc does not generate 80-bit operations by default,
2125 so in most cases this option only enlarges the size of the
2126 floating point emulator without any good reason.
2127
2128 You almost surely want to say N here.
2129
2130config FPE_FASTFPE
2131 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2132 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2133 ---help---
2134 Say Y here to include the FAST floating point emulator in the kernel.
2135 This is an experimental much faster emulator which now also has full
2136 precision for the mantissa. It does not support any exceptions.
2137 It is very simple, and approximately 3-6 times faster than NWFPE.
2138
2139 It should be sufficient for most programs. It may be not suitable
2140 for scientific calculations, but you have to check this for yourself.
2141 If you do not feel you need a faster FP emulation you should better
2142 choose NWFPE.
2143
2144config VFP
2145 bool "VFP-format floating point maths"
e399b1a4 2146 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2147 help
2148 Say Y to include VFP support code in the kernel. This is needed
2149 if your hardware includes a VFP unit.
2150
2151 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2152 release notes and additional status information.
2153
2154 Say N if your target does not have VFP hardware.
2155
25ebee02
CM
2156config VFPv3
2157 bool
2158 depends on VFP
2159 default y if CPU_V7
2160
b5872db4
CM
2161config NEON
2162 bool "Advanced SIMD (NEON) Extension support"
2163 depends on VFPv3 && CPU_V7
2164 help
2165 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2166 Extension.
2167
73c132c1
AB
2168config KERNEL_MODE_NEON
2169 bool "Support for NEON in kernel mode"
c4a30c3b 2170 depends on NEON && AEABI
73c132c1
AB
2171 help
2172 Say Y to include support for NEON in kernel mode.
2173
1da177e4
LT
2174endmenu
2175
2176menu "Userspace binary formats"
2177
2178source "fs/Kconfig.binfmt"
2179
2180config ARTHUR
2181 tristate "RISC OS personality"
704bdda0 2182 depends on !AEABI
1da177e4
LT
2183 help
2184 Say Y here to include the kernel code necessary if you want to run
2185 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2186 experimental; if this sounds frightening, say N and sleep in peace.
2187 You can also say M here to compile this support as a module (which
2188 will be called arthur).
2189
2190endmenu
2191
2192menu "Power management options"
2193
eceab4ac 2194source "kernel/power/Kconfig"
1da177e4 2195
f4cb5700 2196config ARCH_SUSPEND_POSSIBLE
4b1082ca 2197 depends on !ARCH_S5PC100
19a0519d 2198 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2199 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2200 def_bool y
2201
15e0d9e3
AB
2202config ARM_CPU_SUSPEND
2203 def_bool PM_SLEEP
2204
603fb42a
SC
2205config ARCH_HIBERNATION_POSSIBLE
2206 bool
2207 depends on MMU
2208 default y if ARCH_SUSPEND_POSSIBLE
2209
1da177e4
LT
2210endmenu
2211
d5950b43
SR
2212source "net/Kconfig"
2213
ac25150f 2214source "drivers/Kconfig"
1da177e4
LT
2215
2216source "fs/Kconfig"
2217
1da177e4
LT
2218source "arch/arm/Kconfig.debug"
2219
2220source "security/Kconfig"
2221
2222source "crypto/Kconfig"
2223
2224source "lib/Kconfig"
749cf76c
CD
2225
2226source "arch/arm/kvm/Kconfig"
This page took 1.281811 seconds and 5 git commands to generate.