ARM: dts: Adding CPU cooling binding for Exynos SoCs
[deliverable/linux.git] / arch / arm / boot / dts / exynos5250.dtsi
CommitLineData
b074abb7
KK
1/*
2 * SAMSUNG EXYNOS5250 SoC device tree source
3 *
4 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * SAMSUNG EXYNOS5250 SoC device nodes are listed in this file.
8 * EXYNOS5250 based board files can include this file and provide
9 * values for board specfic bindings.
10 *
11 * Note: This file does not include device nodes for all the controllers in
12 * EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases,
13 * additional nodes can be added to this file.
14 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18*/
19
fe273c3e 20#include <dt-bindings/clock/exynos5250.h>
e6c21cba 21#include "exynos5.dtsi"
3799279f 22#include "exynos5250-pinctrl.dtsi"
b074abb7 23
602408e3 24#include <dt-bindings/clock/exynos-audss-clk.h>
b074abb7
KK
25
26/ {
8bdb31b4 27 compatible = "samsung,exynos5250", "samsung,exynos5";
b074abb7 28
79989ba3
TA
29 aliases {
30 spi0 = &spi_0;
31 spi1 = &spi_1;
32 spi2 = &spi_2;
1128658a
SAB
33 gsc0 = &gsc_0;
34 gsc1 = &gsc_1;
35 gsc2 = &gsc_2;
36 gsc3 = &gsc_3;
c8149df0
YK
37 mshc0 = &mmc_0;
38 mshc1 = &mmc_1;
39 mshc2 = &mmc_2;
40 mshc3 = &mmc_3;
b9fa3e7b
AK
41 i2c0 = &i2c_0;
42 i2c1 = &i2c_1;
43 i2c2 = &i2c_2;
44 i2c3 = &i2c_3;
45 i2c4 = &i2c_4;
46 i2c5 = &i2c_5;
47 i2c6 = &i2c_6;
48 i2c7 = &i2c_7;
49 i2c8 = &i2c_8;
ba0d7ed3 50 i2c9 = &i2c_9;
f8bfe2b0
TA
51 pinctrl0 = &pinctrl_0;
52 pinctrl1 = &pinctrl_1;
53 pinctrl2 = &pinctrl_2;
54 pinctrl3 = &pinctrl_3;
79989ba3
TA
55 };
56
1897d2f3
CK
57 cpus {
58 #address-cells = <1>;
59 #size-cells = <0>;
60
bf4a0bed 61 cpu0: cpu@0 {
1897d2f3
CK
62 device_type = "cpu";
63 compatible = "arm,cortex-a15";
64 reg = <0>;
0da80563 65 clock-frequency = <1700000000>;
bf4a0bed
LM
66 cooling-min-level = <15>;
67 cooling-max-level = <9>;
68 #cooling-cells = <2>; /* min followed by max */
1897d2f3
CK
69 };
70 cpu@1 {
71 device_type = "cpu";
72 compatible = "arm,cortex-a15";
73 reg = <1>;
0da80563 74 clock-frequency = <1700000000>;
1897d2f3 75 };
79989ba3
TA
76 };
77
b3205dea
SK
78 sysram@02020000 {
79 compatible = "mmio-sram";
80 reg = <0x02020000 0x30000>;
81 #address-cells = <1>;
82 #size-cells = <1>;
83 ranges = <0 0x02020000 0x30000>;
84
85 smp-sysram@0 {
86 compatible = "samsung,exynos4210-sysram";
87 reg = <0x0 0x1000>;
88 };
89
90 smp-sysram@2f000 {
91 compatible = "samsung,exynos4210-sysram-ns";
92 reg = <0x2f000 0x1000>;
93 };
94 };
95
c31f566d 96 pd_gsc: gsc-power-domain@10044000 {
6f9e95e6
PK
97 compatible = "samsung,exynos4210-pd";
98 reg = <0x10044000 0x20>;
0da65870 99 #power-domain-cells = <0>;
6f9e95e6
PK
100 };
101
c31f566d 102 pd_mfc: mfc-power-domain@10044040 {
6f9e95e6
PK
103 compatible = "samsung,exynos4210-pd";
104 reg = <0x10044040 0x20>;
0da65870 105 #power-domain-cells = <0>;
6f9e95e6
PK
106 };
107
c31f566d 108 clock: clock-controller@10010000 {
d8bafc87
TA
109 compatible = "samsung,exynos5250-clock";
110 reg = <0x10010000 0x30000>;
111 #clock-cells = <1>;
112 };
113
bba23d95
PV
114 clock_audss: audss-clock-controller@3810000 {
115 compatible = "samsung,exynos5250-audss-clock";
116 reg = <0x03810000 0x0C>;
117 #clock-cells = <1>;
fe273c3e
AH
118 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_FOUT_EPLL>,
119 <&clock CLK_SCLK_AUDIO0>, <&clock CLK_DIV_PCM0>;
c08ceea3 120 clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
bba23d95
PV
121 };
122
2b7da988
AG
123 timer {
124 compatible = "arm,armv7-timer";
125 interrupts = <1 13 0xf08>,
126 <1 14 0xf08>,
127 <1 11 0xf08>,
128 <1 10 0xf08>;
4d594dd3
YK
129 /* Unfortunately we need this since some versions of U-Boot
130 * on Exynos don't set the CNTFRQ register, so we need the
131 * value from DT.
132 */
133 clock-frequency = <24000000>;
b074abb7
KK
134 };
135
bbd9700a
TA
136 mct@101C0000 {
137 compatible = "samsung,exynos4210-mct";
138 reg = <0x101C0000 0x800>;
139 interrupt-controller;
140 #interrups-cells = <2>;
141 interrupt-parent = <&mct_map>;
142 interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
143 <4 0>, <5 0>;
fe273c3e 144 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
2de6847c 145 clock-names = "fin_pll", "mct";
bbd9700a
TA
146
147 mct_map: mct-map {
148 #interrupt-cells = <2>;
149 #address-cells = <0>;
150 #size-cells = <0>;
151 interrupt-map = <0x0 0 &combiner 23 3>,
152 <0x1 0 &combiner 23 4>,
153 <0x2 0 &combiner 25 2>,
154 <0x3 0 &combiner 25 3>,
155 <0x4 0 &gic 0 120 0>,
156 <0x5 0 &gic 0 121 0>;
157 };
158 };
159
4f801e59
CP
160 pmu {
161 compatible = "arm,cortex-a15-pmu";
162 interrupt-parent = <&combiner>;
163 interrupts = <1 2>, <22 4>;
164 };
165
f8bfe2b0
TA
166 pinctrl_0: pinctrl@11400000 {
167 compatible = "samsung,exynos5250-pinctrl";
168 reg = <0x11400000 0x1000>;
169 interrupts = <0 46 0>;
170
171 wakup_eint: wakeup-interrupt-controller {
172 compatible = "samsung,exynos4210-wakeup-eint";
173 interrupt-parent = <&gic>;
174 interrupts = <0 32 0>;
175 };
176 };
177
178 pinctrl_1: pinctrl@13400000 {
179 compatible = "samsung,exynos5250-pinctrl";
180 reg = <0x13400000 0x1000>;
181 interrupts = <0 45 0>;
182 };
183
184 pinctrl_2: pinctrl@10d10000 {
185 compatible = "samsung,exynos5250-pinctrl";
186 reg = <0x10d10000 0x1000>;
187 interrupts = <0 50 0>;
188 };
189
0abb6aea 190 pinctrl_3: pinctrl@03860000 {
f8bfe2b0 191 compatible = "samsung,exynos5250-pinctrl";
0abb6aea 192 reg = <0x03860000 0x1000>;
f8bfe2b0
TA
193 interrupts = <0 47 0>;
194 };
195
c680036a
LKA
196 pmu_system_controller: system-controller@10040000 {
197 compatible = "samsung,exynos5250-pmu", "syscon";
198 reg = <0x10040000 0x5000>;
d19bb397
TF
199 clock-names = "clkout16";
200 clocks = <&clock CLK_FIN_PLL>;
201 #clock-cells = <1>;
c680036a
LKA
202 };
203
dfbbdbf4
VG
204 sysreg_system_controller: syscon@10050000 {
205 compatible = "samsung,exynos5-sysreg", "syscon";
206 reg = <0x10050000 0x5000>;
207 };
208
1d287620
LKA
209 watchdog@101D0000 {
210 compatible = "samsung,exynos5250-wdt";
211 reg = <0x101D0000 0x100>;
212 interrupts = <0 42 0>;
fe273c3e 213 clocks = <&clock CLK_WDT>;
2de6847c 214 clock-names = "watchdog";
1d287620 215 samsung,syscon-phandle = <&pmu_system_controller>;
b074abb7
KK
216 };
217
21aa5217
SK
218 g2d@10850000 {
219 compatible = "samsung,exynos5250-g2d";
220 reg = <0x10850000 0x1000>;
221 interrupts = <0 91 0>;
fe273c3e 222 clocks = <&clock CLK_G2D>;
21aa5217
SK
223 clock-names = "fimg2d";
224 };
225
19fd45bf 226 mfc: codec@11000000 {
2eae613b
AK
227 compatible = "samsung,mfc-v6";
228 reg = <0x11000000 0x10000>;
229 interrupts = <0 96 0>;
0da65870 230 power-domains = <&pd_mfc>;
fe273c3e 231 clocks = <&clock CLK_MFC>;
8b6bea33 232 clock-names = "mfc";
2eae613b
AK
233 };
234
19fd45bf 235 rtc: rtc@101E0000 {
fe273c3e 236 clocks = <&clock CLK_RTC>;
2de6847c 237 clock-names = "rtc";
65cedf0e 238 status = "disabled";
b074abb7
KK
239 };
240
ef405e04
ADK
241 tmu@10060000 {
242 compatible = "samsung,exynos5250-tmu";
243 reg = <0x10060000 0x100>;
244 interrupts = <0 65 0>;
fe273c3e 245 clocks = <&clock CLK_TMU>;
2de6847c 246 clock-names = "tmu_apbif";
ef405e04
ADK
247 };
248
bf4a0bed
LM
249 thermal-zones {
250 cpu_thermal: cpu-thermal {
251 cooling-maps {
252 map0 {
253 /* Corresponds to 800MHz at freq_table */
254 cooling-device = <&cpu0 9 9>;
255 };
256 map1 {
257 /* Corresponds to 200MHz at freq_table */
258 cooling-device = <&cpu0 15 15>;
259 };
260 };
261 };
262 };
263
b074abb7 264 serial@12C00000 {
fe273c3e 265 clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
2de6847c 266 clock-names = "uart", "clk_uart_baud0";
b074abb7
KK
267 };
268
269 serial@12C10000 {
fe273c3e 270 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
2de6847c 271 clock-names = "uart", "clk_uart_baud0";
b074abb7
KK
272 };
273
274 serial@12C20000 {
fe273c3e 275 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
2de6847c 276 clock-names = "uart", "clk_uart_baud0";
b074abb7
KK
277 };
278
279 serial@12C30000 {
fe273c3e 280 clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
2de6847c 281 clock-names = "uart", "clk_uart_baud0";
b074abb7
KK
282 };
283
19fd45bf 284 sata: sata@122F0000 {
ba0d7ed3
YK
285 compatible = "snps,dwc-ahci";
286 samsung,sata-freq = <66>;
c47d244a
VA
287 reg = <0x122F0000 0x1ff>;
288 interrupts = <0 115 0>;
fe273c3e 289 clocks = <&clock CLK_SATA>, <&clock CLK_SCLK_SATA>;
2de6847c 290 clock-names = "sata", "sclk_sata";
ba0d7ed3
YK
291 phys = <&sata_phy>;
292 phy-names = "sata-phy";
293 status = "disabled";
c47d244a
VA
294 };
295
ba0d7ed3
YK
296 sata_phy: sata-phy@12170000 {
297 compatible = "samsung,exynos5250-sata-phy";
c47d244a 298 reg = <0x12170000 0x1ff>;
e06e1067 299 clocks = <&clock CLK_SATA_PHYCTRL>;
ba0d7ed3
YK
300 clock-names = "sata_phyctrl";
301 #phy-cells = <0>;
302 samsung,syscon-phandle = <&pmu_system_controller>;
303 status = "disabled";
c47d244a
VA
304 };
305
b9fa3e7b 306 i2c_0: i2c@12C60000 {
b074abb7
KK
307 compatible = "samsung,s3c2440-i2c";
308 reg = <0x12C60000 0x100>;
309 interrupts = <0 56 0>;
009f7c9f
TA
310 #address-cells = <1>;
311 #size-cells = <0>;
fe273c3e 312 clocks = <&clock CLK_I2C0>;
2de6847c 313 clock-names = "i2c";
f8bfe2b0
TA
314 pinctrl-names = "default";
315 pinctrl-0 = <&i2c0_bus>;
1888eb75 316 samsung,sysreg-phandle = <&sysreg_system_controller>;
6ad8ebff 317 status = "disabled";
b074abb7
KK
318 };
319
b9fa3e7b 320 i2c_1: i2c@12C70000 {
b074abb7
KK
321 compatible = "samsung,s3c2440-i2c";
322 reg = <0x12C70000 0x100>;
323 interrupts = <0 57 0>;
009f7c9f
TA
324 #address-cells = <1>;
325 #size-cells = <0>;
fe273c3e 326 clocks = <&clock CLK_I2C1>;
2de6847c 327 clock-names = "i2c";
f8bfe2b0
TA
328 pinctrl-names = "default";
329 pinctrl-0 = <&i2c1_bus>;
1888eb75 330 samsung,sysreg-phandle = <&sysreg_system_controller>;
6ad8ebff 331 status = "disabled";
b074abb7
KK
332 };
333
b9fa3e7b 334 i2c_2: i2c@12C80000 {
b074abb7
KK
335 compatible = "samsung,s3c2440-i2c";
336 reg = <0x12C80000 0x100>;
337 interrupts = <0 58 0>;
009f7c9f
TA
338 #address-cells = <1>;
339 #size-cells = <0>;
fe273c3e 340 clocks = <&clock CLK_I2C2>;
2de6847c 341 clock-names = "i2c";
f8bfe2b0
TA
342 pinctrl-names = "default";
343 pinctrl-0 = <&i2c2_bus>;
1888eb75 344 samsung,sysreg-phandle = <&sysreg_system_controller>;
6ad8ebff 345 status = "disabled";
b074abb7
KK
346 };
347
b9fa3e7b 348 i2c_3: i2c@12C90000 {
b074abb7
KK
349 compatible = "samsung,s3c2440-i2c";
350 reg = <0x12C90000 0x100>;
351 interrupts = <0 59 0>;
009f7c9f
TA
352 #address-cells = <1>;
353 #size-cells = <0>;
fe273c3e 354 clocks = <&clock CLK_I2C3>;
2de6847c 355 clock-names = "i2c";
f8bfe2b0
TA
356 pinctrl-names = "default";
357 pinctrl-0 = <&i2c3_bus>;
1888eb75 358 samsung,sysreg-phandle = <&sysreg_system_controller>;
6ad8ebff 359 status = "disabled";
b074abb7
KK
360 };
361
b9fa3e7b 362 i2c_4: i2c@12CA0000 {
b074abb7
KK
363 compatible = "samsung,s3c2440-i2c";
364 reg = <0x12CA0000 0x100>;
365 interrupts = <0 60 0>;
009f7c9f
TA
366 #address-cells = <1>;
367 #size-cells = <0>;
fe273c3e 368 clocks = <&clock CLK_I2C4>;
2de6847c 369 clock-names = "i2c";
f8bfe2b0
TA
370 pinctrl-names = "default";
371 pinctrl-0 = <&i2c4_bus>;
6ad8ebff 372 status = "disabled";
b074abb7
KK
373 };
374
b9fa3e7b 375 i2c_5: i2c@12CB0000 {
b074abb7
KK
376 compatible = "samsung,s3c2440-i2c";
377 reg = <0x12CB0000 0x100>;
378 interrupts = <0 61 0>;
009f7c9f
TA
379 #address-cells = <1>;
380 #size-cells = <0>;
fe273c3e 381 clocks = <&clock CLK_I2C5>;
2de6847c 382 clock-names = "i2c";
f8bfe2b0
TA
383 pinctrl-names = "default";
384 pinctrl-0 = <&i2c5_bus>;
6ad8ebff 385 status = "disabled";
b074abb7
KK
386 };
387
b9fa3e7b 388 i2c_6: i2c@12CC0000 {
b074abb7
KK
389 compatible = "samsung,s3c2440-i2c";
390 reg = <0x12CC0000 0x100>;
391 interrupts = <0 62 0>;
009f7c9f
TA
392 #address-cells = <1>;
393 #size-cells = <0>;
fe273c3e 394 clocks = <&clock CLK_I2C6>;
2de6847c 395 clock-names = "i2c";
f8bfe2b0
TA
396 pinctrl-names = "default";
397 pinctrl-0 = <&i2c6_bus>;
6ad8ebff 398 status = "disabled";
b074abb7
KK
399 };
400
b9fa3e7b 401 i2c_7: i2c@12CD0000 {
b074abb7
KK
402 compatible = "samsung,s3c2440-i2c";
403 reg = <0x12CD0000 0x100>;
404 interrupts = <0 63 0>;
009f7c9f
TA
405 #address-cells = <1>;
406 #size-cells = <0>;
fe273c3e 407 clocks = <&clock CLK_I2C7>;
2de6847c 408 clock-names = "i2c";
f8bfe2b0
TA
409 pinctrl-names = "default";
410 pinctrl-0 = <&i2c7_bus>;
6ad8ebff 411 status = "disabled";
3e3e9ce4
RS
412 };
413
b9fa3e7b 414 i2c_8: i2c@12CE0000 {
3e3e9ce4
RS
415 compatible = "samsung,s3c2440-hdmiphy-i2c";
416 reg = <0x12CE0000 0x1000>;
417 interrupts = <0 64 0>;
418 #address-cells = <1>;
419 #size-cells = <0>;
fe273c3e 420 clocks = <&clock CLK_I2C_HDMI>;
2de6847c 421 clock-names = "i2c";
6ad8ebff 422 status = "disabled";
24025f6f
OJ
423 };
424
ba0d7ed3 425 i2c_9: i2c@121D0000 {
c47d244a
VA
426 compatible = "samsung,exynos5-sata-phy-i2c";
427 reg = <0x121D0000 0x100>;
428 #address-cells = <1>;
429 #size-cells = <0>;
fe273c3e 430 clocks = <&clock CLK_SATA_PHYI2C>;
2de6847c 431 clock-names = "i2c";
6ad8ebff 432 status = "disabled";
b074abb7
KK
433 };
434
79989ba3
TA
435 spi_0: spi@12d20000 {
436 compatible = "samsung,exynos4210-spi";
fae93f7c 437 status = "disabled";
79989ba3
TA
438 reg = <0x12d20000 0x100>;
439 interrupts = <0 66 0>;
a4a8a9d3
PV
440 dmas = <&pdma0 5
441 &pdma0 4>;
442 dma-names = "tx", "rx";
79989ba3
TA
443 #address-cells = <1>;
444 #size-cells = <0>;
fe273c3e 445 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
2de6847c 446 clock-names = "spi", "spi_busclk0";
f8bfe2b0
TA
447 pinctrl-names = "default";
448 pinctrl-0 = <&spi0_bus>;
79989ba3
TA
449 };
450
451 spi_1: spi@12d30000 {
452 compatible = "samsung,exynos4210-spi";
fae93f7c 453 status = "disabled";
79989ba3
TA
454 reg = <0x12d30000 0x100>;
455 interrupts = <0 67 0>;
a4a8a9d3
PV
456 dmas = <&pdma1 5
457 &pdma1 4>;
458 dma-names = "tx", "rx";
79989ba3
TA
459 #address-cells = <1>;
460 #size-cells = <0>;
fe273c3e 461 clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
2de6847c 462 clock-names = "spi", "spi_busclk0";
f8bfe2b0
TA
463 pinctrl-names = "default";
464 pinctrl-0 = <&spi1_bus>;
79989ba3
TA
465 };
466
467 spi_2: spi@12d40000 {
468 compatible = "samsung,exynos4210-spi";
fae93f7c 469 status = "disabled";
79989ba3
TA
470 reg = <0x12d40000 0x100>;
471 interrupts = <0 68 0>;
a4a8a9d3
PV
472 dmas = <&pdma0 7
473 &pdma0 6>;
474 dma-names = "tx", "rx";
79989ba3
TA
475 #address-cells = <1>;
476 #size-cells = <0>;
fe273c3e 477 clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
2de6847c 478 clock-names = "spi", "spi_busclk0";
f8bfe2b0
TA
479 pinctrl-names = "default";
480 pinctrl-0 = <&spi2_bus>;
79989ba3
TA
481 };
482
c8149df0 483 mmc_0: mmc@12200000 {
906fd84e
YK
484 compatible = "samsung,exynos5250-dw-mshc";
485 interrupts = <0 75 0>;
486 #address-cells = <1>;
487 #size-cells = <0>;
84bd48a0 488 reg = <0x12200000 0x1000>;
fe273c3e 489 clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
2de6847c 490 clock-names = "biu", "ciu";
46285a90 491 fifo-depth = <0x80>;
e908d5c5 492 status = "disabled";
84bd48a0
TA
493 };
494
c8149df0 495 mmc_1: mmc@12210000 {
906fd84e
YK
496 compatible = "samsung,exynos5250-dw-mshc";
497 interrupts = <0 76 0>;
498 #address-cells = <1>;
499 #size-cells = <0>;
84bd48a0 500 reg = <0x12210000 0x1000>;
fe273c3e 501 clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
2de6847c 502 clock-names = "biu", "ciu";
46285a90 503 fifo-depth = <0x80>;
e908d5c5 504 status = "disabled";
84bd48a0
TA
505 };
506
c8149df0 507 mmc_2: mmc@12220000 {
906fd84e
YK
508 compatible = "samsung,exynos5250-dw-mshc";
509 interrupts = <0 77 0>;
510 #address-cells = <1>;
511 #size-cells = <0>;
84bd48a0 512 reg = <0x12220000 0x1000>;
fe273c3e 513 clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
2de6847c 514 clock-names = "biu", "ciu";
46285a90 515 fifo-depth = <0x80>;
e908d5c5 516 status = "disabled";
84bd48a0
TA
517 };
518
c8149df0 519 mmc_3: mmc@12230000 {
84bd48a0
TA
520 compatible = "samsung,exynos5250-dw-mshc";
521 reg = <0x12230000 0x1000>;
522 interrupts = <0 78 0>;
523 #address-cells = <1>;
524 #size-cells = <0>;
fe273c3e 525 clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
2de6847c 526 clock-names = "biu", "ciu";
46285a90 527 fifo-depth = <0x80>;
e908d5c5 528 status = "disabled";
84bd48a0
TA
529 };
530
28a48058 531 i2s0: i2s@03830000 {
64183656 532 compatible = "samsung,s5pv210-i2s";
328aee4b 533 status = "disabled";
a0b5f81e 534 reg = <0x03830000 0x100>;
4c4c7463
PV
535 dmas = <&pdma0 10
536 &pdma0 9
537 &pdma0 8>;
538 dma-names = "tx", "rx", "tx-sec";
916ec47e
PV
539 clocks = <&clock_audss EXYNOS_I2S_BUS>,
540 <&clock_audss EXYNOS_I2S_BUS>,
541 <&clock_audss EXYNOS_SCLK_I2S>;
542 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
a0b5f81e 543 samsung,idma-addr = <0x03000000>;
f8bfe2b0
TA
544 pinctrl-names = "default";
545 pinctrl-0 = <&i2s0_bus>;
4c4c7463
PV
546 };
547
28a48058 548 i2s1: i2s@12D60000 {
64183656 549 compatible = "samsung,s3c6410-i2s";
328aee4b 550 status = "disabled";
a0b5f81e
MB
551 reg = <0x12D60000 0x100>;
552 dmas = <&pdma1 12
553 &pdma1 11>;
554 dma-names = "tx", "rx";
fe273c3e 555 clocks = <&clock CLK_I2S1>, <&clock CLK_DIV_I2S1>;
916ec47e 556 clock-names = "iis", "i2s_opclk0";
f8bfe2b0
TA
557 pinctrl-names = "default";
558 pinctrl-0 = <&i2s1_bus>;
4c4c7463
PV
559 };
560
28a48058 561 i2s2: i2s@12D70000 {
64183656 562 compatible = "samsung,s3c6410-i2s";
328aee4b 563 status = "disabled";
a0b5f81e
MB
564 reg = <0x12D70000 0x100>;
565 dmas = <&pdma0 12
566 &pdma0 11>;
567 dma-names = "tx", "rx";
fe273c3e 568 clocks = <&clock CLK_I2S2>, <&clock CLK_DIV_I2S2>;
916ec47e 569 clock-names = "iis", "i2s_opclk0";
f8bfe2b0
TA
570 pinctrl-names = "default";
571 pinctrl-0 = <&i2s2_bus>;
4c4c7463
PV
572 };
573
0b3dc97e
VG
574 usb@12000000 {
575 compatible = "samsung,exynos5250-dwusb3";
fe273c3e 576 clocks = <&clock CLK_USB3>;
0b3dc97e
VG
577 clock-names = "usbdrd30";
578 #address-cells = <1>;
579 #size-cells = <1>;
580 ranges;
581
0526f276 582 usbdrd_dwc3: dwc3 {
0b3dc97e
VG
583 compatible = "synopsys,dwc3";
584 reg = <0x12000000 0x10000>;
585 interrupts = <0 72 0>;
7a4cf0fd
VG
586 phys = <&usbdrd_phy 0>, <&usbdrd_phy 1>;
587 phy-names = "usb2-phy", "usb3-phy";
896db3b3
VG
588 };
589 };
590
517083f4
VG
591 usbdrd_phy: phy@12100000 {
592 compatible = "samsung,exynos5250-usbdrd-phy";
593 reg = <0x12100000 0x100>;
594 clocks = <&clock CLK_USB3>, <&clock CLK_FIN_PLL>;
595 clock-names = "phy", "ref";
596 samsung,pmu-syscon = <&pmu_system_controller>;
597 #phy-cells = <1>;
598 };
599
19fd45bf 600 ehci: usb@12110000 {
13cbd1e3
VG
601 compatible = "samsung,exynos4210-ehci";
602 reg = <0x12110000 0x100>;
603 interrupts = <0 71 0>;
b3cd7d87 604
fe273c3e 605 clocks = <&clock CLK_USB2>;
b3cd7d87 606 clock-names = "usbhost";
dba2f058
KD
607 #address-cells = <1>;
608 #size-cells = <0>;
609 port@0 {
610 reg = <0>;
611 phys = <&usb2_phy_gen 1>;
612 };
13cbd1e3
VG
613 };
614
19fd45bf 615 ohci: usb@12120000 {
7d40d867
VG
616 compatible = "samsung,exynos4210-ohci";
617 reg = <0x12120000 0x100>;
618 interrupts = <0 71 0>;
b3cd7d87 619
fe273c3e 620 clocks = <&clock CLK_USB2>;
b3cd7d87 621 clock-names = "usbhost";
dba2f058
KD
622 #address-cells = <1>;
623 #size-cells = <0>;
624 port@0 {
625 reg = <0>;
626 phys = <&usb2_phy_gen 1>;
627 };
7d40d867
VG
628 };
629
dba2f058
KD
630 usb2_phy_gen: phy@12130000 {
631 compatible = "samsung,exynos5250-usb2-phy";
632 reg = <0x12130000 0x100>;
633 clocks = <&clock CLK_USB2>, <&clock CLK_FIN_PLL>;
634 clock-names = "phy", "ref";
635 #phy-cells = <1>;
636 samsung,sysreg-phandle = <&sysreg_system_controller>;
637 samsung,pmureg-phandle = <&pmu_system_controller>;
638 };
639
022cf308
LKA
640 pwm: pwm@12dd0000 {
641 compatible = "samsung,exynos4210-pwm";
642 reg = <0x12dd0000 0x100>;
643 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
644 #pwm-cells = <3>;
fe273c3e 645 clocks = <&clock CLK_PWM>;
022cf308
LKA
646 clock-names = "timers";
647 };
648
b074abb7
KK
649 amba {
650 #address-cells = <1>;
651 #size-cells = <1>;
652 compatible = "arm,amba-bus";
653 interrupt-parent = <&gic>;
654 ranges;
655
656 pdma0: pdma@121A0000 {
657 compatible = "arm,pl330", "arm,primecell";
658 reg = <0x121A0000 0x1000>;
659 interrupts = <0 34 0>;
fe273c3e 660 clocks = <&clock CLK_PDMA0>;
2de6847c 661 clock-names = "apb_pclk";
42cf2098
PV
662 #dma-cells = <1>;
663 #dma-channels = <8>;
664 #dma-requests = <32>;
b074abb7
KK
665 };
666
667 pdma1: pdma@121B0000 {
668 compatible = "arm,pl330", "arm,primecell";
669 reg = <0x121B0000 0x1000>;
670 interrupts = <0 35 0>;
fe273c3e 671 clocks = <&clock CLK_PDMA1>;
2de6847c 672 clock-names = "apb_pclk";
42cf2098
PV
673 #dma-cells = <1>;
674 #dma-channels = <8>;
675 #dma-requests = <32>;
b074abb7
KK
676 };
677
009f7c9f 678 mdma0: mdma@10800000 {
b074abb7
KK
679 compatible = "arm,pl330", "arm,primecell";
680 reg = <0x10800000 0x1000>;
681 interrupts = <0 33 0>;
fe273c3e 682 clocks = <&clock CLK_MDMA0>;
2de6847c 683 clock-names = "apb_pclk";
42cf2098
PV
684 #dma-cells = <1>;
685 #dma-channels = <8>;
686 #dma-requests = <1>;
b074abb7
KK
687 };
688
009f7c9f 689 mdma1: mdma@11C10000 {
b074abb7
KK
690 compatible = "arm,pl330", "arm,primecell";
691 reg = <0x11C10000 0x1000>;
692 interrupts = <0 124 0>;
fe273c3e 693 clocks = <&clock CLK_MDMA1>;
2de6847c 694 clock-names = "apb_pclk";
42cf2098
PV
695 #dma-cells = <1>;
696 #dma-channels = <8>;
697 #dma-requests = <1>;
b074abb7
KK
698 };
699 };
700
c31f566d 701 gsc_0: gsc@13e00000 {
1128658a
SAB
702 compatible = "samsung,exynos5-gsc";
703 reg = <0x13e00000 0x1000>;
704 interrupts = <0 85 0>;
0da65870 705 power-domains = <&pd_gsc>;
fe273c3e 706 clocks = <&clock CLK_GSCL0>;
2de6847c 707 clock-names = "gscl";
1128658a
SAB
708 };
709
c31f566d 710 gsc_1: gsc@13e10000 {
1128658a
SAB
711 compatible = "samsung,exynos5-gsc";
712 reg = <0x13e10000 0x1000>;
713 interrupts = <0 86 0>;
0da65870 714 power-domains = <&pd_gsc>;
fe273c3e 715 clocks = <&clock CLK_GSCL1>;
2de6847c 716 clock-names = "gscl";
1128658a
SAB
717 };
718
c31f566d 719 gsc_2: gsc@13e20000 {
1128658a
SAB
720 compatible = "samsung,exynos5-gsc";
721 reg = <0x13e20000 0x1000>;
722 interrupts = <0 87 0>;
0da65870 723 power-domains = <&pd_gsc>;
fe273c3e 724 clocks = <&clock CLK_GSCL2>;
2de6847c 725 clock-names = "gscl";
1128658a
SAB
726 };
727
c31f566d 728 gsc_3: gsc@13e30000 {
1128658a
SAB
729 compatible = "samsung,exynos5-gsc";
730 reg = <0x13e30000 0x1000>;
731 interrupts = <0 88 0>;
0da65870 732 power-domains = <&pd_gsc>;
fe273c3e 733 clocks = <&clock CLK_GSCL3>;
2de6847c 734 clock-names = "gscl";
1128658a 735 };
566cf8ee 736
19fd45bf 737 hdmi: hdmi {
0d1fc829 738 compatible = "samsung,exynos4212-hdmi";
101250ce 739 reg = <0x14530000 0x70000>;
566cf8ee 740 interrupts = <0 95 0>;
fe273c3e
AH
741 clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
742 <&clock CLK_SCLK_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
743 <&clock CLK_MOUT_HDMI>;
2de6847c 744 clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
27c16d19 745 "sclk_hdmiphy", "mout_hdmi";
e54d90ec 746 samsung,syscon-phandle = <&pmu_system_controller>;
566cf8ee 747 };
5af0d8a3
RS
748
749 mixer {
0d1fc829 750 compatible = "samsung,exynos5250-mixer";
5af0d8a3
RS
751 reg = <0x14450000 0x10000>;
752 interrupts = <0 94 0>;
fe273c3e 753 clocks = <&clock CLK_MIXER>, <&clock CLK_SCLK_HDMI>;
18fe6ef0 754 clock-names = "mixer", "sclk_hdmi";
5af0d8a3 755 };
ad4aebe1 756
77899d53
VS
757 dp_phy: video-phy@10040720 {
758 compatible = "samsung,exynos5250-dp-video-phy";
e93e5454 759 samsung,pmu-syscon = <&pmu_system_controller>;
77899d53
VS
760 #phy-cells = <0>;
761 };
762
19fd45bf 763 dp: dp-controller@145B0000 {
fe273c3e 764 clocks = <&clock CLK_DP>;
0f72a9ec 765 clock-names = "dp";
77899d53
VS
766 phys = <&dp_phy>;
767 phy-names = "dp";
ad4aebe1 768 };
a7389cb1 769
19fd45bf 770 fimd: fimd@14400000 {
fe273c3e 771 clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
a7389cb1
LKA
772 clock-names = "sclk_fimd", "fimd";
773 };
f408f9db
NKC
774
775 adc: adc@12D10000 {
776 compatible = "samsung,exynos-adc-v1";
db9bf4d6 777 reg = <0x12D10000 0x100>;
f408f9db 778 interrupts = <0 106 0>;
fe273c3e 779 clocks = <&clock CLK_ADC>;
f408f9db
NKC
780 clock-names = "adc";
781 #io-channel-cells = <1>;
782 io-channel-ranges;
db9bf4d6 783 samsung,syscon-phandle = <&pmu_system_controller>;
f408f9db
NKC
784 status = "disabled";
785 };
183af252
NKC
786
787 sss@10830000 {
788 compatible = "samsung,exynos4210-secss";
789 reg = <0x10830000 0x10000>;
790 interrupts = <0 112 0>;
e06e1067 791 clocks = <&clock CLK_SSS>;
183af252
NKC
792 clock-names = "secss";
793 };
b074abb7 794};
This page took 0.200508 seconds and 5 git commands to generate.