ARM: davinci: devices-da8xx: Add interrupt resource to McASP structs
[deliverable/linux.git] / arch / arm / mach-davinci / devices-da8xx.c
CommitLineData
55c79a40
MG
1/*
2 * DA8XX/OMAP L1XX platform device data
3 *
4 * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
5 * Derived from code that was:
6 * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
55c79a40
MG
13#include <linux/init.h>
14#include <linux/platform_device.h>
5c71d618 15#include <linux/dma-contiguous.h>
55c79a40 16#include <linux/serial_8250.h>
cbb2c961
SN
17#include <linux/ahci_platform.h>
18#include <linux/clk.h>
7b6d864b 19#include <linux/reboot.h>
55c79a40
MG
20
21#include <mach/cputype.h>
22#include <mach/common.h>
23#include <mach/time.h>
24#include <mach/da8xx.h>
1960e693 25#include <mach/cpuidle.h>
8e0d72d2 26#include <mach/sram.h>
55c79a40
MG
27
28#include "clock.h"
896f66b7 29#include "asp.h"
55c79a40
MG
30
31#define DA8XX_TPCC_BASE 0x01c00000
32#define DA8XX_TPTC0_BASE 0x01c08000
33#define DA8XX_TPTC1_BASE 0x01c08400
34#define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
35#define DA8XX_I2C0_BASE 0x01c22000
8ac764e3 36#define DA8XX_RTC_BASE 0x01c23000
8e0d72d2 37#define DA8XX_PRUSS_MEM_BASE 0x01c30000
8ac764e3
SS
38#define DA8XX_MMCSD0_BASE 0x01c40000
39#define DA8XX_SPI0_BASE 0x01c41000
40#define DA830_SPI1_BASE 0x01e12000
41#define DA8XX_LCD_CNTRL_BASE 0x01e13000
cbb2c961 42#define DA850_SATA_BASE 0x01e18000
8ac764e3 43#define DA850_MMCSD1_BASE 0x01e1b000
55c79a40
MG
44#define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
45#define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
46#define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
47#define DA8XX_EMAC_MDIO_BASE 0x01e24000
55c79a40 48#define DA8XX_I2C1_BASE 0x01e28000
8ac764e3
SS
49#define DA850_TPCC1_BASE 0x01e30000
50#define DA850_TPTC2_BASE 0x01e38000
9e7d24f6 51#define DA850_SPI1_BASE 0x01f0e000
8ac764e3 52#define DA8XX_DDR2_CTL_BASE 0xb0000000
55c79a40
MG
53
54#define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
55#define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
56#define DA8XX_EMAC_RAM_OFFSET 0x0000
55c79a40
MG
57#define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
58
54ce6883
MW
59#define DA8XX_DMA_SPI0_RX EDMA_CTLR_CHAN(0, 14)
60#define DA8XX_DMA_SPI0_TX EDMA_CTLR_CHAN(0, 15)
e38c2b22
MW
61#define DA8XX_DMA_MMCSD0_RX EDMA_CTLR_CHAN(0, 16)
62#define DA8XX_DMA_MMCSD0_TX EDMA_CTLR_CHAN(0, 17)
54ce6883
MW
63#define DA8XX_DMA_SPI1_RX EDMA_CTLR_CHAN(0, 18)
64#define DA8XX_DMA_SPI1_TX EDMA_CTLR_CHAN(0, 19)
e38c2b22
MW
65#define DA850_DMA_MMCSD1_RX EDMA_CTLR_CHAN(1, 28)
66#define DA850_DMA_MMCSD1_TX EDMA_CTLR_CHAN(1, 29)
67
d2de0582
SN
68void __iomem *da8xx_syscfg0_base;
69void __iomem *da8xx_syscfg1_base;
6a28adef 70
19955c3d 71static struct plat_serial8250_port da8xx_serial0_pdata[] = {
55c79a40
MG
72 {
73 .mapbase = DA8XX_UART0_BASE,
74 .irq = IRQ_DA8XX_UARTINT0,
75 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
76 UPF_IOREMAP,
77 .iotype = UPIO_MEM,
78 .regshift = 2,
79 },
19955c3d
MP
80 {
81 .flags = 0,
82 }
83};
84static struct plat_serial8250_port da8xx_serial1_pdata[] = {
55c79a40
MG
85 {
86 .mapbase = DA8XX_UART1_BASE,
87 .irq = IRQ_DA8XX_UARTINT1,
88 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
89 UPF_IOREMAP,
90 .iotype = UPIO_MEM,
91 .regshift = 2,
92 },
19955c3d
MP
93 {
94 .flags = 0,
95 }
96};
97static struct plat_serial8250_port da8xx_serial2_pdata[] = {
55c79a40
MG
98 {
99 .mapbase = DA8XX_UART2_BASE,
100 .irq = IRQ_DA8XX_UARTINT2,
101 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
102 UPF_IOREMAP,
103 .iotype = UPIO_MEM,
104 .regshift = 2,
105 },
106 {
107 .flags = 0,
19955c3d 108 }
55c79a40
MG
109};
110
19955c3d
MP
111struct platform_device da8xx_serial_device[] = {
112 {
113 .name = "serial8250",
114 .id = PLAT8250_DEV_PLATFORM,
115 .dev = {
116 .platform_data = da8xx_serial0_pdata,
117 }
118 },
119 {
120 .name = "serial8250",
121 .id = PLAT8250_DEV_PLATFORM1,
122 .dev = {
123 .platform_data = da8xx_serial1_pdata,
124 }
55c79a40 125 },
19955c3d
MP
126 {
127 .name = "serial8250",
128 .id = PLAT8250_DEV_PLATFORM2,
129 .dev = {
130 .platform_data = da8xx_serial2_pdata,
131 }
132 },
133 {
134 }
55c79a40
MG
135};
136
6cba4355 137static s8 da8xx_queue_priority_mapping[][2] = {
55c79a40
MG
138 /* {event queue no, Priority} */
139 {0, 3},
140 {1, 7},
141 {-1, -1}
142};
143
6cba4355 144static s8 da850_queue_priority_mapping[][2] = {
3f995f2f
SR
145 /* {event queue no, Priority} */
146 {0, 3},
147 {-1, -1}
148};
149
bc3ac9f3 150static struct edma_soc_info da830_edma_cc0_info = {
bc3ac9f3 151 .queue_priority_mapping = da8xx_queue_priority_mapping,
f23fe857 152 .default_queue = EVENTQ_1,
bc3ac9f3
SN
153};
154
155static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
156 &da830_edma_cc0_info,
55c79a40
MG
157};
158
bc3ac9f3 159static struct edma_soc_info da850_edma_cc_info[] = {
3f995f2f 160 {
3f995f2f 161 .queue_priority_mapping = da8xx_queue_priority_mapping,
f23fe857 162 .default_queue = EVENTQ_1,
3f995f2f
SR
163 },
164 {
3f995f2f 165 .queue_priority_mapping = da850_queue_priority_mapping,
f23fe857 166 .default_queue = EVENTQ_0,
3f995f2f
SR
167 },
168};
169
bc3ac9f3
SN
170static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
171 &da850_edma_cc_info[0],
172 &da850_edma_cc_info[1],
173};
174
3f995f2f 175static struct resource da830_edma_resources[] = {
55c79a40
MG
176 {
177 .name = "edma_cc0",
178 .start = DA8XX_TPCC_BASE,
179 .end = DA8XX_TPCC_BASE + SZ_32K - 1,
180 .flags = IORESOURCE_MEM,
181 },
182 {
183 .name = "edma_tc0",
184 .start = DA8XX_TPTC0_BASE,
185 .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
186 .flags = IORESOURCE_MEM,
187 },
188 {
189 .name = "edma_tc1",
190 .start = DA8XX_TPTC1_BASE,
191 .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
192 .flags = IORESOURCE_MEM,
193 },
194 {
195 .name = "edma0",
2259bbd4 196 .start = IRQ_DA8XX_CCINT0,
55c79a40
MG
197 .flags = IORESOURCE_IRQ,
198 },
199 {
200 .name = "edma0_err",
201 .start = IRQ_DA8XX_CCERRINT,
202 .flags = IORESOURCE_IRQ,
203 },
204};
205
3f995f2f
SR
206static struct resource da850_edma_resources[] = {
207 {
208 .name = "edma_cc0",
209 .start = DA8XX_TPCC_BASE,
210 .end = DA8XX_TPCC_BASE + SZ_32K - 1,
211 .flags = IORESOURCE_MEM,
212 },
213 {
214 .name = "edma_tc0",
215 .start = DA8XX_TPTC0_BASE,
216 .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
217 .flags = IORESOURCE_MEM,
218 },
219 {
220 .name = "edma_tc1",
221 .start = DA8XX_TPTC1_BASE,
222 .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
223 .flags = IORESOURCE_MEM,
224 },
225 {
226 .name = "edma_cc1",
227 .start = DA850_TPCC1_BASE,
228 .end = DA850_TPCC1_BASE + SZ_32K - 1,
229 .flags = IORESOURCE_MEM,
230 },
231 {
232 .name = "edma_tc2",
233 .start = DA850_TPTC2_BASE,
234 .end = DA850_TPTC2_BASE + SZ_1K - 1,
235 .flags = IORESOURCE_MEM,
236 },
237 {
238 .name = "edma0",
239 .start = IRQ_DA8XX_CCINT0,
240 .flags = IORESOURCE_IRQ,
241 },
242 {
243 .name = "edma0_err",
244 .start = IRQ_DA8XX_CCERRINT,
245 .flags = IORESOURCE_IRQ,
246 },
247 {
248 .name = "edma1",
249 .start = IRQ_DA850_CCINT1,
250 .flags = IORESOURCE_IRQ,
251 },
252 {
253 .name = "edma1_err",
254 .start = IRQ_DA850_CCERRINT1,
255 .flags = IORESOURCE_IRQ,
256 },
257};
258
259static struct platform_device da830_edma_device = {
55c79a40
MG
260 .name = "edma",
261 .id = -1,
262 .dev = {
3f995f2f 263 .platform_data = da830_edma_info,
55c79a40 264 },
3f995f2f
SR
265 .num_resources = ARRAY_SIZE(da830_edma_resources),
266 .resource = da830_edma_resources,
267};
268
269static struct platform_device da850_edma_device = {
270 .name = "edma",
271 .id = -1,
272 .dev = {
273 .platform_data = da850_edma_info,
274 },
275 .num_resources = ARRAY_SIZE(da850_edma_resources),
276 .resource = da850_edma_resources,
55c79a40
MG
277};
278
a941c503 279int __init da830_register_edma(struct edma_rsv_info *rsv)
55c79a40 280{
a941c503 281 da830_edma_cc0_info.rsv = rsv;
3f995f2f 282
a941c503
RS
283 return platform_device_register(&da830_edma_device);
284}
285
286int __init da850_register_edma(struct edma_rsv_info *rsv[2])
287{
288 if (rsv) {
289 da850_edma_cc_info[0].rsv = rsv[0];
290 da850_edma_cc_info[1].rsv = rsv[1];
291 }
3f995f2f 292
a941c503 293 return platform_device_register(&da850_edma_device);
55c79a40
MG
294}
295
296static struct resource da8xx_i2c_resources0[] = {
297 {
298 .start = DA8XX_I2C0_BASE,
299 .end = DA8XX_I2C0_BASE + SZ_4K - 1,
300 .flags = IORESOURCE_MEM,
301 },
302 {
303 .start = IRQ_DA8XX_I2CINT0,
304 .end = IRQ_DA8XX_I2CINT0,
305 .flags = IORESOURCE_IRQ,
306 },
307};
308
309static struct platform_device da8xx_i2c_device0 = {
310 .name = "i2c_davinci",
311 .id = 1,
312 .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
313 .resource = da8xx_i2c_resources0,
314};
315
316static struct resource da8xx_i2c_resources1[] = {
317 {
318 .start = DA8XX_I2C1_BASE,
319 .end = DA8XX_I2C1_BASE + SZ_4K - 1,
320 .flags = IORESOURCE_MEM,
321 },
322 {
323 .start = IRQ_DA8XX_I2CINT1,
324 .end = IRQ_DA8XX_I2CINT1,
325 .flags = IORESOURCE_IRQ,
326 },
327};
328
329static struct platform_device da8xx_i2c_device1 = {
330 .name = "i2c_davinci",
331 .id = 2,
332 .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
333 .resource = da8xx_i2c_resources1,
334};
335
336int __init da8xx_register_i2c(int instance,
337 struct davinci_i2c_platform_data *pdata)
338{
339 struct platform_device *pdev;
340
341 if (instance == 0)
342 pdev = &da8xx_i2c_device0;
343 else if (instance == 1)
344 pdev = &da8xx_i2c_device1;
345 else
346 return -EINVAL;
347
348 pdev->dev.platform_data = pdata;
349 return platform_device_register(pdev);
350}
351
352static struct resource da8xx_watchdog_resources[] = {
353 {
354 .start = DA8XX_WDOG_BASE,
355 .end = DA8XX_WDOG_BASE + SZ_4K - 1,
356 .flags = IORESOURCE_MEM,
357 },
358};
359
19c7c0d8 360static struct platform_device da8xx_wdt_device = {
84374812 361 .name = "davinci-wdt",
55c79a40
MG
362 .id = -1,
363 .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
364 .resource = da8xx_watchdog_resources,
365};
366
7b6d864b 367void da8xx_restart(enum reboot_mode mode, const char *cmd)
c6121ddd 368{
19c7c0d8
KA
369 struct device *dev;
370
84374812 371 dev = bus_find_device_by_name(&platform_bus_type, NULL, "davinci-wdt");
19c7c0d8
KA
372 if (!dev) {
373 pr_err("%s: failed to find watchdog device\n", __func__);
374 return;
375 }
376
377 davinci_watchdog_reset(to_platform_device(dev));
c6121ddd
SN
378}
379
55c79a40
MG
380int __init da8xx_register_watchdog(void)
381{
c78a5bc2 382 return platform_device_register(&da8xx_wdt_device);
55c79a40
MG
383}
384
385static struct resource da8xx_emac_resources[] = {
386 {
387 .start = DA8XX_EMAC_CPPI_PORT_BASE,
d22960c8 388 .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
55c79a40
MG
389 .flags = IORESOURCE_MEM,
390 },
391 {
392 .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
393 .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
394 .flags = IORESOURCE_IRQ,
395 },
396 {
397 .start = IRQ_DA8XX_C0_RX_PULSE,
398 .end = IRQ_DA8XX_C0_RX_PULSE,
399 .flags = IORESOURCE_IRQ,
400 },
401 {
402 .start = IRQ_DA8XX_C0_TX_PULSE,
403 .end = IRQ_DA8XX_C0_TX_PULSE,
404 .flags = IORESOURCE_IRQ,
405 },
406 {
407 .start = IRQ_DA8XX_C0_MISC_PULSE,
408 .end = IRQ_DA8XX_C0_MISC_PULSE,
409 .flags = IORESOURCE_IRQ,
410 },
411};
412
413struct emac_platform_data da8xx_emac_pdata = {
414 .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
415 .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
416 .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
55c79a40
MG
417 .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
418 .version = EMAC_VERSION_2,
419};
420
421static struct platform_device da8xx_emac_device = {
422 .name = "davinci_emac",
423 .id = 1,
424 .dev = {
425 .platform_data = &da8xx_emac_pdata,
426 },
427 .num_resources = ARRAY_SIZE(da8xx_emac_resources),
428 .resource = da8xx_emac_resources,
429};
430
d22960c8
CC
431static struct resource da8xx_mdio_resources[] = {
432 {
433 .start = DA8XX_EMAC_MDIO_BASE,
434 .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
435 .flags = IORESOURCE_MEM,
436 },
437};
438
439static struct platform_device da8xx_mdio_device = {
440 .name = "davinci_mdio",
441 .id = 0,
442 .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
443 .resource = da8xx_mdio_resources,
444};
445
31f53cf3
MG
446int __init da8xx_register_emac(void)
447{
d22960c8
CC
448 int ret;
449
450 ret = platform_device_register(&da8xx_mdio_device);
451 if (ret < 0)
452 return ret;
46c18334
LP
453
454 return platform_device_register(&da8xx_emac_device);
31f53cf3
MG
455}
456
e33ef5e3
C
457static struct resource da830_mcasp1_resources[] = {
458 {
ee880dbd 459 .name = "mpu",
e33ef5e3
C
460 .start = DAVINCI_DA830_MCASP1_REG_BASE,
461 .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
462 .flags = IORESOURCE_MEM,
463 },
464 /* TX event */
465 {
184981d2 466 .name = "tx",
e33ef5e3
C
467 .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
468 .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
469 .flags = IORESOURCE_DMA,
470 },
471 /* RX event */
472 {
184981d2 473 .name = "rx",
e33ef5e3
C
474 .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
475 .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
476 .flags = IORESOURCE_DMA,
477 },
80f7d0e0
PU
478 {
479 .name = "common",
480 .start = IRQ_DA8XX_MCASPINT,
481 .flags = IORESOURCE_IRQ,
482 },
e33ef5e3
C
483};
484
485static struct platform_device da830_mcasp1_device = {
486 .name = "davinci-mcasp",
487 .id = 1,
488 .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
489 .resource = da830_mcasp1_resources,
490};
491
491214e1
C
492static struct resource da850_mcasp_resources[] = {
493 {
ee880dbd 494 .name = "mpu",
491214e1
C
495 .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
496 .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
497 .flags = IORESOURCE_MEM,
498 },
499 /* TX event */
500 {
184981d2 501 .name = "tx",
491214e1
C
502 .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
503 .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
504 .flags = IORESOURCE_DMA,
505 },
506 /* RX event */
507 {
184981d2 508 .name = "rx",
491214e1
C
509 .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
510 .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
511 .flags = IORESOURCE_DMA,
512 },
80f7d0e0
PU
513 {
514 .name = "common",
515 .start = IRQ_DA8XX_MCASPINT,
516 .flags = IORESOURCE_IRQ,
517 },
491214e1
C
518};
519
520static struct platform_device da850_mcasp_device = {
521 .name = "davinci-mcasp",
522 .id = 0,
523 .num_resources = ARRAY_SIZE(da850_mcasp_resources),
524 .resource = da850_mcasp_resources,
525};
526
b8864aa4 527void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
e33ef5e3 528{
491214e1
C
529 /* DA830/OMAP-L137 has 3 instances of McASP */
530 if (cpu_is_davinci_da830() && id == 1) {
e33ef5e3
C
531 da830_mcasp1_device.dev.platform_data = pdata;
532 platform_device_register(&da830_mcasp1_device);
491214e1
C
533 } else if (cpu_is_davinci_da850()) {
534 da850_mcasp_device.dev.platform_data = pdata;
535 platform_device_register(&da850_mcasp_device);
e33ef5e3
C
536 }
537}
5cbdf276 538
8e0d72d2
MP
539static struct resource da8xx_pruss_resources[] = {
540 {
541 .start = DA8XX_PRUSS_MEM_BASE,
542 .end = DA8XX_PRUSS_MEM_BASE + 0xFFFF,
543 .flags = IORESOURCE_MEM,
544 },
545 {
546 .start = IRQ_DA8XX_EVTOUT0,
547 .end = IRQ_DA8XX_EVTOUT0,
548 .flags = IORESOURCE_IRQ,
549 },
550 {
551 .start = IRQ_DA8XX_EVTOUT1,
552 .end = IRQ_DA8XX_EVTOUT1,
553 .flags = IORESOURCE_IRQ,
554 },
555 {
556 .start = IRQ_DA8XX_EVTOUT2,
557 .end = IRQ_DA8XX_EVTOUT2,
558 .flags = IORESOURCE_IRQ,
559 },
560 {
561 .start = IRQ_DA8XX_EVTOUT3,
562 .end = IRQ_DA8XX_EVTOUT3,
563 .flags = IORESOURCE_IRQ,
564 },
565 {
566 .start = IRQ_DA8XX_EVTOUT4,
567 .end = IRQ_DA8XX_EVTOUT4,
568 .flags = IORESOURCE_IRQ,
569 },
570 {
571 .start = IRQ_DA8XX_EVTOUT5,
572 .end = IRQ_DA8XX_EVTOUT5,
573 .flags = IORESOURCE_IRQ,
574 },
575 {
576 .start = IRQ_DA8XX_EVTOUT6,
577 .end = IRQ_DA8XX_EVTOUT6,
578 .flags = IORESOURCE_IRQ,
579 },
580 {
581 .start = IRQ_DA8XX_EVTOUT7,
582 .end = IRQ_DA8XX_EVTOUT7,
583 .flags = IORESOURCE_IRQ,
584 },
585};
586
587static struct uio_pruss_pdata da8xx_uio_pruss_pdata = {
588 .pintc_base = 0x4000,
589};
590
591static struct platform_device da8xx_uio_pruss_dev = {
592 .name = "pruss_uio",
593 .id = -1,
594 .num_resources = ARRAY_SIZE(da8xx_pruss_resources),
595 .resource = da8xx_pruss_resources,
596 .dev = {
597 .coherent_dma_mask = DMA_BIT_MASK(32),
598 .platform_data = &da8xx_uio_pruss_pdata,
599 }
600};
601
602int __init da8xx_register_uio_pruss(void)
603{
604 da8xx_uio_pruss_pdata.sram_pool = sram_get_gen_pool();
605 return platform_device_register(&da8xx_uio_pruss_dev);
606}
607
5cbdf276 608static struct lcd_ctrl_config lcd_cfg = {
3b43ad20 609 .panel_shade = COLOR_ACTIVE,
5cbdf276 610 .bpp = 16,
5cbdf276
SR
611};
612
b9e6342b
MG
613struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
614 .manu_name = "sharp",
615 .controller_data = &lcd_cfg,
616 .type = "Sharp_LCD035Q3DG01",
617};
618
619struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
620 .manu_name = "sharp",
621 .controller_data = &lcd_cfg,
622 .type = "Sharp_LK043T1DG01",
5cbdf276
SR
623};
624
625static struct resource da8xx_lcdc_resources[] = {
626 [0] = { /* registers */
627 .start = DA8XX_LCD_CNTRL_BASE,
628 .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
629 .flags = IORESOURCE_MEM,
630 },
631 [1] = { /* interrupt */
632 .start = IRQ_DA8XX_LCDINT,
633 .end = IRQ_DA8XX_LCDINT,
634 .flags = IORESOURCE_IRQ,
635 },
636};
637
b9e6342b 638static struct platform_device da8xx_lcdc_device = {
5cbdf276
SR
639 .name = "da8xx_lcdc",
640 .id = 0,
641 .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
642 .resource = da8xx_lcdc_resources,
5cbdf276
SR
643};
644
b9e6342b 645int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
5cbdf276 646{
b9e6342b
MG
647 da8xx_lcdc_device.dev.platform_data = pdata;
648 return platform_device_register(&da8xx_lcdc_device);
5cbdf276 649}
700691f2 650
f606d38d
KS
651static struct resource da8xx_gpio_resources[] = {
652 { /* registers */
653 .start = DA8XX_GPIO_BASE,
654 .end = DA8XX_GPIO_BASE + SZ_4K - 1,
655 .flags = IORESOURCE_MEM,
656 },
657 { /* interrupt */
658 .start = IRQ_DA8XX_GPIO0,
659 .end = IRQ_DA8XX_GPIO8,
660 .flags = IORESOURCE_IRQ,
661 },
662};
663
664static struct platform_device da8xx_gpio_device = {
665 .name = "davinci_gpio",
666 .id = -1,
667 .num_resources = ARRAY_SIZE(da8xx_gpio_resources),
668 .resource = da8xx_gpio_resources,
669};
670
671int __init da8xx_register_gpio(void *pdata)
672{
673 da8xx_gpio_device.dev.platform_data = pdata;
674 return platform_device_register(&da8xx_gpio_device);
675}
676
700691f2
SR
677static struct resource da8xx_mmcsd0_resources[] = {
678 { /* registers */
679 .start = DA8XX_MMCSD0_BASE,
680 .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
681 .flags = IORESOURCE_MEM,
682 },
683 { /* interrupt */
684 .start = IRQ_DA8XX_MMCSDINT0,
685 .end = IRQ_DA8XX_MMCSDINT0,
686 .flags = IORESOURCE_IRQ,
687 },
688 { /* DMA RX */
e38c2b22
MW
689 .start = DA8XX_DMA_MMCSD0_RX,
690 .end = DA8XX_DMA_MMCSD0_RX,
700691f2
SR
691 .flags = IORESOURCE_DMA,
692 },
693 { /* DMA TX */
e38c2b22
MW
694 .start = DA8XX_DMA_MMCSD0_TX,
695 .end = DA8XX_DMA_MMCSD0_TX,
700691f2
SR
696 .flags = IORESOURCE_DMA,
697 },
698};
699
700static struct platform_device da8xx_mmcsd0_device = {
d7ca4c75 701 .name = "da830-mmc",
700691f2
SR
702 .id = 0,
703 .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
704 .resource = da8xx_mmcsd0_resources,
705};
706
707int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
708{
709 da8xx_mmcsd0_device.dev.platform_data = config;
710 return platform_device_register(&da8xx_mmcsd0_device);
711}
c51df70b 712
b8241aef
JK
713#ifdef CONFIG_ARCH_DAVINCI_DA850
714static struct resource da850_mmcsd1_resources[] = {
715 { /* registers */
716 .start = DA850_MMCSD1_BASE,
717 .end = DA850_MMCSD1_BASE + SZ_4K - 1,
718 .flags = IORESOURCE_MEM,
719 },
720 { /* interrupt */
721 .start = IRQ_DA850_MMCSDINT0_1,
722 .end = IRQ_DA850_MMCSDINT0_1,
723 .flags = IORESOURCE_IRQ,
724 },
725 { /* DMA RX */
e38c2b22
MW
726 .start = DA850_DMA_MMCSD1_RX,
727 .end = DA850_DMA_MMCSD1_RX,
b8241aef
JK
728 .flags = IORESOURCE_DMA,
729 },
730 { /* DMA TX */
e38c2b22
MW
731 .start = DA850_DMA_MMCSD1_TX,
732 .end = DA850_DMA_MMCSD1_TX,
b8241aef
JK
733 .flags = IORESOURCE_DMA,
734 },
735};
736
737static struct platform_device da850_mmcsd1_device = {
d7ca4c75 738 .name = "da830-mmc",
b8241aef
JK
739 .id = 1,
740 .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
741 .resource = da850_mmcsd1_resources,
742};
743
744int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
745{
746 da850_mmcsd1_device.dev.platform_data = config;
747 return platform_device_register(&da850_mmcsd1_device);
748}
749#endif
750
5c71d618
RT
751static struct resource da8xx_rproc_resources[] = {
752 { /* DSP boot address */
753 .start = DA8XX_SYSCFG0_BASE + DA8XX_HOST1CFG_REG,
754 .end = DA8XX_SYSCFG0_BASE + DA8XX_HOST1CFG_REG + 3,
755 .flags = IORESOURCE_MEM,
756 },
757 { /* DSP interrupt registers */
758 .start = DA8XX_SYSCFG0_BASE + DA8XX_CHIPSIG_REG,
759 .end = DA8XX_SYSCFG0_BASE + DA8XX_CHIPSIG_REG + 7,
760 .flags = IORESOURCE_MEM,
761 },
762 { /* dsp irq */
763 .start = IRQ_DA8XX_CHIPINT0,
764 .end = IRQ_DA8XX_CHIPINT0,
765 .flags = IORESOURCE_IRQ,
766 },
767};
768
769static struct platform_device da8xx_dsp = {
770 .name = "davinci-rproc",
771 .dev = {
772 .coherent_dma_mask = DMA_BIT_MASK(32),
773 },
774 .num_resources = ARRAY_SIZE(da8xx_rproc_resources),
775 .resource = da8xx_rproc_resources,
776};
777
778#if IS_ENABLED(CONFIG_DA8XX_REMOTEPROC)
779
780static phys_addr_t rproc_base __initdata;
781static unsigned long rproc_size __initdata;
782
783static int __init early_rproc_mem(char *p)
784{
785 char *endp;
786
787 if (p == NULL)
788 return 0;
789
790 rproc_size = memparse(p, &endp);
791 if (*endp == '@')
792 rproc_base = memparse(endp + 1, NULL);
793
794 return 0;
795}
796early_param("rproc_mem", early_rproc_mem);
797
798void __init da8xx_rproc_reserve_cma(void)
799{
800 int ret;
801
802 if (!rproc_base || !rproc_size) {
803 pr_err("%s: 'rproc_mem=nn@address' badly specified\n"
804 " 'nn' and 'address' must both be non-zero\n",
805 __func__);
806
807 return;
808 }
809
810 pr_info("%s: reserving 0x%lx @ 0x%lx...\n",
811 __func__, rproc_size, (unsigned long)rproc_base);
812
813 ret = dma_declare_contiguous(&da8xx_dsp.dev, rproc_size, rproc_base, 0);
814 if (ret)
815 pr_err("%s: dma_declare_contiguous failed %d\n", __func__, ret);
816}
817
818#else
819
820void __init da8xx_rproc_reserve_cma(void)
821{
822}
823
824#endif
825
826int __init da8xx_register_rproc(void)
827{
828 int ret;
829
830 ret = platform_device_register(&da8xx_dsp);
831 if (ret)
832 pr_err("%s: can't register DSP device: %d\n", __func__, ret);
833
834 return ret;
835};
836
c51df70b
MG
837static struct resource da8xx_rtc_resources[] = {
838 {
839 .start = DA8XX_RTC_BASE,
840 .end = DA8XX_RTC_BASE + SZ_4K - 1,
841 .flags = IORESOURCE_MEM,
842 },
843 { /* timer irq */
844 .start = IRQ_DA8XX_RTC,
845 .end = IRQ_DA8XX_RTC,
846 .flags = IORESOURCE_IRQ,
847 },
848 { /* alarm irq */
849 .start = IRQ_DA8XX_RTC,
850 .end = IRQ_DA8XX_RTC,
851 .flags = IORESOURCE_IRQ,
852 },
853};
854
855static struct platform_device da8xx_rtc_device = {
852168c9 856 .name = "da830-rtc",
c51df70b
MG
857 .id = -1,
858 .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
859 .resource = da8xx_rtc_resources,
860};
861
862int da8xx_register_rtc(void)
863{
79eb1636 864 return platform_device_register(&da8xx_rtc_device);
c51df70b 865}
1960e693 866
948c66df
SN
867static void __iomem *da8xx_ddr2_ctlr_base;
868void __iomem * __init da8xx_get_mem_ctlr(void)
869{
870 if (da8xx_ddr2_ctlr_base)
871 return da8xx_ddr2_ctlr_base;
872
873 da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
874 if (!da8xx_ddr2_ctlr_base)
d2e0c18a 875 pr_warn("%s: Unable to map DDR2 controller", __func__);
948c66df
SN
876
877 return da8xx_ddr2_ctlr_base;
878}
879
1960e693
SN
880static struct resource da8xx_cpuidle_resources[] = {
881 {
882 .start = DA8XX_DDR2_CTL_BASE,
883 .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
884 .flags = IORESOURCE_MEM,
885 },
886};
887
888/* DA8XX devices support DDR2 power down */
889static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
890 .ddr2_pdown = 1,
891};
892
893
894static struct platform_device da8xx_cpuidle_device = {
895 .name = "cpuidle-davinci",
896 .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
897 .resource = da8xx_cpuidle_resources,
898 .dev = {
899 .platform_data = &da8xx_cpuidle_pdata,
900 },
901};
902
903int __init da8xx_register_cpuidle(void)
904{
948c66df
SN
905 da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
906
1960e693
SN
907 return platform_device_register(&da8xx_cpuidle_device);
908}
54ce6883
MW
909
910static struct resource da8xx_spi0_resources[] = {
911 [0] = {
912 .start = DA8XX_SPI0_BASE,
913 .end = DA8XX_SPI0_BASE + SZ_4K - 1,
914 .flags = IORESOURCE_MEM,
915 },
916 [1] = {
917 .start = IRQ_DA8XX_SPINT0,
918 .end = IRQ_DA8XX_SPINT0,
919 .flags = IORESOURCE_IRQ,
920 },
921 [2] = {
922 .start = DA8XX_DMA_SPI0_RX,
923 .end = DA8XX_DMA_SPI0_RX,
924 .flags = IORESOURCE_DMA,
925 },
926 [3] = {
927 .start = DA8XX_DMA_SPI0_TX,
928 .end = DA8XX_DMA_SPI0_TX,
929 .flags = IORESOURCE_DMA,
930 },
931};
932
933static struct resource da8xx_spi1_resources[] = {
934 [0] = {
9e7d24f6
SS
935 .start = DA830_SPI1_BASE,
936 .end = DA830_SPI1_BASE + SZ_4K - 1,
54ce6883
MW
937 .flags = IORESOURCE_MEM,
938 },
939 [1] = {
940 .start = IRQ_DA8XX_SPINT1,
941 .end = IRQ_DA8XX_SPINT1,
942 .flags = IORESOURCE_IRQ,
943 },
944 [2] = {
945 .start = DA8XX_DMA_SPI1_RX,
946 .end = DA8XX_DMA_SPI1_RX,
947 .flags = IORESOURCE_DMA,
948 },
949 [3] = {
950 .start = DA8XX_DMA_SPI1_TX,
951 .end = DA8XX_DMA_SPI1_TX,
952 .flags = IORESOURCE_DMA,
953 },
954};
955
0273612c 956static struct davinci_spi_platform_data da8xx_spi_pdata[] = {
54ce6883
MW
957 [0] = {
958 .version = SPI_VERSION_2,
959 .intr_line = 1,
960 .dma_event_q = EVENTQ_0,
961 },
962 [1] = {
963 .version = SPI_VERSION_2,
964 .intr_line = 1,
965 .dma_event_q = EVENTQ_0,
966 },
967};
968
969static struct platform_device da8xx_spi_device[] = {
970 [0] = {
971 .name = "spi_davinci",
972 .id = 0,
973 .num_resources = ARRAY_SIZE(da8xx_spi0_resources),
974 .resource = da8xx_spi0_resources,
975 .dev = {
976 .platform_data = &da8xx_spi_pdata[0],
977 },
978 },
979 [1] = {
980 .name = "spi_davinci",
981 .id = 1,
982 .num_resources = ARRAY_SIZE(da8xx_spi1_resources),
983 .resource = da8xx_spi1_resources,
984 .dev = {
985 .platform_data = &da8xx_spi_pdata[1],
986 },
987 },
988};
989
0273612c 990int __init da8xx_register_spi_bus(int instance, unsigned num_chipselect)
54ce6883 991{
54ce6883
MW
992 if (instance < 0 || instance > 1)
993 return -EINVAL;
994
0273612c 995 da8xx_spi_pdata[instance].num_chipselect = num_chipselect;
54ce6883 996
9e7d24f6
SS
997 if (instance == 1 && cpu_is_davinci_da850()) {
998 da8xx_spi1_resources[0].start = DA850_SPI1_BASE;
999 da8xx_spi1_resources[0].end = DA850_SPI1_BASE + SZ_4K - 1;
1000 }
1001
54ce6883
MW
1002 return platform_device_register(&da8xx_spi_device[instance]);
1003}
cbb2c961
SN
1004
1005#ifdef CONFIG_ARCH_DAVINCI_DA850
cbb2c961
SN
1006static struct resource da850_sata_resources[] = {
1007 {
1008 .start = DA850_SATA_BASE,
1009 .end = DA850_SATA_BASE + 0x1fff,
1010 .flags = IORESOURCE_MEM,
1011 },
080c492d
BZ
1012 {
1013 .start = DA8XX_SYSCFG1_BASE + DA8XX_PWRDN_REG,
1014 .end = DA8XX_SYSCFG1_BASE + DA8XX_PWRDN_REG + 0x3,
1015 .flags = IORESOURCE_MEM,
1016 },
cbb2c961
SN
1017 {
1018 .start = IRQ_DA850_SATAINT,
1019 .flags = IORESOURCE_IRQ,
1020 },
1021};
1022
cbb2c961
SN
1023static u64 da850_sata_dmamask = DMA_BIT_MASK(32);
1024
1025static struct platform_device da850_sata_device = {
080c492d 1026 .name = "ahci_da850",
cbb2c961
SN
1027 .id = -1,
1028 .dev = {
cbb2c961
SN
1029 .dma_mask = &da850_sata_dmamask,
1030 .coherent_dma_mask = DMA_BIT_MASK(32),
1031 },
1032 .num_resources = ARRAY_SIZE(da850_sata_resources),
1033 .resource = da850_sata_resources,
1034};
1035
1036int __init da850_register_sata(unsigned long refclkpn)
1037{
080c492d
BZ
1038 /* please see comment in drivers/ata/ahci_da850.c */
1039 BUG_ON(refclkpn != 100 * 1000 * 1000);
cbb2c961
SN
1040
1041 return platform_device_register(&da850_sata_device);
1042}
1043#endif
This page took 0.30081 seconds and 5 git commands to generate.