Merge tag 'modules-next-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git...
[deliverable/linux.git] / arch / arm / mach-omap2 / cm-regbits-33xx.h
CommitLineData
f969a6dc
VH
1/*
2 * AM33XX Power Management register bits
3 *
4 * This file is automatically generated from the AM33XX hardware databases.
5 * Vaibhav Hiremath <hvaibhav@ti.com>
6 *
7 * Copyright (C) 2011-2012 Texas Instruments Incorporated - http://www.ti.com/
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation version 2.
12 *
13 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
14 * kind, whether express or implied; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19
20#ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_33XX_H
21#define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_33XX_H
22
f969a6dc 23#define AM33XX_CLKOUT2DIV_SHIFT 3
a86c0b98 24#define AM33XX_CLKOUT2DIV_WIDTH 3
f969a6dc 25#define AM33XX_CLKOUT2EN_SHIFT 7
a86c0b98 26#define AM33XX_CLKOUT2SOURCE_MASK (0x7 << 0)
f969a6dc 27#define AM33XX_CLKSEL_0_0_SHIFT 0
a86c0b98 28#define AM33XX_CLKSEL_0_0_WIDTH 1
f969a6dc 29#define AM33XX_CLKSEL_0_0_MASK (1 << 0)
f969a6dc 30#define AM33XX_CLKSEL_0_1_MASK (3 << 0)
f969a6dc 31#define AM33XX_CLKSEL_0_2_MASK (7 << 0)
f969a6dc 32#define AM33XX_CLKSEL_GFX_FCLK_MASK (1 << 1)
f969a6dc
VH
33#define AM33XX_CLKTRCTRL_SHIFT 0
34#define AM33XX_CLKTRCTRL_MASK (0x3 << 0)
f969a6dc 35#define AM33XX_DPLL_CLKOUT_DIV_SHIFT 0
a86c0b98 36#define AM33XX_DPLL_CLKOUT_DIV_WIDTH 5
f969a6dc 37#define AM33XX_DPLL_DIV_MASK (0x7f << 0)
f969a6dc 38#define AM33XX_DPLL_PER_DIV_MASK (0xff << 0)
f969a6dc 39#define AM33XX_DPLL_EN_MASK (0x7 << 0)
f969a6dc 40#define AM33XX_DPLL_MULT_MASK (0x7ff << 8)
f969a6dc 41#define AM33XX_DPLL_MULT_PERIPH_MASK (0xfff << 8)
f969a6dc 42#define AM33XX_HSDIVIDER_CLKOUT1_DIV_SHIFT 0
a86c0b98 43#define AM33XX_HSDIVIDER_CLKOUT1_DIV_WIDTH 5
f969a6dc 44#define AM33XX_HSDIVIDER_CLKOUT2_DIV_SHIFT 0
a86c0b98 45#define AM33XX_HSDIVIDER_CLKOUT2_DIV_WIDTH 5
f969a6dc 46#define AM33XX_HSDIVIDER_CLKOUT3_DIV_SHIFT 0
a86c0b98 47#define AM33XX_HSDIVIDER_CLKOUT3_DIV_WIDTH 5
f969a6dc
VH
48#define AM33XX_IDLEST_SHIFT 16
49#define AM33XX_IDLEST_MASK (0x3 << 16)
f969a6dc
VH
50#define AM33XX_MODULEMODE_SHIFT 0
51#define AM33XX_MODULEMODE_MASK (0x3 << 0)
f969a6dc 52#define AM33XX_OPTCLK_DEBUG_CLKA_SHIFT 30
f969a6dc 53#define AM33XX_OPTFCLKEN_DBGSYSCLK_SHIFT 19
f969a6dc 54#define AM33XX_OPTFCLKEN_GPIO0_GDBCLK_SHIFT 18
f969a6dc 55#define AM33XX_OPTFCLKEN_GPIO_1_GDBCLK_SHIFT 18
f969a6dc 56#define AM33XX_OPTFCLKEN_GPIO_2_GDBCLK_SHIFT 18
f969a6dc 57#define AM33XX_OPTFCLKEN_GPIO_3_GDBCLK_SHIFT 18
f969a6dc 58#define AM33XX_STM_PMD_CLKDIVSEL_SHIFT 27
a86c0b98 59#define AM33XX_STM_PMD_CLKDIVSEL_WIDTH 3
f969a6dc 60#define AM33XX_STM_PMD_CLKSEL_SHIFT 22
a86c0b98 61#define AM33XX_STM_PMD_CLKSEL_WIDTH 2
f969a6dc 62#define AM33XX_ST_DPLL_CLK_MASK (1 << 0)
f969a6dc 63#define AM33XX_ST_DPLL_CLKDCOLDO_SHIFT 8
f969a6dc 64#define AM33XX_TRC_PMD_CLKDIVSEL_SHIFT 24
a86c0b98 65#define AM33XX_TRC_PMD_CLKDIVSEL_WIDTH 3
f969a6dc 66#define AM33XX_TRC_PMD_CLKSEL_SHIFT 20
a86c0b98 67#define AM33XX_TRC_PMD_CLKSEL_WIDTH 2
f969a6dc 68#endif
This page took 0.102953 seconds and 5 git commands to generate.