Commit | Line | Data |
---|---|---|
4e65331c TL |
1 | /* |
2 | * Header for code common to all OMAP2+ machines. | |
3 | * | |
4 | * This program is free software; you can redistribute it and/or modify it | |
5 | * under the terms of the GNU General Public License as published by the | |
6 | * Free Software Foundation; either version 2 of the License, or (at your | |
7 | * option) any later version. | |
8 | * | |
9 | * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED | |
10 | * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF | |
11 | * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN | |
12 | * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, | |
13 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT | |
14 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF | |
15 | * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON | |
16 | * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | |
17 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF | |
18 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | |
19 | * | |
20 | * You should have received a copy of the GNU General Public License along | |
21 | * with this program; if not, write to the Free Software Foundation, Inc., | |
22 | * 675 Mass Ave, Cambridge, MA 02139, USA. | |
23 | */ | |
24 | ||
25 | #ifndef __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H | |
26 | #define __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H | |
b2b9762f | 27 | #ifndef __ASSEMBLER__ |
4e65331c | 28 | |
ec2c0825 | 29 | #include <linux/irq.h> |
4e65331c | 30 | #include <linux/delay.h> |
3a8761c0 | 31 | #include <linux/i2c.h> |
1ee47b0a | 32 | #include <linux/i2c/twl.h> |
3a8761c0 | 33 | #include <linux/i2c-omap.h> |
7b6d864b | 34 | #include <linux/reboot.h> |
eaacabc0 | 35 | #include <linux/irqchip/irq-omap-intc.h> |
dbc04161 | 36 | |
b2b9762f | 37 | #include <asm/proc-fns.h> |
4e65331c | 38 | |
3a8761c0 | 39 | #include "i2c.h" |
3d82cbbb | 40 | #include "serial.h" |
3a8761c0 | 41 | |
54db6eee | 42 | #include "usb.h" |
dbc04161 | 43 | |
ec2c0825 | 44 | #define OMAP_INTC_START NR_IRQS |
7d7e1eba | 45 | |
bbd707ac SG |
46 | #if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP2) |
47 | int omap2_pm_init(void); | |
48 | #else | |
49 | static inline int omap2_pm_init(void) | |
50 | { | |
51 | return 0; | |
52 | } | |
53 | #endif | |
54 | ||
55 | #if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3) | |
56 | int omap3_pm_init(void); | |
57 | #else | |
58 | static inline int omap3_pm_init(void) | |
59 | { | |
60 | return 0; | |
61 | } | |
62 | #endif | |
63 | ||
6af16a1d | 64 | #if defined(CONFIG_PM) && (defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)) |
bbd707ac | 65 | int omap4_pm_init(void); |
de70af49 | 66 | int omap4_pm_init_early(void); |
bbd707ac SG |
67 | #else |
68 | static inline int omap4_pm_init(void) | |
69 | { | |
70 | return 0; | |
71 | } | |
de70af49 NM |
72 | |
73 | static inline int omap4_pm_init_early(void) | |
74 | { | |
75 | return 0; | |
76 | } | |
bbd707ac SG |
77 | #endif |
78 | ||
79 | #ifdef CONFIG_OMAP_MUX | |
80 | int omap_mux_late_init(void); | |
81 | #else | |
82 | static inline int omap_mux_late_init(void) | |
83 | { | |
84 | return 0; | |
85 | } | |
86 | #endif | |
87 | ||
4e65331c TL |
88 | extern void omap2_init_common_infrastructure(void); |
89 | ||
6bb27d73 SW |
90 | extern void omap2_sync32k_timer_init(void); |
91 | extern void omap3_sync32k_timer_init(void); | |
92 | extern void omap3_secure_sync32k_timer_init(void); | |
00ea4d56 | 93 | extern void omap3_gptimer_timer_init(void); |
6bb27d73 | 94 | extern void omap4_local_timer_init(void); |
2ad501cc | 95 | #ifdef CONFIG_CACHE_L2X0 |
b39b14e6 | 96 | int omap_l2_cache_init(void); |
2ad501cc AB |
97 | #else |
98 | static inline int omap_l2_cache_init(void) | |
99 | { | |
100 | return 0; | |
101 | } | |
102 | #endif | |
6bb27d73 | 103 | extern void omap5_realtime_timer_init(void); |
4e65331c TL |
104 | |
105 | void omap2420_init_early(void); | |
106 | void omap2430_init_early(void); | |
107 | void omap3430_init_early(void); | |
108 | void omap35xx_init_early(void); | |
109 | void omap3630_init_early(void); | |
110 | void omap3_init_early(void); /* Do not use this one */ | |
ce3fc89a | 111 | void am33xx_init_early(void); |
4e65331c | 112 | void am35xx_init_early(void); |
a920360f | 113 | void ti81xx_init_early(void); |
08f30989 | 114 | void am33xx_init_early(void); |
c5107027 | 115 | void am43xx_init_early(void); |
765e7a06 | 116 | void am43xx_init_late(void); |
4e65331c | 117 | void omap4430_init_early(void); |
05e152c7 | 118 | void omap5_init_early(void); |
bbd707ac SG |
119 | void omap3_init_late(void); /* Do not use this one */ |
120 | void omap4430_init_late(void); | |
121 | void omap2420_init_late(void); | |
122 | void omap2430_init_late(void); | |
123 | void omap3430_init_late(void); | |
124 | void omap35xx_init_late(void); | |
125 | void omap3630_init_late(void); | |
126 | void am35xx_init_late(void); | |
127 | void ti81xx_init_late(void); | |
765e7a06 NM |
128 | void am33xx_init_late(void); |
129 | void omap5_init_late(void); | |
bbd707ac | 130 | int omap2_common_pm_late_init(void); |
a3a9384a | 131 | void dra7xx_init_early(void); |
765e7a06 | 132 | void dra7xx_init_late(void); |
4e65331c | 133 | |
6770b211 RB |
134 | #ifdef CONFIG_SOC_BUS |
135 | void omap_soc_device_init(void); | |
136 | #else | |
137 | static inline void omap_soc_device_init(void) | |
138 | { | |
139 | } | |
140 | #endif | |
141 | ||
2f334a38 | 142 | #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430) |
7b6d864b | 143 | void omap2xxx_restart(enum reboot_mode mode, const char *cmd); |
ecc46cfd | 144 | #else |
7b6d864b | 145 | static inline void omap2xxx_restart(enum reboot_mode mode, const char *cmd) |
2f334a38 PW |
146 | { |
147 | } | |
ecc46cfd | 148 | #endif |
2f334a38 | 149 | |
14e067c1 | 150 | #ifdef CONFIG_SOC_AM33XX |
7b6d864b | 151 | void am33xx_restart(enum reboot_mode mode, const char *cmd); |
14e067c1 | 152 | #else |
7b6d864b | 153 | static inline void am33xx_restart(enum reboot_mode mode, const char *cmd) |
14e067c1 JSB |
154 | { |
155 | } | |
156 | #endif | |
157 | ||
2f334a38 | 158 | #ifdef CONFIG_ARCH_OMAP3 |
7b6d864b | 159 | void omap3xxx_restart(enum reboot_mode mode, const char *cmd); |
2f334a38 | 160 | #else |
7b6d864b | 161 | static inline void omap3xxx_restart(enum reboot_mode mode, const char *cmd) |
2f334a38 PW |
162 | { |
163 | } | |
164 | #endif | |
165 | ||
7abb1a53 NM |
166 | #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \ |
167 | defined(CONFIG_SOC_DRA7XX) || defined(CONFIG_SOC_AM43XX) | |
7b6d864b | 168 | void omap44xx_restart(enum reboot_mode mode, const char *cmd); |
2f334a38 | 169 | #else |
7b6d864b | 170 | static inline void omap44xx_restart(enum reboot_mode mode, const char *cmd) |
2f334a38 PW |
171 | { |
172 | } | |
173 | #endif | |
174 | ||
b6a4226c PW |
175 | /* This gets called from mach-omap2/io.c, do not call this */ |
176 | void __init omap2_set_globals_tap(u32 class, void __iomem *tap); | |
177 | ||
178 | void __init omap242x_map_io(void); | |
179 | void __init omap243x_map_io(void); | |
180 | void __init omap3_map_io(void); | |
181 | void __init am33xx_map_io(void); | |
182 | void __init omap4_map_io(void); | |
183 | void __init omap5_map_io(void); | |
184 | void __init ti81xx_map_io(void); | |
185 | ||
186 | /* omap_barriers_init() is OMAP4 only */ | |
2ec1fc4e | 187 | void omap_barriers_init(void); |
4e65331c TL |
188 | |
189 | /** | |
190 | * omap_test_timeout - busy-loop, testing a condition | |
191 | * @cond: condition to test until it evaluates to true | |
192 | * @timeout: maximum number of microseconds in the timeout | |
193 | * @index: loop index (integer) | |
194 | * | |
195 | * Loop waiting for @cond to become true or until at least @timeout | |
196 | * microseconds have passed. To use, define some integer @index in the | |
197 | * calling code. After running, if @index == @timeout, then the loop has | |
198 | * timed out. | |
199 | */ | |
200 | #define omap_test_timeout(cond, timeout, index) \ | |
201 | ({ \ | |
202 | for (index = 0; index < timeout; index++) { \ | |
203 | if (cond) \ | |
204 | break; \ | |
205 | udelay(1); \ | |
206 | } \ | |
207 | }) | |
208 | ||
209 | extern struct device *omap2_get_mpuss_device(void); | |
210 | extern struct device *omap2_get_iva_device(void); | |
211 | extern struct device *omap2_get_l3_device(void); | |
212 | extern struct device *omap4_get_dsp_device(void); | |
213 | ||
0fb22a8f | 214 | unsigned int omap4_xlate_irq(unsigned int hwirq); |
c4082d49 | 215 | void omap_gic_of_init(void); |
4e65331c | 216 | |
4e65331c | 217 | #ifdef CONFIG_CACHE_L2X0 |
02afe8a7 | 218 | extern void __iomem *omap4_get_l2cache_base(void); |
4e65331c TL |
219 | #endif |
220 | ||
52fa2120 | 221 | struct device_node; |
52fa2120 | 222 | |
02afe8a7 SS |
223 | #ifdef CONFIG_SMP |
224 | extern void __iomem *omap4_get_scu_base(void); | |
225 | #else | |
226 | static inline void __iomem *omap4_get_scu_base(void) | |
227 | { | |
228 | return NULL; | |
229 | } | |
4e65331c TL |
230 | #endif |
231 | ||
ff999b8a | 232 | extern void gic_dist_disable(void); |
74ed7bdc | 233 | extern void gic_dist_enable(void); |
cd8ce159 CC |
234 | extern bool gic_dist_disabled(void); |
235 | extern void gic_timer_retrigger(void); | |
4e65331c | 236 | extern void omap_smc1(u32 fn, u32 arg); |
501f0c75 | 237 | extern void __iomem *omap4_get_sar_ram_base(void); |
b2b9762f | 238 | extern void omap_do_wfi(void); |
4e65331c TL |
239 | |
240 | #ifdef CONFIG_SMP | |
241 | /* Needed for secondary core boot */ | |
baf4b7d3 SS |
242 | extern void omap4_secondary_startup(void); |
243 | extern void omap4460_secondary_startup(void); | |
4e65331c TL |
244 | extern u32 omap_modify_auxcoreboot0(u32 set_mask, u32 clear_mask); |
245 | extern void omap_auxcoreboot_addr(u32 cpu_addr); | |
246 | extern u32 omap_read_auxcoreboot0(void); | |
06915321 MZ |
247 | |
248 | extern void omap4_cpu_die(unsigned int cpu); | |
249 | ||
250 | extern struct smp_operations omap4_smp_ops; | |
251 | ||
283f708c | 252 | extern void omap5_secondary_startup(void); |
999f934d | 253 | extern void omap5_secondary_hyp_startup(void); |
4e65331c TL |
254 | #endif |
255 | ||
b2b9762f SS |
256 | #if defined(CONFIG_SMP) && defined(CONFIG_PM) |
257 | extern int omap4_mpuss_init(void); | |
258 | extern int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state); | |
259 | extern int omap4_finish_suspend(unsigned long cpu_state); | |
260 | extern void omap4_cpu_resume(void); | |
b5b4f288 | 261 | extern int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state); |
b2b9762f SS |
262 | #else |
263 | static inline int omap4_enter_lowpower(unsigned int cpu, | |
264 | unsigned int power_state) | |
265 | { | |
266 | cpu_do_idle(); | |
267 | return 0; | |
268 | } | |
269 | ||
b5b4f288 SS |
270 | static inline int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state) |
271 | { | |
272 | cpu_do_idle(); | |
273 | return 0; | |
274 | } | |
275 | ||
b2b9762f SS |
276 | static inline int omap4_mpuss_init(void) |
277 | { | |
278 | return 0; | |
279 | } | |
280 | ||
281 | static inline int omap4_finish_suspend(unsigned long cpu_state) | |
282 | { | |
283 | return 0; | |
284 | } | |
285 | ||
286 | static inline void omap4_cpu_resume(void) | |
287 | {} | |
3ba2a739 | 288 | |
b2b9762f | 289 | #endif |
258ee922 | 290 | |
31957609 | 291 | void pdata_quirks_init(const struct of_device_id *); |
dad12d11 | 292 | void omap_auxdata_legacy_init(struct device *dev); |
8651bd8c | 293 | void omap_pcs_legacy_init(int irq, void (*rearm)(void)); |
6a08e1e6 | 294 | |
258ee922 TL |
295 | struct omap_sdrc_params; |
296 | extern void omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0, | |
297 | struct omap_sdrc_params *sdrc_cs1); | |
1ee47b0a | 298 | struct omap2_hsmmc_info; |
f583f0f2 | 299 | extern void omap_reserve(void); |
258ee922 | 300 | |
5c2e8852 TL |
301 | struct omap_hwmod; |
302 | extern int omap_dss_reset(struct omap_hwmod *); | |
258ee922 | 303 | |
ff931c82 | 304 | /* SoC specific clock initializer */ |
cfa9667d | 305 | int omap_clk_init(void); |
ff931c82 | 306 | |
dcdf407b | 307 | int __init omapdss_init_of(void); |
6a0e6b38 | 308 | void __init omapdss_early_init_of(void); |
dcdf407b | 309 | |
b2b9762f | 310 | #endif /* __ASSEMBLER__ */ |
4e65331c | 311 | #endif /* __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H */ |