Commit | Line | Data |
---|---|---|
b7ee79ab SS |
1 | /* |
2 | * OMAP2plus display device setup / initialization. | |
3 | * | |
4 | * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ | |
5 | * Senthilvadivu Guruswamy | |
6 | * Sumit Semwal | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or modify | |
9 | * it under the terms of the GNU General Public License version 2 as | |
10 | * published by the Free Software Foundation. | |
11 | * | |
12 | * This program is distributed "as is" WITHOUT ANY WARRANTY of any | |
13 | * kind, whether express or implied; without even the implied warranty | |
14 | * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | * GNU General Public License for more details. | |
16 | */ | |
17 | ||
d44b28c4 | 18 | #include <linux/string.h> |
b7ee79ab SS |
19 | #include <linux/kernel.h> |
20 | #include <linux/init.h> | |
21 | #include <linux/platform_device.h> | |
22 | #include <linux/io.h> | |
23 | #include <linux/clk.h> | |
24 | #include <linux/err.h> | |
deee6d53 | 25 | #include <linux/delay.h> |
b7ee79ab | 26 | |
a0b38cc4 | 27 | #include <video/omapdss.h> |
2a296c8f | 28 | #include "omap_hwmod.h" |
25c7d49e | 29 | #include "omap_device.h" |
700dee78 | 30 | #include <plat/omap-pm.h> |
deee6d53 | 31 | #include "common.h" |
b7ee79ab | 32 | |
ee0839c2 | 33 | #include "iomap.h" |
ee9dfd82 | 34 | #include "mux.h" |
dc35835c | 35 | #include "control.h" |
b923d40d AT |
36 | #include "display.h" |
37 | ||
38 | #define DISPC_CONTROL 0x0040 | |
39 | #define DISPC_CONTROL2 0x0238 | |
465698ee | 40 | #define DISPC_CONTROL3 0x0848 |
b923d40d AT |
41 | #define DISPC_IRQSTATUS 0x0018 |
42 | ||
43 | #define DSS_SYSCONFIG 0x10 | |
44 | #define DSS_SYSSTATUS 0x14 | |
45 | #define DSS_CONTROL 0x40 | |
46 | #define DSS_SDI_CONTROL 0x44 | |
47 | #define DSS_PLL_CONTROL 0x48 | |
48 | ||
49 | #define LCD_EN_MASK (0x1 << 0) | |
50 | #define DIGIT_EN_MASK (0x1 << 1) | |
51 | ||
52 | #define FRAMEDONE_IRQ_SHIFT 0 | |
53 | #define EVSYNC_EVEN_IRQ_SHIFT 2 | |
54 | #define EVSYNC_ODD_IRQ_SHIFT 3 | |
55 | #define FRAMEDONE2_IRQ_SHIFT 22 | |
465698ee | 56 | #define FRAMEDONE3_IRQ_SHIFT 30 |
b923d40d AT |
57 | #define FRAMEDONETV_IRQ_SHIFT 24 |
58 | ||
59 | /* | |
60 | * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC | |
61 | * reset before deciding that something has gone wrong | |
62 | */ | |
63 | #define FRAMEDONE_IRQ_TIMEOUT 100 | |
dc35835c | 64 | |
b7ee79ab SS |
65 | static struct platform_device omap_display_device = { |
66 | .name = "omapdss", | |
67 | .id = -1, | |
68 | .dev = { | |
69 | .platform_data = NULL, | |
70 | }, | |
71 | }; | |
72 | ||
179e0453 AT |
73 | struct omap_dss_hwmod_data { |
74 | const char *oh_name; | |
75 | const char *dev_name; | |
76 | const int id; | |
77 | }; | |
78 | ||
bcad6dc3 | 79 | static const struct omap_dss_hwmod_data omap2_dss_hwmod_data[] __initconst = { |
179e0453 AT |
80 | { "dss_core", "omapdss_dss", -1 }, |
81 | { "dss_dispc", "omapdss_dispc", -1 }, | |
82 | { "dss_rfbi", "omapdss_rfbi", -1 }, | |
83 | { "dss_venc", "omapdss_venc", -1 }, | |
84 | }; | |
85 | ||
bcad6dc3 | 86 | static const struct omap_dss_hwmod_data omap3_dss_hwmod_data[] __initconst = { |
179e0453 AT |
87 | { "dss_core", "omapdss_dss", -1 }, |
88 | { "dss_dispc", "omapdss_dispc", -1 }, | |
89 | { "dss_rfbi", "omapdss_rfbi", -1 }, | |
90 | { "dss_venc", "omapdss_venc", -1 }, | |
7c68dd96 | 91 | { "dss_dsi1", "omapdss_dsi", 0 }, |
179e0453 AT |
92 | }; |
93 | ||
bcad6dc3 | 94 | static const struct omap_dss_hwmod_data omap4_dss_hwmod_data[] __initconst = { |
179e0453 AT |
95 | { "dss_core", "omapdss_dss", -1 }, |
96 | { "dss_dispc", "omapdss_dispc", -1 }, | |
97 | { "dss_rfbi", "omapdss_rfbi", -1 }, | |
7c68dd96 TV |
98 | { "dss_dsi1", "omapdss_dsi", 0 }, |
99 | { "dss_dsi2", "omapdss_dsi", 1 }, | |
179e0453 AT |
100 | { "dss_hdmi", "omapdss_hdmi", -1 }, |
101 | }; | |
102 | ||
e8a30b25 | 103 | static void __init omap4_hdmi_mux_pads(enum omap_hdmi_flags flags) |
ee9dfd82 | 104 | { |
9a901683 M |
105 | u32 reg; |
106 | u16 control_i2c_1; | |
107 | ||
ee9dfd82 M |
108 | omap_mux_init_signal("hdmi_cec", |
109 | OMAP_PIN_INPUT_PULLUP); | |
ee9dfd82 M |
110 | omap_mux_init_signal("hdmi_ddc_scl", |
111 | OMAP_PIN_INPUT_PULLUP); | |
112 | omap_mux_init_signal("hdmi_ddc_sda", | |
113 | OMAP_PIN_INPUT_PULLUP); | |
9a901683 M |
114 | |
115 | /* | |
116 | * CONTROL_I2C_1: HDMI_DDC_SDA_PULLUPRESX (bit 28) and | |
117 | * HDMI_DDC_SCL_PULLUPRESX (bit 24) are set to disable | |
118 | * internal pull up resistor. | |
119 | */ | |
120 | if (flags & OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP) { | |
121 | control_i2c_1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_I2C_1; | |
122 | reg = omap4_ctrl_pad_readl(control_i2c_1); | |
123 | reg |= (OMAP4_HDMI_DDC_SDA_PULLUPRESX_MASK | | |
124 | OMAP4_HDMI_DDC_SCL_PULLUPRESX_MASK); | |
125 | omap4_ctrl_pad_writel(reg, control_i2c_1); | |
126 | } | |
ee9dfd82 M |
127 | } |
128 | ||
e8a30b25 | 129 | static int omap4_dsi_mux_pads(int dsi_id, unsigned lanes) |
dc35835c TV |
130 | { |
131 | u32 enable_mask, enable_shift; | |
132 | u32 pipd_mask, pipd_shift; | |
133 | u32 reg; | |
134 | ||
135 | if (dsi_id == 0) { | |
136 | enable_mask = OMAP4_DSI1_LANEENABLE_MASK; | |
137 | enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT; | |
138 | pipd_mask = OMAP4_DSI1_PIPD_MASK; | |
139 | pipd_shift = OMAP4_DSI1_PIPD_SHIFT; | |
140 | } else if (dsi_id == 1) { | |
141 | enable_mask = OMAP4_DSI2_LANEENABLE_MASK; | |
142 | enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT; | |
143 | pipd_mask = OMAP4_DSI2_PIPD_MASK; | |
144 | pipd_shift = OMAP4_DSI2_PIPD_SHIFT; | |
145 | } else { | |
146 | return -ENODEV; | |
147 | } | |
148 | ||
149 | reg = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY); | |
150 | ||
151 | reg &= ~enable_mask; | |
152 | reg &= ~pipd_mask; | |
153 | ||
154 | reg |= (lanes << enable_shift) & enable_mask; | |
155 | reg |= (lanes << pipd_shift) & pipd_mask; | |
156 | ||
157 | omap4_ctrl_pad_writel(reg, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY); | |
158 | ||
159 | return 0; | |
160 | } | |
161 | ||
d1589f09 | 162 | int __init omap_hdmi_init(enum omap_hdmi_flags flags) |
ee9dfd82 M |
163 | { |
164 | if (cpu_is_omap44xx()) | |
9a901683 | 165 | omap4_hdmi_mux_pads(flags); |
ee9dfd82 M |
166 | |
167 | return 0; | |
168 | } | |
169 | ||
e8a30b25 | 170 | static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask) |
5bc416cb | 171 | { |
dc35835c TV |
172 | if (cpu_is_omap44xx()) |
173 | return omap4_dsi_mux_pads(dsi_id, lane_mask); | |
174 | ||
5bc416cb TV |
175 | return 0; |
176 | } | |
177 | ||
e8a30b25 | 178 | static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask) |
5bc416cb | 179 | { |
dc35835c TV |
180 | if (cpu_is_omap44xx()) |
181 | omap4_dsi_mux_pads(dsi_id, 0); | |
5bc416cb TV |
182 | } |
183 | ||
62c1dcfc TV |
184 | static int omap_dss_set_min_bus_tput(struct device *dev, unsigned long tput) |
185 | { | |
186 | return omap_pm_set_min_bus_tput(dev, OCP_INITIATOR_AGENT, tput); | |
187 | } | |
188 | ||
966eaed0 TV |
189 | static struct platform_device *create_dss_pdev(const char *pdev_name, |
190 | int pdev_id, const char *oh_name, void *pdata, int pdata_len, | |
191 | struct platform_device *parent) | |
192 | { | |
193 | struct platform_device *pdev; | |
194 | struct omap_device *od; | |
195 | struct omap_hwmod *ohs[1]; | |
196 | struct omap_hwmod *oh; | |
197 | int r; | |
198 | ||
199 | oh = omap_hwmod_lookup(oh_name); | |
200 | if (!oh) { | |
201 | pr_err("Could not look up %s\n", oh_name); | |
202 | r = -ENODEV; | |
203 | goto err; | |
204 | } | |
205 | ||
206 | pdev = platform_device_alloc(pdev_name, pdev_id); | |
207 | if (!pdev) { | |
208 | pr_err("Could not create pdev for %s\n", pdev_name); | |
209 | r = -ENOMEM; | |
210 | goto err; | |
211 | } | |
212 | ||
213 | if (parent != NULL) | |
214 | pdev->dev.parent = &parent->dev; | |
215 | ||
216 | if (pdev->id != -1) | |
217 | dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id); | |
218 | else | |
219 | dev_set_name(&pdev->dev, "%s", pdev->name); | |
220 | ||
221 | ohs[0] = oh; | |
222 | od = omap_device_alloc(pdev, ohs, 1, NULL, 0); | |
9ee67723 | 223 | if (IS_ERR(od)) { |
966eaed0 TV |
224 | pr_err("Could not alloc omap_device for %s\n", pdev_name); |
225 | r = -ENOMEM; | |
226 | goto err; | |
227 | } | |
228 | ||
229 | r = platform_device_add_data(pdev, pdata, pdata_len); | |
230 | if (r) { | |
231 | pr_err("Could not set pdata for %s\n", pdev_name); | |
232 | goto err; | |
233 | } | |
234 | ||
235 | r = omap_device_register(pdev); | |
236 | if (r) { | |
237 | pr_err("Could not register omap_device for %s\n", pdev_name); | |
238 | goto err; | |
239 | } | |
240 | ||
241 | return pdev; | |
242 | ||
243 | err: | |
244 | return ERR_PTR(r); | |
245 | } | |
246 | ||
53f576a8 TV |
247 | static struct platform_device *create_simple_dss_pdev(const char *pdev_name, |
248 | int pdev_id, void *pdata, int pdata_len, | |
249 | struct platform_device *parent) | |
250 | { | |
251 | struct platform_device *pdev; | |
252 | int r; | |
253 | ||
254 | pdev = platform_device_alloc(pdev_name, pdev_id); | |
255 | if (!pdev) { | |
256 | pr_err("Could not create pdev for %s\n", pdev_name); | |
257 | r = -ENOMEM; | |
258 | goto err; | |
259 | } | |
260 | ||
261 | if (parent != NULL) | |
262 | pdev->dev.parent = &parent->dev; | |
263 | ||
264 | if (pdev->id != -1) | |
265 | dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id); | |
266 | else | |
267 | dev_set_name(&pdev->dev, "%s", pdev->name); | |
268 | ||
269 | r = platform_device_add_data(pdev, pdata, pdata_len); | |
270 | if (r) { | |
271 | pr_err("Could not set pdata for %s\n", pdev_name); | |
272 | goto err; | |
273 | } | |
274 | ||
c3a21fc7 | 275 | r = platform_device_add(pdev); |
53f576a8 | 276 | if (r) { |
c3a21fc7 | 277 | pr_err("Could not register platform_device for %s\n", pdev_name); |
53f576a8 TV |
278 | goto err; |
279 | } | |
280 | ||
281 | return pdev; | |
282 | ||
283 | err: | |
284 | return ERR_PTR(r); | |
285 | } | |
286 | ||
acd18af9 TV |
287 | static enum omapdss_version __init omap_display_get_version(void) |
288 | { | |
289 | if (cpu_is_omap24xx()) | |
290 | return OMAPDSS_VER_OMAP24xx; | |
291 | else if (cpu_is_omap3630()) | |
292 | return OMAPDSS_VER_OMAP3630; | |
293 | else if (cpu_is_omap34xx()) { | |
294 | if (soc_is_am35xx()) { | |
295 | return OMAPDSS_VER_AM35xx; | |
296 | } else { | |
297 | if (omap_rev() < OMAP3430_REV_ES3_0) | |
298 | return OMAPDSS_VER_OMAP34xx_ES1; | |
299 | else | |
300 | return OMAPDSS_VER_OMAP34xx_ES3; | |
301 | } | |
302 | } else if (omap_rev() == OMAP4430_REV_ES1_0) | |
303 | return OMAPDSS_VER_OMAP4430_ES1; | |
304 | else if (omap_rev() == OMAP4430_REV_ES2_0 || | |
305 | omap_rev() == OMAP4430_REV_ES2_1 || | |
306 | omap_rev() == OMAP4430_REV_ES2_2) | |
307 | return OMAPDSS_VER_OMAP4430_ES2; | |
308 | else if (cpu_is_omap44xx()) | |
309 | return OMAPDSS_VER_OMAP4; | |
310 | else if (soc_is_omap54xx()) | |
311 | return OMAPDSS_VER_OMAP5; | |
312 | else | |
313 | return OMAPDSS_VER_UNKNOWN; | |
314 | } | |
315 | ||
b7ee79ab SS |
316 | int __init omap_display_init(struct omap_dss_board_info *board_data) |
317 | { | |
318 | int r = 0; | |
3528c58e | 319 | struct platform_device *pdev; |
179e0453 | 320 | int i, oh_count; |
179e0453 | 321 | const struct omap_dss_hwmod_data *curr_dss_hwmod; |
966eaed0 | 322 | struct platform_device *dss_pdev; |
acd18af9 | 323 | enum omapdss_version ver; |
cf07f531 | 324 | |
00928eaf TV |
325 | /* create omapdss device */ |
326 | ||
acd18af9 TV |
327 | ver = omap_display_get_version(); |
328 | ||
329 | if (ver == OMAPDSS_VER_UNKNOWN) { | |
330 | pr_err("DSS not supported on this SoC\n"); | |
331 | return -ENODEV; | |
332 | } | |
333 | ||
334 | board_data->version = ver; | |
00928eaf TV |
335 | board_data->dsi_enable_pads = omap_dsi_enable_pads; |
336 | board_data->dsi_disable_pads = omap_dsi_disable_pads; | |
337 | board_data->get_context_loss_count = omap_pm_get_dev_context_loss_count; | |
338 | board_data->set_min_bus_tput = omap_dss_set_min_bus_tput; | |
339 | ||
340 | omap_display_device.dev.platform_data = board_data; | |
341 | ||
342 | r = platform_device_register(&omap_display_device); | |
343 | if (r < 0) { | |
344 | pr_err("Unable to register omapdss device\n"); | |
345 | return r; | |
346 | } | |
347 | ||
348 | /* create devices for dss hwmods */ | |
cf07f531 | 349 | |
179e0453 AT |
350 | if (cpu_is_omap24xx()) { |
351 | curr_dss_hwmod = omap2_dss_hwmod_data; | |
352 | oh_count = ARRAY_SIZE(omap2_dss_hwmod_data); | |
353 | } else if (cpu_is_omap34xx()) { | |
354 | curr_dss_hwmod = omap3_dss_hwmod_data; | |
355 | oh_count = ARRAY_SIZE(omap3_dss_hwmod_data); | |
356 | } else { | |
357 | curr_dss_hwmod = omap4_dss_hwmod_data; | |
358 | oh_count = ARRAY_SIZE(omap4_dss_hwmod_data); | |
359 | } | |
545376e7 | 360 | |
966eaed0 TV |
361 | /* |
362 | * First create the pdev for dss_core, which is used as a parent device | |
363 | * by the other dss pdevs. Note: dss_core has to be the first item in | |
364 | * the hwmod list. | |
365 | */ | |
366 | dss_pdev = create_dss_pdev(curr_dss_hwmod[0].dev_name, | |
367 | curr_dss_hwmod[0].id, | |
368 | curr_dss_hwmod[0].oh_name, | |
35deca3d | 369 | board_data, sizeof(*board_data), |
966eaed0 | 370 | NULL); |
fd4b34f6 | 371 | |
966eaed0 TV |
372 | if (IS_ERR(dss_pdev)) { |
373 | pr_err("Could not build omap_device for %s\n", | |
374 | curr_dss_hwmod[0].oh_name); | |
375 | ||
376 | return PTR_ERR(dss_pdev); | |
377 | } | |
378 | ||
379 | for (i = 1; i < oh_count; i++) { | |
380 | pdev = create_dss_pdev(curr_dss_hwmod[i].dev_name, | |
381 | curr_dss_hwmod[i].id, | |
382 | curr_dss_hwmod[i].oh_name, | |
35deca3d | 383 | board_data, sizeof(*board_data), |
966eaed0 TV |
384 | dss_pdev); |
385 | ||
386 | if (IS_ERR(pdev)) { | |
387 | pr_err("Could not build omap_device for %s\n", | |
388 | curr_dss_hwmod[i].oh_name); | |
cf07f531 | 389 | |
966eaed0 TV |
390 | return PTR_ERR(pdev); |
391 | } | |
cf07f531 | 392 | } |
b7ee79ab | 393 | |
53f576a8 TV |
394 | /* Create devices for DPI and SDI */ |
395 | ||
35deca3d TV |
396 | pdev = create_simple_dss_pdev("omapdss_dpi", -1, |
397 | board_data, sizeof(*board_data), dss_pdev); | |
53f576a8 TV |
398 | if (IS_ERR(pdev)) { |
399 | pr_err("Could not build platform_device for omapdss_dpi\n"); | |
400 | return PTR_ERR(pdev); | |
401 | } | |
402 | ||
403 | if (cpu_is_omap34xx()) { | |
35deca3d TV |
404 | pdev = create_simple_dss_pdev("omapdss_sdi", -1, |
405 | board_data, sizeof(*board_data), dss_pdev); | |
53f576a8 TV |
406 | if (IS_ERR(pdev)) { |
407 | pr_err("Could not build platform_device for omapdss_sdi\n"); | |
408 | return PTR_ERR(pdev); | |
409 | } | |
410 | } | |
411 | ||
00928eaf | 412 | return 0; |
b7ee79ab | 413 | } |
13662dc5 | 414 | |
b923d40d AT |
415 | static void dispc_disable_outputs(void) |
416 | { | |
417 | u32 v, irq_mask = 0; | |
465698ee | 418 | bool lcd_en, digit_en, lcd2_en = false, lcd3_en = false; |
b923d40d AT |
419 | int i; |
420 | struct omap_dss_dispc_dev_attr *da; | |
421 | struct omap_hwmod *oh; | |
422 | ||
423 | oh = omap_hwmod_lookup("dss_dispc"); | |
424 | if (!oh) { | |
425 | WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n"); | |
426 | return; | |
427 | } | |
428 | ||
429 | if (!oh->dev_attr) { | |
430 | pr_err("display: could not disable outputs during reset due to missing dev_attr\n"); | |
431 | return; | |
432 | } | |
433 | ||
434 | da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr; | |
435 | ||
436 | /* store value of LCDENABLE and DIGITENABLE bits */ | |
437 | v = omap_hwmod_read(oh, DISPC_CONTROL); | |
438 | lcd_en = v & LCD_EN_MASK; | |
439 | digit_en = v & DIGIT_EN_MASK; | |
440 | ||
441 | /* store value of LCDENABLE for LCD2 */ | |
442 | if (da->manager_count > 2) { | |
443 | v = omap_hwmod_read(oh, DISPC_CONTROL2); | |
444 | lcd2_en = v & LCD_EN_MASK; | |
445 | } | |
446 | ||
465698ee CM |
447 | /* store value of LCDENABLE for LCD3 */ |
448 | if (da->manager_count > 3) { | |
449 | v = omap_hwmod_read(oh, DISPC_CONTROL3); | |
450 | lcd3_en = v & LCD_EN_MASK; | |
451 | } | |
452 | ||
453 | if (!(lcd_en | digit_en | lcd2_en | lcd3_en)) | |
b923d40d AT |
454 | return; /* no managers currently enabled */ |
455 | ||
456 | /* | |
457 | * If any manager was enabled, we need to disable it before | |
458 | * DSS clocks are disabled or DISPC module is reset | |
459 | */ | |
460 | if (lcd_en) | |
461 | irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT; | |
462 | ||
463 | if (digit_en) { | |
464 | if (da->has_framedonetv_irq) { | |
465 | irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT; | |
466 | } else { | |
467 | irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT | | |
468 | 1 << EVSYNC_ODD_IRQ_SHIFT; | |
469 | } | |
470 | } | |
471 | ||
472 | if (lcd2_en) | |
473 | irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT; | |
465698ee CM |
474 | if (lcd3_en) |
475 | irq_mask |= 1 << FRAMEDONE3_IRQ_SHIFT; | |
b923d40d AT |
476 | |
477 | /* | |
478 | * clear any previous FRAMEDONE, FRAMEDONETV, | |
465698ee | 479 | * EVSYNC_EVEN/ODD, FRAMEDONE2 or FRAMEDONE3 interrupts |
b923d40d AT |
480 | */ |
481 | omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS); | |
482 | ||
483 | /* disable LCD and TV managers */ | |
484 | v = omap_hwmod_read(oh, DISPC_CONTROL); | |
485 | v &= ~(LCD_EN_MASK | DIGIT_EN_MASK); | |
486 | omap_hwmod_write(v, oh, DISPC_CONTROL); | |
487 | ||
488 | /* disable LCD2 manager */ | |
489 | if (da->manager_count > 2) { | |
490 | v = omap_hwmod_read(oh, DISPC_CONTROL2); | |
491 | v &= ~LCD_EN_MASK; | |
492 | omap_hwmod_write(v, oh, DISPC_CONTROL2); | |
493 | } | |
494 | ||
465698ee CM |
495 | /* disable LCD3 manager */ |
496 | if (da->manager_count > 3) { | |
497 | v = omap_hwmod_read(oh, DISPC_CONTROL3); | |
498 | v &= ~LCD_EN_MASK; | |
499 | omap_hwmod_write(v, oh, DISPC_CONTROL3); | |
500 | } | |
501 | ||
b923d40d AT |
502 | i = 0; |
503 | while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) != | |
504 | irq_mask) { | |
505 | i++; | |
506 | if (i > FRAMEDONE_IRQ_TIMEOUT) { | |
465698ee | 507 | pr_err("didn't get FRAMEDONE1/2/3 or TV interrupt\n"); |
b923d40d AT |
508 | break; |
509 | } | |
510 | mdelay(1); | |
511 | } | |
512 | } | |
513 | ||
13662dc5 TV |
514 | #define MAX_MODULE_SOFTRESET_WAIT 10000 |
515 | int omap_dss_reset(struct omap_hwmod *oh) | |
516 | { | |
517 | struct omap_hwmod_opt_clk *oc; | |
518 | int c = 0; | |
519 | int i, r; | |
520 | ||
521 | if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) { | |
522 | pr_err("dss_core: hwmod data doesn't contain reset data\n"); | |
523 | return -EINVAL; | |
524 | } | |
525 | ||
526 | for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) | |
527 | if (oc->_clk) | |
4d7cb45e | 528 | clk_prepare_enable(oc->_clk); |
13662dc5 | 529 | |
b923d40d AT |
530 | dispc_disable_outputs(); |
531 | ||
532 | /* clear SDI registers */ | |
533 | if (cpu_is_omap3430()) { | |
534 | omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL); | |
535 | omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL); | |
536 | } | |
537 | ||
538 | /* | |
539 | * clear DSS_CONTROL register to switch DSS clock sources to | |
540 | * PRCM clock, if any | |
541 | */ | |
542 | omap_hwmod_write(0x0, oh, DSS_CONTROL); | |
543 | ||
13662dc5 TV |
544 | omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs) |
545 | & SYSS_RESETDONE_MASK), | |
546 | MAX_MODULE_SOFTRESET_WAIT, c); | |
547 | ||
548 | if (c == MAX_MODULE_SOFTRESET_WAIT) | |
549 | pr_warning("dss_core: waiting for reset to finish failed\n"); | |
550 | else | |
551 | pr_debug("dss_core: softreset done\n"); | |
552 | ||
553 | for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) | |
554 | if (oc->_clk) | |
4d7cb45e | 555 | clk_disable_unprepare(oc->_clk); |
13662dc5 TV |
556 | |
557 | r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0; | |
558 | ||
559 | return r; | |
560 | } |