omap: Fix functions for dynamic remuxing of pins
[deliverable/linux.git] / arch / arm / mach-omap2 / id.c
CommitLineData
1dbae815
TL
1/*
2 * linux/arch/arm/mach-omap2/id.c
3 *
4 * OMAP2 CPU identification code
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
44169075
SS
9 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
1dbae815
TL
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
1dbae815
TL
17#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/init.h>
fced80c7 20#include <linux/io.h>
1dbae815 21
0ba8b9b2 22#include <asm/cputype.h>
1dbae815 23
ce491cf8
TL
24#include <plat/common.h>
25#include <plat/control.h>
26#include <plat/cpu.h>
72d0f1c3 27
097c584c 28static struct omap_chip_id omap_chip;
84a34344
LL
29static unsigned int omap_revision;
30
8384ce07 31u32 omap3_features;
84a34344
LL
32
33unsigned int omap_rev(void)
34{
35 return omap_revision;
36}
37EXPORT_SYMBOL(omap_rev);
097c584c
PW
38
39/**
40 * omap_chip_is - test whether currently running OMAP matches a chip type
41 * @oc: omap_chip_t to test against
42 *
43 * Test whether the currently-running OMAP chip matches the supplied
44 * chip type 'oc'. Returns 1 upon a match; 0 upon failure.
45 */
46int omap_chip_is(struct omap_chip_id oci)
47{
48 return (oci.oc & omap_chip.oc) ? 1 : 0;
49}
50EXPORT_SYMBOL(omap_chip_is);
51
8e25ad96
KH
52int omap_type(void)
53{
54 u32 val = 0;
55
edeae658 56 if (cpu_is_omap24xx()) {
8e25ad96 57 val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
edeae658 58 } else if (cpu_is_omap34xx()) {
8e25ad96 59 val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
edeae658 60 } else {
8e25ad96
KH
61 pr_err("Cannot detect omap type!\n");
62 goto out;
63 }
64
65 val &= OMAP2_DEVICETYPE_MASK;
66 val >>= 8;
67
68out:
69 return val;
70}
71EXPORT_SYMBOL(omap_type);
72
73
a8823143 74/*----------------------------------------------------------------------------*/
097c584c 75
a8823143
TL
76#define OMAP_TAP_IDCODE 0x0204
77#define OMAP_TAP_DIE_ID_0 0x0218
78#define OMAP_TAP_DIE_ID_1 0x021C
79#define OMAP_TAP_DIE_ID_2 0x0220
80#define OMAP_TAP_DIE_ID_3 0x0224
097c584c 81
a8823143 82#define read_tap_reg(reg) __raw_readl(tap_base + (reg))
097c584c 83
a8823143
TL
84struct omap_id {
85 u16 hawkeye; /* Silicon type (Hawkeye id) */
86 u8 dev; /* Device type from production_id reg */
84a34344 87 u32 type; /* Combined type id copied to omap_revision */
a8823143 88};
097c584c 89
a8823143
TL
90/* Register values to detect the OMAP version */
91static struct omap_id omap_ids[] __initdata = {
92 { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
93 { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
94 { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
95 { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
96 { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
97 { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
98};
097c584c 99
a8823143
TL
100static void __iomem *tap_base;
101static u16 tap_prod_id;
1dbae815 102
5ba02dca 103void __init omap24xx_check_revision(void)
1dbae815
TL
104{
105 int i, j;
a8823143 106 u32 idcode, prod_id;
1dbae815 107 u16 hawkeye;
a8823143 108 u8 dev_type, rev;
1dbae815
TL
109
110 idcode = read_tap_reg(OMAP_TAP_IDCODE);
0e564848 111 prod_id = read_tap_reg(tap_prod_id);
1dbae815
TL
112 hawkeye = (idcode >> 12) & 0xffff;
113 rev = (idcode >> 28) & 0x0f;
114 dev_type = (prod_id >> 16) & 0x0f;
115
097c584c
PW
116 pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
117 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
118 pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n",
119 read_tap_reg(OMAP_TAP_DIE_ID_0));
120 pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
121 read_tap_reg(OMAP_TAP_DIE_ID_1),
122 (read_tap_reg(OMAP_TAP_DIE_ID_1) >> 28) & 0xf);
123 pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n",
124 read_tap_reg(OMAP_TAP_DIE_ID_2));
125 pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n",
126 read_tap_reg(OMAP_TAP_DIE_ID_3));
127 pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
128 prod_id, dev_type);
129
1dbae815
TL
130 /* Check hawkeye ids */
131 for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
132 if (hawkeye == omap_ids[i].hawkeye)
133 break;
134 }
135
136 if (i == ARRAY_SIZE(omap_ids)) {
137 printk(KERN_ERR "Unknown OMAP CPU id\n");
138 return;
139 }
140
141 for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
142 if (dev_type == omap_ids[j].dev)
143 break;
144 }
145
146 if (j == ARRAY_SIZE(omap_ids)) {
147 printk(KERN_ERR "Unknown OMAP device type. "
148 "Handling it as OMAP%04x\n",
149 omap_ids[i].type >> 16);
150 j = i;
151 }
1dbae815 152
84a34344
LL
153 pr_info("OMAP%04x", omap_rev() >> 16);
154 if ((omap_rev() >> 8) & 0x0f)
155 pr_info("ES%x", (omap_rev() >> 12) & 0xf);
097c584c 156 pr_info("\n");
a8823143
TL
157}
158
8384ce07
SP
159#define OMAP3_CHECK_FEATURE(status,feat) \
160 if (((status & OMAP3_ ##feat## _MASK) \
161 >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
162 omap3_features |= OMAP3_HAS_ ##feat; \
163 }
164
165void __init omap3_check_features(void)
166{
167 u32 status;
168
169 omap3_features = 0;
170
171 status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
172
173 OMAP3_CHECK_FEATURE(status, L2CACHE);
174 OMAP3_CHECK_FEATURE(status, IVA);
175 OMAP3_CHECK_FEATURE(status, SGX);
176 OMAP3_CHECK_FEATURE(status, NEON);
177 OMAP3_CHECK_FEATURE(status, ISP);
178
179 /*
180 * TODO: Get additional info (where applicable)
181 * e.g. Size of L2 cache.
182 */
183}
184
185void __init omap3_check_revision(void)
a8823143
TL
186{
187 u32 cpuid, idcode;
188 u16 hawkeye;
189 u8 rev;
a8823143
TL
190
191 /*
192 * We cannot access revision registers on ES1.0.
193 * If the processor type is Cortex-A8 and the revision is 0x0
194 * it means its Cortex r0p0 which is 3430 ES1.0.
195 */
196 cpuid = read_cpuid(CPUID_ID);
197 if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
84a34344 198 omap_revision = OMAP3430_REV_ES1_0;
048f4bd7 199 return;
a8823143
TL
200 }
201
202 /*
203 * Detection for 34xx ES2.0 and above can be done with just
204 * hawkeye and rev. See TRM 1.5.2 Device Identification.
205 * Note that rev does not map directly to our defined processor
206 * revision numbers as ES1.0 uses value 0.
207 */
208 idcode = read_tap_reg(OMAP_TAP_IDCODE);
209 hawkeye = (idcode >> 12) & 0xffff;
210 rev = (idcode >> 28) & 0xff;
097c584c 211
2456a10f
NM
212 switch (hawkeye) {
213 case 0xb7ae:
214 /* Handle 34xx/35xx devices */
a8823143 215 switch (rev) {
048f4bd7
SP
216 case 0: /* Take care of early samples */
217 case 1:
84a34344 218 omap_revision = OMAP3430_REV_ES2_0;
a8823143
TL
219 break;
220 case 2:
84a34344 221 omap_revision = OMAP3430_REV_ES2_1;
a8823143
TL
222 break;
223 case 3:
84a34344 224 omap_revision = OMAP3430_REV_ES3_0;
a8823143 225 break;
187e688d 226 case 4:
edeae658 227 /* FALLTHROUGH */
a8823143
TL
228 default:
229 /* Use the latest known revision as default */
187e688d 230 omap_revision = OMAP3430_REV_ES3_1;
a8823143 231 }
2456a10f 232 break;
4cac6018
SP
233 case 0xb868:
234 /* Handle OMAP35xx/AM35xx devices
235 *
236 * Set the device to be OMAP3505 here. Actual device
237 * is identified later based on the features.
238 */
239 omap_revision = OMAP3505_REV(rev);
240 break;
edeae658
FB
241 case 0xb891:
242 /* FALLTHROUGH */
2456a10f
NM
243 default:
244 /* Unknown default to latest silicon rev as default*/
245 omap_revision = OMAP3630_REV_ES1_0;
a8823143 246 }
1dbae815
TL
247}
248
b570e0ec
SS
249void __init omap4_check_revision(void)
250{
251 u32 idcode;
252 u16 hawkeye;
253 u8 rev;
254 char *rev_name = "ES1.0";
255
256 /*
257 * The IC rev detection is done with hawkeye and rev.
258 * Note that rev does not map directly to defined processor
259 * revision numbers as ES1.0 uses value 0.
260 */
261 idcode = read_tap_reg(OMAP_TAP_IDCODE);
262 hawkeye = (idcode >> 12) & 0xffff;
263 rev = (idcode >> 28) & 0xff;
264
265 if ((hawkeye == 0xb852) && (rev == 0x0)) {
266 omap_revision = OMAP4430_REV_ES1_0;
267 pr_info("OMAP%04x %s\n", omap_rev() >> 16, rev_name);
268 return;
269 }
270
271 pr_err("Unknown OMAP4 CPU id\n");
272}
273
8384ce07 274#define OMAP3_SHOW_FEATURE(feat) \
cedf900d
KH
275 if (omap3_has_ ##feat()) \
276 printk(#feat" ");
8384ce07
SP
277
278void __init omap3_cpuinfo(void)
279{
048f4bd7
SP
280 u8 rev = GET_OMAP_REVISION();
281 char cpu_name[16], cpu_rev[16];
282
283 /* OMAP3430 and OMAP3530 are assumed to be same.
284 *
285 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
286 * on available features. Upon detection, update the CPU id
287 * and CPU class bits.
288 */
edeae658 289 if (cpu_is_omap3630()) {
4cac6018 290 strcpy(cpu_name, "OMAP3630");
edeae658 291 } else if (cpu_is_omap3505()) {
4cac6018
SP
292 /*
293 * AM35xx devices
294 */
295 if (omap3_has_sgx()) {
296 omap_revision = OMAP3517_REV(rev);
297 strcpy(cpu_name, "AM3517");
edeae658 298 } else {
4cac6018
SP
299 /* Already set in omap3_check_revision() */
300 strcpy(cpu_name, "AM3505");
301 }
edeae658
FB
302 } else if (omap3_has_iva() && omap3_has_sgx()) {
303 /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
4cac6018 304 strcpy(cpu_name, "OMAP3430/3530");
0712fb39 305 } else if (omap3_has_iva()) {
048f4bd7 306 omap_revision = OMAP3525_REV(rev);
4cac6018 307 strcpy(cpu_name, "OMAP3525");
0712fb39 308 } else if (omap3_has_sgx()) {
048f4bd7 309 omap_revision = OMAP3515_REV(rev);
4cac6018 310 strcpy(cpu_name, "OMAP3515");
edeae658 311 } else {
048f4bd7 312 omap_revision = OMAP3503_REV(rev);
4cac6018 313 strcpy(cpu_name, "OMAP3503");
048f4bd7
SP
314 }
315
316 switch (rev) {
317 case OMAP_REVBITS_00:
318 strcpy(cpu_rev, "1.0");
319 break;
320 case OMAP_REVBITS_10:
321 strcpy(cpu_rev, "2.0");
322 break;
323 case OMAP_REVBITS_20:
324 strcpy(cpu_rev, "2.1");
325 break;
326 case OMAP_REVBITS_30:
327 strcpy(cpu_rev, "3.0");
328 break;
329 case OMAP_REVBITS_40:
edeae658 330 /* FALLTHROUGH */
048f4bd7
SP
331 default:
332 /* Use the latest known revision as default */
333 strcpy(cpu_rev, "3.1");
334 }
335
edeae658 336 /* Print verbose information */
cedf900d 337 pr_info("%s ES%s (", cpu_name, cpu_rev);
048f4bd7 338
8384ce07
SP
339 OMAP3_SHOW_FEATURE(l2cache);
340 OMAP3_SHOW_FEATURE(iva);
341 OMAP3_SHOW_FEATURE(sgx);
342 OMAP3_SHOW_FEATURE(neon);
343 OMAP3_SHOW_FEATURE(isp);
cedf900d
KH
344
345 printk(")\n");
8384ce07
SP
346}
347
a8823143
TL
348/*
349 * Try to detect the exact revision of the omap we're running on
350 */
5ba02dca
TL
351void __init omap2_check_revision(void)
352{
a8823143
TL
353 /*
354 * At this point we have an idea about the processor revision set
355 * earlier with omap2_set_globals_tap().
356 */
edeae658 357 if (cpu_is_omap24xx()) {
a8823143 358 omap24xx_check_revision();
edeae658 359 } else if (cpu_is_omap34xx()) {
8384ce07 360 omap3_check_revision();
05574bb2 361 omap3_check_features();
8384ce07 362 omap3_cpuinfo();
edeae658 363 } else if (cpu_is_omap44xx()) {
b570e0ec 364 omap4_check_revision();
44169075 365 return;
edeae658 366 } else {
a8823143 367 pr_err("OMAP revision unknown, please fix!\n");
edeae658 368 }
a8823143
TL
369
370 /*
371 * OK, now we know the exact revision. Initialize omap_chip bits
372 * for powerdowmain and clockdomain code.
373 */
374 if (cpu_is_omap243x()) {
375 /* Currently only supports 2430ES2.1 and 2430-all */
376 omap_chip.oc |= CHIP_IS_OMAP2430;
377 } else if (cpu_is_omap242x()) {
378 /* Currently only supports 2420ES2.1.1 and 2420-all */
379 omap_chip.oc |= CHIP_IS_OMAP2420;
56190b60
RL
380 } else if (cpu_is_omap3505() || cpu_is_omap3517()) {
381 omap_chip.oc = CHIP_IS_OMAP3430 | CHIP_IS_OMAP3430ES3_1;
a8823143
TL
382 } else if (cpu_is_omap343x()) {
383 omap_chip.oc = CHIP_IS_OMAP3430;
84a34344 384 if (omap_rev() == OMAP3430_REV_ES1_0)
a8823143 385 omap_chip.oc |= CHIP_IS_OMAP3430ES1;
d41ad520
PW
386 else if (omap_rev() >= OMAP3430_REV_ES2_0 &&
387 omap_rev() <= OMAP3430_REV_ES2_1)
a8823143 388 omap_chip.oc |= CHIP_IS_OMAP3430ES2;
d41ad520
PW
389 else if (omap_rev() == OMAP3430_REV_ES3_0)
390 omap_chip.oc |= CHIP_IS_OMAP3430ES3_0;
391 else if (omap_rev() == OMAP3430_REV_ES3_1)
392 omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
f18af0a8 393 else if (omap_rev() == OMAP3630_REV_ES1_0)
394 omap_chip.oc |= CHIP_IS_OMAP3630ES1;
a8823143
TL
395 } else {
396 pr_err("Uninitialized omap_chip, please fix!\n");
397 }
5ba02dca
TL
398}
399
a8823143
TL
400/*
401 * Set up things for map_io and processor detection later on. Gets called
402 * pretty much first thing from board init. For multi-omap, this gets
403 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
404 * detect the exact revision later on in omap2_detect_revision() once map_io
405 * is done.
406 */
0e564848
TL
407void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
408{
84a34344 409 omap_revision = omap2_globals->class;
0e564848
TL
410 tap_base = omap2_globals->tap;
411
a8823143 412 if (cpu_is_omap34xx())
0e564848
TL
413 tap_prod_id = 0x0210;
414 else
415 tap_prod_id = 0x0208;
416}
This page took 0.376956 seconds and 5 git commands to generate.