ARM: delete struct sys_timer
[deliverable/linux.git] / arch / arm / mach-pxa / time.c
CommitLineData
1da177e4
LT
1/*
2 * arch/arm/mach-pxa/time.c
3 *
7bbb18c9
BG
4 * PXA clocksource, clockevents, and OST interrupt handlers.
5 * Copyright (c) 2007 by Bill Gatliff <bgat@billgatliff.com>.
6 *
7 * Derived from Nicolas Pitre's PXA timer handler Copyright (c) 2001
8 * by MontaVista Software, Inc. (Nico, your code rocks!)
1da177e4
LT
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
1da177e4
LT
15#include <linux/kernel.h>
16#include <linux/init.h>
1da177e4 17#include <linux/interrupt.h>
7bbb18c9
BG
18#include <linux/clockchips.h>
19
6c3a1583 20#include <asm/div64.h>
1da177e4
LT
21#include <asm/mach/irq.h>
22#include <asm/mach/time.h>
7ce83018 23#include <asm/sched_clock.h>
5bf3df3f 24#include <mach/regs-ost.h>
4e611091 25#include <mach/irqs.h>
1da177e4 26
6c3a1583
NP
27/*
28 * This is PXA's sched_clock implementation. This has a resolution
29 * of at least 308 ns and a maximum value of 208 days.
30 *
31 * The return value is guaranteed to be monotonic in that range as
32 * long as there is always less than 582 seconds between successive
33 * calls to sched_clock() which should always be the case in practice.
34 */
35
2f0778af 36static u32 notrace pxa_read_sched_clock(void)
6c3a1583 37{
3169663a 38 return readl_relaxed(OSCR);
6c3a1583
NP
39}
40
41
a88264c2
RK
42#define MIN_OSCR_DELTA 16
43
1da177e4 44static irqreturn_t
7bbb18c9 45pxa_ost0_interrupt(int irq, void *dev_id)
1da177e4 46{
7bbb18c9
BG
47 struct clock_event_device *c = dev_id;
48
a88264c2 49 /* Disarm the compare/match, signal the event. */
3169663a
RK
50 writel_relaxed(readl_relaxed(OIER) & ~OIER_E0, OIER);
51 writel_relaxed(OSSR_M0, OSSR);
a88264c2 52 c->event_handler(c);
1da177e4
LT
53
54 return IRQ_HANDLED;
55}
56
7bbb18c9
BG
57static int
58pxa_osmr0_set_next_event(unsigned long delta, struct clock_event_device *dev)
59{
a602f0f2 60 unsigned long next, oscr;
7bbb18c9 61
3169663a
RK
62 writel_relaxed(readl_relaxed(OIER) | OIER_E0, OIER);
63 next = readl_relaxed(OSCR) + delta;
64 writel_relaxed(next, OSMR0);
65 oscr = readl_relaxed(OSCR);
91bc51d8
RK
66
67 return (signed)(next - oscr) <= MIN_OSCR_DELTA ? -ETIME : 0;
7bbb18c9
BG
68}
69
70static void
71pxa_osmr0_set_mode(enum clock_event_mode mode, struct clock_event_device *dev)
72{
7bbb18c9 73 switch (mode) {
7bbb18c9 74 case CLOCK_EVT_MODE_ONESHOT:
3169663a
RK
75 writel_relaxed(readl_relaxed(OIER) & ~OIER_E0, OIER);
76 writel_relaxed(OSSR_M0, OSSR);
7bbb18c9
BG
77 break;
78
79 case CLOCK_EVT_MODE_UNUSED:
80 case CLOCK_EVT_MODE_SHUTDOWN:
81 /* initializing, released, or preparing for suspend */
3169663a
RK
82 writel_relaxed(readl_relaxed(OIER) & ~OIER_E0, OIER);
83 writel_relaxed(OSSR_M0, OSSR);
7bbb18c9 84 break;
df43309b
RK
85
86 case CLOCK_EVT_MODE_RESUME:
a88264c2 87 case CLOCK_EVT_MODE_PERIODIC:
df43309b 88 break;
7bbb18c9
BG
89 }
90}
91
5b30d5bf
SW
92#ifdef CONFIG_PM
93static unsigned long osmr[4], oier, oscr;
94
95static void pxa_timer_suspend(struct clock_event_device *cedev)
96{
97 osmr[0] = readl_relaxed(OSMR0);
98 osmr[1] = readl_relaxed(OSMR1);
99 osmr[2] = readl_relaxed(OSMR2);
100 osmr[3] = readl_relaxed(OSMR3);
101 oier = readl_relaxed(OIER);
102 oscr = readl_relaxed(OSCR);
103}
104
105static void pxa_timer_resume(struct clock_event_device *cedev)
106{
107 /*
108 * Ensure that we have at least MIN_OSCR_DELTA between match
109 * register 0 and the OSCR, to guarantee that we will receive
110 * the one-shot timer interrupt. We adjust OSMR0 in preference
111 * to OSCR to guarantee that OSCR is monotonically incrementing.
112 */
113 if (osmr[0] - oscr < MIN_OSCR_DELTA)
114 osmr[0] += MIN_OSCR_DELTA;
115
116 writel_relaxed(osmr[0], OSMR0);
117 writel_relaxed(osmr[1], OSMR1);
118 writel_relaxed(osmr[2], OSMR2);
119 writel_relaxed(osmr[3], OSMR3);
120 writel_relaxed(oier, OIER);
121 writel_relaxed(oscr, OSCR);
122}
123#else
124#define pxa_timer_suspend NULL
125#define pxa_timer_resume NULL
126#endif
127
7bbb18c9
BG
128static struct clock_event_device ckevt_pxa_osmr0 = {
129 .name = "osmr0",
a88264c2 130 .features = CLOCK_EVT_FEAT_ONESHOT,
7bbb18c9 131 .rating = 200,
7bbb18c9
BG
132 .set_next_event = pxa_osmr0_set_next_event,
133 .set_mode = pxa_osmr0_set_mode,
5b30d5bf
SW
134 .suspend = pxa_timer_suspend,
135 .resume = pxa_timer_resume,
1da177e4
LT
136};
137
7bbb18c9
BG
138static struct irqaction pxa_ost0_irq = {
139 .name = "ost0",
140 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
141 .handler = pxa_ost0_interrupt,
142 .dev_id = &ckevt_pxa_osmr0,
143};
144
6bb27d73 145void __init pxa_timer_init(void)
1da177e4 146{
6769717d 147 unsigned long clock_tick_rate = get_clock_tick_rate();
08197f6e 148
3169663a
RK
149 writel_relaxed(0, OIER);
150 writel_relaxed(OSSR_M0 | OSSR_M1 | OSSR_M2 | OSSR_M3, OSSR);
1da177e4 151
2f0778af 152 setup_sched_clock(pxa_read_sched_clock, 32, clock_tick_rate);
6c3a1583 153
ccc46e29 154 clockevents_calc_mult_shift(&ckevt_pxa_osmr0, clock_tick_rate, 4);
7bbb18c9
BG
155 ckevt_pxa_osmr0.max_delta_ns =
156 clockevent_delta2ns(0x7fffffff, &ckevt_pxa_osmr0);
157 ckevt_pxa_osmr0.min_delta_ns =
dd01b2fc 158 clockevent_delta2ns(MIN_OSCR_DELTA * 2, &ckevt_pxa_osmr0) + 1;
320ab2b0 159 ckevt_pxa_osmr0.cpumask = cpumask_of(0);
1da177e4 160
7bbb18c9 161 setup_irq(IRQ_OST0, &pxa_ost0_irq);
5c53ff08 162
3169663a 163 clocksource_mmio_init(OSCR, "oscr0", clock_tick_rate, 200, 32,
234b6ced 164 clocksource_mmio_readl_up);
7bbb18c9 165 clockevents_register_device(&ckevt_pxa_osmr0);
5c53ff08 166}
This page took 0.606179 seconds and 5 git commands to generate.