x86/asm/entry/32: Simplify the zeroing of pt_regs->r8..r11 in the int80 code path
[deliverable/linux.git] / arch / mips / ath79 / setup.c
CommitLineData
d4a67d9d
GJ
1/*
2 * Atheros AR71XX/AR724X/AR913X specific setup
3 *
d8411466 4 * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
d4a67d9d
GJ
5 * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
6 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7 *
d8411466 8 * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
d4a67d9d
GJ
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published
12 * by the Free Software Foundation.
13 */
14
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/bootmem.h>
18#include <linux/err.h>
19#include <linux/clk.h>
20
21#include <asm/bootinfo.h>
bdc92d74 22#include <asm/idle.h>
d4a67d9d
GJ
23#include <asm/time.h> /* for mips_hpt_frequency */
24#include <asm/reboot.h> /* for _machine_{restart,halt} */
0aabf1a4 25#include <asm/mips_machine.h>
d4a67d9d
GJ
26
27#include <asm/mach-ath79/ath79.h>
28#include <asm/mach-ath79/ar71xx_regs.h>
29#include "common.h"
30#include "dev-common.h"
0aabf1a4 31#include "machtypes.h"
d4a67d9d
GJ
32
33#define ATH79_SYS_TYPE_LEN 64
34
35#define AR71XX_BASE_FREQ 40000000
36#define AR724X_BASE_FREQ 5000000
37#define AR913X_BASE_FREQ 5000000
38
39static char ath79_sys_type[ATH79_SYS_TYPE_LEN];
40
41static void ath79_restart(char *command)
42{
43 ath79_device_reset_set(AR71XX_RESET_FULL_CHIP);
44 for (;;)
45 if (cpu_wait)
46 cpu_wait();
47}
48
49static void ath79_halt(void)
50{
51 while (1)
52 cpu_wait();
53}
54
d4a67d9d
GJ
55static void __init ath79_detect_sys_type(void)
56{
57 char *chip = "????";
58 u32 id;
59 u32 major;
60 u32 minor;
61 u32 rev = 0;
62
63 id = ath79_reset_rr(AR71XX_RESET_REG_REV_ID);
64 major = id & REV_ID_MAJOR_MASK;
65
66 switch (major) {
67 case REV_ID_MAJOR_AR71XX:
68 minor = id & AR71XX_REV_ID_MINOR_MASK;
69 rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
70 rev &= AR71XX_REV_ID_REVISION_MASK;
71 switch (minor) {
72 case AR71XX_REV_ID_MINOR_AR7130:
73 ath79_soc = ATH79_SOC_AR7130;
74 chip = "7130";
75 break;
76
77 case AR71XX_REV_ID_MINOR_AR7141:
78 ath79_soc = ATH79_SOC_AR7141;
79 chip = "7141";
80 break;
81
82 case AR71XX_REV_ID_MINOR_AR7161:
83 ath79_soc = ATH79_SOC_AR7161;
84 chip = "7161";
85 break;
86 }
87 break;
88
89 case REV_ID_MAJOR_AR7240:
90 ath79_soc = ATH79_SOC_AR7240;
91 chip = "7240";
8bed1288 92 rev = id & AR724X_REV_ID_REVISION_MASK;
d4a67d9d
GJ
93 break;
94
95 case REV_ID_MAJOR_AR7241:
96 ath79_soc = ATH79_SOC_AR7241;
97 chip = "7241";
8bed1288 98 rev = id & AR724X_REV_ID_REVISION_MASK;
d4a67d9d
GJ
99 break;
100
101 case REV_ID_MAJOR_AR7242:
102 ath79_soc = ATH79_SOC_AR7242;
103 chip = "7242";
8bed1288 104 rev = id & AR724X_REV_ID_REVISION_MASK;
d4a67d9d
GJ
105 break;
106
107 case REV_ID_MAJOR_AR913X:
108 minor = id & AR913X_REV_ID_MINOR_MASK;
109 rev = id >> AR913X_REV_ID_REVISION_SHIFT;
110 rev &= AR913X_REV_ID_REVISION_MASK;
111 switch (minor) {
112 case AR913X_REV_ID_MINOR_AR9130:
113 ath79_soc = ATH79_SOC_AR9130;
114 chip = "9130";
115 break;
116
117 case AR913X_REV_ID_MINOR_AR9132:
118 ath79_soc = ATH79_SOC_AR9132;
119 chip = "9132";
120 break;
121 }
122 break;
123
80a7ed81
GJ
124 case REV_ID_MAJOR_AR9330:
125 ath79_soc = ATH79_SOC_AR9330;
126 chip = "9330";
127 rev = id & AR933X_REV_ID_REVISION_MASK;
128 break;
129
130 case REV_ID_MAJOR_AR9331:
131 ath79_soc = ATH79_SOC_AR9331;
132 chip = "9331";
133 rev = id & AR933X_REV_ID_REVISION_MASK;
134 break;
135
d8411466
GJ
136 case REV_ID_MAJOR_AR9341:
137 ath79_soc = ATH79_SOC_AR9341;
138 chip = "9341";
139 rev = id & AR934X_REV_ID_REVISION_MASK;
140 break;
141
142 case REV_ID_MAJOR_AR9342:
143 ath79_soc = ATH79_SOC_AR9342;
144 chip = "9342";
145 rev = id & AR934X_REV_ID_REVISION_MASK;
146 break;
147
148 case REV_ID_MAJOR_AR9344:
149 ath79_soc = ATH79_SOC_AR9344;
150 chip = "9344";
151 rev = id & AR934X_REV_ID_REVISION_MASK;
152 break;
153
2e6c91e3
GJ
154 case REV_ID_MAJOR_QCA9556:
155 ath79_soc = ATH79_SOC_QCA9556;
156 chip = "9556";
157 rev = id & QCA955X_REV_ID_REVISION_MASK;
158 break;
159
160 case REV_ID_MAJOR_QCA9558:
161 ath79_soc = ATH79_SOC_QCA9558;
162 chip = "9558";
163 rev = id & QCA955X_REV_ID_REVISION_MASK;
164 break;
165
d4a67d9d 166 default:
ab75dc02 167 panic("ath79: unknown SoC, id:0x%08x", id);
d4a67d9d
GJ
168 }
169
be5f3623
GJ
170 ath79_soc_rev = rev;
171
2e6c91e3
GJ
172 if (soc_is_qca955x())
173 sprintf(ath79_sys_type, "Qualcomm Atheros QCA%s rev %u",
174 chip, rev);
175 else
176 sprintf(ath79_sys_type, "Atheros AR%s rev %u", chip, rev);
d4a67d9d
GJ
177 pr_info("SoC: %s\n", ath79_sys_type);
178}
179
180const char *get_system_type(void)
181{
182 return ath79_sys_type;
183}
184
a669efc4
AB
185int get_c0_perfcount_int(void)
186{
187 return ATH79_MISC_IRQ(5);
188}
189
078a55fc 190unsigned int get_c0_compare_int(void)
d4a67d9d
GJ
191{
192 return CP0_LEGACY_COMPARE_IRQ;
193}
194
195void __init plat_mem_setup(void)
196{
197 set_io_port_base(KSEG1);
198
199 ath79_reset_base = ioremap_nocache(AR71XX_RESET_BASE,
200 AR71XX_RESET_SIZE);
201 ath79_pll_base = ioremap_nocache(AR71XX_PLL_BASE,
202 AR71XX_PLL_SIZE);
d4a67d9d
GJ
203 ath79_ddr_base = ioremap_nocache(AR71XX_DDR_CTRL_BASE,
204 AR71XX_DDR_CTRL_SIZE);
205
206 ath79_detect_sys_type();
9b75733b 207 detect_memory_region(0, ATH79_MEM_SIZE_MIN, ATH79_MEM_SIZE_MAX);
d4a67d9d
GJ
208
209 _machine_restart = ath79_restart;
210 _machine_halt = ath79_halt;
211 pm_power_off = ath79_halt;
212}
213
214void __init plat_time_init(void)
215{
23107802 216 unsigned long cpu_clk_rate;
59a8c10b
GJ
217 unsigned long ahb_clk_rate;
218 unsigned long ddr_clk_rate;
219 unsigned long ref_clk_rate;
d4a67d9d 220
2c4f1ac5
GJ
221 ath79_clocks_init();
222
23107802 223 cpu_clk_rate = ath79_get_sys_clk_rate("cpu");
59a8c10b
GJ
224 ahb_clk_rate = ath79_get_sys_clk_rate("ahb");
225 ddr_clk_rate = ath79_get_sys_clk_rate("ddr");
226 ref_clk_rate = ath79_get_sys_clk_rate("ref");
227
228 pr_info("Clocks: CPU:%lu.%03luMHz, DDR:%lu.%03luMHz, AHB:%lu.%03luMHz, Ref:%lu.%03luMHz",
229 cpu_clk_rate / 1000000, (cpu_clk_rate / 1000) % 1000,
230 ddr_clk_rate / 1000000, (ddr_clk_rate / 1000) % 1000,
231 ahb_clk_rate / 1000000, (ahb_clk_rate / 1000) % 1000,
232 ref_clk_rate / 1000000, (ref_clk_rate / 1000) % 1000);
d4a67d9d 233
23107802 234 mips_hpt_frequency = cpu_clk_rate / 2;
d4a67d9d
GJ
235}
236
237static int __init ath79_setup(void)
238{
6eae43c5 239 ath79_gpio_init();
d4a67d9d 240 ath79_register_uart();
858f763c 241 ath79_register_wdt();
0aabf1a4
GJ
242
243 mips_machine_setup();
244
d4a67d9d
GJ
245 return 0;
246}
247
248arch_initcall(ath79_setup);
0aabf1a4
GJ
249
250static void __init ath79_generic_init(void)
251{
252 /* Nothing to do */
253}
254
255MIPS_MACHINE(ATH79_MACH_GENERIC,
256 "Generic",
257 "Generic AR71XX/AR724X/AR913X based board",
258 ath79_generic_init);
This page took 0.225707 seconds and 5 git commands to generate.