MIPS: Loongson: Add Loongson-3A R2 basic support
[deliverable/linux.git] / arch / mips / include / asm / irqflags.h
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2003 by Ralf Baechle
7 * Copyright (C) 1996 by Paul M. Antoine
8 * Copyright (C) 1999 Silicon Graphics
9 * Copyright (C) 2000 MIPS Technologies, Inc.
10 */
192ef366
RB
11#ifndef _ASM_IRQFLAGS_H
12#define _ASM_IRQFLAGS_H
13
14#ifndef __ASSEMBLY__
1da177e4 15
8a1e97ee 16#include <linux/compiler.h>
02b849f7 17#include <linux/stringify.h>
8716a763 18#include <asm/compiler.h>
1da177e4
LT
19#include <asm/hazards.h>
20
8716a763 21#if defined(CONFIG_CPU_MIPSR2) || defined (CONFIG_CPU_MIPSR6)
1da177e4 22
02b849f7
RB
23static inline void arch_local_irq_disable(void)
24{
25 __asm__ __volatile__(
ff88f8a3
RB
26 " .set push \n"
27 " .set noat \n"
ff88f8a3 28 " di \n"
02b849f7 29 " " __stringify(__irq_disable_hazard) " \n"
ff88f8a3 30 " .set pop \n"
02b849f7
RB
31 : /* no outputs */
32 : /* no inputs */
33 : "memory");
1da177e4
LT
34}
35
02b849f7
RB
36static inline unsigned long arch_local_irq_save(void)
37{
38 unsigned long flags;
1da177e4 39
02b849f7 40 asm __volatile__(
ff88f8a3
RB
41 " .set push \n"
42 " .set reorder \n"
43 " .set noat \n"
02b849f7
RB
44 " di %[flags] \n"
45 " andi %[flags], 1 \n"
46 " " __stringify(__irq_disable_hazard) " \n"
ff88f8a3 47 " .set pop \n"
02b849f7
RB
48 : [flags] "=r" (flags)
49 : /* no inputs */
50 : "memory");
1da177e4 51
df9ee292
DH
52 return flags;
53}
1da177e4 54
02b849f7
RB
55static inline void arch_local_irq_restore(unsigned long flags)
56{
57 unsigned long __tmp1;
e97c5b60 58
02b849f7 59 __asm__ __volatile__(
2e66fe24 60 " .set push \n"
ff88f8a3
RB
61 " .set noreorder \n"
62 " .set noat \n"
67e38cf2 63#if defined(CONFIG_IRQ_MIPS_CPU)
ff88f8a3 64 /*
25985edc 65 * Slow, but doesn't suffer from a relatively unlikely race
ff88f8a3
RB
66 * condition we're having since days 1.
67 */
02b849f7 68 " beqz %[flags], 1f \n"
e97c5b60 69 " di \n"
ff88f8a3
RB
70 " ei \n"
71 "1: \n"
e97c5b60 72#else
ff88f8a3
RB
73 /*
74 * Fast, dangerous. Life is fun, life is good.
75 */
76 " mfc0 $1, $12 \n"
02b849f7 77 " ins $1, %[flags], 0, 1 \n"
ff88f8a3 78 " mtc0 $1, $12 \n"
ff88f8a3 79#endif
02b849f7 80 " " __stringify(__irq_disable_hazard) " \n"
2e66fe24 81 " .set pop \n"
02b849f7
RB
82 : [flags] "=r" (__tmp1)
83 : "0" (flags)
84 : "memory");
8a1e97ee 85}
1da177e4 86
e97c5b60
JQ
87#else
88/* Functions that require preempt_{dis,en}able() are in mips-atomic.c */
89void arch_local_irq_disable(void);
90unsigned long arch_local_irq_save(void);
91void arch_local_irq_restore(unsigned long flags);
8716a763 92#endif /* CONFIG_CPU_MIPSR2 || CONFIG_CPU_MIPSR6 */
02b849f7
RB
93
94static inline void arch_local_irq_enable(void)
95{
02b849f7 96 __asm__ __volatile__(
e97c5b60
JQ
97 " .set push \n"
98 " .set reorder \n"
99 " .set noat \n"
8716a763 100#if defined(CONFIG_CPU_MIPSR2) || defined(CONFIG_CPU_MIPSR6)
e97c5b60
JQ
101 " ei \n"
102#else
103 " mfc0 $1,$12 \n"
104 " ori $1,0x1f \n"
105 " xori $1,0x1e \n"
106 " mtc0 $1,$12 \n"
107#endif
02b849f7 108 " " __stringify(__irq_enable_hazard) " \n"
e97c5b60 109 " .set pop \n"
02b849f7
RB
110 : /* no outputs */
111 : /* no inputs */
112 : "memory");
e97c5b60
JQ
113}
114
02b849f7
RB
115static inline unsigned long arch_local_save_flags(void)
116{
117 unsigned long flags;
e97c5b60 118
02b849f7 119 asm __volatile__(
e97c5b60
JQ
120 " .set push \n"
121 " .set reorder \n"
02b849f7 122 " mfc0 %[flags], $12 \n"
e97c5b60 123 " .set pop \n"
02b849f7 124 : [flags] "=r" (flags));
e97c5b60 125
e97c5b60
JQ
126 return flags;
127}
128
8531a35e 129
df9ee292 130static inline int arch_irqs_disabled_flags(unsigned long flags)
41c594ab 131{
41c594ab 132 return !(flags & 1);
41c594ab 133}
1da177e4 134
e97c5b60 135#endif /* #ifndef __ASSEMBLY__ */
192ef366
RB
136
137/*
138 * Do the CPU's IRQ-state tracing from assembly code.
139 */
140#ifdef CONFIG_TRACE_IRQFLAGS
eae6c0da
AN
141/* Reload some registers clobbered by trace_hardirqs_on */
142#ifdef CONFIG_64BIT
143# define TRACE_IRQS_RELOAD_REGS \
144 LONG_L $11, PT_R11(sp); \
145 LONG_L $10, PT_R10(sp); \
146 LONG_L $9, PT_R9(sp); \
147 LONG_L $8, PT_R8(sp); \
148 LONG_L $7, PT_R7(sp); \
149 LONG_L $6, PT_R6(sp); \
150 LONG_L $5, PT_R5(sp); \
151 LONG_L $4, PT_R4(sp); \
152 LONG_L $2, PT_R2(sp)
153#else
154# define TRACE_IRQS_RELOAD_REGS \
155 LONG_L $7, PT_R7(sp); \
156 LONG_L $6, PT_R6(sp); \
157 LONG_L $5, PT_R5(sp); \
158 LONG_L $4, PT_R4(sp); \
159 LONG_L $2, PT_R2(sp)
160#endif
192ef366 161# define TRACE_IRQS_ON \
eae6c0da 162 CLI; /* make sure trace_hardirqs_on() is called in kernel level */ \
192ef366 163 jal trace_hardirqs_on
eae6c0da
AN
164# define TRACE_IRQS_ON_RELOAD \
165 TRACE_IRQS_ON; \
166 TRACE_IRQS_RELOAD_REGS
192ef366
RB
167# define TRACE_IRQS_OFF \
168 jal trace_hardirqs_off
169#else
170# define TRACE_IRQS_ON
eae6c0da 171# define TRACE_IRQS_ON_RELOAD
192ef366
RB
172# define TRACE_IRQS_OFF
173#endif
174
175#endif /* _ASM_IRQFLAGS_H */
This page took 0.733875 seconds and 5 git commands to generate.