MIPS: ath79: add GPIO setup code for the QCA955X SoCs
[deliverable/linux.git] / arch / mips / include / asm / mach-ath79 / ar71xx_regs.h
CommitLineData
d4a67d9d
GJ
1/*
2 * Atheros AR71XX/AR724X/AR913X SoC register definitions
3 *
703327dd 4 * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
d4a67d9d
GJ
5 * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
6 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7 *
703327dd 8 * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
d4a67d9d
GJ
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published
12 * by the Free Software Foundation.
13 */
14
15#ifndef __ASM_MACH_AR71XX_REGS_H
16#define __ASM_MACH_AR71XX_REGS_H
17
18#include <linux/types.h>
19#include <linux/init.h>
20#include <linux/io.h>
21#include <linux/bitops.h>
22
23#define AR71XX_APB_BASE 0x18000000
7e98aa46
GJ
24#define AR71XX_EHCI_BASE 0x1b000000
25#define AR71XX_EHCI_SIZE 0x1000
26#define AR71XX_OHCI_BASE 0x1c000000
27#define AR71XX_OHCI_SIZE 0x1000
68a1d316
GJ
28#define AR71XX_SPI_BASE 0x1f000000
29#define AR71XX_SPI_SIZE 0x01000000
d4a67d9d
GJ
30
31#define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
32#define AR71XX_DDR_CTRL_SIZE 0x100
33#define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
34#define AR71XX_UART_SIZE 0x100
7e98aa46
GJ
35#define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
36#define AR71XX_USB_CTRL_SIZE 0x100
6eae43c5
GJ
37#define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
38#define AR71XX_GPIO_SIZE 0x100
d4a67d9d
GJ
39#define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
40#define AR71XX_PLL_SIZE 0x100
41#define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
42#define AR71XX_RESET_SIZE 0x100
43
ad4ce92e
GJ
44#define AR71XX_PCI_MEM_BASE 0x10000000
45#define AR71XX_PCI_MEM_SIZE 0x07000000
46
47#define AR71XX_PCI_WIN0_OFFS 0x10000000
48#define AR71XX_PCI_WIN1_OFFS 0x11000000
49#define AR71XX_PCI_WIN2_OFFS 0x12000000
50#define AR71XX_PCI_WIN3_OFFS 0x13000000
51#define AR71XX_PCI_WIN4_OFFS 0x14000000
52#define AR71XX_PCI_WIN5_OFFS 0x15000000
53#define AR71XX_PCI_WIN6_OFFS 0x16000000
54#define AR71XX_PCI_WIN7_OFFS 0x07000000
55
56#define AR71XX_PCI_CFG_BASE \
57 (AR71XX_PCI_MEM_BASE + AR71XX_PCI_WIN7_OFFS + 0x10000)
58#define AR71XX_PCI_CFG_SIZE 0x100
59
7e98aa46
GJ
60#define AR7240_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
61#define AR7240_USB_CTRL_SIZE 0x100
62#define AR7240_OHCI_BASE 0x1b000000
63#define AR7240_OHCI_SIZE 0x1000
64
ad4ce92e
GJ
65#define AR724X_PCI_MEM_BASE 0x10000000
66#define AR724X_PCI_MEM_SIZE 0x04000000
67
68#define AR724X_PCI_CFG_BASE 0x14000000
69#define AR724X_PCI_CFG_SIZE 0x1000
12401fc2
GJ
70#define AR724X_PCI_CRP_BASE (AR71XX_APB_BASE + 0x000c0000)
71#define AR724X_PCI_CRP_SIZE 0x1000
ad4ce92e
GJ
72#define AR724X_PCI_CTRL_BASE (AR71XX_APB_BASE + 0x000f0000)
73#define AR724X_PCI_CTRL_SIZE 0x100
74
7e98aa46
GJ
75#define AR724X_EHCI_BASE 0x1b000000
76#define AR724X_EHCI_SIZE 0x1000
77
78#define AR913X_EHCI_BASE 0x1b000000
79#define AR913X_EHCI_SIZE 0x1000
f5b35d0b
GJ
80#define AR913X_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
81#define AR913X_WMAC_SIZE 0x30000
82
0bd3acdf
GJ
83#define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000)
84#define AR933X_UART_SIZE 0x14
34cfcd26
GJ
85#define AR933X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
86#define AR933X_WMAC_SIZE 0x20000
c279b775
GJ
87#define AR933X_EHCI_BASE 0x1b000000
88#define AR933X_EHCI_SIZE 0x1000
89
574d6e70
GJ
90#define AR934X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
91#define AR934X_WMAC_SIZE 0x20000
00ffed58
GJ
92#define AR934X_EHCI_BASE 0x1b000000
93#define AR934X_EHCI_SIZE 0x200
97541ccf
GJ
94#define AR934X_SRIF_BASE (AR71XX_APB_BASE + 0x00116000)
95#define AR934X_SRIF_SIZE 0x1000
574d6e70 96
d4a67d9d
GJ
97/*
98 * DDR_CTRL block
99 */
100#define AR71XX_DDR_REG_PCI_WIN0 0x7c
101#define AR71XX_DDR_REG_PCI_WIN1 0x80
102#define AR71XX_DDR_REG_PCI_WIN2 0x84
103#define AR71XX_DDR_REG_PCI_WIN3 0x88
104#define AR71XX_DDR_REG_PCI_WIN4 0x8c
105#define AR71XX_DDR_REG_PCI_WIN5 0x90
106#define AR71XX_DDR_REG_PCI_WIN6 0x94
107#define AR71XX_DDR_REG_PCI_WIN7 0x98
108#define AR71XX_DDR_REG_FLUSH_GE0 0x9c
109#define AR71XX_DDR_REG_FLUSH_GE1 0xa0
110#define AR71XX_DDR_REG_FLUSH_USB 0xa4
111#define AR71XX_DDR_REG_FLUSH_PCI 0xa8
112
113#define AR724X_DDR_REG_FLUSH_GE0 0x7c
114#define AR724X_DDR_REG_FLUSH_GE1 0x80
115#define AR724X_DDR_REG_FLUSH_USB 0x84
116#define AR724X_DDR_REG_FLUSH_PCIE 0x88
117
118#define AR913X_DDR_REG_FLUSH_GE0 0x7c
119#define AR913X_DDR_REG_FLUSH_GE1 0x80
120#define AR913X_DDR_REG_FLUSH_USB 0x84
121#define AR913X_DDR_REG_FLUSH_WMAC 0x88
122
54eed4c7
GJ
123#define AR933X_DDR_REG_FLUSH_GE0 0x7c
124#define AR933X_DDR_REG_FLUSH_GE1 0x80
125#define AR933X_DDR_REG_FLUSH_USB 0x84
126#define AR933X_DDR_REG_FLUSH_WMAC 0x88
127
fce5cc6e
GJ
128#define AR934X_DDR_REG_FLUSH_GE0 0x9c
129#define AR934X_DDR_REG_FLUSH_GE1 0xa0
130#define AR934X_DDR_REG_FLUSH_USB 0xa4
131#define AR934X_DDR_REG_FLUSH_PCIE 0xa8
132#define AR934X_DDR_REG_FLUSH_WMAC 0xac
133
d4a67d9d
GJ
134/*
135 * PLL block
136 */
137#define AR71XX_PLL_REG_CPU_CONFIG 0x00
138#define AR71XX_PLL_REG_SEC_CONFIG 0x04
139#define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
140#define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
141
142#define AR71XX_PLL_DIV_SHIFT 3
143#define AR71XX_PLL_DIV_MASK 0x1f
144#define AR71XX_CPU_DIV_SHIFT 16
145#define AR71XX_CPU_DIV_MASK 0x3
146#define AR71XX_DDR_DIV_SHIFT 18
147#define AR71XX_DDR_DIV_MASK 0x3
148#define AR71XX_AHB_DIV_SHIFT 20
149#define AR71XX_AHB_DIV_MASK 0x7
150
151#define AR724X_PLL_REG_CPU_CONFIG 0x00
152#define AR724X_PLL_REG_PCIE_CONFIG 0x18
153
154#define AR724X_PLL_DIV_SHIFT 0
155#define AR724X_PLL_DIV_MASK 0x3ff
156#define AR724X_PLL_REF_DIV_SHIFT 10
157#define AR724X_PLL_REF_DIV_MASK 0xf
158#define AR724X_AHB_DIV_SHIFT 19
159#define AR724X_AHB_DIV_MASK 0x1
160#define AR724X_DDR_DIV_SHIFT 22
161#define AR724X_DDR_DIV_MASK 0x3
162
163#define AR913X_PLL_REG_CPU_CONFIG 0x00
164#define AR913X_PLL_REG_ETH_CONFIG 0x04
165#define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14
166#define AR913X_PLL_REG_ETH1_INT_CLOCK 0x18
167
168#define AR913X_PLL_DIV_SHIFT 0
169#define AR913X_PLL_DIV_MASK 0x3ff
170#define AR913X_DDR_DIV_SHIFT 22
171#define AR913X_DDR_DIV_MASK 0x3
172#define AR913X_AHB_DIV_SHIFT 19
173#define AR913X_AHB_DIV_MASK 0x1
174
04225e1d
GJ
175#define AR933X_PLL_CPU_CONFIG_REG 0x00
176#define AR933X_PLL_CLOCK_CTRL_REG 0x08
177
178#define AR933X_PLL_CPU_CONFIG_NINT_SHIFT 10
179#define AR933X_PLL_CPU_CONFIG_NINT_MASK 0x3f
180#define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT 16
181#define AR933X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
182#define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT 23
183#define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK 0x7
184
185#define AR933X_PLL_CLOCK_CTRL_BYPASS BIT(2)
186#define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT 5
187#define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK 0x3
188#define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT 10
189#define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK 0x3
190#define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT 15
191#define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK 0x7
192
8889612b
GJ
193#define AR934X_PLL_CPU_CONFIG_REG 0x00
194#define AR934X_PLL_DDR_CONFIG_REG 0x04
195#define AR934X_PLL_CPU_DDR_CLK_CTRL_REG 0x08
196
197#define AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
198#define AR934X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
199#define AR934X_PLL_CPU_CONFIG_NINT_SHIFT 6
200#define AR934X_PLL_CPU_CONFIG_NINT_MASK 0x3f
201#define AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT 12
202#define AR934X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
203#define AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19
204#define AR934X_PLL_CPU_CONFIG_OUTDIV_MASK 0x3
205
206#define AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT 0
207#define AR934X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff
208#define AR934X_PLL_DDR_CONFIG_NINT_SHIFT 10
209#define AR934X_PLL_DDR_CONFIG_NINT_MASK 0x3f
210#define AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT 16
211#define AR934X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f
212#define AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23
213#define AR934X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7
214
215#define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS BIT(2)
216#define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS BIT(3)
217#define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS BIT(4)
218#define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT 5
219#define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK 0x1f
220#define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT 10
221#define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK 0x1f
222#define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT 15
223#define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK 0x1f
224#define AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20)
225#define AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
226#define AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
227
41583c05
GJ
228#define QCA955X_PLL_CPU_CONFIG_REG 0x00
229#define QCA955X_PLL_DDR_CONFIG_REG 0x04
230#define QCA955X_PLL_CLK_CTRL_REG 0x08
231
232#define QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
233#define QCA955X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
234#define QCA955X_PLL_CPU_CONFIG_NINT_SHIFT 6
235#define QCA955X_PLL_CPU_CONFIG_NINT_MASK 0x3f
236#define QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT 12
237#define QCA955X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
238#define QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19
239#define QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK 0x3
240
241#define QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT 0
242#define QCA955X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff
243#define QCA955X_PLL_DDR_CONFIG_NINT_SHIFT 10
244#define QCA955X_PLL_DDR_CONFIG_NINT_MASK 0x3f
245#define QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT 16
246#define QCA955X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f
247#define QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23
248#define QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7
249
250#define QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS BIT(2)
251#define QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS BIT(3)
252#define QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS BIT(4)
253#define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT 5
254#define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK 0x1f
255#define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT 10
256#define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK 0x1f
257#define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT 15
258#define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK 0x1f
259#define QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20)
260#define QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
261#define QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
262
7e98aa46
GJ
263/*
264 * USB_CONFIG block
265 */
266#define AR71XX_USB_CTRL_REG_FLADJ 0x00
267#define AR71XX_USB_CTRL_REG_CONFIG 0x04
268
d4a67d9d
GJ
269/*
270 * RESET block
271 */
272#define AR71XX_RESET_REG_TIMER 0x00
273#define AR71XX_RESET_REG_TIMER_RELOAD 0x04
274#define AR71XX_RESET_REG_WDOG_CTRL 0x08
275#define AR71XX_RESET_REG_WDOG 0x0c
276#define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
277#define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
278#define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
279#define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
280#define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
281#define AR71XX_RESET_REG_RESET_MODULE 0x24
282#define AR71XX_RESET_REG_PERFC_CTRL 0x2c
283#define AR71XX_RESET_REG_PERFC0 0x30
284#define AR71XX_RESET_REG_PERFC1 0x34
285#define AR71XX_RESET_REG_REV_ID 0x90
286
287#define AR913X_RESET_REG_GLOBAL_INT_STATUS 0x18
288#define AR913X_RESET_REG_RESET_MODULE 0x1c
289#define AR913X_RESET_REG_PERF_CTRL 0x20
290#define AR913X_RESET_REG_PERFC0 0x24
291#define AR913X_RESET_REG_PERFC1 0x28
292
293#define AR724X_RESET_REG_RESET_MODULE 0x1c
294
7ee15d8a 295#define AR933X_RESET_REG_RESET_MODULE 0x1c
04225e1d
GJ
296#define AR933X_RESET_REG_BOOTSTRAP 0xac
297
42184768 298#define AR934X_RESET_REG_RESET_MODULE 0x1c
8889612b 299#define AR934X_RESET_REG_BOOTSTRAP 0xb0
fce5cc6e 300#define AR934X_RESET_REG_PCIE_WMAC_INT_STATUS 0xac
8889612b 301
41583c05 302#define QCA955X_RESET_REG_BOOTSTRAP 0xb0
53330332 303#define QCA955X_RESET_REG_EXT_INT_STATUS 0xac
41583c05 304
d2b4ac1e
GJ
305#define MISC_INT_ETHSW BIT(12)
306#define MISC_INT_TIMER4 BIT(10)
307#define MISC_INT_TIMER3 BIT(9)
308#define MISC_INT_TIMER2 BIT(8)
d4a67d9d
GJ
309#define MISC_INT_DMA BIT(7)
310#define MISC_INT_OHCI BIT(6)
311#define MISC_INT_PERFC BIT(5)
312#define MISC_INT_WDOG BIT(4)
313#define MISC_INT_UART BIT(3)
314#define MISC_INT_GPIO BIT(2)
315#define MISC_INT_ERROR BIT(1)
316#define MISC_INT_TIMER BIT(0)
317
318#define AR71XX_RESET_EXTERNAL BIT(28)
319#define AR71XX_RESET_FULL_CHIP BIT(24)
320#define AR71XX_RESET_CPU_NMI BIT(21)
321#define AR71XX_RESET_CPU_COLD BIT(20)
322#define AR71XX_RESET_DMA BIT(19)
323#define AR71XX_RESET_SLIC BIT(18)
324#define AR71XX_RESET_STEREO BIT(17)
325#define AR71XX_RESET_DDR BIT(16)
326#define AR71XX_RESET_GE1_MAC BIT(13)
327#define AR71XX_RESET_GE1_PHY BIT(12)
328#define AR71XX_RESET_USBSUS_OVERRIDE BIT(10)
329#define AR71XX_RESET_GE0_MAC BIT(9)
330#define AR71XX_RESET_GE0_PHY BIT(8)
331#define AR71XX_RESET_USB_OHCI_DLL BIT(6)
332#define AR71XX_RESET_USB_HOST BIT(5)
333#define AR71XX_RESET_USB_PHY BIT(4)
334#define AR71XX_RESET_PCI_BUS BIT(1)
335#define AR71XX_RESET_PCI_CORE BIT(0)
336
7e98aa46
GJ
337#define AR7240_RESET_USB_HOST BIT(5)
338#define AR7240_RESET_OHCI_DLL BIT(3)
339
d4a67d9d
GJ
340#define AR724X_RESET_GE1_MDIO BIT(23)
341#define AR724X_RESET_GE0_MDIO BIT(22)
342#define AR724X_RESET_PCIE_PHY_SERIAL BIT(10)
343#define AR724X_RESET_PCIE_PHY BIT(7)
344#define AR724X_RESET_PCIE BIT(6)
7e98aa46
GJ
345#define AR724X_RESET_USB_HOST BIT(5)
346#define AR724X_RESET_USB_PHY BIT(4)
347#define AR724X_RESET_USBSUS_OVERRIDE BIT(3)
d4a67d9d
GJ
348
349#define AR913X_RESET_AMBA2WMAC BIT(22)
7e98aa46
GJ
350#define AR913X_RESET_USBSUS_OVERRIDE BIT(10)
351#define AR913X_RESET_USB_HOST BIT(5)
352#define AR913X_RESET_USB_PHY BIT(4)
d4a67d9d 353
34cfcd26 354#define AR933X_RESET_WMAC BIT(11)
c279b775
GJ
355#define AR933X_RESET_USB_HOST BIT(5)
356#define AR933X_RESET_USB_PHY BIT(4)
357#define AR933X_RESET_USBSUS_OVERRIDE BIT(3)
358
00ffed58
GJ
359#define AR934X_RESET_USB_PHY_ANALOG BIT(11)
360#define AR934X_RESET_USB_HOST BIT(5)
361#define AR934X_RESET_USB_PHY BIT(4)
362#define AR934X_RESET_USBSUS_OVERRIDE BIT(3)
363
04225e1d
GJ
364#define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0)
365
8889612b
GJ
366#define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23)
367#define AR934X_BOOTSTRAP_SW_OPTION7 BIT(22)
368#define AR934X_BOOTSTRAP_SW_OPTION6 BIT(21)
369#define AR934X_BOOTSTRAP_SW_OPTION5 BIT(20)
370#define AR934X_BOOTSTRAP_SW_OPTION4 BIT(19)
371#define AR934X_BOOTSTRAP_SW_OPTION3 BIT(18)
372#define AR934X_BOOTSTRAP_SW_OPTION2 BIT(17)
373#define AR934X_BOOTSTRAP_SW_OPTION1 BIT(16)
374#define AR934X_BOOTSTRAP_USB_MODE_DEVICE BIT(7)
375#define AR934X_BOOTSTRAP_PCIE_RC BIT(6)
376#define AR934X_BOOTSTRAP_EJTAG_MODE BIT(5)
377#define AR934X_BOOTSTRAP_REF_CLK_40 BIT(4)
378#define AR934X_BOOTSTRAP_BOOT_FROM_SPI BIT(2)
379#define AR934X_BOOTSTRAP_SDRAM_DISABLED BIT(1)
380#define AR934X_BOOTSTRAP_DDR1 BIT(0)
381
41583c05
GJ
382#define QCA955X_BOOTSTRAP_REF_CLK_40 BIT(4)
383
fce5cc6e
GJ
384#define AR934X_PCIE_WMAC_INT_WMAC_MISC BIT(0)
385#define AR934X_PCIE_WMAC_INT_WMAC_TX BIT(1)
386#define AR934X_PCIE_WMAC_INT_WMAC_RXLP BIT(2)
387#define AR934X_PCIE_WMAC_INT_WMAC_RXHP BIT(3)
388#define AR934X_PCIE_WMAC_INT_PCIE_RC BIT(4)
389#define AR934X_PCIE_WMAC_INT_PCIE_RC0 BIT(5)
390#define AR934X_PCIE_WMAC_INT_PCIE_RC1 BIT(6)
391#define AR934X_PCIE_WMAC_INT_PCIE_RC2 BIT(7)
392#define AR934X_PCIE_WMAC_INT_PCIE_RC3 BIT(8)
393#define AR934X_PCIE_WMAC_INT_WMAC_ALL \
394 (AR934X_PCIE_WMAC_INT_WMAC_MISC | AR934X_PCIE_WMAC_INT_WMAC_TX | \
395 AR934X_PCIE_WMAC_INT_WMAC_RXLP | AR934X_PCIE_WMAC_INT_WMAC_RXHP)
396
397#define AR934X_PCIE_WMAC_INT_PCIE_ALL \
398 (AR934X_PCIE_WMAC_INT_PCIE_RC | AR934X_PCIE_WMAC_INT_PCIE_RC0 | \
399 AR934X_PCIE_WMAC_INT_PCIE_RC1 | AR934X_PCIE_WMAC_INT_PCIE_RC2 | \
400 AR934X_PCIE_WMAC_INT_PCIE_RC3)
401
53330332
GJ
402#define QCA955X_EXT_INT_WMAC_MISC BIT(0)
403#define QCA955X_EXT_INT_WMAC_TX BIT(1)
404#define QCA955X_EXT_INT_WMAC_RXLP BIT(2)
405#define QCA955X_EXT_INT_WMAC_RXHP BIT(3)
406#define QCA955X_EXT_INT_PCIE_RC1 BIT(4)
407#define QCA955X_EXT_INT_PCIE_RC1_INT0 BIT(5)
408#define QCA955X_EXT_INT_PCIE_RC1_INT1 BIT(6)
409#define QCA955X_EXT_INT_PCIE_RC1_INT2 BIT(7)
410#define QCA955X_EXT_INT_PCIE_RC1_INT3 BIT(8)
411#define QCA955X_EXT_INT_PCIE_RC2 BIT(12)
412#define QCA955X_EXT_INT_PCIE_RC2_INT0 BIT(13)
413#define QCA955X_EXT_INT_PCIE_RC2_INT1 BIT(14)
414#define QCA955X_EXT_INT_PCIE_RC2_INT2 BIT(15)
415#define QCA955X_EXT_INT_PCIE_RC2_INT3 BIT(16)
416#define QCA955X_EXT_INT_USB1 BIT(24)
417#define QCA955X_EXT_INT_USB2 BIT(28)
418
419#define QCA955X_EXT_INT_WMAC_ALL \
420 (QCA955X_EXT_INT_WMAC_MISC | QCA955X_EXT_INT_WMAC_TX | \
421 QCA955X_EXT_INT_WMAC_RXLP | QCA955X_EXT_INT_WMAC_RXHP)
422
423#define QCA955X_EXT_INT_PCIE_RC1_ALL \
424 (QCA955X_EXT_INT_PCIE_RC1 | QCA955X_EXT_INT_PCIE_RC1_INT0 | \
425 QCA955X_EXT_INT_PCIE_RC1_INT1 | QCA955X_EXT_INT_PCIE_RC1_INT2 | \
426 QCA955X_EXT_INT_PCIE_RC1_INT3)
427
428#define QCA955X_EXT_INT_PCIE_RC2_ALL \
429 (QCA955X_EXT_INT_PCIE_RC2 | QCA955X_EXT_INT_PCIE_RC2_INT0 | \
430 QCA955X_EXT_INT_PCIE_RC2_INT1 | QCA955X_EXT_INT_PCIE_RC2_INT2 | \
431 QCA955X_EXT_INT_PCIE_RC2_INT3)
432
d4a67d9d
GJ
433#define REV_ID_MAJOR_MASK 0xfff0
434#define REV_ID_MAJOR_AR71XX 0x00a0
435#define REV_ID_MAJOR_AR913X 0x00b0
436#define REV_ID_MAJOR_AR7240 0x00c0
437#define REV_ID_MAJOR_AR7241 0x0100
438#define REV_ID_MAJOR_AR7242 0x1100
6d1c8fde
GJ
439#define REV_ID_MAJOR_AR9330 0x0110
440#define REV_ID_MAJOR_AR9331 0x1110
703327dd
GJ
441#define REV_ID_MAJOR_AR9341 0x0120
442#define REV_ID_MAJOR_AR9342 0x1120
443#define REV_ID_MAJOR_AR9344 0x2120
90898779
GJ
444#define REV_ID_MAJOR_QCA9556 0x0130
445#define REV_ID_MAJOR_QCA9558 0x1130
d4a67d9d
GJ
446
447#define AR71XX_REV_ID_MINOR_MASK 0x3
448#define AR71XX_REV_ID_MINOR_AR7130 0x0
449#define AR71XX_REV_ID_MINOR_AR7141 0x1
450#define AR71XX_REV_ID_MINOR_AR7161 0x2
451#define AR71XX_REV_ID_REVISION_MASK 0x3
452#define AR71XX_REV_ID_REVISION_SHIFT 2
453
454#define AR913X_REV_ID_MINOR_MASK 0x3
455#define AR913X_REV_ID_MINOR_AR9130 0x0
456#define AR913X_REV_ID_MINOR_AR9132 0x1
457#define AR913X_REV_ID_REVISION_MASK 0x3
458#define AR913X_REV_ID_REVISION_SHIFT 2
459
6d1c8fde
GJ
460#define AR933X_REV_ID_REVISION_MASK 0x3
461
d4a67d9d
GJ
462#define AR724X_REV_ID_REVISION_MASK 0x3
463
d8411466
GJ
464#define AR934X_REV_ID_REVISION_MASK 0xf
465
2e6c91e3
GJ
466#define QCA955X_REV_ID_REVISION_MASK 0xf
467
d4a67d9d
GJ
468/*
469 * SPI block
470 */
471#define AR71XX_SPI_REG_FS 0x00 /* Function Select */
472#define AR71XX_SPI_REG_CTRL 0x04 /* SPI Control */
473#define AR71XX_SPI_REG_IOC 0x08 /* SPI I/O Control */
474#define AR71XX_SPI_REG_RDS 0x0c /* Read Data Shift */
475
476#define AR71XX_SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
477
478#define AR71XX_SPI_CTRL_RD BIT(6) /* Remap Disable */
479#define AR71XX_SPI_CTRL_DIV_MASK 0x3f
480
481#define AR71XX_SPI_IOC_DO BIT(0) /* Data Out pin */
482#define AR71XX_SPI_IOC_CLK BIT(8) /* CLK pin */
483#define AR71XX_SPI_IOC_CS(n) BIT(16 + (n))
484#define AR71XX_SPI_IOC_CS0 AR71XX_SPI_IOC_CS(0)
485#define AR71XX_SPI_IOC_CS1 AR71XX_SPI_IOC_CS(1)
486#define AR71XX_SPI_IOC_CS2 AR71XX_SPI_IOC_CS(2)
487#define AR71XX_SPI_IOC_CS_ALL (AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \
488 AR71XX_SPI_IOC_CS2)
489
6eae43c5
GJ
490/*
491 * GPIO block
492 */
493#define AR71XX_GPIO_REG_OE 0x00
494#define AR71XX_GPIO_REG_IN 0x04
495#define AR71XX_GPIO_REG_OUT 0x08
496#define AR71XX_GPIO_REG_SET 0x0c
497#define AR71XX_GPIO_REG_CLEAR 0x10
498#define AR71XX_GPIO_REG_INT_MODE 0x14
499#define AR71XX_GPIO_REG_INT_TYPE 0x18
500#define AR71XX_GPIO_REG_INT_POLARITY 0x1c
501#define AR71XX_GPIO_REG_INT_PENDING 0x20
502#define AR71XX_GPIO_REG_INT_ENABLE 0x24
503#define AR71XX_GPIO_REG_FUNC 0x28
504
8838becd
GJ
505#define AR934X_GPIO_REG_FUNC 0x6c
506
6eae43c5 507#define AR71XX_GPIO_COUNT 16
b4da14ab
GJ
508#define AR7240_GPIO_COUNT 18
509#define AR7241_GPIO_COUNT 20
6eae43c5 510#define AR913X_GPIO_COUNT 22
fdfbcf47 511#define AR933X_GPIO_COUNT 30
5b5b544e 512#define AR934X_GPIO_COUNT 23
f818ca3e 513#define QCA955X_GPIO_COUNT 24
6eae43c5 514
97541ccf
GJ
515/*
516 * SRIF block
517 */
518#define AR934X_SRIF_CPU_DPLL1_REG 0x1c0
519#define AR934X_SRIF_CPU_DPLL2_REG 0x1c4
520#define AR934X_SRIF_CPU_DPLL3_REG 0x1c8
521
522#define AR934X_SRIF_DDR_DPLL1_REG 0x240
523#define AR934X_SRIF_DDR_DPLL2_REG 0x244
524#define AR934X_SRIF_DDR_DPLL3_REG 0x248
525
526#define AR934X_SRIF_DPLL1_REFDIV_SHIFT 27
527#define AR934X_SRIF_DPLL1_REFDIV_MASK 0x1f
528#define AR934X_SRIF_DPLL1_NINT_SHIFT 18
529#define AR934X_SRIF_DPLL1_NINT_MASK 0x1ff
530#define AR934X_SRIF_DPLL1_NFRAC_MASK 0x0003ffff
531
532#define AR934X_SRIF_DPLL2_LOCAL_PLL BIT(30)
533#define AR934X_SRIF_DPLL2_OUTDIV_SHIFT 13
534#define AR934X_SRIF_DPLL2_OUTDIV_MASK 0x7
535
d4a67d9d 536#endif /* __ASM_MACH_AR71XX_REGS_H */
This page took 0.146373 seconds and 5 git commands to generate.