MIPS: Netlogic: Add support for XLP 3XX cores
[deliverable/linux.git] / arch / mips / netlogic / common / smp.c
CommitLineData
5c642506
J
1/*
2 * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
3 * reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the NetLogic
9 * license below:
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 *
15 * 1. Redistributions of source code must retain the above copyright
16 * notice, this list of conditions and the following disclaimer.
17 * 2. Redistributions in binary form must reproduce the above copyright
18 * notice, this list of conditions and the following disclaimer in
19 * the documentation and/or other materials provided with the
20 * distribution.
21 *
22 * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
35#include <linux/kernel.h>
36#include <linux/delay.h>
37#include <linux/init.h>
38#include <linux/smp.h>
39#include <linux/irq.h>
40
41#include <asm/mmu_context.h>
42
43#include <asm/netlogic/interrupt.h>
44#include <asm/netlogic/mips-extns.h>
0c965407
J
45#include <asm/netlogic/haldefs.h>
46#include <asm/netlogic/common.h>
5c642506 47
65040e22
J
48#if defined(CONFIG_CPU_XLP)
49#include <asm/netlogic/xlp-hal/iomap.h>
66d29985 50#include <asm/netlogic/xlp-hal/xlp.h>
65040e22
J
51#include <asm/netlogic/xlp-hal/pic.h>
52#elif defined(CONFIG_CPU_XLR)
5c642506
J
53#include <asm/netlogic/xlr/iomap.h>
54#include <asm/netlogic/xlr/pic.h>
66d29985 55#include <asm/netlogic/xlr/xlr.h>
65040e22
J
56#else
57#error "Unknown CPU"
58#endif
5c642506 59
0c965407 60void nlm_send_ipi_single(int logical_cpu, unsigned int action)
5c642506
J
61{
62 int cpu = cpu_logical_map(logical_cpu);
5c642506
J
63
64 if (action & SMP_CALL_FUNCTION)
0c965407
J
65 nlm_pic_send_ipi(nlm_pic_base, cpu, IRQ_IPI_SMP_FUNCTION, 0);
66 if (action & SMP_RESCHEDULE_YOURSELF)
67 nlm_pic_send_ipi(nlm_pic_base, cpu, IRQ_IPI_SMP_RESCHEDULE, 0);
5c642506
J
68}
69
70void nlm_send_ipi_mask(const struct cpumask *mask, unsigned int action)
71{
72 int cpu;
73
74 for_each_cpu(cpu, mask) {
0c965407 75 nlm_send_ipi_single(cpu, action);
5c642506
J
76 }
77}
78
79/* IRQ_IPI_SMP_FUNCTION Handler */
80void nlm_smp_function_ipi_handler(unsigned int irq, struct irq_desc *desc)
81{
0c965407 82 write_c0_eirr(1ull << irq);
65040e22 83 smp_call_function_interrupt();
5c642506
J
84}
85
86/* IRQ_IPI_SMP_RESCHEDULE handler */
87void nlm_smp_resched_ipi_handler(unsigned int irq, struct irq_desc *desc)
88{
0c965407 89 write_c0_eirr(1ull << irq);
65040e22 90 scheduler_ipi();
5c642506
J
91}
92
93/*
94 * Called before going into mips code, early cpu init
95 */
0c965407 96void nlm_early_init_secondary(int cpu)
5c642506 97{
65040e22 98 change_c0_config(CONF_CM_CMASK, 0x3);
5c642506 99 write_c0_ebase((uint32_t)nlm_common_ebase);
65040e22
J
100#ifdef CONFIG_CPU_XLP
101 if (hard_smp_processor_id() % 4 == 0)
0c965407
J
102 xlp_mmu_init();
103#endif
5c642506
J
104}
105
106/*
107 * Code to run on secondary just after probing the CPU
108 */
109static void __cpuinit nlm_init_secondary(void)
110{
111 nlm_smp_irq_init();
112}
113
114void nlm_smp_finish(void)
115{
116#ifdef notyet
117 nlm_common_msgring_cpu_init();
118#endif
39263eeb 119 local_irq_enable();
5c642506
J
120}
121
122void nlm_cpus_done(void)
123{
124}
125
126/*
127 * Boot all other cpus in the system, initialize them, and bring them into
128 * the boot function
129 */
5c642506
J
130int nlm_cpu_ready[NR_CPUS];
131unsigned long nlm_next_gp;
132unsigned long nlm_next_sp;
66d29985 133
5c642506
J
134cpumask_t phys_cpu_present_map;
135
136void nlm_boot_secondary(int logical_cpu, struct task_struct *idle)
137{
138 unsigned long gp = (unsigned long)task_thread_info(idle);
139 unsigned long sp = (unsigned long)__KSTK_TOS(idle);
140 int cpu = cpu_logical_map(logical_cpu);
141
142 nlm_next_sp = sp;
143 nlm_next_gp = gp;
144
145 /* barrier */
146 __sync();
66d29985 147 nlm_pic_send_ipi(nlm_pic_base, cpu, 1, 1);
5c642506
J
148}
149
150void __init nlm_smp_setup(void)
151{
152 unsigned int boot_cpu;
153 int num_cpus, i;
154
155 boot_cpu = hard_smp_processor_id();
156 cpus_clear(phys_cpu_present_map);
157
158 cpu_set(boot_cpu, phys_cpu_present_map);
159 __cpu_number_map[boot_cpu] = 0;
160 __cpu_logical_map[0] = boot_cpu;
161 cpu_set(0, cpu_possible_map);
162
163 num_cpus = 1;
164 for (i = 0; i < NR_CPUS; i++) {
b2788965 165 /*
0c965407
J
166 * nlm_cpu_ready array is not set for the boot_cpu,
167 * it is only set for ASPs (see smpboot.S)
b2788965 168 */
5c642506
J
169 if (nlm_cpu_ready[i]) {
170 cpu_set(i, phys_cpu_present_map);
171 __cpu_number_map[i] = num_cpus;
172 __cpu_logical_map[num_cpus] = i;
173 cpu_set(num_cpus, cpu_possible_map);
174 ++num_cpus;
175 }
176 }
177
178 pr_info("Phys CPU present map: %lx, possible map %lx\n",
179 (unsigned long)phys_cpu_present_map.bits[0],
180 (unsigned long)cpu_possible_map.bits[0]);
181
182 pr_info("Detected %i Slave CPU(s)\n", num_cpus);
66d29985 183 nlm_set_nmi_handler(nlm_boot_secondary_cpus);
5c642506
J
184}
185
186void nlm_prepare_cpus(unsigned int max_cpus)
187{
188}
189
66d29985
J
190static int nlm_parse_cpumask(u32 cpu_mask)
191{
192 uint32_t core0_thr_mask, core_thr_mask;
193 int threadmode, i;
194
195 core0_thr_mask = cpu_mask & 0xf;
196 switch (core0_thr_mask) {
197 case 1:
198 nlm_threads_per_core = 1;
199 threadmode = 0;
200 break;
201 case 3:
202 nlm_threads_per_core = 2;
203 threadmode = 2;
204 break;
205 case 0xf:
206 nlm_threads_per_core = 4;
207 threadmode = 3;
208 break;
209 default:
210 goto unsupp;
211 }
212
213 /* Verify other cores CPU masks */
214 nlm_coremask = 1;
215 nlm_cpumask = core0_thr_mask;
216 for (i = 1; i < 8; i++) {
217 core_thr_mask = (cpu_mask >> (i * 4)) & 0xf;
218 if (core_thr_mask) {
219 if (core_thr_mask != core0_thr_mask)
220 goto unsupp;
221 nlm_coremask |= 1 << i;
222 nlm_cpumask |= core0_thr_mask << (4 * i);
223 }
224 }
225 return threadmode;
226
227unsupp:
228 panic("Unsupported CPU mask %x\n", cpu_mask);
229 return 0;
230}
231
232int __cpuinit nlm_wakeup_secondary_cpus(u32 wakeup_mask)
233{
234 unsigned long reset_vec;
235 char *reset_data;
236 int threadmode;
237
238 /* Update reset entry point with CPU init code */
239 reset_vec = CKSEG1ADDR(RESET_VEC_PHYS);
240 memcpy((void *)reset_vec, (void *)nlm_reset_entry,
241 (nlm_reset_entry_end - nlm_reset_entry));
242
243 /* verify the mask and setup core config variables */
244 threadmode = nlm_parse_cpumask(wakeup_mask);
245
246 /* Setup CPU init parameters */
247 reset_data = (char *)CKSEG1ADDR(RESET_DATA_PHYS);
248 *(int *)(reset_data + BOOT_THREAD_MODE) = threadmode;
249
250#ifdef CONFIG_CPU_XLP
251 xlp_wakeup_secondary_cpus();
252#else
253 xlr_wakeup_secondary_cpus();
254#endif
255 return 0;
256}
257
5c642506
J
258struct plat_smp_ops nlm_smp_ops = {
259 .send_ipi_single = nlm_send_ipi_single,
260 .send_ipi_mask = nlm_send_ipi_mask,
261 .init_secondary = nlm_init_secondary,
262 .smp_finish = nlm_smp_finish,
263 .cpus_done = nlm_cpus_done,
264 .boot_secondary = nlm_boot_secondary,
265 .smp_setup = nlm_smp_setup,
266 .prepare_cpus = nlm_prepare_cpus,
267};
This page took 0.061022 seconds and 5 git commands to generate.