powerpc/eeh: Move PE state constants around
[deliverable/linux.git] / arch / powerpc / include / asm / eeh.h
CommitLineData
172ca926 1/*
1da177e4 2 * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation.
cb3bc9d0 3 * Copyright 2001-2012 IBM Corporation.
1da177e4
LT
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
172ca926 9 *
1da177e4
LT
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
172ca926 14 *
1da177e4
LT
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
8b8da358
BH
20#ifndef _POWERPC_EEH_H
21#define _POWERPC_EEH_H
88ced031 22#ifdef __KERNEL__
1da177e4 23
1da177e4
LT
24#include <linux/init.h>
25#include <linux/list.h>
26#include <linux/string.h>
5a71978e 27#include <linux/time.h>
05ec424e 28#include <linux/atomic.h>
1da177e4 29
ed3e81ff
GS
30#include <uapi/asm/eeh.h>
31
1da177e4 32struct pci_dev;
827c1a6c 33struct pci_bus;
e8e9b34c 34struct pci_dn;
1da177e4
LT
35
36#ifdef CONFIG_EEH
37
8a5ad356 38/* EEH subsystem flags */
dc561fb9
GS
39#define EEH_ENABLED 0x01 /* EEH enabled */
40#define EEH_FORCE_DISABLED 0x02 /* EEH disabled */
41#define EEH_PROBE_MODE_DEV 0x04 /* From PCI device */
42#define EEH_PROBE_MODE_DEVTREE 0x08 /* From device tree */
2aa5cf9e
GS
43#define EEH_VALID_PE_ZERO 0x10 /* PE#0 is valid */
44#define EEH_ENABLE_IO_FOR_LOG 0x20 /* Enable IO for log */
45#define EEH_EARLY_DUMP_LOG 0x40 /* Dump log immediately */
8a5ad356 46
26833a50
GS
47/*
48 * Delay for PE reset, all in ms
49 *
50 * PCI specification has reset hold time of 100 milliseconds.
51 * We have 250 milliseconds here. The PCI bus settlement time
52 * is specified as 1.5 seconds and we have 1.8 seconds.
53 */
54#define EEH_PE_RST_HOLD_TIME 250
55#define EEH_PE_RST_SETTLE_TIME 1800
56
968f968f
GS
57/*
58 * The struct is used to trace PE related EEH functionality.
59 * In theory, there will have one instance of the struct to
60 * be created against particular PE. In nature, PEs corelate
61 * to each other. the struct has to reflect that hierarchy in
62 * order to easily pick up those affected PEs when one particular
63 * PE has EEH errors.
64 *
65 * Also, one particular PE might be composed of PCI device, PCI
66 * bus and its subordinate components. The struct also need ship
67 * the information. Further more, one particular PE is only meaingful
68 * in the corresponding PHB. Therefore, the root PEs should be created
69 * against existing PHBs in on-to-one fashion.
70 */
5efc3ad7
GS
71#define EEH_PE_INVALID (1 << 0) /* Invalid */
72#define EEH_PE_PHB (1 << 1) /* PHB PE */
73#define EEH_PE_DEVICE (1 << 2) /* Device PE */
74#define EEH_PE_BUS (1 << 3) /* Bus PE */
968f968f
GS
75
76#define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */
77#define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */
8a6b3710 78#define EEH_PE_CFG_BLOCKED (1 << 2) /* Block config access */
28bf36f9 79#define EEH_PE_RESET (1 << 3) /* PE reset in progress */
968f968f 80
807a827d 81#define EEH_PE_KEEP (1 << 8) /* Keep PE on hotplug */
b6541db1 82#define EEH_PE_CFG_RESTRICTED (1 << 9) /* Block config on error */
432227e9 83#define EEH_PE_REMOVED (1 << 10) /* Removed permanently */
807a827d 84
968f968f
GS
85struct eeh_pe {
86 int type; /* PE type: PHB/Bus/Device */
87 int state; /* PE EEH dependent mode */
88 int config_addr; /* Traditional PCI address */
89 int addr; /* PE configuration address */
90 struct pci_controller *phb; /* Associated PHB */
8cdb2833 91 struct pci_bus *bus; /* Top PCI bus for bus PE */
968f968f
GS
92 int check_count; /* Times of ignored error */
93 int freeze_count; /* Times of froze up */
5a71978e 94 struct timeval tstamp; /* Time on first-time freeze */
968f968f 95 int false_positives; /* Times of reported #ff's */
05ec424e 96 atomic_t pass_dev_cnt; /* Count of passed through devs */
968f968f 97 struct eeh_pe *parent; /* Parent PE */
bb593c00 98 void *data; /* PE auxillary data */
968f968f
GS
99 struct list_head child_list; /* Link PE to the child list */
100 struct list_head edevs; /* Link list of EEH devices */
101 struct list_head child; /* Child PEs */
102};
103
9feed42e
GS
104#define eeh_pe_for_each_dev(pe, edev, tmp) \
105 list_for_each_entry_safe(edev, tmp, &pe->edevs, list)
5b663529 106
05ec424e
GS
107static inline bool eeh_pe_passed(struct eeh_pe *pe)
108{
109 return pe ? !!atomic_read(&pe->pass_dev_cnt) : false;
110}
111
eb740b5f
GS
112/*
113 * The struct is used to trace EEH state for the associated
114 * PCI device node or PCI device. In future, it might
115 * represent PE as well so that the EEH device to form
116 * another tree except the currently existing tree of PCI
117 * buses and PCI devices
118 */
4b83bd45
GS
119#define EEH_DEV_BRIDGE (1 << 0) /* PCI bridge */
120#define EEH_DEV_ROOT_PORT (1 << 1) /* PCIe root port */
121#define EEH_DEV_DS_PORT (1 << 2) /* Downstream port */
122#define EEH_DEV_IRQ_DISABLED (1 << 3) /* Interrupt disabled */
123#define EEH_DEV_DISCONNECTED (1 << 4) /* Removing from PE */
eb740b5f 124
f26c7a03
GS
125#define EEH_DEV_NO_HANDLER (1 << 8) /* No error handler */
126#define EEH_DEV_SYSFS (1 << 9) /* Sysfs created */
d2b0f6f7 127#define EEH_DEV_REMOVED (1 << 10) /* Removed permanently */
ab55d218 128
eb740b5f
GS
129struct eeh_dev {
130 int mode; /* EEH mode */
131 int class_code; /* Class code of the device */
132 int config_addr; /* Config address */
133 int pe_config_addr; /* PE config address */
eb740b5f 134 u32 config_space[16]; /* Saved PCI config space */
2a18dfc6
GS
135 int pcix_cap; /* Saved PCIx capability */
136 int pcie_cap; /* Saved PCIe capability */
137 int aer_cap; /* Saved AER capability */
968f968f
GS
138 struct eeh_pe *pe; /* Associated PE */
139 struct list_head list; /* Form link list in the PE */
eb740b5f 140 struct pci_controller *phb; /* Associated PHB */
e8e9b34c 141 struct pci_dn *pdn; /* Associated PCI device node */
eb740b5f 142 struct pci_dev *pdev; /* Associated PCI device */
f5c57710 143 struct pci_bus *bus; /* PCI bus for partial hotplug */
eb740b5f
GS
144};
145
e8e9b34c
GS
146static inline struct pci_dn *eeh_dev_to_pdn(struct eeh_dev *edev)
147{
148 return edev ? edev->pdn : NULL;
149}
150
eb740b5f
GS
151static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev)
152{
2d5c1216 153 return edev ? edev->pdev : NULL;
eb740b5f
GS
154}
155
2a58222f
WY
156static inline struct eeh_pe *eeh_dev_to_pe(struct eeh_dev* edev)
157{
158 return edev ? edev->pe : NULL;
159}
160
7e4e7867
GS
161/* Return values from eeh_ops::next_error */
162enum {
163 EEH_NEXT_ERR_NONE = 0,
164 EEH_NEXT_ERR_INF,
165 EEH_NEXT_ERR_FROZEN_PE,
166 EEH_NEXT_ERR_FENCED_PHB,
167 EEH_NEXT_ERR_DEAD_PHB,
168 EEH_NEXT_ERR_DEAD_IOC
169};
170
aa1e6374
GS
171/*
172 * The struct is used to trace the registered EEH operation
173 * callback functions. Actually, those operation callback
174 * functions are heavily platform dependent. That means the
175 * platform should register its own EEH operation callback
176 * functions before any EEH further operations.
177 */
8fb8f709
GS
178#define EEH_OPT_DISABLE 0 /* EEH disable */
179#define EEH_OPT_ENABLE 1 /* EEH enable */
180#define EEH_OPT_THAW_MMIO 2 /* MMIO enable */
181#define EEH_OPT_THAW_DMA 3 /* DMA enable */
0d5ee520 182#define EEH_OPT_FREEZE_PE 4 /* Freeze PE */
eb594a47
GS
183#define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */
184#define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */
185#define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */
186#define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */
187#define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */
188#define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */
189#define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */
2652481f
GS
190#define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */
191#define EEH_RESET_HOT 1 /* Hot reset */
192#define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */
8d633291
GS
193#define EEH_LOG_TEMP 1 /* EEH temporary error log */
194#define EEH_LOG_PERM 2 /* EEH permanent error log */
eb594a47 195
aa1e6374
GS
196struct eeh_ops {
197 char *name;
198 int (*init)(void);
21fd21f5 199 int (*post_init)(void);
ff57b454 200 void* (*probe)(struct pci_dn *pdn, void *data);
371a395d
GS
201 int (*set_option)(struct eeh_pe *pe, int option);
202 int (*get_pe_addr)(struct eeh_pe *pe);
203 int (*get_state)(struct eeh_pe *pe, int *state);
204 int (*reset)(struct eeh_pe *pe, int option);
205 int (*wait_state)(struct eeh_pe *pe, int max_wait);
206 int (*get_log)(struct eeh_pe *pe, int severity, char *drv_log, unsigned long len);
207 int (*configure_bridge)(struct eeh_pe *pe);
131c123a
GS
208 int (*err_inject)(struct eeh_pe *pe, int type, int func,
209 unsigned long addr, unsigned long mask);
0bd78587
GS
210 int (*read_config)(struct pci_dn *pdn, int where, int size, u32 *val);
211 int (*write_config)(struct pci_dn *pdn, int where, int size, u32 val);
8a6b1bc7 212 int (*next_error)(struct eeh_pe **pe);
0bd78587 213 int (*restore_config)(struct pci_dn *pdn);
aa1e6374
GS
214};
215
8a5ad356 216extern int eeh_subsystem_flags;
1b28f170 217extern int eeh_max_freezes;
aa1e6374 218extern struct eeh_ops *eeh_ops;
4907581d 219extern raw_spinlock_t confirm_error_lock;
d7bb8862 220
05b1721d 221static inline void eeh_add_flag(int flag)
2ec5a0ad 222{
05b1721d 223 eeh_subsystem_flags |= flag;
2ec5a0ad
GS
224}
225
05b1721d 226static inline void eeh_clear_flag(int flag)
2ec5a0ad 227{
05b1721d 228 eeh_subsystem_flags &= ~flag;
2ec5a0ad
GS
229}
230
05b1721d 231static inline bool eeh_has_flag(int flag)
d7bb8862 232{
05b1721d 233 return !!(eeh_subsystem_flags & flag);
d7bb8862
GS
234}
235
05b1721d 236static inline bool eeh_enabled(void)
d7bb8862 237{
05b1721d
GS
238 if (eeh_has_flag(EEH_FORCE_DISABLED) ||
239 !eeh_has_flag(EEH_ENABLED))
240 return false;
d7bb8862 241
05b1721d 242 return true;
d7bb8862 243}
646a8499 244
4907581d
GS
245static inline void eeh_serialize_lock(unsigned long *flags)
246{
247 raw_spin_lock_irqsave(&confirm_error_lock, *flags);
248}
249
250static inline void eeh_serialize_unlock(unsigned long flags)
251{
252 raw_spin_unlock_irqrestore(&confirm_error_lock, flags);
253}
254
22f4ab12 255typedef void *(*eeh_traverse_func)(void *data, void *flag);
bb593c00 256void eeh_set_pe_aux_size(int size);
cad5cef6 257int eeh_phb_pe_create(struct pci_controller *phb);
9ff67433 258struct eeh_pe *eeh_phb_pe_get(struct pci_controller *phb);
01566808 259struct eeh_pe *eeh_pe_get(struct eeh_dev *edev);
9b84348c 260int eeh_add_to_parent_pe(struct eeh_dev *edev);
807a827d 261int eeh_rmv_from_parent_pe(struct eeh_dev *edev);
5a71978e 262void eeh_pe_update_time_stamp(struct eeh_pe *pe);
f5c57710
GS
263void *eeh_pe_traverse(struct eeh_pe *root,
264 eeh_traverse_func fn, void *flag);
9e6d2cf6
GS
265void *eeh_pe_dev_traverse(struct eeh_pe *root,
266 eeh_traverse_func fn, void *flag);
267void eeh_pe_restore_bars(struct eeh_pe *pe);
357b2f3d 268const char *eeh_pe_loc_get(struct eeh_pe *pe);
9b3c76f0 269struct pci_bus *eeh_pe_bus_get(struct eeh_pe *pe);
55037d17 270
e8e9b34c 271void *eeh_dev_init(struct pci_dn *pdn, void *data);
cad5cef6 272void eeh_dev_phb_init_dynamic(struct pci_controller *phb);
eeb6361f 273int eeh_init(void);
aa1e6374
GS
274int __init eeh_ops_register(struct eeh_ops *ops);
275int __exit eeh_ops_unregister(const char *name);
3e938052 276int eeh_check_failure(const volatile void __iomem *token);
f8f7d63f 277int eeh_dev_check_failure(struct eeh_dev *edev);
eeb6361f 278void eeh_addr_cache_build(void);
ff57b454
GS
279void eeh_add_device_early(struct pci_dn *);
280void eeh_add_device_tree_early(struct pci_dn *);
f2856491 281void eeh_add_device_late(struct pci_dev *);
827c1a6c 282void eeh_add_device_tree_late(struct pci_bus *);
6a040ce7 283void eeh_add_sysfs_files(struct pci_bus *);
807a827d 284void eeh_remove_device(struct pci_dev *);
4eeeff0e 285int eeh_unfreeze_pe(struct eeh_pe *pe, bool sw_state);
5cfb20b9 286int eeh_pe_reset_and_recover(struct eeh_pe *pe);
212d16cd
GS
287int eeh_dev_open(struct pci_dev *pdev);
288void eeh_dev_release(struct pci_dev *pdev);
289struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group);
290int eeh_pe_set_option(struct eeh_pe *pe, int option);
291int eeh_pe_get_state(struct eeh_pe *pe);
292int eeh_pe_reset(struct eeh_pe *pe, int option);
293int eeh_pe_configure(struct eeh_pe *pe);
e2a296ee 294
1da177e4
LT
295/**
296 * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure.
297 *
298 * If this macro yields TRUE, the caller relays to eeh_check_failure()
299 * which does further tests out of line.
300 */
2ec5a0ad 301#define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_enabled())
1da177e4
LT
302
303/*
304 * Reads from a device which has been isolated by EEH will return
305 * all 1s. This macro gives an all-1s value of the given size (in
306 * bytes: 1, 2, or 4) for comparing with the result of a read.
307 */
308#define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8))
309
310#else /* !CONFIG_EEH */
eb740b5f 311
2ec5a0ad
GS
312static inline bool eeh_enabled(void)
313{
314 return false;
315}
316
51fb5f56
GS
317static inline int eeh_init(void)
318{
319 return 0;
320}
321
e8e9b34c 322static inline void *eeh_dev_init(struct pci_dn *pdn, void *data)
eb740b5f
GS
323{
324 return NULL;
325}
326
327static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { }
328
3e938052 329static inline int eeh_check_failure(const volatile void __iomem *token)
1da177e4 330{
3e938052 331 return 0;
1da177e4
LT
332}
333
f8f7d63f 334#define eeh_dev_check_failure(x) (0)
1da177e4 335
3ab96a02 336static inline void eeh_addr_cache_build(void) { }
1da177e4 337
ff57b454 338static inline void eeh_add_device_early(struct pci_dn *pdn) { }
f2856491 339
ff57b454 340static inline void eeh_add_device_tree_early(struct pci_dn *pdn) { }
022930eb 341
f2856491
GS
342static inline void eeh_add_device_late(struct pci_dev *dev) { }
343
827c1a6c
JR
344static inline void eeh_add_device_tree_late(struct pci_bus *bus) { }
345
6a040ce7
TLSC
346static inline void eeh_add_sysfs_files(struct pci_bus *bus) { }
347
807a827d 348static inline void eeh_remove_device(struct pci_dev *dev) { }
646a8499 349
1da177e4
LT
350#define EEH_POSSIBLE_ERROR(val, type) (0)
351#define EEH_IO_ERROR_VALUE(size) (-1UL)
352#endif /* CONFIG_EEH */
353
8b8da358 354#ifdef CONFIG_PPC64
172ca926 355/*
1da177e4
LT
356 * MMIO read/write operations with EEH support.
357 */
358static inline u8 eeh_readb(const volatile void __iomem *addr)
359{
360 u8 val = in_8(addr);
361 if (EEH_POSSIBLE_ERROR(val, u8))
3e938052 362 eeh_check_failure(addr);
1da177e4
LT
363 return val;
364}
1da177e4
LT
365
366static inline u16 eeh_readw(const volatile void __iomem *addr)
367{
368 u16 val = in_le16(addr);
369 if (EEH_POSSIBLE_ERROR(val, u16))
3e938052 370 eeh_check_failure(addr);
1da177e4
LT
371 return val;
372}
1da177e4
LT
373
374static inline u32 eeh_readl(const volatile void __iomem *addr)
375{
376 u32 val = in_le32(addr);
377 if (EEH_POSSIBLE_ERROR(val, u32))
3e938052 378 eeh_check_failure(addr);
1da177e4
LT
379 return val;
380}
4cb3cee0
BH
381
382static inline u64 eeh_readq(const volatile void __iomem *addr)
1da177e4 383{
4cb3cee0
BH
384 u64 val = in_le64(addr);
385 if (EEH_POSSIBLE_ERROR(val, u64))
3e938052 386 eeh_check_failure(addr);
1da177e4
LT
387 return val;
388}
1da177e4 389
4cb3cee0 390static inline u16 eeh_readw_be(const volatile void __iomem *addr)
1da177e4 391{
4cb3cee0
BH
392 u16 val = in_be16(addr);
393 if (EEH_POSSIBLE_ERROR(val, u16))
3e938052 394 eeh_check_failure(addr);
1da177e4
LT
395 return val;
396}
4cb3cee0
BH
397
398static inline u32 eeh_readl_be(const volatile void __iomem *addr)
1da177e4 399{
4cb3cee0
BH
400 u32 val = in_be32(addr);
401 if (EEH_POSSIBLE_ERROR(val, u32))
3e938052 402 eeh_check_failure(addr);
4cb3cee0 403 return val;
1da177e4 404}
4cb3cee0
BH
405
406static inline u64 eeh_readq_be(const volatile void __iomem *addr)
1da177e4
LT
407{
408 u64 val = in_be64(addr);
409 if (EEH_POSSIBLE_ERROR(val, u64))
3e938052 410 eeh_check_failure(addr);
1da177e4
LT
411 return val;
412}
1da177e4 413
68a64357
BH
414static inline void eeh_memcpy_fromio(void *dest, const
415 volatile void __iomem *src,
1da177e4
LT
416 unsigned long n)
417{
68a64357 418 _memcpy_fromio(dest, src, n);
1da177e4
LT
419
420 /* Look for ffff's here at dest[n]. Assume that at least 4 bytes
421 * were copied. Check all four bytes.
422 */
68a64357 423 if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32))
3e938052 424 eeh_check_failure(src);
1da177e4
LT
425}
426
1da177e4 427/* in-string eeh macros */
4cb3cee0
BH
428static inline void eeh_readsb(const volatile void __iomem *addr, void * buf,
429 int ns)
1da177e4 430{
4cb3cee0 431 _insb(addr, buf, ns);
1da177e4 432 if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8))
3e938052 433 eeh_check_failure(addr);
1da177e4
LT
434}
435
4cb3cee0
BH
436static inline void eeh_readsw(const volatile void __iomem *addr, void * buf,
437 int ns)
1da177e4 438{
4cb3cee0 439 _insw(addr, buf, ns);
1da177e4 440 if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16))
3e938052 441 eeh_check_failure(addr);
1da177e4
LT
442}
443
4cb3cee0
BH
444static inline void eeh_readsl(const volatile void __iomem *addr, void * buf,
445 int nl)
1da177e4 446{
4cb3cee0 447 _insl(addr, buf, nl);
1da177e4 448 if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32))
3e938052 449 eeh_check_failure(addr);
1da177e4
LT
450}
451
8b8da358 452#endif /* CONFIG_PPC64 */
88ced031 453#endif /* __KERNEL__ */
8b8da358 454#endif /* _POWERPC_EEH_H */
This page took 0.683125 seconds and 5 git commands to generate.