powerpc/eeh: Add restore_config operation
[deliverable/linux.git] / arch / powerpc / include / asm / opal.h
CommitLineData
27f44888
BH
1/*
2 * PowerNV OPAL definitions.
3 *
4 * Copyright 2011 IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#ifndef __OPAL_H
13#define __OPAL_H
14
15/****** Takeover interface ********/
16
17/* PAPR H-Call used to querty the HAL existence and/or instanciate
18 * it from within pHyp (tech preview only).
19 *
20 * This is exclusively used in prom_init.c
21 */
22
23#ifndef __ASSEMBLY__
24
25struct opal_takeover_args {
26 u64 k_image; /* r4 */
27 u64 k_size; /* r5 */
28 u64 k_entry; /* r6 */
29 u64 k_entry2; /* r7 */
30 u64 hal_addr; /* r8 */
31 u64 rd_image; /* r9 */
32 u64 rd_size; /* r10 */
33 u64 rd_loc; /* r11 */
34};
35
7e1ce5a4
VH
36/*
37 * SG entry
38 *
39 * WARNING: The current implementation requires each entry
40 * to represent a block that is 4k aligned *and* each block
41 * size except the last one in the list to be as well.
42 */
43struct opal_sg_entry {
44 void *data;
45 long length;
46};
47
48/* sg list */
49struct opal_sg_list {
50 unsigned long num_entries;
51 struct opal_sg_list *next;
52 struct opal_sg_entry entry[];
53};
54
55/* We calculate number of sg entries based on PAGE_SIZE */
56#define SG_ENTRIES_PER_NODE ((PAGE_SIZE - 16) / sizeof(struct opal_sg_entry))
57
27f44888
BH
58extern long opal_query_takeover(u64 *hal_size, u64 *hal_align);
59
60extern long opal_do_takeover(struct opal_takeover_args *args);
61
14a43e69 62struct rtas_args;
27f44888
BH
63extern int opal_enter_rtas(struct rtas_args *args,
64 unsigned long data,
65 unsigned long entry);
66
27f44888
BH
67#endif /* __ASSEMBLY__ */
68
69/****** OPAL APIs ******/
70
14a43e69
BH
71/* Return codes */
72#define OPAL_SUCCESS 0
73#define OPAL_PARAMETER -1
74#define OPAL_BUSY -2
75#define OPAL_PARTIAL -3
76#define OPAL_CONSTRAINED -4
77#define OPAL_CLOSED -5
78#define OPAL_HARDWARE -6
79#define OPAL_UNSUPPORTED -7
80#define OPAL_PERMISSION -8
81#define OPAL_NO_MEM -9
82#define OPAL_RESOURCE -10
83#define OPAL_INTERNAL_ERROR -11
84#define OPAL_BUSY_EVENT -12
85#define OPAL_HARDWARE_FROZEN -13
86
87/* API Tokens (in r0) */
88#define OPAL_CONSOLE_WRITE 1
89#define OPAL_CONSOLE_READ 2
90#define OPAL_RTC_READ 3
91#define OPAL_RTC_WRITE 4
92#define OPAL_CEC_POWER_DOWN 5
93#define OPAL_CEC_REBOOT 6
94#define OPAL_READ_NVRAM 7
95#define OPAL_WRITE_NVRAM 8
96#define OPAL_HANDLE_INTERRUPT 9
97#define OPAL_POLL_EVENTS 10
98#define OPAL_PCI_SET_HUB_TCE_MEMORY 11
99#define OPAL_PCI_SET_PHB_TCE_MEMORY 12
100#define OPAL_PCI_CONFIG_READ_BYTE 13
101#define OPAL_PCI_CONFIG_READ_HALF_WORD 14
102#define OPAL_PCI_CONFIG_READ_WORD 15
103#define OPAL_PCI_CONFIG_WRITE_BYTE 16
104#define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
105#define OPAL_PCI_CONFIG_WRITE_WORD 18
106#define OPAL_SET_XIVE 19
107#define OPAL_GET_XIVE 20
108#define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
109#define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
110#define OPAL_PCI_EEH_FREEZE_STATUS 23
111#define OPAL_PCI_SHPC 24
112#define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
113#define OPAL_PCI_EEH_FREEZE_CLEAR 26
114#define OPAL_PCI_PHB_MMIO_ENABLE 27
115#define OPAL_PCI_SET_PHB_MEM_WINDOW 28
116#define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
117#define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
118#define OPAL_PCI_SET_PE 31
119#define OPAL_PCI_SET_PELTV 32
120#define OPAL_PCI_SET_MVE 33
121#define OPAL_PCI_SET_MVE_ENABLE 34
122#define OPAL_PCI_GET_XIVE_REISSUE 35
123#define OPAL_PCI_SET_XIVE_REISSUE 36
124#define OPAL_PCI_SET_XIVE_PE 37
125#define OPAL_GET_XIVE_SOURCE 38
126#define OPAL_GET_MSI_32 39
127#define OPAL_GET_MSI_64 40
128#define OPAL_START_CPU 41
129#define OPAL_QUERY_CPU_STATUS 42
130#define OPAL_WRITE_OPPANEL 43
131#define OPAL_PCI_MAP_PE_DMA_WINDOW 44
132#define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
133#define OPAL_PCI_RESET 49
f11fe552
BH
134#define OPAL_PCI_GET_HUB_DIAG_DATA 50
135#define OPAL_PCI_GET_PHB_DIAG_DATA 51
136#define OPAL_PCI_FENCE_PHB 52
137#define OPAL_PCI_REINIT 53
138#define OPAL_PCI_MASK_PE_ERROR 54
139#define OPAL_SET_SLOT_LED_STATUS 55
140#define OPAL_GET_EPOW_STATUS 56
141#define OPAL_SET_SYSTEM_ATTENTION_LED 57
23773230
GS
142#define OPAL_RESERVED1 58
143#define OPAL_RESERVED2 59
144#define OPAL_PCI_NEXT_ERROR 60
145#define OPAL_PCI_EEH_FREEZE_STATUS2 61
146#define OPAL_PCI_POLL 62
137436c9 147#define OPAL_PCI_MSI_EOI 63
23773230 148#define OPAL_PCI_GET_PHB_DIAG_DATA2 64
cc0efb57
BH
149#define OPAL_XSCOM_READ 65
150#define OPAL_XSCOM_WRITE 66
151#define OPAL_LPC_READ 67
152#define OPAL_LPC_WRITE 68
13906db6 153#define OPAL_RETURN_CPU 69
50bd6153
VH
154#define OPAL_FLASH_VALIDATE 76
155#define OPAL_FLASH_MANAGE 77
156#define OPAL_FLASH_UPDATE 78
24366360
MS
157#define OPAL_GET_MSG 85
158#define OPAL_CHECK_ASYNC_COMPLETION 86
14a43e69
BH
159
160#ifndef __ASSEMBLY__
161
162/* Other enums */
163enum OpalVendorApiTokens {
164 OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
165};
23773230 166
14a43e69
BH
167enum OpalFreezeState {
168 OPAL_EEH_STOPPED_NOT_FROZEN = 0,
169 OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
170 OPAL_EEH_STOPPED_DMA_FREEZE = 2,
171 OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
172 OPAL_EEH_STOPPED_RESET = 4,
173 OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
174 OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
175};
23773230 176
14a43e69
BH
177enum OpalEehFreezeActionToken {
178 OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
179 OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
180 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3
181};
23773230 182
14a43e69 183enum OpalPciStatusToken {
23773230
GS
184 OPAL_EEH_NO_ERROR = 0,
185 OPAL_EEH_IOC_ERROR = 1,
186 OPAL_EEH_PHB_ERROR = 2,
187 OPAL_EEH_PE_ERROR = 3,
188 OPAL_EEH_PE_MMIO_ERROR = 4,
189 OPAL_EEH_PE_DMA_ERROR = 5
14a43e69 190};
23773230
GS
191
192enum OpalPciErrorSeverity {
193 OPAL_EEH_SEV_NO_ERROR = 0,
194 OPAL_EEH_SEV_IOC_DEAD = 1,
195 OPAL_EEH_SEV_PHB_DEAD = 2,
196 OPAL_EEH_SEV_PHB_FENCED = 3,
197 OPAL_EEH_SEV_PE_ER = 4,
198 OPAL_EEH_SEV_INF = 5
199};
200
14a43e69
BH
201enum OpalShpcAction {
202 OPAL_SHPC_GET_LINK_STATE = 0,
203 OPAL_SHPC_GET_SLOT_STATE = 1
204};
23773230 205
14a43e69
BH
206enum OpalShpcLinkState {
207 OPAL_SHPC_LINK_DOWN = 0,
208 OPAL_SHPC_LINK_UP = 1
209};
23773230 210
14a43e69
BH
211enum OpalMmioWindowType {
212 OPAL_M32_WINDOW_TYPE = 1,
213 OPAL_M64_WINDOW_TYPE = 2,
214 OPAL_IO_WINDOW_TYPE = 3
215};
23773230 216
14a43e69
BH
217enum OpalShpcSlotState {
218 OPAL_SHPC_DEV_NOT_PRESENT = 0,
219 OPAL_SHPC_DEV_PRESENT = 1
220};
23773230 221
14a43e69
BH
222enum OpalExceptionHandler {
223 OPAL_MACHINE_CHECK_HANDLER = 1,
224 OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
225 OPAL_SOFTPATCH_HANDLER = 3
226};
23773230 227
14a43e69 228enum OpalPendingState {
23773230
GS
229 OPAL_EVENT_OPAL_INTERNAL = 0x1,
230 OPAL_EVENT_NVRAM = 0x2,
231 OPAL_EVENT_RTC = 0x4,
232 OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
233 OPAL_EVENT_CONSOLE_INPUT = 0x10,
234 OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
235 OPAL_EVENT_ERROR_LOG = 0x40,
236 OPAL_EVENT_EPOW = 0x80,
237 OPAL_EVENT_LED_STATUS = 0x100,
24366360
MS
238 OPAL_EVENT_PCI_ERROR = 0x200,
239 OPAL_EVENT_MSG_PENDING = 0x800,
240};
241
242enum OpalMessageType {
243 OPAL_MSG_ASYNC_COMP = 0,
244 OPAL_MSG_MEM_ERR,
245 OPAL_MSG_EPOW,
246 OPAL_MSG_SHUTDOWN,
247 OPAL_MSG_TYPE_MAX,
14a43e69
BH
248};
249
250/* Machine check related definitions */
251enum OpalMCE_Version {
252 OpalMCE_V1 = 1,
253};
254
255enum OpalMCE_Severity {
256 OpalMCE_SEV_NO_ERROR = 0,
257 OpalMCE_SEV_WARNING = 1,
258 OpalMCE_SEV_ERROR_SYNC = 2,
259 OpalMCE_SEV_FATAL = 3,
260};
261
262enum OpalMCE_Disposition {
263 OpalMCE_DISPOSITION_RECOVERED = 0,
264 OpalMCE_DISPOSITION_NOT_RECOVERED = 1,
265};
266
267enum OpalMCE_Initiator {
268 OpalMCE_INITIATOR_UNKNOWN = 0,
269 OpalMCE_INITIATOR_CPU = 1,
270};
271
272enum OpalMCE_ErrorType {
273 OpalMCE_ERROR_TYPE_UNKNOWN = 0,
274 OpalMCE_ERROR_TYPE_UE = 1,
275 OpalMCE_ERROR_TYPE_SLB = 2,
276 OpalMCE_ERROR_TYPE_ERAT = 3,
277 OpalMCE_ERROR_TYPE_TLB = 4,
278};
279
280enum OpalMCE_UeErrorType {
281 OpalMCE_UE_ERROR_INDETERMINATE = 0,
282 OpalMCE_UE_ERROR_IFETCH = 1,
283 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_IFETCH = 2,
284 OpalMCE_UE_ERROR_LOAD_STORE = 3,
285 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_LOAD_STORE = 4,
286};
287
288enum OpalMCE_SlbErrorType {
289 OpalMCE_SLB_ERROR_INDETERMINATE = 0,
290 OpalMCE_SLB_ERROR_PARITY = 1,
291 OpalMCE_SLB_ERROR_MULTIHIT = 2,
292};
293
294enum OpalMCE_EratErrorType {
295 OpalMCE_ERAT_ERROR_INDETERMINATE = 0,
296 OpalMCE_ERAT_ERROR_PARITY = 1,
297 OpalMCE_ERAT_ERROR_MULTIHIT = 2,
298};
299
300enum OpalMCE_TlbErrorType {
301 OpalMCE_TLB_ERROR_INDETERMINATE = 0,
302 OpalMCE_TLB_ERROR_PARITY = 1,
303 OpalMCE_TLB_ERROR_MULTIHIT = 2,
304};
305
306enum OpalThreadStatus {
307 OPAL_THREAD_INACTIVE = 0x0,
75b93da4
BH
308 OPAL_THREAD_STARTED = 0x1,
309 OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
14a43e69
BH
310};
311
312enum OpalPciBusCompare {
313 OpalPciBusAny = 0, /* Any bus number match */
314 OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
315 OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
316 OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
317 OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
318 OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
319 OpalPciBusAll = 7, /* Match bus number exactly */
320};
321
322enum OpalDeviceCompare {
323 OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
324 OPAL_COMPARE_RID_DEVICE_NUMBER = 1
325};
326
327enum OpalFuncCompare {
328 OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
329 OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
330};
331
332enum OpalPeAction {
333 OPAL_UNMAP_PE = 0,
334 OPAL_MAP_PE = 1
335};
336
f11fe552
BH
337enum OpalPeltvAction {
338 OPAL_REMOVE_PE_FROM_DOMAIN = 0,
339 OPAL_ADD_PE_TO_DOMAIN = 1
340};
341
342enum OpalMveEnableAction {
343 OPAL_DISABLE_MVE = 0,
344 OPAL_ENABLE_MVE = 1
345};
346
14a43e69
BH
347enum OpalPciResetAndReinitScope {
348 OPAL_PHB_COMPLETE = 1, OPAL_PCI_LINK = 2, OPAL_PHB_ERROR = 3,
349 OPAL_PCI_HOT_RESET = 4, OPAL_PCI_FUNDAMENTAL_RESET = 5,
f11fe552
BH
350 OPAL_PCI_IODA_TABLE_RESET = 6,
351};
352
353enum OpalPciResetState {
354 OPAL_DEASSERT_RESET = 0,
355 OPAL_ASSERT_RESET = 1
14a43e69
BH
356};
357
f11fe552
BH
358enum OpalPciMaskAction {
359 OPAL_UNMASK_ERROR_TYPE = 0,
360 OPAL_MASK_ERROR_TYPE = 1
361};
362
363enum OpalSlotLedType {
364 OPAL_SLOT_LED_ID_TYPE = 0,
365 OPAL_SLOT_LED_FAULT_TYPE = 1
366};
367
368enum OpalLedAction {
369 OPAL_TURN_OFF_LED = 0,
370 OPAL_TURN_ON_LED = 1,
371 OPAL_QUERY_LED_STATE_AFTER_BUSY = 2
372};
373
374enum OpalEpowStatus {
375 OPAL_EPOW_NONE = 0,
376 OPAL_EPOW_UPS = 1,
377 OPAL_EPOW_OVER_AMBIENT_TEMP = 2,
378 OPAL_EPOW_OVER_INTERNAL_TEMP = 3
379};
14a43e69 380
cc0efb57
BH
381/*
382 * Address cycle types for LPC accesses. These also correspond
383 * to the content of the first cell of the "reg" property for
384 * device nodes on the LPC bus
385 */
386enum OpalLPCAddressType {
387 OPAL_LPC_MEM = 0,
388 OPAL_LPC_IO = 1,
389 OPAL_LPC_FW = 2,
390};
391
24366360
MS
392struct opal_msg {
393 uint32_t msg_type;
394 uint32_t reserved;
395 uint64_t params[8];
396};
397
14a43e69
BH
398struct opal_machine_check_event {
399 enum OpalMCE_Version version:8; /* 0x00 */
400 uint8_t in_use; /* 0x01 */
401 enum OpalMCE_Severity severity:8; /* 0x02 */
402 enum OpalMCE_Initiator initiator:8; /* 0x03 */
403 enum OpalMCE_ErrorType error_type:8; /* 0x04 */
404 enum OpalMCE_Disposition disposition:8; /* 0x05 */
405 uint8_t reserved_1[2]; /* 0x06 */
406 uint64_t gpr3; /* 0x08 */
407 uint64_t srr0; /* 0x10 */
408 uint64_t srr1; /* 0x18 */
409 union { /* 0x20 */
410 struct {
411 enum OpalMCE_UeErrorType ue_error_type:8;
412 uint8_t effective_address_provided;
413 uint8_t physical_address_provided;
414 uint8_t reserved_1[5];
415 uint64_t effective_address;
416 uint64_t physical_address;
417 uint8_t reserved_2[8];
418 } ue_error;
419
420 struct {
421 enum OpalMCE_SlbErrorType slb_error_type:8;
422 uint8_t effective_address_provided;
423 uint8_t reserved_1[6];
424 uint64_t effective_address;
425 uint8_t reserved_2[16];
426 } slb_error;
427
428 struct {
429 enum OpalMCE_EratErrorType erat_error_type:8;
430 uint8_t effective_address_provided;
431 uint8_t reserved_1[6];
432 uint64_t effective_address;
433 uint8_t reserved_2[16];
434 } erat_error;
435
436 struct {
437 enum OpalMCE_TlbErrorType tlb_error_type:8;
438 uint8_t effective_address_provided;
439 uint8_t reserved_1[6];
440 uint64_t effective_address;
441 uint8_t reserved_2[16];
442 } tlb_error;
443 } u;
444};
445
75eb3d9b
MS
446/* FSP memory errors handling */
447enum OpalMemErr_Version {
448 OpalMemErr_V1 = 1,
449};
450
451enum OpalMemErrType {
452 OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
453 OPAL_MEM_ERR_TYPE_DYN_DALLOC,
454 OPAL_MEM_ERR_TYPE_SCRUB,
455};
456
457/* Memory Reilience error type */
458enum OpalMemErr_ResilErrType {
459 OPAL_MEM_RESILIENCE_CE = 0,
460 OPAL_MEM_RESILIENCE_UE,
461 OPAL_MEM_RESILIENCE_UE_SCRUB,
462};
463
464/* Dynamic Memory Deallocation type */
465enum OpalMemErr_DynErrType {
466 OPAL_MEM_DYNAMIC_DEALLOC = 0,
467};
468
469/* OpalMemoryErrorData->flags */
470#define OPAL_MEM_CORRECTED_ERROR 0x0001
471#define OPAL_MEM_THRESHOLD_EXCEEDED 0x0002
472#define OPAL_MEM_ACK_REQUIRED 0x8000
473
474struct OpalMemoryErrorData {
475 enum OpalMemErr_Version version:8; /* 0x00 */
476 enum OpalMemErrType type:8; /* 0x01 */
477 uint16_t flags; /* 0x02 */
478 uint8_t reserved_1[4]; /* 0x04 */
479
480 union {
481 /* Memory Resilience corrected/uncorrected error info */
482 struct {
483 enum OpalMemErr_ResilErrType resil_err_type:8;
484 uint8_t reserved_1[7];
485 uint64_t physical_address_start;
486 uint64_t physical_address_end;
487 } resilience;
488 /* Dynamic memory deallocation error info */
489 struct {
490 enum OpalMemErr_DynErrType dyn_err_type:8;
491 uint8_t reserved_1[7];
492 uint64_t physical_address_start;
493 uint64_t physical_address_end;
494 } dyn_dealloc;
495 } u;
496};
497
23773230
GS
498enum {
499 OPAL_P7IOC_DIAG_TYPE_NONE = 0,
500 OPAL_P7IOC_DIAG_TYPE_RGC = 1,
501 OPAL_P7IOC_DIAG_TYPE_BI = 2,
502 OPAL_P7IOC_DIAG_TYPE_CI = 3,
503 OPAL_P7IOC_DIAG_TYPE_MISC = 4,
504 OPAL_P7IOC_DIAG_TYPE_I2C = 5,
505 OPAL_P7IOC_DIAG_TYPE_LAST = 6
506};
507
508struct OpalIoP7IOCErrorData {
509 uint16_t type;
510
511 /* GEM */
512 uint64_t gemXfir;
513 uint64_t gemRfir;
514 uint64_t gemRirqfir;
515 uint64_t gemMask;
516 uint64_t gemRwof;
517
518 /* LEM */
519 uint64_t lemFir;
520 uint64_t lemErrMask;
521 uint64_t lemAction0;
522 uint64_t lemAction1;
523 uint64_t lemWof;
524
525 union {
526 struct OpalIoP7IOCRgcErrorData {
527 uint64_t rgcStatus; /* 3E1C10 */
528 uint64_t rgcLdcp; /* 3E1C18 */
529 }rgc;
530 struct OpalIoP7IOCBiErrorData {
531 uint64_t biLdcp0; /* 3C0100, 3C0118 */
532 uint64_t biLdcp1; /* 3C0108, 3C0120 */
533 uint64_t biLdcp2; /* 3C0110, 3C0128 */
534 uint64_t biFenceStatus; /* 3C0130, 3C0130 */
535
536 uint8_t biDownbound; /* BI Downbound or Upbound */
537 }bi;
538 struct OpalIoP7IOCCiErrorData {
539 uint64_t ciPortStatus; /* 3Dn008 */
540 uint64_t ciPortLdcp; /* 3Dn010 */
541
542 uint8_t ciPort; /* Index of CI port: 0/1 */
543 }ci;
544 };
545};
546
f11fe552
BH
547/**
548 * This structure defines the overlay which will be used to store PHB error
549 * data upon request.
550 */
23773230
GS
551enum {
552 OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
553};
554
555enum {
556 OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
8c6852e0 557 OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
23773230
GS
558};
559
f11fe552
BH
560enum {
561 OPAL_P7IOC_NUM_PEST_REGS = 128,
8c6852e0 562 OPAL_PHB3_NUM_PEST_REGS = 256
f11fe552
BH
563};
564
23773230
GS
565struct OpalIoPhbErrorCommon {
566 uint32_t version;
567 uint32_t ioType;
568 uint32_t len;
569};
570
f11fe552 571struct OpalIoP7IOCPhbErrorData {
23773230
GS
572 struct OpalIoPhbErrorCommon common;
573
f11fe552
BH
574 uint32_t brdgCtl;
575
576 // P7IOC utl regs
577 uint32_t portStatusReg;
578 uint32_t rootCmplxStatus;
579 uint32_t busAgentStatus;
580
581 // P7IOC cfg regs
582 uint32_t deviceStatus;
583 uint32_t slotStatus;
584 uint32_t linkStatus;
585 uint32_t devCmdStatus;
586 uint32_t devSecStatus;
587
588 // cfg AER regs
589 uint32_t rootErrorStatus;
590 uint32_t uncorrErrorStatus;
591 uint32_t corrErrorStatus;
592 uint32_t tlpHdr1;
593 uint32_t tlpHdr2;
594 uint32_t tlpHdr3;
595 uint32_t tlpHdr4;
596 uint32_t sourceId;
597
598 uint32_t rsv3;
599
600 // Record data about the call to allocate a buffer.
601 uint64_t errorClass;
602 uint64_t correlator;
603
604 //P7IOC MMIO Error Regs
605 uint64_t p7iocPlssr; // n120
606 uint64_t p7iocCsr; // n110
607 uint64_t lemFir; // nC00
608 uint64_t lemErrorMask; // nC18
609 uint64_t lemWOF; // nC40
610 uint64_t phbErrorStatus; // nC80
611 uint64_t phbFirstErrorStatus; // nC88
612 uint64_t phbErrorLog0; // nCC0
613 uint64_t phbErrorLog1; // nCC8
614 uint64_t mmioErrorStatus; // nD00
615 uint64_t mmioFirstErrorStatus; // nD08
616 uint64_t mmioErrorLog0; // nD40
617 uint64_t mmioErrorLog1; // nD48
618 uint64_t dma0ErrorStatus; // nD80
619 uint64_t dma0FirstErrorStatus; // nD88
620 uint64_t dma0ErrorLog0; // nDC0
621 uint64_t dma0ErrorLog1; // nDC8
622 uint64_t dma1ErrorStatus; // nE00
623 uint64_t dma1FirstErrorStatus; // nE08
624 uint64_t dma1ErrorLog0; // nE40
625 uint64_t dma1ErrorLog1; // nE48
626 uint64_t pestA[OPAL_P7IOC_NUM_PEST_REGS];
627 uint64_t pestB[OPAL_P7IOC_NUM_PEST_REGS];
628};
629
8c6852e0
GS
630struct OpalIoPhb3ErrorData {
631 struct OpalIoPhbErrorCommon common;
632
633 uint32_t brdgCtl;
634
635 /* PHB3 UTL regs */
636 uint32_t portStatusReg;
637 uint32_t rootCmplxStatus;
638 uint32_t busAgentStatus;
639
640 /* PHB3 cfg regs */
641 uint32_t deviceStatus;
642 uint32_t slotStatus;
643 uint32_t linkStatus;
644 uint32_t devCmdStatus;
645 uint32_t devSecStatus;
646
647 /* cfg AER regs */
648 uint32_t rootErrorStatus;
649 uint32_t uncorrErrorStatus;
650 uint32_t corrErrorStatus;
651 uint32_t tlpHdr1;
652 uint32_t tlpHdr2;
653 uint32_t tlpHdr3;
654 uint32_t tlpHdr4;
655 uint32_t sourceId;
656
657 uint32_t rsv3;
658
659 /* Record data about the call to allocate a buffer */
660 uint64_t errorClass;
661 uint64_t correlator;
662
663 uint64_t nFir; /* 000 */
664 uint64_t nFirMask; /* 003 */
665 uint64_t nFirWOF; /* 008 */
666
667 /* PHB3 MMIO Error Regs */
668 uint64_t phbPlssr; /* 120 */
669 uint64_t phbCsr; /* 110 */
670 uint64_t lemFir; /* C00 */
671 uint64_t lemErrorMask; /* C18 */
672 uint64_t lemWOF; /* C40 */
673 uint64_t phbErrorStatus; /* C80 */
674 uint64_t phbFirstErrorStatus; /* C88 */
675 uint64_t phbErrorLog0; /* CC0 */
676 uint64_t phbErrorLog1; /* CC8 */
677 uint64_t mmioErrorStatus; /* D00 */
678 uint64_t mmioFirstErrorStatus; /* D08 */
679 uint64_t mmioErrorLog0; /* D40 */
680 uint64_t mmioErrorLog1; /* D48 */
681 uint64_t dma0ErrorStatus; /* D80 */
682 uint64_t dma0FirstErrorStatus; /* D88 */
683 uint64_t dma0ErrorLog0; /* DC0 */
684 uint64_t dma0ErrorLog1; /* DC8 */
685 uint64_t dma1ErrorStatus; /* E00 */
686 uint64_t dma1FirstErrorStatus; /* E08 */
687 uint64_t dma1ErrorLog0; /* E40 */
688 uint64_t dma1ErrorLog1; /* E48 */
689 uint64_t pestA[OPAL_PHB3_NUM_PEST_REGS];
690 uint64_t pestB[OPAL_PHB3_NUM_PEST_REGS];
691};
692
14a43e69 693typedef struct oppanel_line {
f11fe552
BH
694 const char * line;
695 uint64_t line_len;
14a43e69
BH
696} oppanel_line_t;
697
6f68b5e2
VH
698/* /sys/firmware/opal */
699extern struct kobject *opal_kobj;
700
14a43e69 701/* API functions */
4f89363b 702int64_t opal_console_write(int64_t term_number, __be64 *length,
14a43e69 703 const uint8_t *buffer);
4f89363b 704int64_t opal_console_read(int64_t term_number, __be64 *length,
14a43e69
BH
705 uint8_t *buffer);
706int64_t opal_console_write_buffer_space(int64_t term_number,
4f89363b 707 __be64 *length);
6feff6d4
AB
708int64_t opal_rtc_read(__be32 *year_month_day,
709 __be64 *hour_minute_second_millisecond);
14a43e69
BH
710int64_t opal_rtc_write(uint32_t year_month_day,
711 uint64_t hour_minute_second_millisecond);
712int64_t opal_cec_power_down(uint64_t request);
713int64_t opal_cec_reboot(void);
714int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
715int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
5e4da530 716int64_t opal_handle_interrupt(uint64_t isn, __be64 *outstanding_event_mask);
4f89363b 717int64_t opal_poll_events(__be64 *outstanding_event_mask);
14a43e69
BH
718int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
719 uint64_t tce_mem_size);
720int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
721 uint64_t tce_mem_size);
722int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
723 uint64_t offset, uint8_t *data);
724int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
5e4da530 725 uint64_t offset, __be16 *data);
14a43e69 726int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
5e4da530 727 uint64_t offset, __be32 *data);
14a43e69
BH
728int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
729 uint64_t offset, uint8_t data);
730int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
731 uint64_t offset, uint16_t data);
732int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
733 uint64_t offset, uint32_t data);
734int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
5e4da530 735int64_t opal_get_xive(uint32_t isn, __be16 *server, uint8_t *priority);
14a43e69
BH
736int64_t opal_register_exception_handler(uint64_t opal_exception,
737 uint64_t handler_address,
738 uint64_t glue_cache_line);
739int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
740 uint8_t *freeze_state,
5e4da530
AB
741 __be16 *pci_error_type,
742 __be64 *phb_status);
14a43e69
BH
743int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
744 uint64_t eeh_action_token);
745int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
746
747
748
749int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
750 uint16_t window_num, uint16_t enable);
751int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
752 uint16_t window_num,
753 uint64_t starting_real_address,
754 uint64_t starting_pci_address,
755 uint16_t segment_size);
756int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
757 uint16_t window_type, uint16_t window_num,
758 uint16_t segment_num);
759int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
760 uint64_t ivt_addr, uint64_t ivt_len,
761 uint64_t reject_array_addr,
762 uint64_t peltv_addr);
763int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
764 uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
765 uint8_t pe_action);
766int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
767 uint8_t state);
768int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
769int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
770 uint32_t state);
771int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
772 uint8_t *p_bit, uint8_t *q_bit);
773int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
774 uint8_t p_bit, uint8_t q_bit);
137436c9 775int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
14a43e69
BH
776int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
777 uint32_t xive_num);
778int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
5e4da530 779 __be32 *interrupt_source_number);
14a43e69 780int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
5e4da530
AB
781 uint8_t msi_range, __be32 *msi_address,
782 __be32 *message_data);
14a43e69
BH
783int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
784 uint32_t xive_num, uint8_t msi_range,
5e4da530 785 __be64 *msi_address, __be32 *message_data);
14a43e69
BH
786int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
787int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
788int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
789int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
790 uint16_t tce_levels, uint64_t tce_table_addr,
791 uint64_t tce_table_size, uint64_t tce_page_size);
792int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
793 uint16_t dma_window_number, uint64_t pci_start_addr,
794 uint64_t pci_mem_size);
795int64_t opal_pci_reset(uint64_t phb_id, uint8_t reset_scope, uint8_t assert_state);
796
23773230
GS
797int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer,
798 uint64_t diag_buffer_len);
799int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer,
800 uint64_t diag_buffer_len);
801int64_t opal_pci_get_phb_diag_data2(uint64_t phb_id, void *diag_buffer,
802 uint64_t diag_buffer_len);
f11fe552
BH
803int64_t opal_pci_fence_phb(uint64_t phb_id);
804int64_t opal_pci_reinit(uint64_t phb_id, uint8_t reinit_scope);
805int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
806int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
5e4da530 807int64_t opal_get_epow_status(__be64 *status);
f11fe552 808int64_t opal_set_system_attention_led(uint8_t led_action);
23773230
GS
809int64_t opal_pci_next_error(uint64_t phb_id, uint64_t *first_frozen_pe,
810 uint16_t *pci_error_type, uint16_t *severity);
811int64_t opal_pci_poll(uint64_t phb_id);
13906db6 812int64_t opal_return_cpu(void);
f11fe552 813
01a9dbcc 814int64_t opal_xscom_read(uint32_t gcid, uint32_t pcb_addr, __be64 *val);
cc0efb57
BH
815int64_t opal_xscom_write(uint32_t gcid, uint32_t pcb_addr, uint64_t val);
816
817int64_t opal_lpc_write(uint32_t chip_id, enum OpalLPCAddressType addr_type,
818 uint32_t addr, uint32_t data, uint32_t sz);
819int64_t opal_lpc_read(uint32_t chip_id, enum OpalLPCAddressType addr_type,
803c2d2f 820 uint32_t addr, __be32 *data, uint32_t sz);
50bd6153
VH
821int64_t opal_validate_flash(uint64_t buffer, uint32_t *size, uint32_t *result);
822int64_t opal_manage_flash(uint8_t op);
823int64_t opal_update_flash(uint64_t blk_list);
cc0efb57 824
24366360
MS
825int64_t opal_get_msg(uint64_t buffer, size_t size);
826int64_t opal_check_completion(uint64_t buffer, size_t size, uint64_t token);
827
14a43e69
BH
828/* Internal functions */
829extern int early_init_dt_scan_opal(unsigned long node, const char *uname, int depth, void *data);
830
831extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
832extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
833
834extern void hvc_opal_init_early(void);
835
836/* Internal functions */
837extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
838 int depth, void *data);
839
1bc98de2 840extern int opal_notifier_register(struct notifier_block *nb);
24366360
MS
841extern int opal_message_notifier_register(enum OpalMessageType msg_type,
842 struct notifier_block *nb);
1bc98de2
GS
843extern void opal_notifier_enable(void);
844extern void opal_notifier_disable(void);
845extern void opal_notifier_update_evt(uint64_t evt_mask, uint64_t evt_val);
846
daea1175
BH
847extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
848extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
849
850extern void hvc_opal_init_early(void);
851
628daa8d
BH
852struct rtc_time;
853extern int opal_set_rtc_time(struct rtc_time *tm);
854extern void opal_get_rtc_time(struct rtc_time *tm);
855extern unsigned long opal_get_boot_time(void);
856extern void opal_nvram_init(void);
50bd6153 857extern void opal_flash_init(void);
628daa8d 858
ed79ba9e
BH
859extern int opal_machine_check(struct pt_regs *regs);
860
73ed148a
BH
861extern void opal_shutdown(void);
862
3fafe9c2
BH
863extern void opal_lpc_init(void);
864
14a43e69 865#endif /* __ASSEMBLY__ */
27f44888
BH
866
867#endif /* __OPAL_H */
This page took 0.162686 seconds and 5 git commands to generate.